blob: 7e966b31e3e1e2a383eaff451ba6b572aa2e2592 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * BRIEF MODULE DESCRIPTION
Sergei Shtylyov9cfacb72007-12-25 21:00:45 +03003 * Alchemy/AMD Au1x00 PCI support.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
Sergei Shtylyov9cfacb72007-12-25 21:00:45 +03005 * Copyright 2001-2003, 2007 MontaVista Software Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * Author: MontaVista Software, Inc.
7 * ppopov@mvista.com or source@mvista.com
8 *
9 * Copyright (C) 2004 by Ralf Baechle (ralf@linux-mips.org)
10 *
11 * Support for all devices (greater than 16) added by David Gathright.
12 *
13 * This program is free software; you can redistribute it and/or modify it
14 * under the terms of the GNU General Public License as published by the
15 * Free Software Foundation; either version 2 of the License, or (at your
16 * option) any later version.
17 *
18 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
19 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
20 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
21 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
23 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
24 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
25 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
27 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 *
29 * You should have received a copy of the GNU General Public License along
30 * with this program; if not, write to the Free Software Foundation, Inc.,
31 * 675 Mass Ave, Cambridge, MA 02139, USA.
32 */
Sergei Shtylyovce28f942008-04-23 22:43:55 +040033
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <linux/pci.h>
35#include <linux/kernel.h>
36#include <linux/init.h>
37
38#include <asm/mach-au1x00/au1000.h>
39
40/* TBD */
41static struct resource pci_io_resource = {
Sergei Shtylyovdd99d962007-12-10 20:28:51 +030042 .start = PCI_IO_START,
43 .end = PCI_IO_END,
Ralf Baechle5e46c3a2006-06-04 15:14:05 -070044 .name = "PCI IO space",
45 .flags = IORESOURCE_IO
Linus Torvalds1da177e2005-04-16 15:20:36 -070046};
47
48static struct resource pci_mem_resource = {
Sergei Shtylyovdd99d962007-12-10 20:28:51 +030049 .start = PCI_MEM_START,
50 .end = PCI_MEM_END,
Ralf Baechle5e46c3a2006-06-04 15:14:05 -070051 .name = "PCI memory space",
52 .flags = IORESOURCE_MEM
Linus Torvalds1da177e2005-04-16 15:20:36 -070053};
54
55extern struct pci_ops au1x_pci_ops;
56
57static struct pci_controller au1x_controller = {
58 .pci_ops = &au1x_pci_ops,
59 .io_resource = &pci_io_resource,
60 .mem_resource = &pci_mem_resource,
61};
62
63#if defined(CONFIG_SOC_AU1500) || defined(CONFIG_SOC_AU1550)
64static unsigned long virt_io_addr;
65#endif
66
67static int __init au1x_pci_setup(void)
68{
Sergei Shtylyov9cfacb72007-12-25 21:00:45 +030069 extern void au1x_pci_cfg_init(void);
70
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#if defined(CONFIG_SOC_AU1500) || defined(CONFIG_SOC_AU1550)
Ralf Baechle42a3b4f2005-09-03 15:56:17 -070072 virt_io_addr = (unsigned long)ioremap(Au1500_PCI_IO_START,
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 Au1500_PCI_IO_END - Au1500_PCI_IO_START + 1);
74
75 if (!virt_io_addr) {
76 printk(KERN_ERR "Unable to ioremap pci space\n");
77 return 1;
78 }
Florian Fainelli2da23242007-09-25 17:07:30 +020079 au1x_controller.io_map_base = virt_io_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
81#ifdef CONFIG_DMA_NONCOHERENT
Ralf Baechle786d7cd2006-11-07 09:58:30 +000082 {
83 /*
84 * Set the NC bit in controller for Au1500 pre-AC silicon
85 */
86 u32 prid = read_c0_prid();
87
88 if ((prid & 0xFF000000) == 0x01000000 && prid < 0x01030202) {
89 au_writel((1 << 16) | au_readl(Au1500_PCI_CFG),
90 Au1500_PCI_CFG);
91 printk("Non-coherent PCI accesses enabled\n");
92 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 }
94#endif
95
96 set_io_port_base(virt_io_addr);
97#endif
98
Sergei Shtylyov9cfacb72007-12-25 21:00:45 +030099 au1x_pci_cfg_init();
100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 register_pci_controller(&au1x_controller);
102 return 0;
103}
104
105arch_initcall(au1x_pci_setup);