blob: 3397ee327e1fe7fe4fdc7d068d64b3abc5de6608 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
2 * Copyright (C) 2005 - 2009 ServerEngines
3 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
11 * linux-drivers@serverengines.com
12 *
13 * ServerEngines
14 * 209 N. Fair Oaks Ave
15 * Sunnyvale, CA 94085
16 */
17
18#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000019#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070020
Sathya Perla8788fdc2009-07-27 22:52:03 +000021static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000022{
Sathya Perla8788fdc2009-07-27 22:52:03 +000023 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000024 u32 val = 0;
25
26 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
27 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perla8788fdc2009-07-27 22:52:03 +000028 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000029}
30
31/* To check if valid bit is set, check the entire word as we don't know
32 * the endianness of the data (old entry is host endian while a new entry is
33 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000034static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000035{
36 if (compl->flags != 0) {
37 compl->flags = le32_to_cpu(compl->flags);
38 BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
39 return true;
40 } else {
41 return false;
42 }
43}
44
45/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +000046static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000047{
48 compl->flags = 0;
49}
50
Sathya Perla8788fdc2009-07-27 22:52:03 +000051static int be_mcc_compl_process(struct be_adapter *adapter,
Sathya Perlaefd2e402009-07-27 22:53:10 +000052 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000053{
54 u16 compl_status, extd_status;
55
56 /* Just swap the status to host endian; mcc tag is opaquely copied
57 * from mcc_wrb */
58 be_dws_le_to_cpu(compl, 4);
59
60 compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
61 CQE_STATUS_COMPL_MASK;
Sathya Perlab31c50a2009-09-17 10:30:13 -070062 if (compl_status == MCC_STATUS_SUCCESS) {
63 if (compl->tag0 == OPCODE_ETH_GET_STATISTICS) {
64 struct be_cmd_resp_get_stats *resp =
65 adapter->stats.cmd.va;
66 be_dws_le_to_cpu(&resp->hw_stats,
67 sizeof(resp->hw_stats));
68 netdev_stats_update(adapter);
69 }
70 } else if (compl_status != MCC_STATUS_NOT_SUPPORTED) {
Sathya Perla5fb379e2009-06-18 00:02:59 +000071 extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
72 CQE_STATUS_EXTD_MASK;
Sathya Perla5f0b8492009-07-27 22:52:56 +000073 dev_warn(&adapter->pdev->dev,
Ajit Khaparded744b442009-12-03 06:12:06 +000074 "Error in cmd completion - opcode %d, compl %d, extd %d\n",
75 compl->tag0, compl_status, extd_status);
Sathya Perla5fb379e2009-06-18 00:02:59 +000076 }
Sathya Perlab31c50a2009-09-17 10:30:13 -070077 return compl_status;
Sathya Perla5fb379e2009-06-18 00:02:59 +000078}
79
Sathya Perlaa8f447b2009-06-18 00:10:27 +000080/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +000081static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perlaa8f447b2009-06-18 00:10:27 +000082 struct be_async_event_link_state *evt)
83{
Sathya Perla8788fdc2009-07-27 22:52:03 +000084 be_link_status_update(adapter,
85 evt->port_link_status == ASYNC_EVENT_LINK_UP);
Sathya Perlaa8f447b2009-06-18 00:10:27 +000086}
87
88static inline bool is_link_state_evt(u32 trailer)
89{
90 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
91 ASYNC_TRAILER_EVENT_CODE_MASK) ==
92 ASYNC_EVENT_CODE_LINK_STATE);
93}
Sathya Perla5fb379e2009-06-18 00:02:59 +000094
Sathya Perlaefd2e402009-07-27 22:53:10 +000095static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000096{
Sathya Perla8788fdc2009-07-27 22:52:03 +000097 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +000098 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +000099
100 if (be_mcc_compl_is_new(compl)) {
101 queue_tail_inc(mcc_cq);
102 return compl;
103 }
104 return NULL;
105}
106
Sathya Perlab31c50a2009-09-17 10:30:13 -0700107int be_process_mcc(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000108{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000109 struct be_mcc_compl *compl;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700110 int num = 0, status = 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000111
Sathya Perla8788fdc2009-07-27 22:52:03 +0000112 spin_lock_bh(&adapter->mcc_cq_lock);
113 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447b2009-06-18 00:10:27 +0000114 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
115 /* Interpret flags as an async trailer */
116 BUG_ON(!is_link_state_evt(compl->flags));
117
118 /* Interpret compl as a async link evt */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000119 be_async_link_state_process(adapter,
Sathya Perlaa8f447b2009-06-18 00:10:27 +0000120 (struct be_async_event_link_state *) compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700121 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
122 status = be_mcc_compl_process(adapter, compl);
123 atomic_dec(&adapter->mcc_obj.q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000124 }
125 be_mcc_compl_use(compl);
126 num++;
127 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700128
Sathya Perla5fb379e2009-06-18 00:02:59 +0000129 if (num)
Sathya Perla8788fdc2009-07-27 22:52:03 +0000130 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, num);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700131
Sathya Perla8788fdc2009-07-27 22:52:03 +0000132 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700133 return status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000134}
135
Sathya Perla6ac7b682009-06-18 00:05:54 +0000136/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700137static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000138{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700139#define mcc_timeout 120000 /* 12s timeout */
140 int i, status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000141 for (i = 0; i < mcc_timeout; i++) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700142 status = be_process_mcc(adapter);
143 if (status)
144 return status;
145
Sathya Perla8788fdc2009-07-27 22:52:03 +0000146 if (atomic_read(&adapter->mcc_obj.q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000147 break;
148 udelay(100);
149 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700150 if (i == mcc_timeout) {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000151 dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
Sathya Perlab31c50a2009-09-17 10:30:13 -0700152 return -1;
153 }
154 return 0;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000155}
156
157/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700158static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000159{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000160 be_mcc_notify(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700161 return be_mcc_wait_compl(adapter);
Sathya Perla6ac7b682009-06-18 00:05:54 +0000162}
163
Sathya Perla5f0b8492009-07-27 22:52:56 +0000164static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700165{
166 int cnt = 0, wait = 5;
167 u32 ready;
168
169 do {
Sathya Perlacf588472010-02-14 21:22:01 +0000170 ready = ioread32(db);
171 if (ready == 0xffffffff) {
172 dev_err(&adapter->pdev->dev,
173 "pci slot disconnected\n");
174 return -1;
175 }
176
177 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700178 if (ready)
179 break;
180
Ajit Khaparde84517482009-09-04 03:12:16 +0000181 if (cnt > 4000000) {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000182 dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700183 return -1;
184 }
185
186 if (cnt > 50)
187 wait = 200;
188 cnt += wait;
189 udelay(wait);
190 } while (true);
191
192 return 0;
193}
194
195/*
196 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000197 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700198 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700199static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700200{
201 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700202 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000203 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
204 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700205 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000206 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700207
Sathya Perlacf588472010-02-14 21:22:01 +0000208 /* wait for ready to be set */
209 status = be_mbox_db_ready_wait(adapter, db);
210 if (status != 0)
211 return status;
212
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700213 val |= MPU_MAILBOX_DB_HI_MASK;
214 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
215 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
216 iowrite32(val, db);
217
218 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000219 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700220 if (status != 0)
221 return status;
222
223 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700224 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
225 val |= (u32)(mbox_mem->dma >> 4) << 2;
226 iowrite32(val, db);
227
Sathya Perla5f0b8492009-07-27 22:52:56 +0000228 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700229 if (status != 0)
230 return status;
231
Sathya Perla5fb379e2009-06-18 00:02:59 +0000232 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000233 if (be_mcc_compl_is_new(compl)) {
234 status = be_mcc_compl_process(adapter, &mbox->compl);
235 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000236 if (status)
237 return status;
238 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000239 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700240 return -1;
241 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000242 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700243}
244
Sathya Perla8788fdc2009-07-27 22:52:03 +0000245static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700246{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000247 u32 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700248
249 *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
250 if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
251 return -1;
252 else
253 return 0;
254}
255
Sathya Perla8788fdc2009-07-27 22:52:03 +0000256int be_cmd_POST(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700257{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000258 u16 stage;
259 int status, timeout = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700260
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000261 do {
262 status = be_POST_stage_get(adapter, &stage);
263 if (status) {
264 dev_err(&adapter->pdev->dev, "POST error; stage=0x%x\n",
265 stage);
266 return -1;
267 } else if (stage != POST_STAGE_ARMFW_RDY) {
268 set_current_state(TASK_INTERRUPTIBLE);
269 schedule_timeout(2 * HZ);
270 timeout += 2;
271 } else {
272 return 0;
273 }
274 } while (timeout < 20);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700275
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000276 dev_err(&adapter->pdev->dev, "POST timeout; stage=0x%x\n", stage);
277 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700278}
279
280static inline void *embedded_payload(struct be_mcc_wrb *wrb)
281{
282 return wrb->payload.embedded_payload;
283}
284
285static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
286{
287 return &wrb->payload.sgl[0];
288}
289
290/* Don't touch the hdr after it's prepared */
291static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
Ajit Khaparded744b442009-12-03 06:12:06 +0000292 bool embedded, u8 sge_cnt, u32 opcode)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700293{
294 if (embedded)
295 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
296 else
297 wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
298 MCC_WRB_SGE_CNT_SHIFT;
299 wrb->payload_length = payload_len;
Ajit Khaparded744b442009-12-03 06:12:06 +0000300 wrb->tag0 = opcode;
Sathya Perlafa4281b2010-01-21 22:51:36 +0000301 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700302}
303
304/* Don't touch the hdr after it's prepared */
305static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
306 u8 subsystem, u8 opcode, int cmd_len)
307{
308 req_hdr->opcode = opcode;
309 req_hdr->subsystem = subsystem;
310 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
311}
312
313static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
314 struct be_dma_mem *mem)
315{
316 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
317 u64 dma = (u64)mem->dma;
318
319 for (i = 0; i < buf_pages; i++) {
320 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
321 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
322 dma += PAGE_SIZE_4K;
323 }
324}
325
326/* Converts interrupt delay in microseconds to multiplier value */
327static u32 eq_delay_to_mult(u32 usec_delay)
328{
329#define MAX_INTR_RATE 651042
330 const u32 round = 10;
331 u32 multiplier;
332
333 if (usec_delay == 0)
334 multiplier = 0;
335 else {
336 u32 interrupt_rate = 1000000 / usec_delay;
337 /* Max delay, corresponding to the lowest interrupt rate */
338 if (interrupt_rate == 0)
339 multiplier = 1023;
340 else {
341 multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
342 multiplier /= interrupt_rate;
343 /* Round the multiplier to the closest value.*/
344 multiplier = (multiplier + round/2) / round;
345 multiplier = min(multiplier, (u32)1023);
346 }
347 }
348 return multiplier;
349}
350
Sathya Perlab31c50a2009-09-17 10:30:13 -0700351static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700352{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700353 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
354 struct be_mcc_wrb *wrb
355 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
356 memset(wrb, 0, sizeof(*wrb));
357 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700358}
359
Sathya Perlab31c50a2009-09-17 10:30:13 -0700360static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000361{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700362 struct be_queue_info *mccq = &adapter->mcc_obj.q;
363 struct be_mcc_wrb *wrb;
364
Sathya Perla713d03942009-11-22 22:02:45 +0000365 if (atomic_read(&mccq->used) >= mccq->len) {
366 dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
367 return NULL;
368 }
369
Sathya Perlab31c50a2009-09-17 10:30:13 -0700370 wrb = queue_head_node(mccq);
371 queue_head_inc(mccq);
372 atomic_inc(&mccq->used);
373 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000374 return wrb;
375}
376
Sathya Perla2243e2e2009-11-22 22:02:03 +0000377/* Tell fw we're about to start firing cmds by writing a
378 * special pattern across the wrb hdr; uses mbox
379 */
380int be_cmd_fw_init(struct be_adapter *adapter)
381{
382 u8 *wrb;
383 int status;
384
385 spin_lock(&adapter->mbox_lock);
386
387 wrb = (u8 *)wrb_from_mbox(adapter);
388 *wrb++ = 0xFF;
389 *wrb++ = 0x12;
390 *wrb++ = 0x34;
391 *wrb++ = 0xFF;
392 *wrb++ = 0xFF;
393 *wrb++ = 0x56;
394 *wrb++ = 0x78;
395 *wrb = 0xFF;
396
397 status = be_mbox_notify_wait(adapter);
398
399 spin_unlock(&adapter->mbox_lock);
400 return status;
401}
402
403/* Tell fw we're done with firing cmds by writing a
404 * special pattern across the wrb hdr; uses mbox
405 */
406int be_cmd_fw_clean(struct be_adapter *adapter)
407{
408 u8 *wrb;
409 int status;
410
Sathya Perlacf588472010-02-14 21:22:01 +0000411 if (adapter->eeh_err)
412 return -EIO;
413
Sathya Perla2243e2e2009-11-22 22:02:03 +0000414 spin_lock(&adapter->mbox_lock);
415
416 wrb = (u8 *)wrb_from_mbox(adapter);
417 *wrb++ = 0xFF;
418 *wrb++ = 0xAA;
419 *wrb++ = 0xBB;
420 *wrb++ = 0xFF;
421 *wrb++ = 0xFF;
422 *wrb++ = 0xCC;
423 *wrb++ = 0xDD;
424 *wrb = 0xFF;
425
426 status = be_mbox_notify_wait(adapter);
427
428 spin_unlock(&adapter->mbox_lock);
429 return status;
430}
Sathya Perla8788fdc2009-07-27 22:52:03 +0000431int be_cmd_eq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700432 struct be_queue_info *eq, int eq_delay)
433{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700434 struct be_mcc_wrb *wrb;
435 struct be_cmd_req_eq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700436 struct be_dma_mem *q_mem = &eq->dma_mem;
437 int status;
438
Sathya Perla8788fdc2009-07-27 22:52:03 +0000439 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700440
441 wrb = wrb_from_mbox(adapter);
442 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700443
Ajit Khaparded744b442009-12-03 06:12:06 +0000444 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700445
446 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
447 OPCODE_COMMON_EQ_CREATE, sizeof(*req));
448
449 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
450
451 AMAP_SET_BITS(struct amap_eq_context, func, req->context,
Sathya Perlaeec368f2009-07-27 22:52:23 +0000452 be_pci_func(adapter));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700453 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
454 /* 4byte eqe*/
455 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
456 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
457 __ilog2_u32(eq->len/256));
458 AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
459 eq_delay_to_mult(eq_delay));
460 be_dws_cpu_to_le(req->context, sizeof(req->context));
461
462 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
463
Sathya Perlab31c50a2009-09-17 10:30:13 -0700464 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700465 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700466 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700467 eq->id = le16_to_cpu(resp->eq_id);
468 eq->created = true;
469 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700470
Sathya Perla8788fdc2009-07-27 22:52:03 +0000471 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700472 return status;
473}
474
Sathya Perlab31c50a2009-09-17 10:30:13 -0700475/* Uses mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000476int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700477 u8 type, bool permanent, u32 if_handle)
478{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700479 struct be_mcc_wrb *wrb;
480 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700481 int status;
482
Sathya Perla8788fdc2009-07-27 22:52:03 +0000483 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700484
485 wrb = wrb_from_mbox(adapter);
486 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700487
Ajit Khaparded744b442009-12-03 06:12:06 +0000488 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
489 OPCODE_COMMON_NTWK_MAC_QUERY);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700490
491 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
492 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
493
494 req->type = type;
495 if (permanent) {
496 req->permanent = 1;
497 } else {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700498 req->if_id = cpu_to_le16((u16) if_handle);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700499 req->permanent = 0;
500 }
501
Sathya Perlab31c50a2009-09-17 10:30:13 -0700502 status = be_mbox_notify_wait(adapter);
503 if (!status) {
504 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700505 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700506 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700507
Sathya Perla8788fdc2009-07-27 22:52:03 +0000508 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700509 return status;
510}
511
Sathya Perlab31c50a2009-09-17 10:30:13 -0700512/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000513int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700514 u32 if_id, u32 *pmac_id)
515{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700516 struct be_mcc_wrb *wrb;
517 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700518 int status;
519
Sathya Perlab31c50a2009-09-17 10:30:13 -0700520 spin_lock_bh(&adapter->mcc_lock);
521
522 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000523 if (!wrb) {
524 status = -EBUSY;
525 goto err;
526 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700527 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700528
Ajit Khaparded744b442009-12-03 06:12:06 +0000529 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
530 OPCODE_COMMON_NTWK_PMAC_ADD);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700531
532 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
533 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
534
535 req->if_id = cpu_to_le32(if_id);
536 memcpy(req->mac_address, mac_addr, ETH_ALEN);
537
Sathya Perlab31c50a2009-09-17 10:30:13 -0700538 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700539 if (!status) {
540 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
541 *pmac_id = le32_to_cpu(resp->pmac_id);
542 }
543
Sathya Perla713d03942009-11-22 22:02:45 +0000544err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700545 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700546 return status;
547}
548
Sathya Perlab31c50a2009-09-17 10:30:13 -0700549/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000550int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700551{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700552 struct be_mcc_wrb *wrb;
553 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700554 int status;
555
Sathya Perlab31c50a2009-09-17 10:30:13 -0700556 spin_lock_bh(&adapter->mcc_lock);
557
558 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000559 if (!wrb) {
560 status = -EBUSY;
561 goto err;
562 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700563 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700564
Ajit Khaparded744b442009-12-03 06:12:06 +0000565 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
566 OPCODE_COMMON_NTWK_PMAC_DEL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700567
568 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
569 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
570
571 req->if_id = cpu_to_le32(if_id);
572 req->pmac_id = cpu_to_le32(pmac_id);
573
Sathya Perlab31c50a2009-09-17 10:30:13 -0700574 status = be_mcc_notify_wait(adapter);
575
Sathya Perla713d03942009-11-22 22:02:45 +0000576err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700577 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700578 return status;
579}
580
Sathya Perlab31c50a2009-09-17 10:30:13 -0700581/* Uses Mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000582int be_cmd_cq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700583 struct be_queue_info *cq, struct be_queue_info *eq,
584 bool sol_evts, bool no_delay, int coalesce_wm)
585{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700586 struct be_mcc_wrb *wrb;
587 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700588 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700589 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700590 int status;
591
Sathya Perla8788fdc2009-07-27 22:52:03 +0000592 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700593
594 wrb = wrb_from_mbox(adapter);
595 req = embedded_payload(wrb);
596 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700597
Ajit Khaparded744b442009-12-03 06:12:06 +0000598 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
599 OPCODE_COMMON_CQ_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700600
601 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
602 OPCODE_COMMON_CQ_CREATE, sizeof(*req));
603
604 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
605
606 AMAP_SET_BITS(struct amap_cq_context, coalescwm, ctxt, coalesce_wm);
607 AMAP_SET_BITS(struct amap_cq_context, nodelay, ctxt, no_delay);
608 AMAP_SET_BITS(struct amap_cq_context, count, ctxt,
609 __ilog2_u32(cq->len/256));
610 AMAP_SET_BITS(struct amap_cq_context, valid, ctxt, 1);
611 AMAP_SET_BITS(struct amap_cq_context, solevent, ctxt, sol_evts);
612 AMAP_SET_BITS(struct amap_cq_context, eventable, ctxt, 1);
613 AMAP_SET_BITS(struct amap_cq_context, eqid, ctxt, eq->id);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000614 AMAP_SET_BITS(struct amap_cq_context, armed, ctxt, 1);
Sathya Perlaeec368f2009-07-27 22:52:23 +0000615 AMAP_SET_BITS(struct amap_cq_context, func, ctxt, be_pci_func(adapter));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700616 be_dws_cpu_to_le(ctxt, sizeof(req->context));
617
618 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
619
Sathya Perlab31c50a2009-09-17 10:30:13 -0700620 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700621 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700622 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700623 cq->id = le16_to_cpu(resp->cq_id);
624 cq->created = true;
625 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700626
Sathya Perla8788fdc2009-07-27 22:52:03 +0000627 spin_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000628
629 return status;
630}
631
632static u32 be_encoded_q_len(int q_len)
633{
634 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
635 if (len_encoded == 16)
636 len_encoded = 0;
637 return len_encoded;
638}
639
Sathya Perla8788fdc2009-07-27 22:52:03 +0000640int be_cmd_mccq_create(struct be_adapter *adapter,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000641 struct be_queue_info *mccq,
642 struct be_queue_info *cq)
643{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700644 struct be_mcc_wrb *wrb;
645 struct be_cmd_req_mcc_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000646 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700647 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000648 int status;
649
Sathya Perla8788fdc2009-07-27 22:52:03 +0000650 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700651
652 wrb = wrb_from_mbox(adapter);
653 req = embedded_payload(wrb);
654 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000655
Ajit Khaparded744b442009-12-03 06:12:06 +0000656 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
657 OPCODE_COMMON_MCC_CREATE);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000658
659 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
660 OPCODE_COMMON_MCC_CREATE, sizeof(*req));
661
662 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
663
Sathya Perlaeec368f2009-07-27 22:52:23 +0000664 AMAP_SET_BITS(struct amap_mcc_context, fid, ctxt, be_pci_func(adapter));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000665 AMAP_SET_BITS(struct amap_mcc_context, valid, ctxt, 1);
666 AMAP_SET_BITS(struct amap_mcc_context, ring_size, ctxt,
667 be_encoded_q_len(mccq->len));
668 AMAP_SET_BITS(struct amap_mcc_context, cq_id, ctxt, cq->id);
669
670 be_dws_cpu_to_le(ctxt, sizeof(req->context));
671
672 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
673
Sathya Perlab31c50a2009-09-17 10:30:13 -0700674 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000675 if (!status) {
676 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
677 mccq->id = le16_to_cpu(resp->id);
678 mccq->created = true;
679 }
Sathya Perla8788fdc2009-07-27 22:52:03 +0000680 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700681
682 return status;
683}
684
Sathya Perla8788fdc2009-07-27 22:52:03 +0000685int be_cmd_txq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700686 struct be_queue_info *txq,
687 struct be_queue_info *cq)
688{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700689 struct be_mcc_wrb *wrb;
690 struct be_cmd_req_eth_tx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700691 struct be_dma_mem *q_mem = &txq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700692 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700693 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700694
Sathya Perla8788fdc2009-07-27 22:52:03 +0000695 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700696
697 wrb = wrb_from_mbox(adapter);
698 req = embedded_payload(wrb);
699 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700700
Ajit Khaparded744b442009-12-03 06:12:06 +0000701 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
702 OPCODE_ETH_TX_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700703
704 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
705 sizeof(*req));
706
707 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
708 req->ulp_num = BE_ULP1_NUM;
709 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
710
Sathya Perlab31c50a2009-09-17 10:30:13 -0700711 AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
712 be_encoded_q_len(txq->len));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700713 AMAP_SET_BITS(struct amap_tx_context, pci_func_id, ctxt,
Sathya Perlaeec368f2009-07-27 22:52:23 +0000714 be_pci_func(adapter));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700715 AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
716 AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
717
718 be_dws_cpu_to_le(ctxt, sizeof(req->context));
719
720 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
721
Sathya Perlab31c50a2009-09-17 10:30:13 -0700722 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700723 if (!status) {
724 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
725 txq->id = le16_to_cpu(resp->cid);
726 txq->created = true;
727 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700728
Sathya Perla8788fdc2009-07-27 22:52:03 +0000729 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700730
731 return status;
732}
733
Sathya Perlab31c50a2009-09-17 10:30:13 -0700734/* Uses mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000735int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700736 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
737 u16 max_frame_size, u32 if_id, u32 rss)
738{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700739 struct be_mcc_wrb *wrb;
740 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700741 struct be_dma_mem *q_mem = &rxq->dma_mem;
742 int status;
743
Sathya Perla8788fdc2009-07-27 22:52:03 +0000744 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700745
746 wrb = wrb_from_mbox(adapter);
747 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700748
Ajit Khaparded744b442009-12-03 06:12:06 +0000749 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
750 OPCODE_ETH_RX_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700751
752 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
753 sizeof(*req));
754
755 req->cq_id = cpu_to_le16(cq_id);
756 req->frag_size = fls(frag_size) - 1;
757 req->num_pages = 2;
758 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
759 req->interface_id = cpu_to_le32(if_id);
760 req->max_frame_size = cpu_to_le16(max_frame_size);
761 req->rss_queue = cpu_to_le32(rss);
762
Sathya Perlab31c50a2009-09-17 10:30:13 -0700763 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700764 if (!status) {
765 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
766 rxq->id = le16_to_cpu(resp->id);
767 rxq->created = true;
768 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700769
Sathya Perla8788fdc2009-07-27 22:52:03 +0000770 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700771
772 return status;
773}
774
Sathya Perlab31c50a2009-09-17 10:30:13 -0700775/* Generic destroyer function for all types of queues
776 * Uses Mbox
777 */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000778int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700779 int queue_type)
780{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700781 struct be_mcc_wrb *wrb;
782 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700783 u8 subsys = 0, opcode = 0;
784 int status;
785
Sathya Perlacf588472010-02-14 21:22:01 +0000786 if (adapter->eeh_err)
787 return -EIO;
788
Sathya Perla8788fdc2009-07-27 22:52:03 +0000789 spin_lock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700790
Sathya Perlab31c50a2009-09-17 10:30:13 -0700791 wrb = wrb_from_mbox(adapter);
792 req = embedded_payload(wrb);
793
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700794 switch (queue_type) {
795 case QTYPE_EQ:
796 subsys = CMD_SUBSYSTEM_COMMON;
797 opcode = OPCODE_COMMON_EQ_DESTROY;
798 break;
799 case QTYPE_CQ:
800 subsys = CMD_SUBSYSTEM_COMMON;
801 opcode = OPCODE_COMMON_CQ_DESTROY;
802 break;
803 case QTYPE_TXQ:
804 subsys = CMD_SUBSYSTEM_ETH;
805 opcode = OPCODE_ETH_TX_DESTROY;
806 break;
807 case QTYPE_RXQ:
808 subsys = CMD_SUBSYSTEM_ETH;
809 opcode = OPCODE_ETH_RX_DESTROY;
810 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000811 case QTYPE_MCCQ:
812 subsys = CMD_SUBSYSTEM_COMMON;
813 opcode = OPCODE_COMMON_MCC_DESTROY;
814 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700815 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +0000816 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700817 }
Ajit Khaparded744b442009-12-03 06:12:06 +0000818
819 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);
820
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700821 be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
822 req->id = cpu_to_le16(q->id);
823
Sathya Perlab31c50a2009-09-17 10:30:13 -0700824 status = be_mbox_notify_wait(adapter);
Sathya Perla5f0b8492009-07-27 22:52:56 +0000825
Sathya Perla8788fdc2009-07-27 22:52:03 +0000826 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700827
828 return status;
829}
830
Sathya Perlab31c50a2009-09-17 10:30:13 -0700831/* Create an rx filtering policy configuration on an i/f
832 * Uses mbox
833 */
Sathya Perla73d540f2009-10-14 20:20:42 +0000834int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
835 u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700836{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700837 struct be_mcc_wrb *wrb;
838 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700839 int status;
840
Sathya Perla8788fdc2009-07-27 22:52:03 +0000841 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700842
843 wrb = wrb_from_mbox(adapter);
844 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700845
Ajit Khaparded744b442009-12-03 06:12:06 +0000846 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
847 OPCODE_COMMON_NTWK_INTERFACE_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700848
849 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
850 OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
851
Sathya Perla73d540f2009-10-14 20:20:42 +0000852 req->capability_flags = cpu_to_le32(cap_flags);
853 req->enable_flags = cpu_to_le32(en_flags);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700854 req->pmac_invalid = pmac_invalid;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700855 if (!pmac_invalid)
856 memcpy(req->mac_addr, mac, ETH_ALEN);
857
Sathya Perlab31c50a2009-09-17 10:30:13 -0700858 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700859 if (!status) {
860 struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
861 *if_handle = le32_to_cpu(resp->interface_id);
862 if (!pmac_invalid)
863 *pmac_id = le32_to_cpu(resp->pmac_id);
864 }
865
Sathya Perla8788fdc2009-07-27 22:52:03 +0000866 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700867 return status;
868}
869
Sathya Perlab31c50a2009-09-17 10:30:13 -0700870/* Uses mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000871int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700872{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700873 struct be_mcc_wrb *wrb;
874 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700875 int status;
876
Sathya Perlacf588472010-02-14 21:22:01 +0000877 if (adapter->eeh_err)
878 return -EIO;
879
Sathya Perla8788fdc2009-07-27 22:52:03 +0000880 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700881
882 wrb = wrb_from_mbox(adapter);
883 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700884
Ajit Khaparded744b442009-12-03 06:12:06 +0000885 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
886 OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700887
888 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
889 OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
890
891 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700892
893 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700894
Sathya Perla8788fdc2009-07-27 22:52:03 +0000895 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700896
897 return status;
898}
899
900/* Get stats is a non embedded command: the request is not embedded inside
901 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -0700902 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700903 */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000904int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700905{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700906 struct be_mcc_wrb *wrb;
907 struct be_cmd_req_get_stats *req;
908 struct be_sge *sge;
Sathya Perla713d03942009-11-22 22:02:45 +0000909 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700910
Sathya Perlab31c50a2009-09-17 10:30:13 -0700911 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700912
Sathya Perlab31c50a2009-09-17 10:30:13 -0700913 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000914 if (!wrb) {
915 status = -EBUSY;
916 goto err;
917 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700918 req = nonemb_cmd->va;
919 sge = nonembedded_sgl(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700920
Ajit Khaparded744b442009-12-03 06:12:06 +0000921 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
922 OPCODE_ETH_GET_STATISTICS);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700923
924 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
925 OPCODE_ETH_GET_STATISTICS, sizeof(*req));
926 sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
927 sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
928 sge->len = cpu_to_le32(nonemb_cmd->size);
929
Sathya Perlab31c50a2009-09-17 10:30:13 -0700930 be_mcc_notify(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700931
Sathya Perla713d03942009-11-22 22:02:45 +0000932err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700933 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +0000934 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700935}
936
Sathya Perlab31c50a2009-09-17 10:30:13 -0700937/* Uses synchronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000938int be_cmd_link_status_query(struct be_adapter *adapter,
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700939 bool *link_up, u8 *mac_speed, u16 *link_speed)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700940{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700941 struct be_mcc_wrb *wrb;
942 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700943 int status;
944
Sathya Perlab31c50a2009-09-17 10:30:13 -0700945 spin_lock_bh(&adapter->mcc_lock);
946
947 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000948 if (!wrb) {
949 status = -EBUSY;
950 goto err;
951 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700952 req = embedded_payload(wrb);
Sathya Perlaa8f447b2009-06-18 00:10:27 +0000953
954 *link_up = false;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700955
Ajit Khaparded744b442009-12-03 06:12:06 +0000956 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
957 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700958
959 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
960 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
961
Sathya Perlab31c50a2009-09-17 10:30:13 -0700962 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700963 if (!status) {
964 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700965 if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
Sathya Perlaa8f447b2009-06-18 00:10:27 +0000966 *link_up = true;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700967 *link_speed = le16_to_cpu(resp->link_speed);
968 *mac_speed = resp->mac_speed;
969 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700970 }
971
Sathya Perla713d03942009-11-22 22:02:45 +0000972err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700973 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700974 return status;
975}
976
Sathya Perlab31c50a2009-09-17 10:30:13 -0700977/* Uses Mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000978int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700979{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700980 struct be_mcc_wrb *wrb;
981 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700982 int status;
983
Sathya Perla8788fdc2009-07-27 22:52:03 +0000984 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700985
986 wrb = wrb_from_mbox(adapter);
987 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700988
Ajit Khaparded744b442009-12-03 06:12:06 +0000989 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
990 OPCODE_COMMON_GET_FW_VERSION);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700991
992 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
993 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
994
Sathya Perlab31c50a2009-09-17 10:30:13 -0700995 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700996 if (!status) {
997 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
998 strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
999 }
1000
Sathya Perla8788fdc2009-07-27 22:52:03 +00001001 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001002 return status;
1003}
1004
Sathya Perlab31c50a2009-09-17 10:30:13 -07001005/* set the EQ delay interval of an EQ to specified value
1006 * Uses async mcc
1007 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001008int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001009{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001010 struct be_mcc_wrb *wrb;
1011 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla713d03942009-11-22 22:02:45 +00001012 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001013
Sathya Perlab31c50a2009-09-17 10:30:13 -07001014 spin_lock_bh(&adapter->mcc_lock);
1015
1016 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001017 if (!wrb) {
1018 status = -EBUSY;
1019 goto err;
1020 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001021 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001022
Ajit Khaparded744b442009-12-03 06:12:06 +00001023 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1024 OPCODE_COMMON_MODIFY_EQ_DELAY);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001025
1026 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1027 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
1028
1029 req->num_eq = cpu_to_le32(1);
1030 req->delay[0].eq_id = cpu_to_le32(eq_id);
1031 req->delay[0].phase = 0;
1032 req->delay[0].delay_multiplier = cpu_to_le32(eqd);
1033
Sathya Perlab31c50a2009-09-17 10:30:13 -07001034 be_mcc_notify(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001035
Sathya Perla713d03942009-11-22 22:02:45 +00001036err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001037 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001038 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001039}
1040
Sathya Perlab31c50a2009-09-17 10:30:13 -07001041/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001042int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001043 u32 num, bool untagged, bool promiscuous)
1044{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001045 struct be_mcc_wrb *wrb;
1046 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001047 int status;
1048
Sathya Perlab31c50a2009-09-17 10:30:13 -07001049 spin_lock_bh(&adapter->mcc_lock);
1050
1051 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001052 if (!wrb) {
1053 status = -EBUSY;
1054 goto err;
1055 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001056 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001057
Ajit Khaparded744b442009-12-03 06:12:06 +00001058 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1059 OPCODE_COMMON_NTWK_VLAN_CONFIG);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001060
1061 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1062 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
1063
1064 req->interface_id = if_id;
1065 req->promiscuous = promiscuous;
1066 req->untagged = untagged;
1067 req->num_vlan = num;
1068 if (!promiscuous) {
1069 memcpy(req->normal_vlan, vtag_array,
1070 req->num_vlan * sizeof(vtag_array[0]));
1071 }
1072
Sathya Perlab31c50a2009-09-17 10:30:13 -07001073 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001074
Sathya Perla713d03942009-11-22 22:02:45 +00001075err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001076 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001077 return status;
1078}
1079
Sathya Perlab31c50a2009-09-17 10:30:13 -07001080/* Uses MCC for this command as it may be called in BH context
1081 * Uses synchronous mcc
1082 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001083int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001084{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001085 struct be_mcc_wrb *wrb;
1086 struct be_cmd_req_promiscuous_config *req;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001087 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001088
Sathya Perla8788fdc2009-07-27 22:52:03 +00001089 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001090
Sathya Perlab31c50a2009-09-17 10:30:13 -07001091 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001092 if (!wrb) {
1093 status = -EBUSY;
1094 goto err;
1095 }
Sathya Perla6ac7b682009-06-18 00:05:54 +00001096 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001097
Ajit Khaparded744b442009-12-03 06:12:06 +00001098 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_ETH_PROMISCUOUS);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001099
1100 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1101 OPCODE_ETH_PROMISCUOUS, sizeof(*req));
1102
1103 if (port_num)
1104 req->port1_promiscuous = en;
1105 else
1106 req->port0_promiscuous = en;
1107
Sathya Perlab31c50a2009-09-17 10:30:13 -07001108 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001109
Sathya Perla713d03942009-11-22 22:02:45 +00001110err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001111 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001112 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001113}
1114
Sathya Perla6ac7b682009-06-18 00:05:54 +00001115/*
Sathya Perlab31c50a2009-09-17 10:30:13 -07001116 * Uses MCC for this command as it may be called in BH context
Sathya Perla6ac7b682009-06-18 00:05:54 +00001117 * (mc == NULL) => multicast promiscous
1118 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001119int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
Sathya Perlae7b909a2009-11-22 22:01:10 +00001120 struct dev_mc_list *mc_list, u32 mc_count,
1121 struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001122{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001123 struct be_mcc_wrb *wrb;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001124 struct be_cmd_req_mcast_mac_config *req = mem->va;
1125 struct be_sge *sge;
1126 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001127
Sathya Perla8788fdc2009-07-27 22:52:03 +00001128 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001129
Sathya Perlab31c50a2009-09-17 10:30:13 -07001130 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001131 if (!wrb) {
1132 status = -EBUSY;
1133 goto err;
1134 }
Sathya Perlae7b909a2009-11-22 22:01:10 +00001135 sge = nonembedded_sgl(wrb);
1136 memset(req, 0, sizeof(*req));
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001137
Ajit Khaparded744b442009-12-03 06:12:06 +00001138 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
1139 OPCODE_COMMON_NTWK_MULTICAST_SET);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001140 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
1141 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
1142 sge->len = cpu_to_le32(mem->size);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001143
1144 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1145 OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
1146
1147 req->interface_id = if_id;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001148 if (mc_list) {
Sathya Perla24307ee2009-06-18 00:09:25 +00001149 int i;
1150 struct dev_mc_list *mc;
1151
1152 req->num_mac = cpu_to_le16(mc_count);
1153
1154 for (mc = mc_list, i = 0; mc; mc = mc->next, i++)
1155 memcpy(req->mac[i].byte, mc->dmi_addr, ETH_ALEN);
1156 } else {
1157 req->promiscuous = 1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001158 }
1159
Sathya Perlae7b909a2009-11-22 22:01:10 +00001160 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001161
Sathya Perla713d03942009-11-22 22:02:45 +00001162err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001163 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001164 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001165}
1166
Sathya Perlab31c50a2009-09-17 10:30:13 -07001167/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001168int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001169{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001170 struct be_mcc_wrb *wrb;
1171 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001172 int status;
1173
Sathya Perlab31c50a2009-09-17 10:30:13 -07001174 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001175
Sathya Perlab31c50a2009-09-17 10:30:13 -07001176 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001177 if (!wrb) {
1178 status = -EBUSY;
1179 goto err;
1180 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001181 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001182
Ajit Khaparded744b442009-12-03 06:12:06 +00001183 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1184 OPCODE_COMMON_SET_FLOW_CONTROL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001185
1186 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1187 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
1188
1189 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1190 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1191
Sathya Perlab31c50a2009-09-17 10:30:13 -07001192 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001193
Sathya Perla713d03942009-11-22 22:02:45 +00001194err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001195 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001196 return status;
1197}
1198
Sathya Perlab31c50a2009-09-17 10:30:13 -07001199/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001200int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001201{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001202 struct be_mcc_wrb *wrb;
1203 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001204 int status;
1205
Sathya Perlab31c50a2009-09-17 10:30:13 -07001206 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001207
Sathya Perlab31c50a2009-09-17 10:30:13 -07001208 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001209 if (!wrb) {
1210 status = -EBUSY;
1211 goto err;
1212 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001213 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001214
Ajit Khaparded744b442009-12-03 06:12:06 +00001215 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1216 OPCODE_COMMON_GET_FLOW_CONTROL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001217
1218 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1219 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
1220
Sathya Perlab31c50a2009-09-17 10:30:13 -07001221 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001222 if (!status) {
1223 struct be_cmd_resp_get_flow_control *resp =
1224 embedded_payload(wrb);
1225 *tx_fc = le16_to_cpu(resp->tx_flow_control);
1226 *rx_fc = le16_to_cpu(resp->rx_flow_control);
1227 }
1228
Sathya Perla713d03942009-11-22 22:02:45 +00001229err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001230 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001231 return status;
1232}
1233
Sathya Perlab31c50a2009-09-17 10:30:13 -07001234/* Uses mbox */
Ajit Khapardedcb9b562009-09-30 21:58:22 -07001235int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num, u32 *cap)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001236{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001237 struct be_mcc_wrb *wrb;
1238 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001239 int status;
1240
Sathya Perla8788fdc2009-07-27 22:52:03 +00001241 spin_lock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001242
Sathya Perlab31c50a2009-09-17 10:30:13 -07001243 wrb = wrb_from_mbox(adapter);
1244 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001245
Ajit Khaparded744b442009-12-03 06:12:06 +00001246 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1247 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001248
1249 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1250 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
1251
Sathya Perlab31c50a2009-09-17 10:30:13 -07001252 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001253 if (!status) {
1254 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
1255 *port_num = le32_to_cpu(resp->phys_port);
Ajit Khapardedcb9b562009-09-30 21:58:22 -07001256 *cap = le32_to_cpu(resp->function_cap);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001257 }
1258
Sathya Perla8788fdc2009-07-27 22:52:03 +00001259 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001260 return status;
1261}
sarveshwarb14074ea2009-08-05 13:05:24 -07001262
Sathya Perlab31c50a2009-09-17 10:30:13 -07001263/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07001264int be_cmd_reset_function(struct be_adapter *adapter)
1265{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001266 struct be_mcc_wrb *wrb;
1267 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07001268 int status;
1269
1270 spin_lock(&adapter->mbox_lock);
1271
Sathya Perlab31c50a2009-09-17 10:30:13 -07001272 wrb = wrb_from_mbox(adapter);
1273 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07001274
Ajit Khaparded744b442009-12-03 06:12:06 +00001275 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1276 OPCODE_COMMON_FUNCTION_RESET);
sarveshwarb14074ea2009-08-05 13:05:24 -07001277
1278 be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
1279 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
1280
Sathya Perlab31c50a2009-09-17 10:30:13 -07001281 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07001282
1283 spin_unlock(&adapter->mbox_lock);
1284 return status;
1285}
Ajit Khaparde84517482009-09-04 03:12:16 +00001286
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001287/* Uses sync mcc */
1288int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
1289 u8 bcn, u8 sts, u8 state)
1290{
1291 struct be_mcc_wrb *wrb;
1292 struct be_cmd_req_enable_disable_beacon *req;
1293 int status;
1294
1295 spin_lock_bh(&adapter->mcc_lock);
1296
1297 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001298 if (!wrb) {
1299 status = -EBUSY;
1300 goto err;
1301 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001302 req = embedded_payload(wrb);
1303
Ajit Khaparded744b442009-12-03 06:12:06 +00001304 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1305 OPCODE_COMMON_ENABLE_DISABLE_BEACON);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001306
1307 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1308 OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));
1309
1310 req->port_num = port_num;
1311 req->beacon_state = state;
1312 req->beacon_duration = bcn;
1313 req->status_duration = sts;
1314
1315 status = be_mcc_notify_wait(adapter);
1316
Sathya Perla713d03942009-11-22 22:02:45 +00001317err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001318 spin_unlock_bh(&adapter->mcc_lock);
1319 return status;
1320}
1321
1322/* Uses sync mcc */
1323int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
1324{
1325 struct be_mcc_wrb *wrb;
1326 struct be_cmd_req_get_beacon_state *req;
1327 int status;
1328
1329 spin_lock_bh(&adapter->mcc_lock);
1330
1331 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001332 if (!wrb) {
1333 status = -EBUSY;
1334 goto err;
1335 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001336 req = embedded_payload(wrb);
1337
Ajit Khaparded744b442009-12-03 06:12:06 +00001338 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1339 OPCODE_COMMON_GET_BEACON_STATE);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001340
1341 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1342 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));
1343
1344 req->port_num = port_num;
1345
1346 status = be_mcc_notify_wait(adapter);
1347 if (!status) {
1348 struct be_cmd_resp_get_beacon_state *resp =
1349 embedded_payload(wrb);
1350 *state = resp->beacon_state;
1351 }
1352
Sathya Perla713d03942009-11-22 22:02:45 +00001353err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001354 spin_unlock_bh(&adapter->mcc_lock);
1355 return status;
1356}
1357
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001358/* Uses sync mcc */
1359int be_cmd_read_port_type(struct be_adapter *adapter, u32 port,
1360 u8 *connector)
1361{
1362 struct be_mcc_wrb *wrb;
1363 struct be_cmd_req_port_type *req;
1364 int status;
1365
1366 spin_lock_bh(&adapter->mcc_lock);
1367
1368 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001369 if (!wrb) {
1370 status = -EBUSY;
1371 goto err;
1372 }
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001373 req = embedded_payload(wrb);
1374
Ajit Khaparded744b442009-12-03 06:12:06 +00001375 be_wrb_hdr_prepare(wrb, sizeof(struct be_cmd_resp_port_type), true, 0,
1376 OPCODE_COMMON_READ_TRANSRECV_DATA);
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001377
1378 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1379 OPCODE_COMMON_READ_TRANSRECV_DATA, sizeof(*req));
1380
1381 req->port = cpu_to_le32(port);
1382 req->page_num = cpu_to_le32(TR_PAGE_A0);
1383 status = be_mcc_notify_wait(adapter);
1384 if (!status) {
1385 struct be_cmd_resp_port_type *resp = embedded_payload(wrb);
1386 *connector = resp->data.connector;
1387 }
1388
Sathya Perla713d03942009-11-22 22:02:45 +00001389err:
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001390 spin_unlock_bh(&adapter->mcc_lock);
1391 return status;
1392}
1393
Ajit Khaparde84517482009-09-04 03:12:16 +00001394int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
1395 u32 flash_type, u32 flash_opcode, u32 buf_size)
1396{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001397 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001398 struct be_cmd_write_flashrom *req;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001399 struct be_sge *sge;
Ajit Khaparde84517482009-09-04 03:12:16 +00001400 int status;
1401
Sathya Perlab31c50a2009-09-17 10:30:13 -07001402 spin_lock_bh(&adapter->mcc_lock);
1403
1404 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001405 if (!wrb) {
1406 status = -EBUSY;
1407 goto err;
1408 }
1409 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001410 sge = nonembedded_sgl(wrb);
1411
Ajit Khaparded744b442009-12-03 06:12:06 +00001412 be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
1413 OPCODE_COMMON_WRITE_FLASHROM);
Ajit Khaparde84517482009-09-04 03:12:16 +00001414
1415 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1416 OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
1417 sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
1418 sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
1419 sge->len = cpu_to_le32(cmd->size);
1420
1421 req->params.op_type = cpu_to_le32(flash_type);
1422 req->params.op_code = cpu_to_le32(flash_opcode);
1423 req->params.data_buf_size = cpu_to_le32(buf_size);
1424
Sathya Perlab31c50a2009-09-17 10:30:13 -07001425 status = be_mcc_notify_wait(adapter);
Ajit Khaparde84517482009-09-04 03:12:16 +00001426
Sathya Perla713d03942009-11-22 22:02:45 +00001427err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001428 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00001429 return status;
1430}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001431
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001432int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
1433 int offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001434{
1435 struct be_mcc_wrb *wrb;
1436 struct be_cmd_write_flashrom *req;
1437 int status;
1438
1439 spin_lock_bh(&adapter->mcc_lock);
1440
1441 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001442 if (!wrb) {
1443 status = -EBUSY;
1444 goto err;
1445 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001446 req = embedded_payload(wrb);
1447
Ajit Khaparded744b442009-12-03 06:12:06 +00001448 be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
1449 OPCODE_COMMON_READ_FLASHROM);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001450
1451 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1452 OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);
1453
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001454 req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001455 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001456 req->params.offset = offset;
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001457 req->params.data_buf_size = 0x4;
1458
1459 status = be_mcc_notify_wait(adapter);
1460 if (!status)
1461 memcpy(flashed_crc, req->params.data_buf, 4);
1462
Sathya Perla713d03942009-11-22 22:02:45 +00001463err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001464 spin_unlock_bh(&adapter->mcc_lock);
1465 return status;
1466}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001467
1468extern int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
1469 struct be_dma_mem *nonemb_cmd)
1470{
1471 struct be_mcc_wrb *wrb;
1472 struct be_cmd_req_acpi_wol_magic_config *req;
1473 struct be_sge *sge;
1474 int status;
1475
1476 spin_lock_bh(&adapter->mcc_lock);
1477
1478 wrb = wrb_from_mccq(adapter);
1479 if (!wrb) {
1480 status = -EBUSY;
1481 goto err;
1482 }
1483 req = nonemb_cmd->va;
1484 sge = nonembedded_sgl(wrb);
1485
1486 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
1487 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);
1488
1489 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1490 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
1491 memcpy(req->magic_mac, mac, ETH_ALEN);
1492
1493 sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
1494 sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
1495 sge->len = cpu_to_le32(nonemb_cmd->size);
1496
1497 status = be_mcc_notify_wait(adapter);
1498
1499err:
1500 spin_unlock_bh(&adapter->mcc_lock);
1501 return status;
1502}
Suresh Rff33a6e2009-12-03 16:15:52 -08001503
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001504int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
1505 u8 loopback_type, u8 enable)
1506{
1507 struct be_mcc_wrb *wrb;
1508 struct be_cmd_req_set_lmode *req;
1509 int status;
1510
1511 spin_lock_bh(&adapter->mcc_lock);
1512
1513 wrb = wrb_from_mccq(adapter);
1514 if (!wrb) {
1515 status = -EBUSY;
1516 goto err;
1517 }
1518
1519 req = embedded_payload(wrb);
1520
1521 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1522 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);
1523
1524 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
1525 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
1526 sizeof(*req));
1527
1528 req->src_port = port_num;
1529 req->dest_port = port_num;
1530 req->loopback_type = loopback_type;
1531 req->loopback_state = enable;
1532
1533 status = be_mcc_notify_wait(adapter);
1534err:
1535 spin_unlock_bh(&adapter->mcc_lock);
1536 return status;
1537}
1538
Suresh Rff33a6e2009-12-03 16:15:52 -08001539int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
1540 u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
1541{
1542 struct be_mcc_wrb *wrb;
1543 struct be_cmd_req_loopback_test *req;
1544 int status;
1545
1546 spin_lock_bh(&adapter->mcc_lock);
1547
1548 wrb = wrb_from_mccq(adapter);
1549 if (!wrb) {
1550 status = -EBUSY;
1551 goto err;
1552 }
1553
1554 req = embedded_payload(wrb);
1555
1556 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1557 OPCODE_LOWLEVEL_LOOPBACK_TEST);
1558
1559 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
1560 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
Sarveshwar Bandid7b90142009-12-23 04:40:36 +00001561 req->hdr.timeout = 4;
Suresh Rff33a6e2009-12-03 16:15:52 -08001562
1563 req->pattern = cpu_to_le64(pattern);
1564 req->src_port = cpu_to_le32(port_num);
1565 req->dest_port = cpu_to_le32(port_num);
1566 req->pkt_size = cpu_to_le32(pkt_size);
1567 req->num_pkts = cpu_to_le32(num_pkts);
1568 req->loopback_type = cpu_to_le32(loopback_type);
1569
1570 status = be_mcc_notify_wait(adapter);
1571 if (!status) {
1572 struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
1573 status = le32_to_cpu(resp->status);
1574 }
1575
1576err:
1577 spin_unlock_bh(&adapter->mcc_lock);
1578 return status;
1579}
1580
1581int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
1582 u32 byte_cnt, struct be_dma_mem *cmd)
1583{
1584 struct be_mcc_wrb *wrb;
1585 struct be_cmd_req_ddrdma_test *req;
1586 struct be_sge *sge;
1587 int status;
1588 int i, j = 0;
1589
1590 spin_lock_bh(&adapter->mcc_lock);
1591
1592 wrb = wrb_from_mccq(adapter);
1593 if (!wrb) {
1594 status = -EBUSY;
1595 goto err;
1596 }
1597 req = cmd->va;
1598 sge = nonembedded_sgl(wrb);
1599 be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
1600 OPCODE_LOWLEVEL_HOST_DDR_DMA);
1601 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
1602 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);
1603
1604 sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
1605 sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
1606 sge->len = cpu_to_le32(cmd->size);
1607
1608 req->pattern = cpu_to_le64(pattern);
1609 req->byte_count = cpu_to_le32(byte_cnt);
1610 for (i = 0; i < byte_cnt; i++) {
1611 req->snd_buff[i] = (u8)(pattern >> (j*8));
1612 j++;
1613 if (j > 7)
1614 j = 0;
1615 }
1616
1617 status = be_mcc_notify_wait(adapter);
1618
1619 if (!status) {
1620 struct be_cmd_resp_ddrdma_test *resp;
1621 resp = cmd->va;
1622 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
1623 resp->snd_err) {
1624 status = -1;
1625 }
1626 }
1627
1628err:
1629 spin_unlock_bh(&adapter->mcc_lock);
1630 return status;
1631}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001632
1633extern int be_cmd_get_seeprom_data(struct be_adapter *adapter,
1634 struct be_dma_mem *nonemb_cmd)
1635{
1636 struct be_mcc_wrb *wrb;
1637 struct be_cmd_req_seeprom_read *req;
1638 struct be_sge *sge;
1639 int status;
1640
1641 spin_lock_bh(&adapter->mcc_lock);
1642
1643 wrb = wrb_from_mccq(adapter);
1644 req = nonemb_cmd->va;
1645 sge = nonembedded_sgl(wrb);
1646
1647 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
1648 OPCODE_COMMON_SEEPROM_READ);
1649
1650 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1651 OPCODE_COMMON_SEEPROM_READ, sizeof(*req));
1652
1653 sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
1654 sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
1655 sge->len = cpu_to_le32(nonemb_cmd->size);
1656
1657 status = be_mcc_notify_wait(adapter);
1658
1659 spin_unlock_bh(&adapter->mcc_lock);
1660 return status;
1661}