Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2005 - 2009 ServerEngines |
| 3 | * All rights reserved. |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or |
| 6 | * modify it under the terms of the GNU General Public License version 2 |
| 7 | * as published by the Free Software Foundation. The full GNU General |
| 8 | * Public License is included in this distribution in the file called COPYING. |
| 9 | * |
| 10 | * Contact Information: |
| 11 | * linux-drivers@serverengines.com |
| 12 | * |
| 13 | * ServerEngines |
| 14 | * 209 N. Fair Oaks Ave |
| 15 | * Sunnyvale, CA 94085 |
| 16 | */ |
| 17 | |
| 18 | #include "be.h" |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 19 | #include "be_cmds.h" |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 20 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 21 | static void be_mcc_notify(struct be_adapter *adapter) |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 22 | { |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 23 | struct be_queue_info *mccq = &adapter->mcc_obj.q; |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 24 | u32 val = 0; |
| 25 | |
| 26 | val |= mccq->id & DB_MCCQ_RING_ID_MASK; |
| 27 | val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT; |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 28 | iowrite32(val, adapter->db + DB_MCCQ_OFFSET); |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 29 | } |
| 30 | |
| 31 | /* To check if valid bit is set, check the entire word as we don't know |
| 32 | * the endianness of the data (old entry is host endian while a new entry is |
| 33 | * little endian) */ |
Sathya Perla | efd2e40 | 2009-07-27 22:53:10 +0000 | [diff] [blame] | 34 | static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl) |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 35 | { |
| 36 | if (compl->flags != 0) { |
| 37 | compl->flags = le32_to_cpu(compl->flags); |
| 38 | BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0); |
| 39 | return true; |
| 40 | } else { |
| 41 | return false; |
| 42 | } |
| 43 | } |
| 44 | |
| 45 | /* Need to reset the entire word that houses the valid bit */ |
Sathya Perla | efd2e40 | 2009-07-27 22:53:10 +0000 | [diff] [blame] | 46 | static inline void be_mcc_compl_use(struct be_mcc_compl *compl) |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 47 | { |
| 48 | compl->flags = 0; |
| 49 | } |
| 50 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 51 | static int be_mcc_compl_process(struct be_adapter *adapter, |
Sathya Perla | efd2e40 | 2009-07-27 22:53:10 +0000 | [diff] [blame] | 52 | struct be_mcc_compl *compl) |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 53 | { |
| 54 | u16 compl_status, extd_status; |
| 55 | |
| 56 | /* Just swap the status to host endian; mcc tag is opaquely copied |
| 57 | * from mcc_wrb */ |
| 58 | be_dws_le_to_cpu(compl, 4); |
| 59 | |
| 60 | compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) & |
| 61 | CQE_STATUS_COMPL_MASK; |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 62 | if (compl_status == MCC_STATUS_SUCCESS) { |
| 63 | if (compl->tag0 == OPCODE_ETH_GET_STATISTICS) { |
| 64 | struct be_cmd_resp_get_stats *resp = |
| 65 | adapter->stats.cmd.va; |
| 66 | be_dws_le_to_cpu(&resp->hw_stats, |
| 67 | sizeof(resp->hw_stats)); |
| 68 | netdev_stats_update(adapter); |
| 69 | } |
| 70 | } else if (compl_status != MCC_STATUS_NOT_SUPPORTED) { |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 71 | extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) & |
| 72 | CQE_STATUS_EXTD_MASK; |
Sathya Perla | 5f0b849 | 2009-07-27 22:52:56 +0000 | [diff] [blame] | 73 | dev_warn(&adapter->pdev->dev, |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 74 | "Error in cmd completion - opcode %d, compl %d, extd %d\n", |
| 75 | compl->tag0, compl_status, extd_status); |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 76 | } |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 77 | return compl_status; |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 78 | } |
| 79 | |
Sathya Perla | a8f447b | 2009-06-18 00:10:27 +0000 | [diff] [blame] | 80 | /* Link state evt is a string of bytes; no need for endian swapping */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 81 | static void be_async_link_state_process(struct be_adapter *adapter, |
Sathya Perla | a8f447b | 2009-06-18 00:10:27 +0000 | [diff] [blame] | 82 | struct be_async_event_link_state *evt) |
| 83 | { |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 84 | be_link_status_update(adapter, |
| 85 | evt->port_link_status == ASYNC_EVENT_LINK_UP); |
Sathya Perla | a8f447b | 2009-06-18 00:10:27 +0000 | [diff] [blame] | 86 | } |
| 87 | |
| 88 | static inline bool is_link_state_evt(u32 trailer) |
| 89 | { |
| 90 | return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) & |
| 91 | ASYNC_TRAILER_EVENT_CODE_MASK) == |
| 92 | ASYNC_EVENT_CODE_LINK_STATE); |
| 93 | } |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 94 | |
Sathya Perla | efd2e40 | 2009-07-27 22:53:10 +0000 | [diff] [blame] | 95 | static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter) |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 96 | { |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 97 | struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq; |
Sathya Perla | efd2e40 | 2009-07-27 22:53:10 +0000 | [diff] [blame] | 98 | struct be_mcc_compl *compl = queue_tail_node(mcc_cq); |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 99 | |
| 100 | if (be_mcc_compl_is_new(compl)) { |
| 101 | queue_tail_inc(mcc_cq); |
| 102 | return compl; |
| 103 | } |
| 104 | return NULL; |
| 105 | } |
| 106 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 107 | int be_process_mcc(struct be_adapter *adapter) |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 108 | { |
Sathya Perla | efd2e40 | 2009-07-27 22:53:10 +0000 | [diff] [blame] | 109 | struct be_mcc_compl *compl; |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 110 | int num = 0, status = 0; |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 111 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 112 | spin_lock_bh(&adapter->mcc_cq_lock); |
| 113 | while ((compl = be_mcc_compl_get(adapter))) { |
Sathya Perla | a8f447b | 2009-06-18 00:10:27 +0000 | [diff] [blame] | 114 | if (compl->flags & CQE_FLAGS_ASYNC_MASK) { |
| 115 | /* Interpret flags as an async trailer */ |
| 116 | BUG_ON(!is_link_state_evt(compl->flags)); |
| 117 | |
| 118 | /* Interpret compl as a async link evt */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 119 | be_async_link_state_process(adapter, |
Sathya Perla | a8f447b | 2009-06-18 00:10:27 +0000 | [diff] [blame] | 120 | (struct be_async_event_link_state *) compl); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 121 | } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) { |
| 122 | status = be_mcc_compl_process(adapter, compl); |
| 123 | atomic_dec(&adapter->mcc_obj.q.used); |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 124 | } |
| 125 | be_mcc_compl_use(compl); |
| 126 | num++; |
| 127 | } |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 128 | |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 129 | if (num) |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 130 | be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, num); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 131 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 132 | spin_unlock_bh(&adapter->mcc_cq_lock); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 133 | return status; |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 134 | } |
| 135 | |
Sathya Perla | 6ac7b68 | 2009-06-18 00:05:54 +0000 | [diff] [blame] | 136 | /* Wait till no more pending mcc requests are present */ |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 137 | static int be_mcc_wait_compl(struct be_adapter *adapter) |
Sathya Perla | 6ac7b68 | 2009-06-18 00:05:54 +0000 | [diff] [blame] | 138 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 139 | #define mcc_timeout 120000 /* 12s timeout */ |
| 140 | int i, status; |
Sathya Perla | 6ac7b68 | 2009-06-18 00:05:54 +0000 | [diff] [blame] | 141 | for (i = 0; i < mcc_timeout; i++) { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 142 | status = be_process_mcc(adapter); |
| 143 | if (status) |
| 144 | return status; |
| 145 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 146 | if (atomic_read(&adapter->mcc_obj.q.used) == 0) |
Sathya Perla | 6ac7b68 | 2009-06-18 00:05:54 +0000 | [diff] [blame] | 147 | break; |
| 148 | udelay(100); |
| 149 | } |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 150 | if (i == mcc_timeout) { |
Sathya Perla | 5f0b849 | 2009-07-27 22:52:56 +0000 | [diff] [blame] | 151 | dev_err(&adapter->pdev->dev, "mccq poll timed out\n"); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 152 | return -1; |
| 153 | } |
| 154 | return 0; |
Sathya Perla | 6ac7b68 | 2009-06-18 00:05:54 +0000 | [diff] [blame] | 155 | } |
| 156 | |
| 157 | /* Notify MCC requests and wait for completion */ |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 158 | static int be_mcc_notify_wait(struct be_adapter *adapter) |
Sathya Perla | 6ac7b68 | 2009-06-18 00:05:54 +0000 | [diff] [blame] | 159 | { |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 160 | be_mcc_notify(adapter); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 161 | return be_mcc_wait_compl(adapter); |
Sathya Perla | 6ac7b68 | 2009-06-18 00:05:54 +0000 | [diff] [blame] | 162 | } |
| 163 | |
Sathya Perla | 5f0b849 | 2009-07-27 22:52:56 +0000 | [diff] [blame] | 164 | static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 165 | { |
| 166 | int cnt = 0, wait = 5; |
| 167 | u32 ready; |
| 168 | |
| 169 | do { |
Sathya Perla | cf58847 | 2010-02-14 21:22:01 +0000 | [diff] [blame^] | 170 | ready = ioread32(db); |
| 171 | if (ready == 0xffffffff) { |
| 172 | dev_err(&adapter->pdev->dev, |
| 173 | "pci slot disconnected\n"); |
| 174 | return -1; |
| 175 | } |
| 176 | |
| 177 | ready &= MPU_MAILBOX_DB_RDY_MASK; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 178 | if (ready) |
| 179 | break; |
| 180 | |
Ajit Khaparde | 8451748 | 2009-09-04 03:12:16 +0000 | [diff] [blame] | 181 | if (cnt > 4000000) { |
Sathya Perla | 5f0b849 | 2009-07-27 22:52:56 +0000 | [diff] [blame] | 182 | dev_err(&adapter->pdev->dev, "mbox poll timed out\n"); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 183 | return -1; |
| 184 | } |
| 185 | |
| 186 | if (cnt > 50) |
| 187 | wait = 200; |
| 188 | cnt += wait; |
| 189 | udelay(wait); |
| 190 | } while (true); |
| 191 | |
| 192 | return 0; |
| 193 | } |
| 194 | |
| 195 | /* |
| 196 | * Insert the mailbox address into the doorbell in two steps |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 197 | * Polls on the mbox doorbell till a command completion (or a timeout) occurs |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 198 | */ |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 199 | static int be_mbox_notify_wait(struct be_adapter *adapter) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 200 | { |
| 201 | int status; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 202 | u32 val = 0; |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 203 | void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET; |
| 204 | struct be_dma_mem *mbox_mem = &adapter->mbox_mem; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 205 | struct be_mcc_mailbox *mbox = mbox_mem->va; |
Sathya Perla | efd2e40 | 2009-07-27 22:53:10 +0000 | [diff] [blame] | 206 | struct be_mcc_compl *compl = &mbox->compl; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 207 | |
Sathya Perla | cf58847 | 2010-02-14 21:22:01 +0000 | [diff] [blame^] | 208 | /* wait for ready to be set */ |
| 209 | status = be_mbox_db_ready_wait(adapter, db); |
| 210 | if (status != 0) |
| 211 | return status; |
| 212 | |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 213 | val |= MPU_MAILBOX_DB_HI_MASK; |
| 214 | /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */ |
| 215 | val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2; |
| 216 | iowrite32(val, db); |
| 217 | |
| 218 | /* wait for ready to be set */ |
Sathya Perla | 5f0b849 | 2009-07-27 22:52:56 +0000 | [diff] [blame] | 219 | status = be_mbox_db_ready_wait(adapter, db); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 220 | if (status != 0) |
| 221 | return status; |
| 222 | |
| 223 | val = 0; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 224 | /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */ |
| 225 | val |= (u32)(mbox_mem->dma >> 4) << 2; |
| 226 | iowrite32(val, db); |
| 227 | |
Sathya Perla | 5f0b849 | 2009-07-27 22:52:56 +0000 | [diff] [blame] | 228 | status = be_mbox_db_ready_wait(adapter, db); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 229 | if (status != 0) |
| 230 | return status; |
| 231 | |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 232 | /* A cq entry has been made now */ |
Sathya Perla | efd2e40 | 2009-07-27 22:53:10 +0000 | [diff] [blame] | 233 | if (be_mcc_compl_is_new(compl)) { |
| 234 | status = be_mcc_compl_process(adapter, &mbox->compl); |
| 235 | be_mcc_compl_use(compl); |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 236 | if (status) |
| 237 | return status; |
| 238 | } else { |
Sathya Perla | 5f0b849 | 2009-07-27 22:52:56 +0000 | [diff] [blame] | 239 | dev_err(&adapter->pdev->dev, "invalid mailbox completion\n"); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 240 | return -1; |
| 241 | } |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 242 | return 0; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 243 | } |
| 244 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 245 | static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 246 | { |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 247 | u32 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 248 | |
| 249 | *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK; |
| 250 | if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK) |
| 251 | return -1; |
| 252 | else |
| 253 | return 0; |
| 254 | } |
| 255 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 256 | int be_cmd_POST(struct be_adapter *adapter) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 257 | { |
Sathya Perla | 43a04fdc | 2009-10-14 20:21:17 +0000 | [diff] [blame] | 258 | u16 stage; |
| 259 | int status, timeout = 0; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 260 | |
Sathya Perla | 43a04fdc | 2009-10-14 20:21:17 +0000 | [diff] [blame] | 261 | do { |
| 262 | status = be_POST_stage_get(adapter, &stage); |
| 263 | if (status) { |
| 264 | dev_err(&adapter->pdev->dev, "POST error; stage=0x%x\n", |
| 265 | stage); |
| 266 | return -1; |
| 267 | } else if (stage != POST_STAGE_ARMFW_RDY) { |
| 268 | set_current_state(TASK_INTERRUPTIBLE); |
| 269 | schedule_timeout(2 * HZ); |
| 270 | timeout += 2; |
| 271 | } else { |
| 272 | return 0; |
| 273 | } |
| 274 | } while (timeout < 20); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 275 | |
Sathya Perla | 43a04fdc | 2009-10-14 20:21:17 +0000 | [diff] [blame] | 276 | dev_err(&adapter->pdev->dev, "POST timeout; stage=0x%x\n", stage); |
| 277 | return -1; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 278 | } |
| 279 | |
| 280 | static inline void *embedded_payload(struct be_mcc_wrb *wrb) |
| 281 | { |
| 282 | return wrb->payload.embedded_payload; |
| 283 | } |
| 284 | |
| 285 | static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb) |
| 286 | { |
| 287 | return &wrb->payload.sgl[0]; |
| 288 | } |
| 289 | |
| 290 | /* Don't touch the hdr after it's prepared */ |
| 291 | static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len, |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 292 | bool embedded, u8 sge_cnt, u32 opcode) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 293 | { |
| 294 | if (embedded) |
| 295 | wrb->embedded |= MCC_WRB_EMBEDDED_MASK; |
| 296 | else |
| 297 | wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) << |
| 298 | MCC_WRB_SGE_CNT_SHIFT; |
| 299 | wrb->payload_length = payload_len; |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 300 | wrb->tag0 = opcode; |
Sathya Perla | fa4281b | 2010-01-21 22:51:36 +0000 | [diff] [blame] | 301 | be_dws_cpu_to_le(wrb, 8); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 302 | } |
| 303 | |
| 304 | /* Don't touch the hdr after it's prepared */ |
| 305 | static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr, |
| 306 | u8 subsystem, u8 opcode, int cmd_len) |
| 307 | { |
| 308 | req_hdr->opcode = opcode; |
| 309 | req_hdr->subsystem = subsystem; |
| 310 | req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr)); |
| 311 | } |
| 312 | |
| 313 | static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages, |
| 314 | struct be_dma_mem *mem) |
| 315 | { |
| 316 | int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages); |
| 317 | u64 dma = (u64)mem->dma; |
| 318 | |
| 319 | for (i = 0; i < buf_pages; i++) { |
| 320 | pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF); |
| 321 | pages[i].hi = cpu_to_le32(upper_32_bits(dma)); |
| 322 | dma += PAGE_SIZE_4K; |
| 323 | } |
| 324 | } |
| 325 | |
| 326 | /* Converts interrupt delay in microseconds to multiplier value */ |
| 327 | static u32 eq_delay_to_mult(u32 usec_delay) |
| 328 | { |
| 329 | #define MAX_INTR_RATE 651042 |
| 330 | const u32 round = 10; |
| 331 | u32 multiplier; |
| 332 | |
| 333 | if (usec_delay == 0) |
| 334 | multiplier = 0; |
| 335 | else { |
| 336 | u32 interrupt_rate = 1000000 / usec_delay; |
| 337 | /* Max delay, corresponding to the lowest interrupt rate */ |
| 338 | if (interrupt_rate == 0) |
| 339 | multiplier = 1023; |
| 340 | else { |
| 341 | multiplier = (MAX_INTR_RATE - interrupt_rate) * round; |
| 342 | multiplier /= interrupt_rate; |
| 343 | /* Round the multiplier to the closest value.*/ |
| 344 | multiplier = (multiplier + round/2) / round; |
| 345 | multiplier = min(multiplier, (u32)1023); |
| 346 | } |
| 347 | } |
| 348 | return multiplier; |
| 349 | } |
| 350 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 351 | static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 352 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 353 | struct be_dma_mem *mbox_mem = &adapter->mbox_mem; |
| 354 | struct be_mcc_wrb *wrb |
| 355 | = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb; |
| 356 | memset(wrb, 0, sizeof(*wrb)); |
| 357 | return wrb; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 358 | } |
| 359 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 360 | static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter) |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 361 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 362 | struct be_queue_info *mccq = &adapter->mcc_obj.q; |
| 363 | struct be_mcc_wrb *wrb; |
| 364 | |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 365 | if (atomic_read(&mccq->used) >= mccq->len) { |
| 366 | dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n"); |
| 367 | return NULL; |
| 368 | } |
| 369 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 370 | wrb = queue_head_node(mccq); |
| 371 | queue_head_inc(mccq); |
| 372 | atomic_inc(&mccq->used); |
| 373 | memset(wrb, 0, sizeof(*wrb)); |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 374 | return wrb; |
| 375 | } |
| 376 | |
Sathya Perla | 2243e2e | 2009-11-22 22:02:03 +0000 | [diff] [blame] | 377 | /* Tell fw we're about to start firing cmds by writing a |
| 378 | * special pattern across the wrb hdr; uses mbox |
| 379 | */ |
| 380 | int be_cmd_fw_init(struct be_adapter *adapter) |
| 381 | { |
| 382 | u8 *wrb; |
| 383 | int status; |
| 384 | |
| 385 | spin_lock(&adapter->mbox_lock); |
| 386 | |
| 387 | wrb = (u8 *)wrb_from_mbox(adapter); |
| 388 | *wrb++ = 0xFF; |
| 389 | *wrb++ = 0x12; |
| 390 | *wrb++ = 0x34; |
| 391 | *wrb++ = 0xFF; |
| 392 | *wrb++ = 0xFF; |
| 393 | *wrb++ = 0x56; |
| 394 | *wrb++ = 0x78; |
| 395 | *wrb = 0xFF; |
| 396 | |
| 397 | status = be_mbox_notify_wait(adapter); |
| 398 | |
| 399 | spin_unlock(&adapter->mbox_lock); |
| 400 | return status; |
| 401 | } |
| 402 | |
| 403 | /* Tell fw we're done with firing cmds by writing a |
| 404 | * special pattern across the wrb hdr; uses mbox |
| 405 | */ |
| 406 | int be_cmd_fw_clean(struct be_adapter *adapter) |
| 407 | { |
| 408 | u8 *wrb; |
| 409 | int status; |
| 410 | |
Sathya Perla | cf58847 | 2010-02-14 21:22:01 +0000 | [diff] [blame^] | 411 | if (adapter->eeh_err) |
| 412 | return -EIO; |
| 413 | |
Sathya Perla | 2243e2e | 2009-11-22 22:02:03 +0000 | [diff] [blame] | 414 | spin_lock(&adapter->mbox_lock); |
| 415 | |
| 416 | wrb = (u8 *)wrb_from_mbox(adapter); |
| 417 | *wrb++ = 0xFF; |
| 418 | *wrb++ = 0xAA; |
| 419 | *wrb++ = 0xBB; |
| 420 | *wrb++ = 0xFF; |
| 421 | *wrb++ = 0xFF; |
| 422 | *wrb++ = 0xCC; |
| 423 | *wrb++ = 0xDD; |
| 424 | *wrb = 0xFF; |
| 425 | |
| 426 | status = be_mbox_notify_wait(adapter); |
| 427 | |
| 428 | spin_unlock(&adapter->mbox_lock); |
| 429 | return status; |
| 430 | } |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 431 | int be_cmd_eq_create(struct be_adapter *adapter, |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 432 | struct be_queue_info *eq, int eq_delay) |
| 433 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 434 | struct be_mcc_wrb *wrb; |
| 435 | struct be_cmd_req_eq_create *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 436 | struct be_dma_mem *q_mem = &eq->dma_mem; |
| 437 | int status; |
| 438 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 439 | spin_lock(&adapter->mbox_lock); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 440 | |
| 441 | wrb = wrb_from_mbox(adapter); |
| 442 | req = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 443 | |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 444 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 445 | |
| 446 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 447 | OPCODE_COMMON_EQ_CREATE, sizeof(*req)); |
| 448 | |
| 449 | req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size)); |
| 450 | |
| 451 | AMAP_SET_BITS(struct amap_eq_context, func, req->context, |
Sathya Perla | eec368f | 2009-07-27 22:52:23 +0000 | [diff] [blame] | 452 | be_pci_func(adapter)); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 453 | AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1); |
| 454 | /* 4byte eqe*/ |
| 455 | AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0); |
| 456 | AMAP_SET_BITS(struct amap_eq_context, count, req->context, |
| 457 | __ilog2_u32(eq->len/256)); |
| 458 | AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context, |
| 459 | eq_delay_to_mult(eq_delay)); |
| 460 | be_dws_cpu_to_le(req->context, sizeof(req->context)); |
| 461 | |
| 462 | be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem); |
| 463 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 464 | status = be_mbox_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 465 | if (!status) { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 466 | struct be_cmd_resp_eq_create *resp = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 467 | eq->id = le16_to_cpu(resp->eq_id); |
| 468 | eq->created = true; |
| 469 | } |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 470 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 471 | spin_unlock(&adapter->mbox_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 472 | return status; |
| 473 | } |
| 474 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 475 | /* Uses mbox */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 476 | int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr, |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 477 | u8 type, bool permanent, u32 if_handle) |
| 478 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 479 | struct be_mcc_wrb *wrb; |
| 480 | struct be_cmd_req_mac_query *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 481 | int status; |
| 482 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 483 | spin_lock(&adapter->mbox_lock); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 484 | |
| 485 | wrb = wrb_from_mbox(adapter); |
| 486 | req = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 487 | |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 488 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, |
| 489 | OPCODE_COMMON_NTWK_MAC_QUERY); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 490 | |
| 491 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 492 | OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req)); |
| 493 | |
| 494 | req->type = type; |
| 495 | if (permanent) { |
| 496 | req->permanent = 1; |
| 497 | } else { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 498 | req->if_id = cpu_to_le16((u16) if_handle); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 499 | req->permanent = 0; |
| 500 | } |
| 501 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 502 | status = be_mbox_notify_wait(adapter); |
| 503 | if (!status) { |
| 504 | struct be_cmd_resp_mac_query *resp = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 505 | memcpy(mac_addr, resp->mac.addr, ETH_ALEN); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 506 | } |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 507 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 508 | spin_unlock(&adapter->mbox_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 509 | return status; |
| 510 | } |
| 511 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 512 | /* Uses synchronous MCCQ */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 513 | int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr, |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 514 | u32 if_id, u32 *pmac_id) |
| 515 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 516 | struct be_mcc_wrb *wrb; |
| 517 | struct be_cmd_req_pmac_add *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 518 | int status; |
| 519 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 520 | spin_lock_bh(&adapter->mcc_lock); |
| 521 | |
| 522 | wrb = wrb_from_mccq(adapter); |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 523 | if (!wrb) { |
| 524 | status = -EBUSY; |
| 525 | goto err; |
| 526 | } |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 527 | req = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 528 | |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 529 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, |
| 530 | OPCODE_COMMON_NTWK_PMAC_ADD); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 531 | |
| 532 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 533 | OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req)); |
| 534 | |
| 535 | req->if_id = cpu_to_le32(if_id); |
| 536 | memcpy(req->mac_address, mac_addr, ETH_ALEN); |
| 537 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 538 | status = be_mcc_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 539 | if (!status) { |
| 540 | struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb); |
| 541 | *pmac_id = le32_to_cpu(resp->pmac_id); |
| 542 | } |
| 543 | |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 544 | err: |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 545 | spin_unlock_bh(&adapter->mcc_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 546 | return status; |
| 547 | } |
| 548 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 549 | /* Uses synchronous MCCQ */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 550 | int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 551 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 552 | struct be_mcc_wrb *wrb; |
| 553 | struct be_cmd_req_pmac_del *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 554 | int status; |
| 555 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 556 | spin_lock_bh(&adapter->mcc_lock); |
| 557 | |
| 558 | wrb = wrb_from_mccq(adapter); |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 559 | if (!wrb) { |
| 560 | status = -EBUSY; |
| 561 | goto err; |
| 562 | } |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 563 | req = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 564 | |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 565 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, |
| 566 | OPCODE_COMMON_NTWK_PMAC_DEL); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 567 | |
| 568 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 569 | OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req)); |
| 570 | |
| 571 | req->if_id = cpu_to_le32(if_id); |
| 572 | req->pmac_id = cpu_to_le32(pmac_id); |
| 573 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 574 | status = be_mcc_notify_wait(adapter); |
| 575 | |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 576 | err: |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 577 | spin_unlock_bh(&adapter->mcc_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 578 | return status; |
| 579 | } |
| 580 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 581 | /* Uses Mbox */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 582 | int be_cmd_cq_create(struct be_adapter *adapter, |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 583 | struct be_queue_info *cq, struct be_queue_info *eq, |
| 584 | bool sol_evts, bool no_delay, int coalesce_wm) |
| 585 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 586 | struct be_mcc_wrb *wrb; |
| 587 | struct be_cmd_req_cq_create *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 588 | struct be_dma_mem *q_mem = &cq->dma_mem; |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 589 | void *ctxt; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 590 | int status; |
| 591 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 592 | spin_lock(&adapter->mbox_lock); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 593 | |
| 594 | wrb = wrb_from_mbox(adapter); |
| 595 | req = embedded_payload(wrb); |
| 596 | ctxt = &req->context; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 597 | |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 598 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, |
| 599 | OPCODE_COMMON_CQ_CREATE); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 600 | |
| 601 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 602 | OPCODE_COMMON_CQ_CREATE, sizeof(*req)); |
| 603 | |
| 604 | req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size)); |
| 605 | |
| 606 | AMAP_SET_BITS(struct amap_cq_context, coalescwm, ctxt, coalesce_wm); |
| 607 | AMAP_SET_BITS(struct amap_cq_context, nodelay, ctxt, no_delay); |
| 608 | AMAP_SET_BITS(struct amap_cq_context, count, ctxt, |
| 609 | __ilog2_u32(cq->len/256)); |
| 610 | AMAP_SET_BITS(struct amap_cq_context, valid, ctxt, 1); |
| 611 | AMAP_SET_BITS(struct amap_cq_context, solevent, ctxt, sol_evts); |
| 612 | AMAP_SET_BITS(struct amap_cq_context, eventable, ctxt, 1); |
| 613 | AMAP_SET_BITS(struct amap_cq_context, eqid, ctxt, eq->id); |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 614 | AMAP_SET_BITS(struct amap_cq_context, armed, ctxt, 1); |
Sathya Perla | eec368f | 2009-07-27 22:52:23 +0000 | [diff] [blame] | 615 | AMAP_SET_BITS(struct amap_cq_context, func, ctxt, be_pci_func(adapter)); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 616 | be_dws_cpu_to_le(ctxt, sizeof(req->context)); |
| 617 | |
| 618 | be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem); |
| 619 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 620 | status = be_mbox_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 621 | if (!status) { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 622 | struct be_cmd_resp_cq_create *resp = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 623 | cq->id = le16_to_cpu(resp->cq_id); |
| 624 | cq->created = true; |
| 625 | } |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 626 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 627 | spin_unlock(&adapter->mbox_lock); |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 628 | |
| 629 | return status; |
| 630 | } |
| 631 | |
| 632 | static u32 be_encoded_q_len(int q_len) |
| 633 | { |
| 634 | u32 len_encoded = fls(q_len); /* log2(len) + 1 */ |
| 635 | if (len_encoded == 16) |
| 636 | len_encoded = 0; |
| 637 | return len_encoded; |
| 638 | } |
| 639 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 640 | int be_cmd_mccq_create(struct be_adapter *adapter, |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 641 | struct be_queue_info *mccq, |
| 642 | struct be_queue_info *cq) |
| 643 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 644 | struct be_mcc_wrb *wrb; |
| 645 | struct be_cmd_req_mcc_create *req; |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 646 | struct be_dma_mem *q_mem = &mccq->dma_mem; |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 647 | void *ctxt; |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 648 | int status; |
| 649 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 650 | spin_lock(&adapter->mbox_lock); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 651 | |
| 652 | wrb = wrb_from_mbox(adapter); |
| 653 | req = embedded_payload(wrb); |
| 654 | ctxt = &req->context; |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 655 | |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 656 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, |
| 657 | OPCODE_COMMON_MCC_CREATE); |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 658 | |
| 659 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 660 | OPCODE_COMMON_MCC_CREATE, sizeof(*req)); |
| 661 | |
| 662 | req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size); |
| 663 | |
Sathya Perla | eec368f | 2009-07-27 22:52:23 +0000 | [diff] [blame] | 664 | AMAP_SET_BITS(struct amap_mcc_context, fid, ctxt, be_pci_func(adapter)); |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 665 | AMAP_SET_BITS(struct amap_mcc_context, valid, ctxt, 1); |
| 666 | AMAP_SET_BITS(struct amap_mcc_context, ring_size, ctxt, |
| 667 | be_encoded_q_len(mccq->len)); |
| 668 | AMAP_SET_BITS(struct amap_mcc_context, cq_id, ctxt, cq->id); |
| 669 | |
| 670 | be_dws_cpu_to_le(ctxt, sizeof(req->context)); |
| 671 | |
| 672 | be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem); |
| 673 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 674 | status = be_mbox_notify_wait(adapter); |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 675 | if (!status) { |
| 676 | struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb); |
| 677 | mccq->id = le16_to_cpu(resp->id); |
| 678 | mccq->created = true; |
| 679 | } |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 680 | spin_unlock(&adapter->mbox_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 681 | |
| 682 | return status; |
| 683 | } |
| 684 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 685 | int be_cmd_txq_create(struct be_adapter *adapter, |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 686 | struct be_queue_info *txq, |
| 687 | struct be_queue_info *cq) |
| 688 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 689 | struct be_mcc_wrb *wrb; |
| 690 | struct be_cmd_req_eth_tx_create *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 691 | struct be_dma_mem *q_mem = &txq->dma_mem; |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 692 | void *ctxt; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 693 | int status; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 694 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 695 | spin_lock(&adapter->mbox_lock); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 696 | |
| 697 | wrb = wrb_from_mbox(adapter); |
| 698 | req = embedded_payload(wrb); |
| 699 | ctxt = &req->context; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 700 | |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 701 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, |
| 702 | OPCODE_ETH_TX_CREATE); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 703 | |
| 704 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE, |
| 705 | sizeof(*req)); |
| 706 | |
| 707 | req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size); |
| 708 | req->ulp_num = BE_ULP1_NUM; |
| 709 | req->type = BE_ETH_TX_RING_TYPE_STANDARD; |
| 710 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 711 | AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt, |
| 712 | be_encoded_q_len(txq->len)); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 713 | AMAP_SET_BITS(struct amap_tx_context, pci_func_id, ctxt, |
Sathya Perla | eec368f | 2009-07-27 22:52:23 +0000 | [diff] [blame] | 714 | be_pci_func(adapter)); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 715 | AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1); |
| 716 | AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id); |
| 717 | |
| 718 | be_dws_cpu_to_le(ctxt, sizeof(req->context)); |
| 719 | |
| 720 | be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem); |
| 721 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 722 | status = be_mbox_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 723 | if (!status) { |
| 724 | struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb); |
| 725 | txq->id = le16_to_cpu(resp->cid); |
| 726 | txq->created = true; |
| 727 | } |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 728 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 729 | spin_unlock(&adapter->mbox_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 730 | |
| 731 | return status; |
| 732 | } |
| 733 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 734 | /* Uses mbox */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 735 | int be_cmd_rxq_create(struct be_adapter *adapter, |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 736 | struct be_queue_info *rxq, u16 cq_id, u16 frag_size, |
| 737 | u16 max_frame_size, u32 if_id, u32 rss) |
| 738 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 739 | struct be_mcc_wrb *wrb; |
| 740 | struct be_cmd_req_eth_rx_create *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 741 | struct be_dma_mem *q_mem = &rxq->dma_mem; |
| 742 | int status; |
| 743 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 744 | spin_lock(&adapter->mbox_lock); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 745 | |
| 746 | wrb = wrb_from_mbox(adapter); |
| 747 | req = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 748 | |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 749 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, |
| 750 | OPCODE_ETH_RX_CREATE); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 751 | |
| 752 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE, |
| 753 | sizeof(*req)); |
| 754 | |
| 755 | req->cq_id = cpu_to_le16(cq_id); |
| 756 | req->frag_size = fls(frag_size) - 1; |
| 757 | req->num_pages = 2; |
| 758 | be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem); |
| 759 | req->interface_id = cpu_to_le32(if_id); |
| 760 | req->max_frame_size = cpu_to_le16(max_frame_size); |
| 761 | req->rss_queue = cpu_to_le32(rss); |
| 762 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 763 | status = be_mbox_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 764 | if (!status) { |
| 765 | struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb); |
| 766 | rxq->id = le16_to_cpu(resp->id); |
| 767 | rxq->created = true; |
| 768 | } |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 769 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 770 | spin_unlock(&adapter->mbox_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 771 | |
| 772 | return status; |
| 773 | } |
| 774 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 775 | /* Generic destroyer function for all types of queues |
| 776 | * Uses Mbox |
| 777 | */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 778 | int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q, |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 779 | int queue_type) |
| 780 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 781 | struct be_mcc_wrb *wrb; |
| 782 | struct be_cmd_req_q_destroy *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 783 | u8 subsys = 0, opcode = 0; |
| 784 | int status; |
| 785 | |
Sathya Perla | cf58847 | 2010-02-14 21:22:01 +0000 | [diff] [blame^] | 786 | if (adapter->eeh_err) |
| 787 | return -EIO; |
| 788 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 789 | spin_lock(&adapter->mbox_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 790 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 791 | wrb = wrb_from_mbox(adapter); |
| 792 | req = embedded_payload(wrb); |
| 793 | |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 794 | switch (queue_type) { |
| 795 | case QTYPE_EQ: |
| 796 | subsys = CMD_SUBSYSTEM_COMMON; |
| 797 | opcode = OPCODE_COMMON_EQ_DESTROY; |
| 798 | break; |
| 799 | case QTYPE_CQ: |
| 800 | subsys = CMD_SUBSYSTEM_COMMON; |
| 801 | opcode = OPCODE_COMMON_CQ_DESTROY; |
| 802 | break; |
| 803 | case QTYPE_TXQ: |
| 804 | subsys = CMD_SUBSYSTEM_ETH; |
| 805 | opcode = OPCODE_ETH_TX_DESTROY; |
| 806 | break; |
| 807 | case QTYPE_RXQ: |
| 808 | subsys = CMD_SUBSYSTEM_ETH; |
| 809 | opcode = OPCODE_ETH_RX_DESTROY; |
| 810 | break; |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 811 | case QTYPE_MCCQ: |
| 812 | subsys = CMD_SUBSYSTEM_COMMON; |
| 813 | opcode = OPCODE_COMMON_MCC_DESTROY; |
| 814 | break; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 815 | default: |
Sathya Perla | 5f0b849 | 2009-07-27 22:52:56 +0000 | [diff] [blame] | 816 | BUG(); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 817 | } |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 818 | |
| 819 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode); |
| 820 | |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 821 | be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req)); |
| 822 | req->id = cpu_to_le16(q->id); |
| 823 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 824 | status = be_mbox_notify_wait(adapter); |
Sathya Perla | 5f0b849 | 2009-07-27 22:52:56 +0000 | [diff] [blame] | 825 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 826 | spin_unlock(&adapter->mbox_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 827 | |
| 828 | return status; |
| 829 | } |
| 830 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 831 | /* Create an rx filtering policy configuration on an i/f |
| 832 | * Uses mbox |
| 833 | */ |
Sathya Perla | 73d540f | 2009-10-14 20:20:42 +0000 | [diff] [blame] | 834 | int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags, |
| 835 | u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 836 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 837 | struct be_mcc_wrb *wrb; |
| 838 | struct be_cmd_req_if_create *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 839 | int status; |
| 840 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 841 | spin_lock(&adapter->mbox_lock); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 842 | |
| 843 | wrb = wrb_from_mbox(adapter); |
| 844 | req = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 845 | |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 846 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, |
| 847 | OPCODE_COMMON_NTWK_INTERFACE_CREATE); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 848 | |
| 849 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 850 | OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req)); |
| 851 | |
Sathya Perla | 73d540f | 2009-10-14 20:20:42 +0000 | [diff] [blame] | 852 | req->capability_flags = cpu_to_le32(cap_flags); |
| 853 | req->enable_flags = cpu_to_le32(en_flags); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 854 | req->pmac_invalid = pmac_invalid; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 855 | if (!pmac_invalid) |
| 856 | memcpy(req->mac_addr, mac, ETH_ALEN); |
| 857 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 858 | status = be_mbox_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 859 | if (!status) { |
| 860 | struct be_cmd_resp_if_create *resp = embedded_payload(wrb); |
| 861 | *if_handle = le32_to_cpu(resp->interface_id); |
| 862 | if (!pmac_invalid) |
| 863 | *pmac_id = le32_to_cpu(resp->pmac_id); |
| 864 | } |
| 865 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 866 | spin_unlock(&adapter->mbox_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 867 | return status; |
| 868 | } |
| 869 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 870 | /* Uses mbox */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 871 | int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 872 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 873 | struct be_mcc_wrb *wrb; |
| 874 | struct be_cmd_req_if_destroy *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 875 | int status; |
| 876 | |
Sathya Perla | cf58847 | 2010-02-14 21:22:01 +0000 | [diff] [blame^] | 877 | if (adapter->eeh_err) |
| 878 | return -EIO; |
| 879 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 880 | spin_lock(&adapter->mbox_lock); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 881 | |
| 882 | wrb = wrb_from_mbox(adapter); |
| 883 | req = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 884 | |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 885 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, |
| 886 | OPCODE_COMMON_NTWK_INTERFACE_DESTROY); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 887 | |
| 888 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 889 | OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req)); |
| 890 | |
| 891 | req->interface_id = cpu_to_le32(interface_id); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 892 | |
| 893 | status = be_mbox_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 894 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 895 | spin_unlock(&adapter->mbox_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 896 | |
| 897 | return status; |
| 898 | } |
| 899 | |
| 900 | /* Get stats is a non embedded command: the request is not embedded inside |
| 901 | * WRB but is a separate dma memory block |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 902 | * Uses asynchronous MCC |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 903 | */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 904 | int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 905 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 906 | struct be_mcc_wrb *wrb; |
| 907 | struct be_cmd_req_get_stats *req; |
| 908 | struct be_sge *sge; |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 909 | int status = 0; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 910 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 911 | spin_lock_bh(&adapter->mcc_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 912 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 913 | wrb = wrb_from_mccq(adapter); |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 914 | if (!wrb) { |
| 915 | status = -EBUSY; |
| 916 | goto err; |
| 917 | } |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 918 | req = nonemb_cmd->va; |
| 919 | sge = nonembedded_sgl(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 920 | |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 921 | be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1, |
| 922 | OPCODE_ETH_GET_STATISTICS); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 923 | |
| 924 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, |
| 925 | OPCODE_ETH_GET_STATISTICS, sizeof(*req)); |
| 926 | sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma)); |
| 927 | sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF); |
| 928 | sge->len = cpu_to_le32(nonemb_cmd->size); |
| 929 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 930 | be_mcc_notify(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 931 | |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 932 | err: |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 933 | spin_unlock_bh(&adapter->mcc_lock); |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 934 | return status; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 935 | } |
| 936 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 937 | /* Uses synchronous mcc */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 938 | int be_cmd_link_status_query(struct be_adapter *adapter, |
Sarveshwar Bandi | 0388f25 | 2009-10-28 04:15:20 -0700 | [diff] [blame] | 939 | bool *link_up, u8 *mac_speed, u16 *link_speed) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 940 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 941 | struct be_mcc_wrb *wrb; |
| 942 | struct be_cmd_req_link_status *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 943 | int status; |
| 944 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 945 | spin_lock_bh(&adapter->mcc_lock); |
| 946 | |
| 947 | wrb = wrb_from_mccq(adapter); |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 948 | if (!wrb) { |
| 949 | status = -EBUSY; |
| 950 | goto err; |
| 951 | } |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 952 | req = embedded_payload(wrb); |
Sathya Perla | a8f447b | 2009-06-18 00:10:27 +0000 | [diff] [blame] | 953 | |
| 954 | *link_up = false; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 955 | |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 956 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, |
| 957 | OPCODE_COMMON_NTWK_LINK_STATUS_QUERY); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 958 | |
| 959 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 960 | OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req)); |
| 961 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 962 | status = be_mcc_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 963 | if (!status) { |
| 964 | struct be_cmd_resp_link_status *resp = embedded_payload(wrb); |
Sarveshwar Bandi | 0388f25 | 2009-10-28 04:15:20 -0700 | [diff] [blame] | 965 | if (resp->mac_speed != PHY_LINK_SPEED_ZERO) { |
Sathya Perla | a8f447b | 2009-06-18 00:10:27 +0000 | [diff] [blame] | 966 | *link_up = true; |
Sarveshwar Bandi | 0388f25 | 2009-10-28 04:15:20 -0700 | [diff] [blame] | 967 | *link_speed = le16_to_cpu(resp->link_speed); |
| 968 | *mac_speed = resp->mac_speed; |
| 969 | } |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 970 | } |
| 971 | |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 972 | err: |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 973 | spin_unlock_bh(&adapter->mcc_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 974 | return status; |
| 975 | } |
| 976 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 977 | /* Uses Mbox */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 978 | int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 979 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 980 | struct be_mcc_wrb *wrb; |
| 981 | struct be_cmd_req_get_fw_version *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 982 | int status; |
| 983 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 984 | spin_lock(&adapter->mbox_lock); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 985 | |
| 986 | wrb = wrb_from_mbox(adapter); |
| 987 | req = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 988 | |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 989 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, |
| 990 | OPCODE_COMMON_GET_FW_VERSION); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 991 | |
| 992 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 993 | OPCODE_COMMON_GET_FW_VERSION, sizeof(*req)); |
| 994 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 995 | status = be_mbox_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 996 | if (!status) { |
| 997 | struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb); |
| 998 | strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN); |
| 999 | } |
| 1000 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 1001 | spin_unlock(&adapter->mbox_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1002 | return status; |
| 1003 | } |
| 1004 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1005 | /* set the EQ delay interval of an EQ to specified value |
| 1006 | * Uses async mcc |
| 1007 | */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 1008 | int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1009 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1010 | struct be_mcc_wrb *wrb; |
| 1011 | struct be_cmd_req_modify_eq_delay *req; |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 1012 | int status = 0; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1013 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1014 | spin_lock_bh(&adapter->mcc_lock); |
| 1015 | |
| 1016 | wrb = wrb_from_mccq(adapter); |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 1017 | if (!wrb) { |
| 1018 | status = -EBUSY; |
| 1019 | goto err; |
| 1020 | } |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1021 | req = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1022 | |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 1023 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, |
| 1024 | OPCODE_COMMON_MODIFY_EQ_DELAY); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1025 | |
| 1026 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 1027 | OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req)); |
| 1028 | |
| 1029 | req->num_eq = cpu_to_le32(1); |
| 1030 | req->delay[0].eq_id = cpu_to_le32(eq_id); |
| 1031 | req->delay[0].phase = 0; |
| 1032 | req->delay[0].delay_multiplier = cpu_to_le32(eqd); |
| 1033 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1034 | be_mcc_notify(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1035 | |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 1036 | err: |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1037 | spin_unlock_bh(&adapter->mcc_lock); |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 1038 | return status; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1039 | } |
| 1040 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1041 | /* Uses sycnhronous mcc */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 1042 | int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array, |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1043 | u32 num, bool untagged, bool promiscuous) |
| 1044 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1045 | struct be_mcc_wrb *wrb; |
| 1046 | struct be_cmd_req_vlan_config *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1047 | int status; |
| 1048 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1049 | spin_lock_bh(&adapter->mcc_lock); |
| 1050 | |
| 1051 | wrb = wrb_from_mccq(adapter); |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 1052 | if (!wrb) { |
| 1053 | status = -EBUSY; |
| 1054 | goto err; |
| 1055 | } |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1056 | req = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1057 | |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 1058 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, |
| 1059 | OPCODE_COMMON_NTWK_VLAN_CONFIG); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1060 | |
| 1061 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 1062 | OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req)); |
| 1063 | |
| 1064 | req->interface_id = if_id; |
| 1065 | req->promiscuous = promiscuous; |
| 1066 | req->untagged = untagged; |
| 1067 | req->num_vlan = num; |
| 1068 | if (!promiscuous) { |
| 1069 | memcpy(req->normal_vlan, vtag_array, |
| 1070 | req->num_vlan * sizeof(vtag_array[0])); |
| 1071 | } |
| 1072 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1073 | status = be_mcc_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1074 | |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 1075 | err: |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1076 | spin_unlock_bh(&adapter->mcc_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1077 | return status; |
| 1078 | } |
| 1079 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1080 | /* Uses MCC for this command as it may be called in BH context |
| 1081 | * Uses synchronous mcc |
| 1082 | */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 1083 | int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1084 | { |
Sathya Perla | 6ac7b68 | 2009-06-18 00:05:54 +0000 | [diff] [blame] | 1085 | struct be_mcc_wrb *wrb; |
| 1086 | struct be_cmd_req_promiscuous_config *req; |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1087 | int status; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1088 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 1089 | spin_lock_bh(&adapter->mcc_lock); |
Sathya Perla | 6ac7b68 | 2009-06-18 00:05:54 +0000 | [diff] [blame] | 1090 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1091 | wrb = wrb_from_mccq(adapter); |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 1092 | if (!wrb) { |
| 1093 | status = -EBUSY; |
| 1094 | goto err; |
| 1095 | } |
Sathya Perla | 6ac7b68 | 2009-06-18 00:05:54 +0000 | [diff] [blame] | 1096 | req = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1097 | |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 1098 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_ETH_PROMISCUOUS); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1099 | |
| 1100 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, |
| 1101 | OPCODE_ETH_PROMISCUOUS, sizeof(*req)); |
| 1102 | |
| 1103 | if (port_num) |
| 1104 | req->port1_promiscuous = en; |
| 1105 | else |
| 1106 | req->port0_promiscuous = en; |
| 1107 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1108 | status = be_mcc_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1109 | |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 1110 | err: |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 1111 | spin_unlock_bh(&adapter->mcc_lock); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1112 | return status; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1113 | } |
| 1114 | |
Sathya Perla | 6ac7b68 | 2009-06-18 00:05:54 +0000 | [diff] [blame] | 1115 | /* |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1116 | * Uses MCC for this command as it may be called in BH context |
Sathya Perla | 6ac7b68 | 2009-06-18 00:05:54 +0000 | [diff] [blame] | 1117 | * (mc == NULL) => multicast promiscous |
| 1118 | */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 1119 | int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id, |
Sathya Perla | e7b909a | 2009-11-22 22:01:10 +0000 | [diff] [blame] | 1120 | struct dev_mc_list *mc_list, u32 mc_count, |
| 1121 | struct be_dma_mem *mem) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1122 | { |
Sathya Perla | 6ac7b68 | 2009-06-18 00:05:54 +0000 | [diff] [blame] | 1123 | struct be_mcc_wrb *wrb; |
Sathya Perla | e7b909a | 2009-11-22 22:01:10 +0000 | [diff] [blame] | 1124 | struct be_cmd_req_mcast_mac_config *req = mem->va; |
| 1125 | struct be_sge *sge; |
| 1126 | int status; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1127 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 1128 | spin_lock_bh(&adapter->mcc_lock); |
Sathya Perla | 6ac7b68 | 2009-06-18 00:05:54 +0000 | [diff] [blame] | 1129 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1130 | wrb = wrb_from_mccq(adapter); |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 1131 | if (!wrb) { |
| 1132 | status = -EBUSY; |
| 1133 | goto err; |
| 1134 | } |
Sathya Perla | e7b909a | 2009-11-22 22:01:10 +0000 | [diff] [blame] | 1135 | sge = nonembedded_sgl(wrb); |
| 1136 | memset(req, 0, sizeof(*req)); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1137 | |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 1138 | be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1, |
| 1139 | OPCODE_COMMON_NTWK_MULTICAST_SET); |
Sathya Perla | e7b909a | 2009-11-22 22:01:10 +0000 | [diff] [blame] | 1140 | sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma)); |
| 1141 | sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF); |
| 1142 | sge->len = cpu_to_le32(mem->size); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1143 | |
| 1144 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 1145 | OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req)); |
| 1146 | |
| 1147 | req->interface_id = if_id; |
Sathya Perla | e7b909a | 2009-11-22 22:01:10 +0000 | [diff] [blame] | 1148 | if (mc_list) { |
Sathya Perla | 24307ee | 2009-06-18 00:09:25 +0000 | [diff] [blame] | 1149 | int i; |
| 1150 | struct dev_mc_list *mc; |
| 1151 | |
| 1152 | req->num_mac = cpu_to_le16(mc_count); |
| 1153 | |
| 1154 | for (mc = mc_list, i = 0; mc; mc = mc->next, i++) |
| 1155 | memcpy(req->mac[i].byte, mc->dmi_addr, ETH_ALEN); |
| 1156 | } else { |
| 1157 | req->promiscuous = 1; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1158 | } |
| 1159 | |
Sathya Perla | e7b909a | 2009-11-22 22:01:10 +0000 | [diff] [blame] | 1160 | status = be_mcc_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1161 | |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 1162 | err: |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 1163 | spin_unlock_bh(&adapter->mcc_lock); |
Sathya Perla | e7b909a | 2009-11-22 22:01:10 +0000 | [diff] [blame] | 1164 | return status; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1165 | } |
| 1166 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1167 | /* Uses synchrounous mcc */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 1168 | int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1169 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1170 | struct be_mcc_wrb *wrb; |
| 1171 | struct be_cmd_req_set_flow_control *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1172 | int status; |
| 1173 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1174 | spin_lock_bh(&adapter->mcc_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1175 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1176 | wrb = wrb_from_mccq(adapter); |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 1177 | if (!wrb) { |
| 1178 | status = -EBUSY; |
| 1179 | goto err; |
| 1180 | } |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1181 | req = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1182 | |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 1183 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, |
| 1184 | OPCODE_COMMON_SET_FLOW_CONTROL); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1185 | |
| 1186 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 1187 | OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req)); |
| 1188 | |
| 1189 | req->tx_flow_control = cpu_to_le16((u16)tx_fc); |
| 1190 | req->rx_flow_control = cpu_to_le16((u16)rx_fc); |
| 1191 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1192 | status = be_mcc_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1193 | |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 1194 | err: |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1195 | spin_unlock_bh(&adapter->mcc_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1196 | return status; |
| 1197 | } |
| 1198 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1199 | /* Uses sycn mcc */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 1200 | int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1201 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1202 | struct be_mcc_wrb *wrb; |
| 1203 | struct be_cmd_req_get_flow_control *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1204 | int status; |
| 1205 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1206 | spin_lock_bh(&adapter->mcc_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1207 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1208 | wrb = wrb_from_mccq(adapter); |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 1209 | if (!wrb) { |
| 1210 | status = -EBUSY; |
| 1211 | goto err; |
| 1212 | } |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1213 | req = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1214 | |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 1215 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, |
| 1216 | OPCODE_COMMON_GET_FLOW_CONTROL); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1217 | |
| 1218 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 1219 | OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req)); |
| 1220 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1221 | status = be_mcc_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1222 | if (!status) { |
| 1223 | struct be_cmd_resp_get_flow_control *resp = |
| 1224 | embedded_payload(wrb); |
| 1225 | *tx_fc = le16_to_cpu(resp->tx_flow_control); |
| 1226 | *rx_fc = le16_to_cpu(resp->rx_flow_control); |
| 1227 | } |
| 1228 | |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 1229 | err: |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1230 | spin_unlock_bh(&adapter->mcc_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1231 | return status; |
| 1232 | } |
| 1233 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1234 | /* Uses mbox */ |
Ajit Khaparde | dcb9b56 | 2009-09-30 21:58:22 -0700 | [diff] [blame] | 1235 | int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num, u32 *cap) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1236 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1237 | struct be_mcc_wrb *wrb; |
| 1238 | struct be_cmd_req_query_fw_cfg *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1239 | int status; |
| 1240 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 1241 | spin_lock(&adapter->mbox_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1242 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1243 | wrb = wrb_from_mbox(adapter); |
| 1244 | req = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1245 | |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 1246 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, |
| 1247 | OPCODE_COMMON_QUERY_FIRMWARE_CONFIG); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1248 | |
| 1249 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 1250 | OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req)); |
| 1251 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1252 | status = be_mbox_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1253 | if (!status) { |
| 1254 | struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb); |
| 1255 | *port_num = le32_to_cpu(resp->phys_port); |
Ajit Khaparde | dcb9b56 | 2009-09-30 21:58:22 -0700 | [diff] [blame] | 1256 | *cap = le32_to_cpu(resp->function_cap); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1257 | } |
| 1258 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 1259 | spin_unlock(&adapter->mbox_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1260 | return status; |
| 1261 | } |
sarveshwarb | 14074ea | 2009-08-05 13:05:24 -0700 | [diff] [blame] | 1262 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1263 | /* Uses mbox */ |
sarveshwarb | 14074ea | 2009-08-05 13:05:24 -0700 | [diff] [blame] | 1264 | int be_cmd_reset_function(struct be_adapter *adapter) |
| 1265 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1266 | struct be_mcc_wrb *wrb; |
| 1267 | struct be_cmd_req_hdr *req; |
sarveshwarb | 14074ea | 2009-08-05 13:05:24 -0700 | [diff] [blame] | 1268 | int status; |
| 1269 | |
| 1270 | spin_lock(&adapter->mbox_lock); |
| 1271 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1272 | wrb = wrb_from_mbox(adapter); |
| 1273 | req = embedded_payload(wrb); |
sarveshwarb | 14074ea | 2009-08-05 13:05:24 -0700 | [diff] [blame] | 1274 | |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 1275 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, |
| 1276 | OPCODE_COMMON_FUNCTION_RESET); |
sarveshwarb | 14074ea | 2009-08-05 13:05:24 -0700 | [diff] [blame] | 1277 | |
| 1278 | be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON, |
| 1279 | OPCODE_COMMON_FUNCTION_RESET, sizeof(*req)); |
| 1280 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1281 | status = be_mbox_notify_wait(adapter); |
sarveshwarb | 14074ea | 2009-08-05 13:05:24 -0700 | [diff] [blame] | 1282 | |
| 1283 | spin_unlock(&adapter->mbox_lock); |
| 1284 | return status; |
| 1285 | } |
Ajit Khaparde | 8451748 | 2009-09-04 03:12:16 +0000 | [diff] [blame] | 1286 | |
Sarveshwar Bandi | fad9ab2 | 2009-10-12 04:23:15 -0700 | [diff] [blame] | 1287 | /* Uses sync mcc */ |
| 1288 | int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num, |
| 1289 | u8 bcn, u8 sts, u8 state) |
| 1290 | { |
| 1291 | struct be_mcc_wrb *wrb; |
| 1292 | struct be_cmd_req_enable_disable_beacon *req; |
| 1293 | int status; |
| 1294 | |
| 1295 | spin_lock_bh(&adapter->mcc_lock); |
| 1296 | |
| 1297 | wrb = wrb_from_mccq(adapter); |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 1298 | if (!wrb) { |
| 1299 | status = -EBUSY; |
| 1300 | goto err; |
| 1301 | } |
Sarveshwar Bandi | fad9ab2 | 2009-10-12 04:23:15 -0700 | [diff] [blame] | 1302 | req = embedded_payload(wrb); |
| 1303 | |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 1304 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, |
| 1305 | OPCODE_COMMON_ENABLE_DISABLE_BEACON); |
Sarveshwar Bandi | fad9ab2 | 2009-10-12 04:23:15 -0700 | [diff] [blame] | 1306 | |
| 1307 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 1308 | OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req)); |
| 1309 | |
| 1310 | req->port_num = port_num; |
| 1311 | req->beacon_state = state; |
| 1312 | req->beacon_duration = bcn; |
| 1313 | req->status_duration = sts; |
| 1314 | |
| 1315 | status = be_mcc_notify_wait(adapter); |
| 1316 | |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 1317 | err: |
Sarveshwar Bandi | fad9ab2 | 2009-10-12 04:23:15 -0700 | [diff] [blame] | 1318 | spin_unlock_bh(&adapter->mcc_lock); |
| 1319 | return status; |
| 1320 | } |
| 1321 | |
| 1322 | /* Uses sync mcc */ |
| 1323 | int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state) |
| 1324 | { |
| 1325 | struct be_mcc_wrb *wrb; |
| 1326 | struct be_cmd_req_get_beacon_state *req; |
| 1327 | int status; |
| 1328 | |
| 1329 | spin_lock_bh(&adapter->mcc_lock); |
| 1330 | |
| 1331 | wrb = wrb_from_mccq(adapter); |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 1332 | if (!wrb) { |
| 1333 | status = -EBUSY; |
| 1334 | goto err; |
| 1335 | } |
Sarveshwar Bandi | fad9ab2 | 2009-10-12 04:23:15 -0700 | [diff] [blame] | 1336 | req = embedded_payload(wrb); |
| 1337 | |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 1338 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, |
| 1339 | OPCODE_COMMON_GET_BEACON_STATE); |
Sarveshwar Bandi | fad9ab2 | 2009-10-12 04:23:15 -0700 | [diff] [blame] | 1340 | |
| 1341 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 1342 | OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req)); |
| 1343 | |
| 1344 | req->port_num = port_num; |
| 1345 | |
| 1346 | status = be_mcc_notify_wait(adapter); |
| 1347 | if (!status) { |
| 1348 | struct be_cmd_resp_get_beacon_state *resp = |
| 1349 | embedded_payload(wrb); |
| 1350 | *state = resp->beacon_state; |
| 1351 | } |
| 1352 | |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 1353 | err: |
Sarveshwar Bandi | fad9ab2 | 2009-10-12 04:23:15 -0700 | [diff] [blame] | 1354 | spin_unlock_bh(&adapter->mcc_lock); |
| 1355 | return status; |
| 1356 | } |
| 1357 | |
Sarveshwar Bandi | 0388f25 | 2009-10-28 04:15:20 -0700 | [diff] [blame] | 1358 | /* Uses sync mcc */ |
| 1359 | int be_cmd_read_port_type(struct be_adapter *adapter, u32 port, |
| 1360 | u8 *connector) |
| 1361 | { |
| 1362 | struct be_mcc_wrb *wrb; |
| 1363 | struct be_cmd_req_port_type *req; |
| 1364 | int status; |
| 1365 | |
| 1366 | spin_lock_bh(&adapter->mcc_lock); |
| 1367 | |
| 1368 | wrb = wrb_from_mccq(adapter); |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 1369 | if (!wrb) { |
| 1370 | status = -EBUSY; |
| 1371 | goto err; |
| 1372 | } |
Sarveshwar Bandi | 0388f25 | 2009-10-28 04:15:20 -0700 | [diff] [blame] | 1373 | req = embedded_payload(wrb); |
| 1374 | |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 1375 | be_wrb_hdr_prepare(wrb, sizeof(struct be_cmd_resp_port_type), true, 0, |
| 1376 | OPCODE_COMMON_READ_TRANSRECV_DATA); |
Sarveshwar Bandi | 0388f25 | 2009-10-28 04:15:20 -0700 | [diff] [blame] | 1377 | |
| 1378 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 1379 | OPCODE_COMMON_READ_TRANSRECV_DATA, sizeof(*req)); |
| 1380 | |
| 1381 | req->port = cpu_to_le32(port); |
| 1382 | req->page_num = cpu_to_le32(TR_PAGE_A0); |
| 1383 | status = be_mcc_notify_wait(adapter); |
| 1384 | if (!status) { |
| 1385 | struct be_cmd_resp_port_type *resp = embedded_payload(wrb); |
| 1386 | *connector = resp->data.connector; |
| 1387 | } |
| 1388 | |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 1389 | err: |
Sarveshwar Bandi | 0388f25 | 2009-10-28 04:15:20 -0700 | [diff] [blame] | 1390 | spin_unlock_bh(&adapter->mcc_lock); |
| 1391 | return status; |
| 1392 | } |
| 1393 | |
Ajit Khaparde | 8451748 | 2009-09-04 03:12:16 +0000 | [diff] [blame] | 1394 | int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd, |
| 1395 | u32 flash_type, u32 flash_opcode, u32 buf_size) |
| 1396 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1397 | struct be_mcc_wrb *wrb; |
Ajit Khaparde | 3f0d456 | 2010-02-09 01:30:35 +0000 | [diff] [blame] | 1398 | struct be_cmd_write_flashrom *req; |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1399 | struct be_sge *sge; |
Ajit Khaparde | 8451748 | 2009-09-04 03:12:16 +0000 | [diff] [blame] | 1400 | int status; |
| 1401 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1402 | spin_lock_bh(&adapter->mcc_lock); |
| 1403 | |
| 1404 | wrb = wrb_from_mccq(adapter); |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 1405 | if (!wrb) { |
| 1406 | status = -EBUSY; |
| 1407 | goto err; |
| 1408 | } |
| 1409 | req = cmd->va; |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1410 | sge = nonembedded_sgl(wrb); |
| 1411 | |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 1412 | be_wrb_hdr_prepare(wrb, cmd->size, false, 1, |
| 1413 | OPCODE_COMMON_WRITE_FLASHROM); |
Ajit Khaparde | 8451748 | 2009-09-04 03:12:16 +0000 | [diff] [blame] | 1414 | |
| 1415 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 1416 | OPCODE_COMMON_WRITE_FLASHROM, cmd->size); |
| 1417 | sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma)); |
| 1418 | sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF); |
| 1419 | sge->len = cpu_to_le32(cmd->size); |
| 1420 | |
| 1421 | req->params.op_type = cpu_to_le32(flash_type); |
| 1422 | req->params.op_code = cpu_to_le32(flash_opcode); |
| 1423 | req->params.data_buf_size = cpu_to_le32(buf_size); |
| 1424 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1425 | status = be_mcc_notify_wait(adapter); |
Ajit Khaparde | 8451748 | 2009-09-04 03:12:16 +0000 | [diff] [blame] | 1426 | |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 1427 | err: |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1428 | spin_unlock_bh(&adapter->mcc_lock); |
Ajit Khaparde | 8451748 | 2009-09-04 03:12:16 +0000 | [diff] [blame] | 1429 | return status; |
| 1430 | } |
Sarveshwar Bandi | fa9a6fe | 2009-11-20 14:23:47 -0800 | [diff] [blame] | 1431 | |
Ajit Khaparde | 3f0d456 | 2010-02-09 01:30:35 +0000 | [diff] [blame] | 1432 | int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc, |
| 1433 | int offset) |
Sarveshwar Bandi | fa9a6fe | 2009-11-20 14:23:47 -0800 | [diff] [blame] | 1434 | { |
| 1435 | struct be_mcc_wrb *wrb; |
| 1436 | struct be_cmd_write_flashrom *req; |
| 1437 | int status; |
| 1438 | |
| 1439 | spin_lock_bh(&adapter->mcc_lock); |
| 1440 | |
| 1441 | wrb = wrb_from_mccq(adapter); |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 1442 | if (!wrb) { |
| 1443 | status = -EBUSY; |
| 1444 | goto err; |
| 1445 | } |
Sarveshwar Bandi | fa9a6fe | 2009-11-20 14:23:47 -0800 | [diff] [blame] | 1446 | req = embedded_payload(wrb); |
| 1447 | |
Ajit Khaparde | d744b44 | 2009-12-03 06:12:06 +0000 | [diff] [blame] | 1448 | be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0, |
| 1449 | OPCODE_COMMON_READ_FLASHROM); |
Sarveshwar Bandi | fa9a6fe | 2009-11-20 14:23:47 -0800 | [diff] [blame] | 1450 | |
| 1451 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 1452 | OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4); |
| 1453 | |
Ajit Khaparde | 3f0d456 | 2010-02-09 01:30:35 +0000 | [diff] [blame] | 1454 | req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT); |
Sarveshwar Bandi | fa9a6fe | 2009-11-20 14:23:47 -0800 | [diff] [blame] | 1455 | req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT); |
Ajit Khaparde | 3f0d456 | 2010-02-09 01:30:35 +0000 | [diff] [blame] | 1456 | req->params.offset = offset; |
Sarveshwar Bandi | fa9a6fe | 2009-11-20 14:23:47 -0800 | [diff] [blame] | 1457 | req->params.data_buf_size = 0x4; |
| 1458 | |
| 1459 | status = be_mcc_notify_wait(adapter); |
| 1460 | if (!status) |
| 1461 | memcpy(flashed_crc, req->params.data_buf, 4); |
| 1462 | |
Sathya Perla | 713d0394 | 2009-11-22 22:02:45 +0000 | [diff] [blame] | 1463 | err: |
Sarveshwar Bandi | fa9a6fe | 2009-11-20 14:23:47 -0800 | [diff] [blame] | 1464 | spin_unlock_bh(&adapter->mcc_lock); |
| 1465 | return status; |
| 1466 | } |
Ajit Khaparde | 71d8d1b | 2009-12-03 06:16:59 +0000 | [diff] [blame] | 1467 | |
| 1468 | extern int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac, |
| 1469 | struct be_dma_mem *nonemb_cmd) |
| 1470 | { |
| 1471 | struct be_mcc_wrb *wrb; |
| 1472 | struct be_cmd_req_acpi_wol_magic_config *req; |
| 1473 | struct be_sge *sge; |
| 1474 | int status; |
| 1475 | |
| 1476 | spin_lock_bh(&adapter->mcc_lock); |
| 1477 | |
| 1478 | wrb = wrb_from_mccq(adapter); |
| 1479 | if (!wrb) { |
| 1480 | status = -EBUSY; |
| 1481 | goto err; |
| 1482 | } |
| 1483 | req = nonemb_cmd->va; |
| 1484 | sge = nonembedded_sgl(wrb); |
| 1485 | |
| 1486 | be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1, |
| 1487 | OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG); |
| 1488 | |
| 1489 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, |
| 1490 | OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req)); |
| 1491 | memcpy(req->magic_mac, mac, ETH_ALEN); |
| 1492 | |
| 1493 | sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma)); |
| 1494 | sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF); |
| 1495 | sge->len = cpu_to_le32(nonemb_cmd->size); |
| 1496 | |
| 1497 | status = be_mcc_notify_wait(adapter); |
| 1498 | |
| 1499 | err: |
| 1500 | spin_unlock_bh(&adapter->mcc_lock); |
| 1501 | return status; |
| 1502 | } |
Suresh R | ff33a6e | 2009-12-03 16:15:52 -0800 | [diff] [blame] | 1503 | |
Sarveshwar Bandi | fced999 | 2009-12-23 04:41:44 +0000 | [diff] [blame] | 1504 | int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num, |
| 1505 | u8 loopback_type, u8 enable) |
| 1506 | { |
| 1507 | struct be_mcc_wrb *wrb; |
| 1508 | struct be_cmd_req_set_lmode *req; |
| 1509 | int status; |
| 1510 | |
| 1511 | spin_lock_bh(&adapter->mcc_lock); |
| 1512 | |
| 1513 | wrb = wrb_from_mccq(adapter); |
| 1514 | if (!wrb) { |
| 1515 | status = -EBUSY; |
| 1516 | goto err; |
| 1517 | } |
| 1518 | |
| 1519 | req = embedded_payload(wrb); |
| 1520 | |
| 1521 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, |
| 1522 | OPCODE_LOWLEVEL_SET_LOOPBACK_MODE); |
| 1523 | |
| 1524 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL, |
| 1525 | OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, |
| 1526 | sizeof(*req)); |
| 1527 | |
| 1528 | req->src_port = port_num; |
| 1529 | req->dest_port = port_num; |
| 1530 | req->loopback_type = loopback_type; |
| 1531 | req->loopback_state = enable; |
| 1532 | |
| 1533 | status = be_mcc_notify_wait(adapter); |
| 1534 | err: |
| 1535 | spin_unlock_bh(&adapter->mcc_lock); |
| 1536 | return status; |
| 1537 | } |
| 1538 | |
Suresh R | ff33a6e | 2009-12-03 16:15:52 -0800 | [diff] [blame] | 1539 | int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num, |
| 1540 | u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern) |
| 1541 | { |
| 1542 | struct be_mcc_wrb *wrb; |
| 1543 | struct be_cmd_req_loopback_test *req; |
| 1544 | int status; |
| 1545 | |
| 1546 | spin_lock_bh(&adapter->mcc_lock); |
| 1547 | |
| 1548 | wrb = wrb_from_mccq(adapter); |
| 1549 | if (!wrb) { |
| 1550 | status = -EBUSY; |
| 1551 | goto err; |
| 1552 | } |
| 1553 | |
| 1554 | req = embedded_payload(wrb); |
| 1555 | |
| 1556 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, |
| 1557 | OPCODE_LOWLEVEL_LOOPBACK_TEST); |
| 1558 | |
| 1559 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL, |
| 1560 | OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req)); |
Sarveshwar Bandi | d7b9014 | 2009-12-23 04:40:36 +0000 | [diff] [blame] | 1561 | req->hdr.timeout = 4; |
Suresh R | ff33a6e | 2009-12-03 16:15:52 -0800 | [diff] [blame] | 1562 | |
| 1563 | req->pattern = cpu_to_le64(pattern); |
| 1564 | req->src_port = cpu_to_le32(port_num); |
| 1565 | req->dest_port = cpu_to_le32(port_num); |
| 1566 | req->pkt_size = cpu_to_le32(pkt_size); |
| 1567 | req->num_pkts = cpu_to_le32(num_pkts); |
| 1568 | req->loopback_type = cpu_to_le32(loopback_type); |
| 1569 | |
| 1570 | status = be_mcc_notify_wait(adapter); |
| 1571 | if (!status) { |
| 1572 | struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb); |
| 1573 | status = le32_to_cpu(resp->status); |
| 1574 | } |
| 1575 | |
| 1576 | err: |
| 1577 | spin_unlock_bh(&adapter->mcc_lock); |
| 1578 | return status; |
| 1579 | } |
| 1580 | |
| 1581 | int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern, |
| 1582 | u32 byte_cnt, struct be_dma_mem *cmd) |
| 1583 | { |
| 1584 | struct be_mcc_wrb *wrb; |
| 1585 | struct be_cmd_req_ddrdma_test *req; |
| 1586 | struct be_sge *sge; |
| 1587 | int status; |
| 1588 | int i, j = 0; |
| 1589 | |
| 1590 | spin_lock_bh(&adapter->mcc_lock); |
| 1591 | |
| 1592 | wrb = wrb_from_mccq(adapter); |
| 1593 | if (!wrb) { |
| 1594 | status = -EBUSY; |
| 1595 | goto err; |
| 1596 | } |
| 1597 | req = cmd->va; |
| 1598 | sge = nonembedded_sgl(wrb); |
| 1599 | be_wrb_hdr_prepare(wrb, cmd->size, false, 1, |
| 1600 | OPCODE_LOWLEVEL_HOST_DDR_DMA); |
| 1601 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL, |
| 1602 | OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size); |
| 1603 | |
| 1604 | sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma)); |
| 1605 | sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF); |
| 1606 | sge->len = cpu_to_le32(cmd->size); |
| 1607 | |
| 1608 | req->pattern = cpu_to_le64(pattern); |
| 1609 | req->byte_count = cpu_to_le32(byte_cnt); |
| 1610 | for (i = 0; i < byte_cnt; i++) { |
| 1611 | req->snd_buff[i] = (u8)(pattern >> (j*8)); |
| 1612 | j++; |
| 1613 | if (j > 7) |
| 1614 | j = 0; |
| 1615 | } |
| 1616 | |
| 1617 | status = be_mcc_notify_wait(adapter); |
| 1618 | |
| 1619 | if (!status) { |
| 1620 | struct be_cmd_resp_ddrdma_test *resp; |
| 1621 | resp = cmd->va; |
| 1622 | if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) || |
| 1623 | resp->snd_err) { |
| 1624 | status = -1; |
| 1625 | } |
| 1626 | } |
| 1627 | |
| 1628 | err: |
| 1629 | spin_unlock_bh(&adapter->mcc_lock); |
| 1630 | return status; |
| 1631 | } |
Sarveshwar Bandi | 368c0ca | 2010-01-08 00:07:27 -0800 | [diff] [blame] | 1632 | |
| 1633 | extern int be_cmd_get_seeprom_data(struct be_adapter *adapter, |
| 1634 | struct be_dma_mem *nonemb_cmd) |
| 1635 | { |
| 1636 | struct be_mcc_wrb *wrb; |
| 1637 | struct be_cmd_req_seeprom_read *req; |
| 1638 | struct be_sge *sge; |
| 1639 | int status; |
| 1640 | |
| 1641 | spin_lock_bh(&adapter->mcc_lock); |
| 1642 | |
| 1643 | wrb = wrb_from_mccq(adapter); |
| 1644 | req = nonemb_cmd->va; |
| 1645 | sge = nonembedded_sgl(wrb); |
| 1646 | |
| 1647 | be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1, |
| 1648 | OPCODE_COMMON_SEEPROM_READ); |
| 1649 | |
| 1650 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 1651 | OPCODE_COMMON_SEEPROM_READ, sizeof(*req)); |
| 1652 | |
| 1653 | sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma)); |
| 1654 | sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF); |
| 1655 | sge->len = cpu_to_le32(nonemb_cmd->size); |
| 1656 | |
| 1657 | status = be_mcc_notify_wait(adapter); |
| 1658 | |
| 1659 | spin_unlock_bh(&adapter->mcc_lock); |
| 1660 | return status; |
| 1661 | } |