blob: 06af119743a6af8bb60af289b7e1f01a49bb28d7 [file] [log] [blame]
Thomas Gleixner6b39ba72008-10-16 11:32:24 +02001/*
2 * Common interrupt code for 32 and 64 bit
3 */
4#include <linux/cpu.h>
5#include <linux/interrupt.h>
6#include <linux/kernel_stat.h>
Andres Salomon4722d192010-11-12 05:45:26 +00007#include <linux/of.h>
Thomas Gleixner6b39ba72008-10-16 11:32:24 +02008#include <linux/seq_file.h>
Jaswinder Singh Rajput6a02e712009-01-04 16:22:17 +05309#include <linux/smp.h>
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -080010#include <linux/ftrace.h>
Jean Delvareca4445642011-03-25 15:20:14 +010011#include <linux/delay.h>
Paul Gortmaker69c60c82011-05-26 12:22:53 -040012#include <linux/export.h>
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020013
Ingo Molnar7b6aa332009-02-17 13:58:15 +010014#include <asm/apic.h>
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020015#include <asm/io_apic.h>
Ingo Molnarc3d80002008-12-23 15:15:17 +010016#include <asm/irq.h>
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -080017#include <asm/idle.h>
Andi Kleen01ca79f2009-05-27 21:56:52 +020018#include <asm/mce.h>
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +053019#include <asm/hw_irq.h>
Seiji Aguchicf910e82013-06-20 11:46:53 -040020#include <asm/trace/irq_vectors.h>
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020021
22atomic_t irq_err_count;
23
Dimitri Sivanichacaabe72009-03-04 12:56:05 -060024/* Function pointer for generic interrupt vector handling */
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -050025void (*x86_platform_ipi_callback)(void) = NULL;
Dimitri Sivanichacaabe72009-03-04 12:56:05 -060026
Thomas Gleixner249f6d92008-10-16 12:18:50 +020027/*
28 * 'what should we do if we get a hw irq event on an illegal vector'.
29 * each architecture has to answer this themselves.
30 */
31void ack_bad_irq(unsigned int irq)
32{
Cyrill Gorcunovedea7142009-04-12 20:47:39 +040033 if (printk_ratelimit())
34 pr_err("unexpected IRQ trap at vector %02x\n", irq);
Thomas Gleixner249f6d92008-10-16 12:18:50 +020035
Thomas Gleixner249f6d92008-10-16 12:18:50 +020036 /*
37 * Currently unexpected vectors happen only on SMP and APIC.
38 * We _must_ ack these because every local APIC has only N
39 * irq slots per priority level, and a 'hanging, unacked' IRQ
40 * holds up an irq slot - in excessive cases (when multiple
41 * unexpected vectors occur) that might lock up the APIC
42 * completely.
43 * But only ack when the APIC is enabled -AK
44 */
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +040045 ack_APIC_irq();
Thomas Gleixner249f6d92008-10-16 12:18:50 +020046}
47
Brian Gerst1b437c82009-01-19 00:38:57 +090048#define irq_stats(x) (&per_cpu(irq_stat, x))
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020049/*
Thomas Gleixner517e4982010-12-16 17:59:57 +010050 * /proc/interrupts printing for arch specific interrupts
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020051 */
Thomas Gleixner517e4982010-12-16 17:59:57 +010052int arch_show_interrupts(struct seq_file *p, int prec)
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020053{
54 int j;
55
Jan Beulich7a81d9a2009-03-12 12:45:15 +000056 seq_printf(p, "%*s: ", prec, "NMI");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020057 for_each_online_cpu(j)
58 seq_printf(p, "%10u ", irq_stats(j)->__nmi_count);
59 seq_printf(p, " Non-maskable interrupts\n");
60#ifdef CONFIG_X86_LOCAL_APIC
Jan Beulich7a81d9a2009-03-12 12:45:15 +000061 seq_printf(p, "%*s: ", prec, "LOC");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020062 for_each_online_cpu(j)
63 seq_printf(p, "%10u ", irq_stats(j)->apic_timer_irqs);
64 seq_printf(p, " Local timer interrupts\n");
Jaswinder Singh Rajput474e56b2009-03-23 02:08:34 +053065
66 seq_printf(p, "%*s: ", prec, "SPU");
67 for_each_online_cpu(j)
68 seq_printf(p, "%10u ", irq_stats(j)->irq_spurious_count);
69 seq_printf(p, " Spurious interrupts\n");
Li Hong89ccf462009-10-14 18:50:39 +080070 seq_printf(p, "%*s: ", prec, "PMI");
Ingo Molnar241771e2008-12-03 10:39:53 +010071 for_each_online_cpu(j)
72 seq_printf(p, "%10u ", irq_stats(j)->apic_perf_irqs);
Li Hong89ccf462009-10-14 18:50:39 +080073 seq_printf(p, " Performance monitoring interrupts\n");
Peter Zijlstrae360adb2010-10-14 14:01:34 +080074 seq_printf(p, "%*s: ", prec, "IWI");
Peter Zijlstrab6276f32009-04-06 11:45:03 +020075 for_each_online_cpu(j)
Peter Zijlstrae360adb2010-10-14 14:01:34 +080076 seq_printf(p, "%10u ", irq_stats(j)->apic_irq_work_irqs);
77 seq_printf(p, " IRQ work interrupts\n");
Fernando Luis Vázquez Cao346b46b2011-12-13 11:51:53 +090078 seq_printf(p, "%*s: ", prec, "RTR");
79 for_each_online_cpu(j)
Fernando Luis Vazquez Caob49d7d82011-12-15 11:32:24 +090080 seq_printf(p, "%10u ", irq_stats(j)->icr_read_retry_count);
Fernando Luis Vázquez Cao346b46b2011-12-13 11:51:53 +090081 seq_printf(p, " APIC ICR read retries\n");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020082#endif
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -050083 if (x86_platform_ipi_callback) {
Hidetoshi Seto59d13812009-03-25 10:50:34 +090084 seq_printf(p, "%*s: ", prec, "PLT");
Dimitri Sivanichacaabe72009-03-04 12:56:05 -060085 for_each_online_cpu(j)
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -050086 seq_printf(p, "%10u ", irq_stats(j)->x86_platform_ipis);
Dimitri Sivanichacaabe72009-03-04 12:56:05 -060087 seq_printf(p, " Platform interrupts\n");
88 }
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020089#ifdef CONFIG_SMP
Jan Beulich7a81d9a2009-03-12 12:45:15 +000090 seq_printf(p, "%*s: ", prec, "RES");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020091 for_each_online_cpu(j)
92 seq_printf(p, "%10u ", irq_stats(j)->irq_resched_count);
93 seq_printf(p, " Rescheduling interrupts\n");
Jan Beulich7a81d9a2009-03-12 12:45:15 +000094 seq_printf(p, "%*s: ", prec, "CAL");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020095 for_each_online_cpu(j)
Tomoki Sekiyamafd0f5862012-09-26 11:11:28 +090096 seq_printf(p, "%10u ", irq_stats(j)->irq_call_count -
97 irq_stats(j)->irq_tlb_count);
Thomas Gleixner6b39ba72008-10-16 11:32:24 +020098 seq_printf(p, " Function call interrupts\n");
Jan Beulich7a81d9a2009-03-12 12:45:15 +000099 seq_printf(p, "%*s: ", prec, "TLB");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200100 for_each_online_cpu(j)
101 seq_printf(p, "%10u ", irq_stats(j)->irq_tlb_count);
102 seq_printf(p, " TLB shootdowns\n");
103#endif
Jan Beulich0444c9b2009-11-20 14:03:05 +0000104#ifdef CONFIG_X86_THERMAL_VECTOR
Jan Beulich7a81d9a2009-03-12 12:45:15 +0000105 seq_printf(p, "%*s: ", prec, "TRM");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200106 for_each_online_cpu(j)
107 seq_printf(p, "%10u ", irq_stats(j)->irq_thermal_count);
108 seq_printf(p, " Thermal event interrupts\n");
Jan Beulich0444c9b2009-11-20 14:03:05 +0000109#endif
110#ifdef CONFIG_X86_MCE_THRESHOLD
Jan Beulich7a81d9a2009-03-12 12:45:15 +0000111 seq_printf(p, "%*s: ", prec, "THR");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200112 for_each_online_cpu(j)
113 seq_printf(p, "%10u ", irq_stats(j)->irq_threshold_count);
114 seq_printf(p, " Threshold APIC interrupts\n");
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200115#endif
Andi Kleenc1ebf832009-07-09 00:31:41 +0200116#ifdef CONFIG_X86_MCE
Andi Kleen01ca79f2009-05-27 21:56:52 +0200117 seq_printf(p, "%*s: ", prec, "MCE");
118 for_each_online_cpu(j)
119 seq_printf(p, "%10u ", per_cpu(mce_exception_count, j));
120 seq_printf(p, " Machine check exceptions\n");
Andi Kleenca84f692009-05-27 21:56:57 +0200121 seq_printf(p, "%*s: ", prec, "MCP");
122 for_each_online_cpu(j)
123 seq_printf(p, "%10u ", per_cpu(mce_poll_count, j));
124 seq_printf(p, " Machine check polls\n");
Andi Kleen01ca79f2009-05-27 21:56:52 +0200125#endif
Jan Beulich7a81d9a2009-03-12 12:45:15 +0000126 seq_printf(p, "%*s: %10u\n", prec, "ERR", atomic_read(&irq_err_count));
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200127#if defined(CONFIG_X86_IO_APIC)
Jan Beulich7a81d9a2009-03-12 12:45:15 +0000128 seq_printf(p, "%*s: %10u\n", prec, "MIS", atomic_read(&irq_mis_count));
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200129#endif
130 return 0;
131}
132
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200133/*
134 * /proc/stat helpers
135 */
136u64 arch_irq_stat_cpu(unsigned int cpu)
137{
138 u64 sum = irq_stats(cpu)->__nmi_count;
139
140#ifdef CONFIG_X86_LOCAL_APIC
141 sum += irq_stats(cpu)->apic_timer_irqs;
Jaswinder Singh Rajput474e56b2009-03-23 02:08:34 +0530142 sum += irq_stats(cpu)->irq_spurious_count;
Ingo Molnar241771e2008-12-03 10:39:53 +0100143 sum += irq_stats(cpu)->apic_perf_irqs;
Peter Zijlstrae360adb2010-10-14 14:01:34 +0800144 sum += irq_stats(cpu)->apic_irq_work_irqs;
Fernando Luis Vazquez Caob49d7d82011-12-15 11:32:24 +0900145 sum += irq_stats(cpu)->icr_read_retry_count;
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200146#endif
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -0500147 if (x86_platform_ipi_callback)
148 sum += irq_stats(cpu)->x86_platform_ipis;
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200149#ifdef CONFIG_SMP
150 sum += irq_stats(cpu)->irq_resched_count;
151 sum += irq_stats(cpu)->irq_call_count;
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200152#endif
Jan Beulich0444c9b2009-11-20 14:03:05 +0000153#ifdef CONFIG_X86_THERMAL_VECTOR
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200154 sum += irq_stats(cpu)->irq_thermal_count;
Jan Beulich0444c9b2009-11-20 14:03:05 +0000155#endif
156#ifdef CONFIG_X86_MCE_THRESHOLD
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200157 sum += irq_stats(cpu)->irq_threshold_count;
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200158#endif
Andi Kleenc1ebf832009-07-09 00:31:41 +0200159#ifdef CONFIG_X86_MCE
Hidetoshi Seto8051dbd2009-06-02 16:53:23 +0900160 sum += per_cpu(mce_exception_count, cpu);
161 sum += per_cpu(mce_poll_count, cpu);
162#endif
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200163 return sum;
164}
165
166u64 arch_irq_stat(void)
167{
168 u64 sum = atomic_read(&irq_err_count);
Thomas Gleixner6b39ba72008-10-16 11:32:24 +0200169 return sum;
170}
Ingo Molnarc3d80002008-12-23 15:15:17 +0100171
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800172
173/*
174 * do_IRQ handles all normal device IRQ's (the special
175 * SMP cross-CPU interrupts have their own specific
176 * handlers).
177 */
178unsigned int __irq_entry do_IRQ(struct pt_regs *regs)
179{
180 struct pt_regs *old_regs = set_irq_regs(regs);
181
182 /* high bit used in ret_from_ code */
183 unsigned vector = ~regs->orig_ax;
184 unsigned irq;
185
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800186 irq_enter();
Frederic Weisbecker98ad1cc2011-10-07 18:22:09 +0200187 exit_idle();
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800188
Tejun Heo0a3aee02010-12-18 16:28:55 +0100189 irq = __this_cpu_read(vector_irq[vector]);
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800190
191 if (!handle_irq(irq, regs)) {
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400192 ack_APIC_irq();
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800193
194 if (printk_ratelimit())
Cyrill Gorcunovedea7142009-04-12 20:47:39 +0400195 pr_emerg("%s: %d.%d No irq handler for vector (irq %d)\n",
196 __func__, smp_processor_id(), vector, irq);
Jeremy Fitzhardinge7c1d7cd2009-02-06 14:09:41 -0800197 }
198
199 irq_exit();
200
201 set_irq_regs(old_regs);
202 return 1;
203}
204
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600205/*
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -0500206 * Handler for X86_PLATFORM_IPI_VECTOR.
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600207 */
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400208void __smp_x86_platform_ipi(void)
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600209{
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -0500210 inc_irq_stat(x86_platform_ipis);
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600211
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -0500212 if (x86_platform_ipi_callback)
213 x86_platform_ipi_callback();
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400214}
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600215
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400216void smp_x86_platform_ipi(struct pt_regs *regs)
217{
218 struct pt_regs *old_regs = set_irq_regs(regs);
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600219
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400220 entering_ack_irq();
221 __smp_x86_platform_ipi();
222 exiting_irq();
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600223 set_irq_regs(old_regs);
224}
225
Yang Zhangd78f2662013-04-11 19:25:11 +0800226#ifdef CONFIG_HAVE_KVM
227/*
228 * Handler for POSTED_INTERRUPT_VECTOR.
229 */
230void smp_kvm_posted_intr_ipi(struct pt_regs *regs)
231{
232 struct pt_regs *old_regs = set_irq_regs(regs);
233
234 ack_APIC_irq();
235
236 irq_enter();
237
238 exit_idle();
239
240 inc_irq_stat(kvm_posted_intr_ipis);
241
242 irq_exit();
243
244 set_irq_regs(old_regs);
245}
246#endif
247
Seiji Aguchicf910e82013-06-20 11:46:53 -0400248void smp_trace_x86_platform_ipi(struct pt_regs *regs)
249{
250 struct pt_regs *old_regs = set_irq_regs(regs);
251
252 entering_ack_irq();
253 trace_x86_platform_ipi_entry(X86_PLATFORM_IPI_VECTOR);
254 __smp_x86_platform_ipi();
255 trace_x86_platform_ipi_exit(X86_PLATFORM_IPI_VECTOR);
256 exiting_irq();
257 set_irq_regs(old_regs);
258}
259
Ingo Molnarc3d80002008-12-23 15:15:17 +0100260EXPORT_SYMBOL_GPL(vector_used_by_percpu_irq);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800261
262#ifdef CONFIG_HOTPLUG_CPU
263/* A cpu has been removed from cpu_online_mask. Reset irq affinities. */
264void fixup_irqs(void)
265{
Suresh Siddha5231a682009-10-26 14:24:36 -0800266 unsigned int irq, vector;
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800267 static int warned;
268 struct irq_desc *desc;
Thomas Gleixnera3c08e52010-10-08 20:24:58 +0200269 struct irq_data *data;
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100270 struct irq_chip *chip;
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800271
272 for_each_irq_desc(irq, desc) {
273 int break_affinity = 0;
274 int set_affinity = 1;
275 const struct cpumask *affinity;
276
277 if (!desc)
278 continue;
279 if (irq == 2)
280 continue;
281
282 /* interrupt's are disabled at this point */
Thomas Gleixner239007b2009-11-17 16:46:45 +0100283 raw_spin_lock(&desc->lock);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800284
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100285 data = irq_desc_get_irq_data(desc);
Thomas Gleixnera3c08e52010-10-08 20:24:58 +0200286 affinity = data->affinity;
Tian, Kevinb87ba872011-05-06 14:43:36 +0800287 if (!irq_has_action(irq) || irqd_is_per_cpu(data) ||
Jan Beulich58bff942011-02-17 15:54:26 +0000288 cpumask_subset(affinity, cpu_online_mask)) {
Thomas Gleixner239007b2009-11-17 16:46:45 +0100289 raw_spin_unlock(&desc->lock);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800290 continue;
291 }
292
Suresh Siddhaa5e74b82009-10-26 14:24:34 -0800293 /*
294 * Complete the irq move. This cpu is going down and for
295 * non intr-remapping case, we can't wait till this interrupt
296 * arrives at this cpu before completing the irq move.
297 */
298 irq_force_complete_move(irq);
299
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800300 if (cpumask_any_and(affinity, cpu_online_mask) >= nr_cpu_ids) {
301 break_affinity = 1;
Liu, Chuansheng2530cd42012-08-14 06:55:01 +0000302 affinity = cpu_online_mask;
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800303 }
304
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100305 chip = irq_data_get_irq_chip(data);
306 if (!irqd_can_move_in_process_context(data) && chip->irq_mask)
307 chip->irq_mask(data);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800308
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100309 if (chip->irq_set_affinity)
310 chip->irq_set_affinity(data, affinity, true);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800311 else if (!(warned++))
312 set_affinity = 0;
313
Liu, Chuansheng99dd5492012-03-26 07:11:50 +0000314 /*
315 * We unmask if the irq was not marked masked by the
316 * core code. That respects the lazy irq disable
317 * behaviour.
318 */
Tian, Kevin983bbf12011-05-06 14:43:56 +0800319 if (!irqd_can_move_in_process_context(data) &&
Liu, Chuansheng99dd5492012-03-26 07:11:50 +0000320 !irqd_irq_masked(data) && chip->irq_unmask)
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100321 chip->irq_unmask(data);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800322
Thomas Gleixner239007b2009-11-17 16:46:45 +0100323 raw_spin_unlock(&desc->lock);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800324
325 if (break_affinity && set_affinity)
Joe Perchesc767a542012-05-21 19:50:07 -0700326 pr_notice("Broke affinity for irq %i\n", irq);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800327 else if (!set_affinity)
Joe Perchesc767a542012-05-21 19:50:07 -0700328 pr_notice("Cannot set affinity for irq %i\n", irq);
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800329 }
330
Suresh Siddha5231a682009-10-26 14:24:36 -0800331 /*
332 * We can remove mdelay() and then send spuriuous interrupts to
333 * new cpu targets for all the irqs that were handled previously by
334 * this cpu. While it works, I have seen spurious interrupt messages
335 * (nothing wrong but still...).
336 *
337 * So for now, retain mdelay(1) and check the IRR and then send those
338 * interrupts to new targets as this cpu is already offlined...
339 */
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800340 mdelay(1);
Suresh Siddha5231a682009-10-26 14:24:36 -0800341
342 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
343 unsigned int irr;
344
Tejun Heo0a3aee02010-12-18 16:28:55 +0100345 if (__this_cpu_read(vector_irq[vector]) < 0)
Suresh Siddha5231a682009-10-26 14:24:36 -0800346 continue;
347
348 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
349 if (irr & (1 << (vector % 32))) {
Tejun Heo0a3aee02010-12-18 16:28:55 +0100350 irq = __this_cpu_read(vector_irq[vector]);
Suresh Siddha5231a682009-10-26 14:24:36 -0800351
Thomas Gleixner51173482011-02-12 11:51:03 +0100352 desc = irq_to_desc(irq);
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100353 data = irq_desc_get_irq_data(desc);
354 chip = irq_data_get_irq_chip(data);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100355 raw_spin_lock(&desc->lock);
Thomas Gleixner51c43ac2011-02-10 21:40:36 +0100356 if (chip->irq_retrigger)
357 chip->irq_retrigger(data);
Thomas Gleixner239007b2009-11-17 16:46:45 +0100358 raw_spin_unlock(&desc->lock);
Suresh Siddha5231a682009-10-26 14:24:36 -0800359 }
Tomoki Sekiyama1d44b302012-07-26 19:47:32 +0900360 __this_cpu_write(vector_irq[vector], -1);
Suresh Siddha5231a682009-10-26 14:24:36 -0800361 }
Suresh Siddha7a7732b2009-10-26 14:24:31 -0800362}
363#endif