| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 1 | /* pci_fire.c: Sun4u platform PCI-E controller support. | 
 | 2 |  * | 
 | 3 |  * Copyright (C) 2007 David S. Miller (davem@davemloft.net) | 
 | 4 |  */ | 
 | 5 | #include <linux/kernel.h> | 
 | 6 | #include <linux/pci.h> | 
 | 7 | #include <linux/slab.h> | 
 | 8 | #include <linux/init.h> | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 9 | #include <linux/msi.h> | 
 | 10 | #include <linux/irq.h> | 
| David S. Miller | c804996 | 2008-08-30 03:12:38 -0700 | [diff] [blame] | 11 | #include <linux/of_device.h> | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 12 |  | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 13 | #include <asm/prom.h> | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 14 | #include <asm/irq.h> | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 15 | #include <asm/upa.h> | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 16 |  | 
 | 17 | #include "pci_impl.h" | 
 | 18 |  | 
| David S. Miller | c804996 | 2008-08-30 03:12:38 -0700 | [diff] [blame] | 19 | #define DRIVER_NAME	"fire" | 
 | 20 | #define PFX		DRIVER_NAME ": " | 
 | 21 |  | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 22 | #define FIRE_IOMMU_CONTROL	0x40000UL | 
 | 23 | #define FIRE_IOMMU_TSBBASE	0x40008UL | 
 | 24 | #define FIRE_IOMMU_FLUSH	0x40100UL | 
| David S. Miller | 95d71e6 | 2007-05-11 21:02:09 -0700 | [diff] [blame] | 25 | #define FIRE_IOMMU_FLUSHINV	0x40108UL | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 26 |  | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 27 | static int pci_fire_pbm_iommu_init(struct pci_pbm_info *pbm) | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 28 | { | 
 | 29 | 	struct iommu *iommu = pbm->iommu; | 
 | 30 | 	u32 vdma[2], dma_mask; | 
 | 31 | 	u64 control; | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 32 | 	int tsbsize, err; | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 33 |  | 
 | 34 | 	/* No virtual-dma property on these guys, use largest size.  */ | 
 | 35 | 	vdma[0] = 0xc0000000; /* base */ | 
 | 36 | 	vdma[1] = 0x40000000; /* size */ | 
 | 37 | 	dma_mask = 0xffffffff; | 
 | 38 | 	tsbsize = 128; | 
 | 39 |  | 
 | 40 | 	/* Register addresses. */ | 
 | 41 | 	iommu->iommu_control  = pbm->pbm_regs + FIRE_IOMMU_CONTROL; | 
 | 42 | 	iommu->iommu_tsbbase  = pbm->pbm_regs + FIRE_IOMMU_TSBBASE; | 
 | 43 | 	iommu->iommu_flush    = pbm->pbm_regs + FIRE_IOMMU_FLUSH; | 
 | 44 | 	iommu->iommu_flushinv = pbm->pbm_regs + FIRE_IOMMU_FLUSHINV; | 
 | 45 |  | 
 | 46 | 	/* We use the main control/status register of FIRE as the write | 
 | 47 | 	 * completion register. | 
 | 48 | 	 */ | 
 | 49 | 	iommu->write_complete_reg = pbm->controller_regs + 0x410000UL; | 
 | 50 |  | 
 | 51 | 	/* | 
 | 52 | 	 * Invalidate TLB Entries. | 
 | 53 | 	 */ | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 54 | 	upa_writeq(~(u64)0, iommu->iommu_flushinv); | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 55 |  | 
| David S. Miller | c1b1a5f | 2008-03-19 04:52:48 -0700 | [diff] [blame] | 56 | 	err = iommu_table_init(iommu, tsbsize * 8 * 1024, vdma[0], dma_mask, | 
 | 57 | 			       pbm->numa_node); | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 58 | 	if (err) | 
 | 59 | 		return err; | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 60 |  | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 61 | 	upa_writeq(__pa(iommu->page_table) | 0x7UL, iommu->iommu_tsbbase); | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 62 |  | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 63 | 	control = upa_readq(iommu->iommu_control); | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 64 | 	control |= (0x00000400 /* TSB cache snoop enable */	| | 
 | 65 | 		    0x00000300 /* Cache mode */			| | 
 | 66 | 		    0x00000002 /* Bypass enable */		| | 
 | 67 | 		    0x00000001 /* Translation enable */); | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 68 | 	upa_writeq(control, iommu->iommu_control); | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 69 |  | 
 | 70 | 	return 0; | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 71 | } | 
 | 72 |  | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 73 | #ifdef CONFIG_PCI_MSI | 
 | 74 | struct pci_msiq_entry { | 
 | 75 | 	u64		word0; | 
 | 76 | #define MSIQ_WORD0_RESV			0x8000000000000000UL | 
 | 77 | #define MSIQ_WORD0_FMT_TYPE		0x7f00000000000000UL | 
 | 78 | #define MSIQ_WORD0_FMT_TYPE_SHIFT	56 | 
 | 79 | #define MSIQ_WORD0_LEN			0x00ffc00000000000UL | 
 | 80 | #define MSIQ_WORD0_LEN_SHIFT		46 | 
 | 81 | #define MSIQ_WORD0_ADDR0		0x00003fff00000000UL | 
 | 82 | #define MSIQ_WORD0_ADDR0_SHIFT		32 | 
 | 83 | #define MSIQ_WORD0_RID			0x00000000ffff0000UL | 
 | 84 | #define MSIQ_WORD0_RID_SHIFT		16 | 
 | 85 | #define MSIQ_WORD0_DATA0		0x000000000000ffffUL | 
 | 86 | #define MSIQ_WORD0_DATA0_SHIFT		0 | 
 | 87 |  | 
 | 88 | #define MSIQ_TYPE_MSG			0x6 | 
 | 89 | #define MSIQ_TYPE_MSI32			0xb | 
 | 90 | #define MSIQ_TYPE_MSI64			0xf | 
 | 91 |  | 
 | 92 | 	u64		word1; | 
 | 93 | #define MSIQ_WORD1_ADDR1		0xffffffffffff0000UL | 
 | 94 | #define MSIQ_WORD1_ADDR1_SHIFT		16 | 
 | 95 | #define MSIQ_WORD1_DATA1		0x000000000000ffffUL | 
 | 96 | #define MSIQ_WORD1_DATA1_SHIFT		0 | 
 | 97 |  | 
 | 98 | 	u64		resv[6]; | 
 | 99 | }; | 
 | 100 |  | 
 | 101 | /* All MSI registers are offset from pbm->pbm_regs */ | 
 | 102 | #define EVENT_QUEUE_BASE_ADDR_REG	0x010000UL | 
 | 103 | #define  EVENT_QUEUE_BASE_ADDR_ALL_ONES	0xfffc000000000000UL | 
 | 104 |  | 
 | 105 | #define EVENT_QUEUE_CONTROL_SET(EQ)	(0x011000UL + (EQ) * 0x8UL) | 
 | 106 | #define  EVENT_QUEUE_CONTROL_SET_OFLOW	0x0200000000000000UL | 
 | 107 | #define  EVENT_QUEUE_CONTROL_SET_EN	0x0000100000000000UL | 
 | 108 |  | 
 | 109 | #define EVENT_QUEUE_CONTROL_CLEAR(EQ)	(0x011200UL + (EQ) * 0x8UL) | 
 | 110 | #define  EVENT_QUEUE_CONTROL_CLEAR_OF	0x0200000000000000UL | 
 | 111 | #define  EVENT_QUEUE_CONTROL_CLEAR_E2I	0x0000800000000000UL | 
 | 112 | #define  EVENT_QUEUE_CONTROL_CLEAR_DIS	0x0000100000000000UL | 
 | 113 |  | 
 | 114 | #define EVENT_QUEUE_STATE(EQ)		(0x011400UL + (EQ) * 0x8UL) | 
 | 115 | #define  EVENT_QUEUE_STATE_MASK		0x0000000000000007UL | 
 | 116 | #define  EVENT_QUEUE_STATE_IDLE		0x0000000000000001UL | 
 | 117 | #define  EVENT_QUEUE_STATE_ACTIVE	0x0000000000000002UL | 
 | 118 | #define  EVENT_QUEUE_STATE_ERROR	0x0000000000000004UL | 
 | 119 |  | 
 | 120 | #define EVENT_QUEUE_TAIL(EQ)		(0x011600UL + (EQ) * 0x8UL) | 
 | 121 | #define  EVENT_QUEUE_TAIL_OFLOW		0x0200000000000000UL | 
 | 122 | #define  EVENT_QUEUE_TAIL_VAL		0x000000000000007fUL | 
 | 123 |  | 
 | 124 | #define EVENT_QUEUE_HEAD(EQ)		(0x011800UL + (EQ) * 0x8UL) | 
 | 125 | #define  EVENT_QUEUE_HEAD_VAL		0x000000000000007fUL | 
 | 126 |  | 
 | 127 | #define MSI_MAP(MSI)			(0x020000UL + (MSI) * 0x8UL) | 
 | 128 | #define  MSI_MAP_VALID			0x8000000000000000UL | 
 | 129 | #define  MSI_MAP_EQWR_N			0x4000000000000000UL | 
 | 130 | #define  MSI_MAP_EQNUM			0x000000000000003fUL | 
 | 131 |  | 
 | 132 | #define MSI_CLEAR(MSI)			(0x028000UL + (MSI) * 0x8UL) | 
 | 133 | #define  MSI_CLEAR_EQWR_N		0x4000000000000000UL | 
 | 134 |  | 
 | 135 | #define IMONDO_DATA0			0x02C000UL | 
 | 136 | #define  IMONDO_DATA0_DATA		0xffffffffffffffc0UL | 
 | 137 |  | 
 | 138 | #define IMONDO_DATA1			0x02C008UL | 
 | 139 | #define  IMONDO_DATA1_DATA		0xffffffffffffffffUL | 
 | 140 |  | 
 | 141 | #define MSI_32BIT_ADDR			0x034000UL | 
 | 142 | #define  MSI_32BIT_ADDR_VAL		0x00000000ffff0000UL | 
 | 143 |  | 
 | 144 | #define MSI_64BIT_ADDR			0x034008UL | 
 | 145 | #define  MSI_64BIT_ADDR_VAL		0xffffffffffff0000UL | 
 | 146 |  | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 147 | static int pci_fire_get_head(struct pci_pbm_info *pbm, unsigned long msiqid, | 
 | 148 | 			     unsigned long *head) | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 149 | { | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 150 | 	*head = upa_readq(pbm->pbm_regs + EVENT_QUEUE_HEAD(msiqid)); | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 151 | 	return 0; | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 152 | } | 
 | 153 |  | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 154 | static int pci_fire_dequeue_msi(struct pci_pbm_info *pbm, unsigned long msiqid, | 
 | 155 | 				unsigned long *head, unsigned long *msi) | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 156 | { | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 157 | 	unsigned long type_fmt, type, msi_num; | 
 | 158 | 	struct pci_msiq_entry *base, *ep; | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 159 |  | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 160 | 	base = (pbm->msi_queues + ((msiqid - pbm->msiq_first) * 8192)); | 
 | 161 | 	ep = &base[*head]; | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 162 |  | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 163 | 	if ((ep->word0 & MSIQ_WORD0_FMT_TYPE) == 0) | 
 | 164 | 		return 0; | 
 | 165 |  | 
 | 166 | 	type_fmt = ((ep->word0 & MSIQ_WORD0_FMT_TYPE) >> | 
 | 167 | 		    MSIQ_WORD0_FMT_TYPE_SHIFT); | 
 | 168 | 	type = (type_fmt >> 3); | 
 | 169 | 	if (unlikely(type != MSIQ_TYPE_MSI32 && | 
 | 170 | 		     type != MSIQ_TYPE_MSI64)) | 
 | 171 | 		return -EINVAL; | 
 | 172 |  | 
 | 173 | 	*msi = msi_num = ((ep->word0 & MSIQ_WORD0_DATA0) >> | 
 | 174 | 			  MSIQ_WORD0_DATA0_SHIFT); | 
 | 175 |  | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 176 | 	upa_writeq(MSI_CLEAR_EQWR_N, pbm->pbm_regs + MSI_CLEAR(msi_num)); | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 177 |  | 
 | 178 | 	/* Clear the entry.  */ | 
 | 179 | 	ep->word0 &= ~MSIQ_WORD0_FMT_TYPE; | 
 | 180 |  | 
 | 181 | 	/* Go to next entry in ring.  */ | 
 | 182 | 	(*head)++; | 
 | 183 | 	if (*head >= pbm->msiq_ent_count) | 
 | 184 | 		*head = 0; | 
 | 185 |  | 
 | 186 | 	return 1; | 
 | 187 | } | 
 | 188 |  | 
 | 189 | static int pci_fire_set_head(struct pci_pbm_info *pbm, unsigned long msiqid, | 
 | 190 | 			     unsigned long head) | 
 | 191 | { | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 192 | 	upa_writeq(head, pbm->pbm_regs + EVENT_QUEUE_HEAD(msiqid)); | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 193 | 	return 0; | 
 | 194 | } | 
 | 195 |  | 
 | 196 | static int pci_fire_msi_setup(struct pci_pbm_info *pbm, unsigned long msiqid, | 
 | 197 | 			      unsigned long msi, int is_msi64) | 
 | 198 | { | 
 | 199 | 	u64 val; | 
 | 200 |  | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 201 | 	val = upa_readq(pbm->pbm_regs + MSI_MAP(msi)); | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 202 | 	val &= ~(MSI_MAP_EQNUM); | 
 | 203 | 	val |= msiqid; | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 204 | 	upa_writeq(val, pbm->pbm_regs + MSI_MAP(msi)); | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 205 |  | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 206 | 	upa_writeq(MSI_CLEAR_EQWR_N, pbm->pbm_regs + MSI_CLEAR(msi)); | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 207 |  | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 208 | 	val = upa_readq(pbm->pbm_regs + MSI_MAP(msi)); | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 209 | 	val |= MSI_MAP_VALID; | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 210 | 	upa_writeq(val, pbm->pbm_regs + MSI_MAP(msi)); | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 211 |  | 
 | 212 | 	return 0; | 
 | 213 | } | 
 | 214 |  | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 215 | static int pci_fire_msi_teardown(struct pci_pbm_info *pbm, unsigned long msi) | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 216 | { | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 217 | 	unsigned long msiqid; | 
 | 218 | 	u64 val; | 
 | 219 |  | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 220 | 	val = upa_readq(pbm->pbm_regs + MSI_MAP(msi)); | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 221 | 	msiqid = (val & MSI_MAP_EQNUM); | 
 | 222 |  | 
 | 223 | 	val &= ~MSI_MAP_VALID; | 
 | 224 |  | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 225 | 	upa_writeq(val, pbm->pbm_regs + MSI_MAP(msi)); | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 226 |  | 
 | 227 | 	return 0; | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 228 | } | 
 | 229 |  | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 230 | static int pci_fire_msiq_alloc(struct pci_pbm_info *pbm) | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 231 | { | 
 | 232 | 	unsigned long pages, order, i; | 
 | 233 |  | 
 | 234 | 	order = get_order(512 * 1024); | 
 | 235 | 	pages = __get_free_pages(GFP_KERNEL | __GFP_COMP, order); | 
 | 236 | 	if (pages == 0UL) { | 
 | 237 | 		printk(KERN_ERR "MSI: Cannot allocate MSI queues (o=%lu).\n", | 
 | 238 | 		       order); | 
 | 239 | 		return -ENOMEM; | 
 | 240 | 	} | 
 | 241 | 	memset((char *)pages, 0, PAGE_SIZE << order); | 
 | 242 | 	pbm->msi_queues = (void *) pages; | 
 | 243 |  | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 244 | 	upa_writeq((EVENT_QUEUE_BASE_ADDR_ALL_ONES | | 
 | 245 | 		    __pa(pbm->msi_queues)), | 
 | 246 | 		   pbm->pbm_regs + EVENT_QUEUE_BASE_ADDR_REG); | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 247 |  | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 248 | 	upa_writeq(pbm->portid << 6, pbm->pbm_regs + IMONDO_DATA0); | 
 | 249 | 	upa_writeq(0, pbm->pbm_regs + IMONDO_DATA1); | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 250 |  | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 251 | 	upa_writeq(pbm->msi32_start, pbm->pbm_regs + MSI_32BIT_ADDR); | 
 | 252 | 	upa_writeq(pbm->msi64_start, pbm->pbm_regs + MSI_64BIT_ADDR); | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 253 |  | 
 | 254 | 	for (i = 0; i < pbm->msiq_num; i++) { | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 255 | 		upa_writeq(0, pbm->pbm_regs + EVENT_QUEUE_HEAD(i)); | 
 | 256 | 		upa_writeq(0, pbm->pbm_regs + EVENT_QUEUE_TAIL(i)); | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 257 | 	} | 
 | 258 |  | 
 | 259 | 	return 0; | 
 | 260 | } | 
 | 261 |  | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 262 | static void pci_fire_msiq_free(struct pci_pbm_info *pbm) | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 263 | { | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 264 | 	unsigned long pages, order; | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 265 |  | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 266 | 	order = get_order(512 * 1024); | 
 | 267 | 	pages = (unsigned long) pbm->msi_queues; | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 268 |  | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 269 | 	free_pages(pages, order); | 
 | 270 |  | 
 | 271 | 	pbm->msi_queues = NULL; | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 272 | } | 
 | 273 |  | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 274 | static int pci_fire_msiq_build_irq(struct pci_pbm_info *pbm, | 
 | 275 | 				   unsigned long msiqid, | 
 | 276 | 				   unsigned long devino) | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 277 | { | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 278 | 	unsigned long cregs = (unsigned long) pbm->pbm_regs; | 
 | 279 | 	unsigned long imap_reg, iclr_reg, int_ctrlr; | 
 | 280 | 	unsigned int virt_irq; | 
 | 281 | 	int fixup; | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 282 | 	u64 val; | 
 | 283 |  | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 284 | 	imap_reg = cregs + (0x001000UL + (devino * 0x08UL)); | 
 | 285 | 	iclr_reg = cregs + (0x001400UL + (devino * 0x08UL)); | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 286 |  | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 287 | 	/* XXX iterate amongst the 4 IRQ controllers XXX */ | 
 | 288 | 	int_ctrlr = (1UL << 6); | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 289 |  | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 290 | 	val = upa_readq(imap_reg); | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 291 | 	val |= (1UL << 63) | int_ctrlr; | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 292 | 	upa_writeq(val, imap_reg); | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 293 |  | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 294 | 	fixup = ((pbm->portid << 6) | devino) - int_ctrlr; | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 295 |  | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 296 | 	virt_irq = build_irq(fixup, iclr_reg, imap_reg); | 
 | 297 | 	if (!virt_irq) | 
 | 298 | 		return -ENOMEM; | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 299 |  | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 300 | 	upa_writeq(EVENT_QUEUE_CONTROL_SET_EN, | 
 | 301 | 		   pbm->pbm_regs + EVENT_QUEUE_CONTROL_SET(msiqid)); | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 302 |  | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 303 | 	return virt_irq; | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 304 | } | 
 | 305 |  | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 306 | static const struct sparc64_msiq_ops pci_fire_msiq_ops = { | 
 | 307 | 	.get_head	=	pci_fire_get_head, | 
 | 308 | 	.dequeue_msi	=	pci_fire_dequeue_msi, | 
 | 309 | 	.set_head	=	pci_fire_set_head, | 
 | 310 | 	.msi_setup	=	pci_fire_msi_setup, | 
 | 311 | 	.msi_teardown	=	pci_fire_msi_teardown, | 
 | 312 | 	.msiq_alloc	=	pci_fire_msiq_alloc, | 
 | 313 | 	.msiq_free	=	pci_fire_msiq_free, | 
 | 314 | 	.msiq_build_irq	=	pci_fire_msiq_build_irq, | 
 | 315 | }; | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 316 |  | 
 | 317 | static void pci_fire_msi_init(struct pci_pbm_info *pbm) | 
 | 318 | { | 
| David S. Miller | 759f89e | 2007-10-11 03:16:13 -0700 | [diff] [blame] | 319 | 	sparc64_pbm_msi_init(pbm, &pci_fire_msiq_ops); | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 320 | } | 
 | 321 | #else /* CONFIG_PCI_MSI */ | 
 | 322 | static void pci_fire_msi_init(struct pci_pbm_info *pbm) | 
 | 323 | { | 
 | 324 | } | 
 | 325 | #endif /* !(CONFIG_PCI_MSI) */ | 
 | 326 |  | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 327 | /* Based at pbm->controller_regs */ | 
 | 328 | #define FIRE_PARITY_CONTROL	0x470010UL | 
 | 329 | #define  FIRE_PARITY_ENAB	0x8000000000000000UL | 
 | 330 | #define FIRE_FATAL_RESET_CTL	0x471028UL | 
 | 331 | #define  FIRE_FATAL_RESET_SPARE	0x0000000004000000UL | 
 | 332 | #define  FIRE_FATAL_RESET_MB	0x0000000002000000UL | 
 | 333 | #define  FIRE_FATAL_RESET_CPE	0x0000000000008000UL | 
 | 334 | #define  FIRE_FATAL_RESET_APE	0x0000000000004000UL | 
 | 335 | #define  FIRE_FATAL_RESET_PIO	0x0000000000000040UL | 
 | 336 | #define  FIRE_FATAL_RESET_JW	0x0000000000000004UL | 
 | 337 | #define  FIRE_FATAL_RESET_JI	0x0000000000000002UL | 
 | 338 | #define  FIRE_FATAL_RESET_JR	0x0000000000000001UL | 
 | 339 | #define FIRE_CORE_INTR_ENABLE	0x471800UL | 
 | 340 |  | 
 | 341 | /* Based at pbm->pbm_regs */ | 
 | 342 | #define FIRE_TLU_CTRL		0x80000UL | 
 | 343 | #define  FIRE_TLU_CTRL_TIM	0x00000000da000000UL | 
 | 344 | #define  FIRE_TLU_CTRL_QDET	0x0000000000000100UL | 
 | 345 | #define  FIRE_TLU_CTRL_CFG	0x0000000000000001UL | 
 | 346 | #define FIRE_TLU_DEV_CTRL	0x90008UL | 
 | 347 | #define FIRE_TLU_LINK_CTRL	0x90020UL | 
 | 348 | #define FIRE_TLU_LINK_CTRL_CLK	0x0000000000000040UL | 
 | 349 | #define FIRE_LPU_RESET		0xe2008UL | 
 | 350 | #define FIRE_LPU_LLCFG		0xe2200UL | 
 | 351 | #define  FIRE_LPU_LLCFG_VC0	0x0000000000000100UL | 
 | 352 | #define FIRE_LPU_FCTRL_UCTRL	0xe2240UL | 
 | 353 | #define  FIRE_LPU_FCTRL_UCTRL_N	0x0000000000000002UL | 
 | 354 | #define  FIRE_LPU_FCTRL_UCTRL_P	0x0000000000000001UL | 
 | 355 | #define FIRE_LPU_TXL_FIFOP	0xe2430UL | 
 | 356 | #define FIRE_LPU_LTSSM_CFG2	0xe2788UL | 
 | 357 | #define FIRE_LPU_LTSSM_CFG3	0xe2790UL | 
 | 358 | #define FIRE_LPU_LTSSM_CFG4	0xe2798UL | 
 | 359 | #define FIRE_LPU_LTSSM_CFG5	0xe27a0UL | 
 | 360 | #define FIRE_DMC_IENAB		0x31800UL | 
 | 361 | #define FIRE_DMC_DBG_SEL_A	0x53000UL | 
 | 362 | #define FIRE_DMC_DBG_SEL_B	0x53008UL | 
 | 363 | #define FIRE_PEC_IENAB		0x51800UL | 
 | 364 |  | 
 | 365 | static void pci_fire_hw_init(struct pci_pbm_info *pbm) | 
 | 366 | { | 
 | 367 | 	u64 val; | 
 | 368 |  | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 369 | 	upa_writeq(FIRE_PARITY_ENAB, | 
 | 370 | 		   pbm->controller_regs + FIRE_PARITY_CONTROL); | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 371 |  | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 372 | 	upa_writeq((FIRE_FATAL_RESET_SPARE | | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 373 | 		    FIRE_FATAL_RESET_MB | | 
 | 374 | 		    FIRE_FATAL_RESET_CPE | | 
 | 375 | 		    FIRE_FATAL_RESET_APE | | 
 | 376 | 		    FIRE_FATAL_RESET_PIO | | 
 | 377 | 		    FIRE_FATAL_RESET_JW | | 
 | 378 | 		    FIRE_FATAL_RESET_JI | | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 379 | 		    FIRE_FATAL_RESET_JR), | 
 | 380 | 		   pbm->controller_regs + FIRE_FATAL_RESET_CTL); | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 381 |  | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 382 | 	upa_writeq(~(u64)0, pbm->controller_regs + FIRE_CORE_INTR_ENABLE); | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 383 |  | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 384 | 	val = upa_readq(pbm->pbm_regs + FIRE_TLU_CTRL); | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 385 | 	val |= (FIRE_TLU_CTRL_TIM | | 
 | 386 | 		FIRE_TLU_CTRL_QDET | | 
 | 387 | 		FIRE_TLU_CTRL_CFG); | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 388 | 	upa_writeq(val, pbm->pbm_regs + FIRE_TLU_CTRL); | 
 | 389 | 	upa_writeq(0, pbm->pbm_regs + FIRE_TLU_DEV_CTRL); | 
 | 390 | 	upa_writeq(FIRE_TLU_LINK_CTRL_CLK, | 
 | 391 | 		   pbm->pbm_regs + FIRE_TLU_LINK_CTRL); | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 392 |  | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 393 | 	upa_writeq(0, pbm->pbm_regs + FIRE_LPU_RESET); | 
 | 394 | 	upa_writeq(FIRE_LPU_LLCFG_VC0, pbm->pbm_regs + FIRE_LPU_LLCFG); | 
 | 395 | 	upa_writeq((FIRE_LPU_FCTRL_UCTRL_N | FIRE_LPU_FCTRL_UCTRL_P), | 
 | 396 | 		   pbm->pbm_regs + FIRE_LPU_FCTRL_UCTRL); | 
 | 397 | 	upa_writeq(((0xffff << 16) | (0x0000 << 0)), | 
 | 398 | 		   pbm->pbm_regs + FIRE_LPU_TXL_FIFOP); | 
 | 399 | 	upa_writeq(3000000, pbm->pbm_regs + FIRE_LPU_LTSSM_CFG2); | 
 | 400 | 	upa_writeq(500000, pbm->pbm_regs + FIRE_LPU_LTSSM_CFG3); | 
 | 401 | 	upa_writeq((2 << 16) | (140 << 8), | 
 | 402 | 		   pbm->pbm_regs + FIRE_LPU_LTSSM_CFG4); | 
 | 403 | 	upa_writeq(0, pbm->pbm_regs + FIRE_LPU_LTSSM_CFG5); | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 404 |  | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 405 | 	upa_writeq(~(u64)0, pbm->pbm_regs + FIRE_DMC_IENAB); | 
 | 406 | 	upa_writeq(0, pbm->pbm_regs + FIRE_DMC_DBG_SEL_A); | 
 | 407 | 	upa_writeq(0, pbm->pbm_regs + FIRE_DMC_DBG_SEL_B); | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 408 |  | 
| David S. Miller | 87395fc | 2008-09-10 04:13:10 -0700 | [diff] [blame] | 409 | 	upa_writeq(~(u64)0, pbm->pbm_regs + FIRE_PEC_IENAB); | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 410 | } | 
 | 411 |  | 
| David S. Miller | 9a2ed5c | 2009-04-07 01:03:58 -0700 | [diff] [blame] | 412 | static int __devinit pci_fire_pbm_init(struct pci_pbm_info *pbm, | 
 | 413 | 				       struct of_device *op, u32 portid) | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 414 | { | 
 | 415 | 	const struct linux_prom64_registers *regs; | 
| Grant Likely | 61c7a08 | 2010-04-13 16:12:29 -0700 | [diff] [blame] | 416 | 	struct device_node *dp = op->dev.of_node; | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 417 | 	int err; | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 418 |  | 
| David S. Miller | c1b1a5f | 2008-03-19 04:52:48 -0700 | [diff] [blame] | 419 | 	pbm->numa_node = -1; | 
 | 420 |  | 
| David S. Miller | ca3dd88 | 2007-05-09 02:35:27 -0700 | [diff] [blame] | 421 | 	pbm->pci_ops = &sun4u_pci_ops; | 
 | 422 | 	pbm->config_space_reg_bits = 12; | 
| David S. Miller | 34768bc | 2007-05-07 23:06:27 -0700 | [diff] [blame] | 423 |  | 
| David S. Miller | 6c108f1 | 2007-05-07 23:49:01 -0700 | [diff] [blame] | 424 | 	pbm->index = pci_num_pbms++; | 
 | 425 |  | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 426 | 	pbm->portid = portid; | 
| David S. Miller | 22fecba | 2008-09-10 00:19:28 -0700 | [diff] [blame] | 427 | 	pbm->op = op; | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 428 | 	pbm->name = dp->full_name; | 
 | 429 |  | 
 | 430 | 	regs = of_get_property(dp, "reg", NULL); | 
 | 431 | 	pbm->pbm_regs = regs[0].phys_addr; | 
 | 432 | 	pbm->controller_regs = regs[1].phys_addr - 0x410000UL; | 
 | 433 |  | 
 | 434 | 	printk("%s: SUN4U PCIE Bus Module\n", pbm->name); | 
 | 435 |  | 
 | 436 | 	pci_determine_mem_io_space(pbm); | 
 | 437 |  | 
| David S. Miller | cfa0652 | 2007-05-07 21:51:41 -0700 | [diff] [blame] | 438 | 	pci_get_pbm_props(pbm); | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 439 |  | 
 | 440 | 	pci_fire_hw_init(pbm); | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 441 |  | 
| David S. Miller | 9bb3c22 | 2007-08-30 22:33:25 -0700 | [diff] [blame] | 442 | 	err = pci_fire_pbm_iommu_init(pbm); | 
 | 443 | 	if (err) | 
 | 444 | 		return err; | 
 | 445 |  | 
 | 446 | 	pci_fire_msi_init(pbm); | 
 | 447 |  | 
| David S. Miller | e822358a | 2008-09-01 18:32:22 -0700 | [diff] [blame] | 448 | 	pbm->pci_bus = pci_scan_one_pbm(pbm, &op->dev); | 
 | 449 |  | 
 | 450 | 	/* XXX register error interrupt handlers XXX */ | 
| David S. Miller | c804996 | 2008-08-30 03:12:38 -0700 | [diff] [blame] | 451 |  | 
| David S. Miller | d3ae4b5 | 2008-09-09 23:54:02 -0700 | [diff] [blame] | 452 | 	pbm->next = pci_pbm_root; | 
 | 453 | 	pci_pbm_root = pbm; | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 454 |  | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 455 | 	return 0; | 
 | 456 | } | 
 | 457 |  | 
| Linus Torvalds | 33b07db | 2008-12-01 07:55:14 -0800 | [diff] [blame] | 458 | static int __devinit fire_probe(struct of_device *op, | 
| David S. Miller | c804996 | 2008-08-30 03:12:38 -0700 | [diff] [blame] | 459 | 				const struct of_device_id *match) | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 460 | { | 
| Grant Likely | 61c7a08 | 2010-04-13 16:12:29 -0700 | [diff] [blame] | 461 | 	struct device_node *dp = op->dev.of_node; | 
| David S. Miller | 34768bc | 2007-05-07 23:06:27 -0700 | [diff] [blame] | 462 | 	struct pci_pbm_info *pbm; | 
| David S. Miller | c804996 | 2008-08-30 03:12:38 -0700 | [diff] [blame] | 463 | 	struct iommu *iommu; | 
 | 464 | 	u32 portid; | 
 | 465 | 	int err; | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 466 |  | 
| David S. Miller | c804996 | 2008-08-30 03:12:38 -0700 | [diff] [blame] | 467 | 	portid = of_getintprop_default(dp, "portid", 0xff); | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 468 |  | 
| David S. Miller | c804996 | 2008-08-30 03:12:38 -0700 | [diff] [blame] | 469 | 	err = -ENOMEM; | 
| David S. Miller | d3ae4b5 | 2008-09-09 23:54:02 -0700 | [diff] [blame] | 470 | 	pbm = kzalloc(sizeof(*pbm), GFP_KERNEL); | 
 | 471 | 	if (!pbm) { | 
 | 472 | 		printk(KERN_ERR PFX "Cannot allocate pci_pbminfo.\n"); | 
| David S. Miller | d7472c3 | 2008-08-31 01:33:52 -0700 | [diff] [blame] | 473 | 		goto out_err; | 
| David S. Miller | c804996 | 2008-08-30 03:12:38 -0700 | [diff] [blame] | 474 | 	} | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 475 |  | 
| David S. Miller | d3ae4b5 | 2008-09-09 23:54:02 -0700 | [diff] [blame] | 476 | 	iommu = kzalloc(sizeof(struct iommu), GFP_KERNEL); | 
| David S. Miller | c804996 | 2008-08-30 03:12:38 -0700 | [diff] [blame] | 477 | 	if (!iommu) { | 
| David S. Miller | d3ae4b5 | 2008-09-09 23:54:02 -0700 | [diff] [blame] | 478 | 		printk(KERN_ERR PFX "Cannot allocate PBM iommu.\n"); | 
| David S. Miller | d7472c3 | 2008-08-31 01:33:52 -0700 | [diff] [blame] | 479 | 		goto out_free_controller; | 
| David S. Miller | c804996 | 2008-08-30 03:12:38 -0700 | [diff] [blame] | 480 | 	} | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 481 |  | 
| David S. Miller | d3ae4b5 | 2008-09-09 23:54:02 -0700 | [diff] [blame] | 482 | 	pbm->iommu = iommu; | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 483 |  | 
| David S. Miller | d3ae4b5 | 2008-09-09 23:54:02 -0700 | [diff] [blame] | 484 | 	err = pci_fire_pbm_init(pbm, op, portid); | 
 | 485 | 	if (err) | 
 | 486 | 		goto out_free_iommu; | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 487 |  | 
| David S. Miller | d3ae4b5 | 2008-09-09 23:54:02 -0700 | [diff] [blame] | 488 | 	dev_set_drvdata(&op->dev, pbm); | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 489 |  | 
| David S. Miller | d3ae4b5 | 2008-09-09 23:54:02 -0700 | [diff] [blame] | 490 | 	return 0; | 
| David S. Miller | ad7ad57 | 2007-07-27 22:39:14 -0700 | [diff] [blame] | 491 |  | 
| David S. Miller | d3ae4b5 | 2008-09-09 23:54:02 -0700 | [diff] [blame] | 492 | out_free_iommu: | 
 | 493 | 	kfree(pbm->iommu); | 
| David S. Miller | d7472c3 | 2008-08-31 01:33:52 -0700 | [diff] [blame] | 494 | 			 | 
 | 495 | out_free_controller: | 
| David S. Miller | d3ae4b5 | 2008-09-09 23:54:02 -0700 | [diff] [blame] | 496 | 	kfree(pbm); | 
| David S. Miller | d7472c3 | 2008-08-31 01:33:52 -0700 | [diff] [blame] | 497 |  | 
 | 498 | out_err: | 
| David S. Miller | c804996 | 2008-08-30 03:12:38 -0700 | [diff] [blame] | 499 | 	return err; | 
| David S. Miller | 861fe90 | 2007-05-02 17:31:36 -0700 | [diff] [blame] | 500 | } | 
| David S. Miller | c804996 | 2008-08-30 03:12:38 -0700 | [diff] [blame] | 501 |  | 
| David S. Miller | fd09831 | 2008-08-31 01:23:17 -0700 | [diff] [blame] | 502 | static struct of_device_id __initdata fire_match[] = { | 
| David S. Miller | c804996 | 2008-08-30 03:12:38 -0700 | [diff] [blame] | 503 | 	{ | 
 | 504 | 		.name = "pci", | 
 | 505 | 		.compatible = "pciex108e,80f0", | 
 | 506 | 	}, | 
 | 507 | 	{}, | 
 | 508 | }; | 
 | 509 |  | 
 | 510 | static struct of_platform_driver fire_driver = { | 
| Grant Likely | 4018294 | 2010-04-13 16:13:02 -0700 | [diff] [blame] | 511 | 	.driver = { | 
 | 512 | 		.name = DRIVER_NAME, | 
 | 513 | 		.owner = THIS_MODULE, | 
 | 514 | 		.of_match_table = fire_match, | 
 | 515 | 	}, | 
| David S. Miller | c804996 | 2008-08-30 03:12:38 -0700 | [diff] [blame] | 516 | 	.probe		= fire_probe, | 
 | 517 | }; | 
 | 518 |  | 
 | 519 | static int __init fire_init(void) | 
 | 520 | { | 
 | 521 | 	return of_register_driver(&fire_driver, &of_bus_type); | 
 | 522 | } | 
 | 523 |  | 
 | 524 | subsys_initcall(fire_init); |