blob: 0e6ba789056c38b19c768cf55c8ce1c07518db65 [file] [log] [blame]
Thomas Gleixner7d828062011-04-03 11:42:53 +02001/*
2 * Library implementing the most common irq chip callback functions
3 *
4 * Copyright (C) 2011, Thomas Gleixner
5 */
6#include <linux/io.h>
7#include <linux/irq.h>
8#include <linux/slab.h>
Paul Gortmaker6e5fdee2011-05-26 16:00:52 -04009#include <linux/export.h>
Thomas Gleixner7d828062011-04-03 11:42:53 +020010#include <linux/interrupt.h>
11#include <linux/kernel_stat.h>
Thomas Gleixnercfefd212011-04-15 22:36:08 +020012#include <linux/syscore_ops.h>
Thomas Gleixner7d828062011-04-03 11:42:53 +020013
14#include "internals.h"
15
Thomas Gleixnercfefd212011-04-15 22:36:08 +020016static LIST_HEAD(gc_list);
17static DEFINE_RAW_SPINLOCK(gc_lock);
18
Thomas Gleixner7d828062011-04-03 11:42:53 +020019/**
20 * irq_gc_noop - NOOP function
21 * @d: irq_data
22 */
23void irq_gc_noop(struct irq_data *d)
24{
25}
26
27/**
28 * irq_gc_mask_disable_reg - Mask chip via disable register
29 * @d: irq_data
30 *
31 * Chip has separate enable/disable registers instead of a single mask
32 * register.
33 */
34void irq_gc_mask_disable_reg(struct irq_data *d)
35{
36 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +000037 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner7d828062011-04-03 11:42:53 +020038 u32 mask = 1 << (d->irq - gc->irq_base);
39
40 irq_gc_lock(gc);
Gerlando Falautocfeaa932013-05-06 14:30:17 +000041 irq_reg_writel(mask, gc->reg_base + ct->regs.disable);
Thomas Gleixner7d828062011-04-03 11:42:53 +020042 gc->mask_cache &= ~mask;
43 irq_gc_unlock(gc);
44}
45
46/**
47 * irq_gc_mask_set_mask_bit - Mask chip via setting bit in mask register
48 * @d: irq_data
49 *
50 * Chip has a single mask register. Values of this register are cached
51 * and protected by gc->lock
52 */
53void irq_gc_mask_set_bit(struct irq_data *d)
54{
55 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +000056 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner7d828062011-04-03 11:42:53 +020057 u32 mask = 1 << (d->irq - gc->irq_base);
58
59 irq_gc_lock(gc);
60 gc->mask_cache |= mask;
Gerlando Falautocfeaa932013-05-06 14:30:17 +000061 irq_reg_writel(gc->mask_cache, gc->reg_base + ct->regs.mask);
Thomas Gleixner7d828062011-04-03 11:42:53 +020062 irq_gc_unlock(gc);
63}
64
65/**
66 * irq_gc_mask_set_mask_bit - Mask chip via clearing bit in mask register
67 * @d: irq_data
68 *
69 * Chip has a single mask register. Values of this register are cached
70 * and protected by gc->lock
71 */
72void irq_gc_mask_clr_bit(struct irq_data *d)
73{
74 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +000075 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner7d828062011-04-03 11:42:53 +020076 u32 mask = 1 << (d->irq - gc->irq_base);
77
78 irq_gc_lock(gc);
79 gc->mask_cache &= ~mask;
Gerlando Falautocfeaa932013-05-06 14:30:17 +000080 irq_reg_writel(gc->mask_cache, gc->reg_base + ct->regs.mask);
Thomas Gleixner7d828062011-04-03 11:42:53 +020081 irq_gc_unlock(gc);
82}
83
84/**
85 * irq_gc_unmask_enable_reg - Unmask chip via enable register
86 * @d: irq_data
87 *
88 * Chip has separate enable/disable registers instead of a single mask
89 * register.
90 */
91void irq_gc_unmask_enable_reg(struct irq_data *d)
92{
93 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +000094 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner7d828062011-04-03 11:42:53 +020095 u32 mask = 1 << (d->irq - gc->irq_base);
96
97 irq_gc_lock(gc);
Gerlando Falautocfeaa932013-05-06 14:30:17 +000098 irq_reg_writel(mask, gc->reg_base + ct->regs.enable);
Thomas Gleixner7d828062011-04-03 11:42:53 +020099 gc->mask_cache |= mask;
100 irq_gc_unlock(gc);
101}
102
103/**
Simon Guinot659fb322011-07-06 12:41:31 -0400104 * irq_gc_ack_set_bit - Ack pending interrupt via setting bit
Thomas Gleixner7d828062011-04-03 11:42:53 +0200105 * @d: irq_data
106 */
Simon Guinot659fb322011-07-06 12:41:31 -0400107void irq_gc_ack_set_bit(struct irq_data *d)
Thomas Gleixner7d828062011-04-03 11:42:53 +0200108{
109 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000110 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200111 u32 mask = 1 << (d->irq - gc->irq_base);
112
113 irq_gc_lock(gc);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000114 irq_reg_writel(mask, gc->reg_base + ct->regs.ack);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200115 irq_gc_unlock(gc);
116}
117
118/**
Simon Guinot659fb322011-07-06 12:41:31 -0400119 * irq_gc_ack_clr_bit - Ack pending interrupt via clearing bit
120 * @d: irq_data
121 */
122void irq_gc_ack_clr_bit(struct irq_data *d)
123{
124 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000125 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Simon Guinot659fb322011-07-06 12:41:31 -0400126 u32 mask = ~(1 << (d->irq - gc->irq_base));
127
128 irq_gc_lock(gc);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000129 irq_reg_writel(mask, gc->reg_base + ct->regs.ack);
Simon Guinot659fb322011-07-06 12:41:31 -0400130 irq_gc_unlock(gc);
131}
132
133/**
Thomas Gleixner7d828062011-04-03 11:42:53 +0200134 * irq_gc_mask_disable_reg_and_ack- Mask and ack pending interrupt
135 * @d: irq_data
136 */
137void irq_gc_mask_disable_reg_and_ack(struct irq_data *d)
138{
139 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000140 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200141 u32 mask = 1 << (d->irq - gc->irq_base);
142
143 irq_gc_lock(gc);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000144 irq_reg_writel(mask, gc->reg_base + ct->regs.mask);
145 irq_reg_writel(mask, gc->reg_base + ct->regs.ack);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200146 irq_gc_unlock(gc);
147}
148
149/**
150 * irq_gc_eoi - EOI interrupt
151 * @d: irq_data
152 */
153void irq_gc_eoi(struct irq_data *d)
154{
155 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000156 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200157 u32 mask = 1 << (d->irq - gc->irq_base);
158
159 irq_gc_lock(gc);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000160 irq_reg_writel(mask, gc->reg_base + ct->regs.eoi);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200161 irq_gc_unlock(gc);
162}
163
164/**
165 * irq_gc_set_wake - Set/clr wake bit for an interrupt
166 * @d: irq_data
167 *
168 * For chips where the wake from suspend functionality is not
169 * configured in a separate register and the wakeup active state is
170 * just stored in a bitmask.
171 */
172int irq_gc_set_wake(struct irq_data *d, unsigned int on)
173{
174 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
175 u32 mask = 1 << (d->irq - gc->irq_base);
176
177 if (!(mask & gc->wake_enabled))
178 return -EINVAL;
179
180 irq_gc_lock(gc);
181 if (on)
182 gc->wake_active |= mask;
183 else
184 gc->wake_active &= ~mask;
185 irq_gc_unlock(gc);
186 return 0;
187}
188
189/**
190 * irq_alloc_generic_chip - Allocate a generic chip and initialize it
191 * @name: Name of the irq chip
192 * @num_ct: Number of irq_chip_type instances associated with this
193 * @irq_base: Interrupt base nr for this chip
194 * @reg_base: Register base address (virtual)
195 * @handler: Default flow handler associated with this chip
196 *
197 * Returns an initialized irq_chip_generic structure. The chip defaults
198 * to the primary (index 0) irq_chip_type and @handler
199 */
200struct irq_chip_generic *
201irq_alloc_generic_chip(const char *name, int num_ct, unsigned int irq_base,
202 void __iomem *reg_base, irq_flow_handler_t handler)
203{
204 struct irq_chip_generic *gc;
205 unsigned long sz = sizeof(*gc) + num_ct * sizeof(struct irq_chip_type);
206
207 gc = kzalloc(sz, GFP_KERNEL);
208 if (gc) {
209 raw_spin_lock_init(&gc->lock);
210 gc->num_ct = num_ct;
211 gc->irq_base = irq_base;
212 gc->reg_base = reg_base;
213 gc->chip_types->chip.name = name;
214 gc->chip_types->handler = handler;
215 }
216 return gc;
217}
Nobuhiro Iwamatsu825de2e2011-10-17 11:08:46 +0900218EXPORT_SYMBOL_GPL(irq_alloc_generic_chip);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200219
220/*
221 * Separate lockdep class for interrupt chip which can nest irq_desc
222 * lock.
223 */
224static struct lock_class_key irq_nested_lock_class;
225
226/**
227 * irq_setup_generic_chip - Setup a range of interrupts with a generic chip
228 * @gc: Generic irq chip holding all data
229 * @msk: Bitmask holding the irqs to initialize relative to gc->irq_base
230 * @flags: Flags for initialization
231 * @clr: IRQ_* bits to clear
232 * @set: IRQ_* bits to set
233 *
234 * Set up max. 32 interrupts starting from gc->irq_base. Note, this
235 * initializes all interrupts to the primary irq_chip_type and its
236 * associated handler.
237 */
238void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
239 enum irq_gc_flags flags, unsigned int clr,
240 unsigned int set)
241{
242 struct irq_chip_type *ct = gc->chip_types;
243 unsigned int i;
244
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200245 raw_spin_lock(&gc_lock);
246 list_add_tail(&gc->list, &gc_list);
247 raw_spin_unlock(&gc_lock);
248
Thomas Gleixner7d828062011-04-03 11:42:53 +0200249 /* Init mask cache ? */
250 if (flags & IRQ_GC_INIT_MASK_CACHE)
251 gc->mask_cache = irq_reg_readl(gc->reg_base + ct->regs.mask);
252
253 for (i = gc->irq_base; msk; msk >>= 1, i++) {
jhbird.choi@samsung.com1dd75f92011-07-21 15:29:14 +0900254 if (!(msk & 0x01))
Thomas Gleixner7d828062011-04-03 11:42:53 +0200255 continue;
256
257 if (flags & IRQ_GC_INIT_NESTED_LOCK)
258 irq_set_lockdep_class(i, &irq_nested_lock_class);
259
260 irq_set_chip_and_handler(i, &ct->chip, ct->handler);
261 irq_set_chip_data(i, gc);
262 irq_modify_status(i, clr, set);
263 }
264 gc->irq_cnt = i - gc->irq_base;
265}
Nobuhiro Iwamatsu825de2e2011-10-17 11:08:46 +0900266EXPORT_SYMBOL_GPL(irq_setup_generic_chip);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200267
268/**
269 * irq_setup_alt_chip - Switch to alternative chip
270 * @d: irq_data for this interrupt
271 * @type Flow type to be initialized
272 *
273 * Only to be called from chip->irq_set_type() callbacks.
274 */
275int irq_setup_alt_chip(struct irq_data *d, unsigned int type)
276{
277 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
278 struct irq_chip_type *ct = gc->chip_types;
279 unsigned int i;
280
281 for (i = 0; i < gc->num_ct; i++, ct++) {
282 if (ct->type & type) {
283 d->chip = &ct->chip;
284 irq_data_to_desc(d)->handle_irq = ct->handler;
285 return 0;
286 }
287 }
288 return -EINVAL;
289}
Nobuhiro Iwamatsu825de2e2011-10-17 11:08:46 +0900290EXPORT_SYMBOL_GPL(irq_setup_alt_chip);
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200291
292/**
293 * irq_remove_generic_chip - Remove a chip
294 * @gc: Generic irq chip holding all data
295 * @msk: Bitmask holding the irqs to initialize relative to gc->irq_base
296 * @clr: IRQ_* bits to clear
297 * @set: IRQ_* bits to set
298 *
299 * Remove up to 32 interrupts starting from gc->irq_base.
300 */
301void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
302 unsigned int clr, unsigned int set)
303{
304 unsigned int i = gc->irq_base;
305
306 raw_spin_lock(&gc_lock);
307 list_del(&gc->list);
308 raw_spin_unlock(&gc_lock);
309
310 for (; msk; msk >>= 1, i++) {
jhbird.choi@samsung.com1dd75f92011-07-21 15:29:14 +0900311 if (!(msk & 0x01))
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200312 continue;
313
314 /* Remove handler first. That will mask the irq line */
315 irq_set_handler(i, NULL);
316 irq_set_chip(i, &no_irq_chip);
317 irq_set_chip_data(i, NULL);
318 irq_modify_status(i, clr, set);
319 }
320}
Nobuhiro Iwamatsu825de2e2011-10-17 11:08:46 +0900321EXPORT_SYMBOL_GPL(irq_remove_generic_chip);
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200322
323#ifdef CONFIG_PM
324static int irq_gc_suspend(void)
325{
326 struct irq_chip_generic *gc;
327
328 list_for_each_entry(gc, &gc_list, list) {
329 struct irq_chip_type *ct = gc->chip_types;
330
331 if (ct->chip.irq_suspend)
332 ct->chip.irq_suspend(irq_get_irq_data(gc->irq_base));
333 }
334 return 0;
335}
336
337static void irq_gc_resume(void)
338{
339 struct irq_chip_generic *gc;
340
341 list_for_each_entry(gc, &gc_list, list) {
342 struct irq_chip_type *ct = gc->chip_types;
343
344 if (ct->chip.irq_resume)
345 ct->chip.irq_resume(irq_get_irq_data(gc->irq_base));
346 }
347}
348#else
349#define irq_gc_suspend NULL
350#define irq_gc_resume NULL
351#endif
352
353static void irq_gc_shutdown(void)
354{
355 struct irq_chip_generic *gc;
356
357 list_for_each_entry(gc, &gc_list, list) {
358 struct irq_chip_type *ct = gc->chip_types;
359
360 if (ct->chip.irq_pm_shutdown)
361 ct->chip.irq_pm_shutdown(irq_get_irq_data(gc->irq_base));
362 }
363}
364
365static struct syscore_ops irq_gc_syscore_ops = {
366 .suspend = irq_gc_suspend,
367 .resume = irq_gc_resume,
368 .shutdown = irq_gc_shutdown,
369};
370
371static int __init irq_gc_init_ops(void)
372{
373 register_syscore_ops(&irq_gc_syscore_ops);
374 return 0;
375}
376device_initcall(irq_gc_init_ops);