blob: fde8fb097a8cb0ed062b0ba70fc10cfb7c593536 [file] [log] [blame]
Parav Panditfe2caef2012-03-21 04:09:06 +05301/*******************************************************************
2 * This file is part of the Emulex RoCE Device Driver for *
3 * RoCE (RDMA over Converged Ethernet) adapters. *
4 * Copyright (C) 2008-2012 Emulex. All rights reserved. *
5 * EMULEX and SLI are trademarks of Emulex. *
6 * www.emulex.com *
7 * *
8 * This program is free software; you can redistribute it and/or *
9 * modify it under the terms of version 2 of the GNU General *
10 * Public License as published by the Free Software Foundation. *
11 * This program is distributed in the hope that it will be useful. *
12 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
13 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
14 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
15 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
16 * TO BE LEGALLY INVALID. See the GNU General Public License for *
17 * more details, a copy of which can be found in the file COPYING *
18 * included with this package. *
19 *
20 * Contact Information:
21 * linux-drivers@emulex.com
22 *
23 * Emulex
24 * 3333 Susan Street
25 * Costa Mesa, CA 92626
26 *******************************************************************/
27
28#ifndef __OCRDMA_H__
29#define __OCRDMA_H__
30
31#include <linux/mutex.h>
32#include <linux/list.h>
33#include <linux/spinlock.h>
34#include <linux/pci.h>
35
36#include <rdma/ib_verbs.h>
37#include <rdma/ib_user_verbs.h>
38
39#include <be_roce.h>
40#include "ocrdma_sli.h"
41
42#define OCRDMA_ROCE_DEV_VERSION "1.0.0"
43#define OCRDMA_NODE_DESC "Emulex OneConnect RoCE HCA"
44
Parav Panditfe2caef2012-03-21 04:09:06 +053045#define OCRDMA_MAX_AH 512
46
47#define OCRDMA_UVERBS(CMD_NAME) (1ull << IB_USER_VERBS_CMD_##CMD_NAME)
48
49struct ocrdma_dev_attr {
50 u8 fw_ver[32];
51 u32 vendor_id;
52 u32 device_id;
53 u16 max_pd;
54 u16 max_cq;
55 u16 max_cqe;
56 u16 max_qp;
57 u16 max_wqe;
58 u16 max_rqe;
Naresh Gottumukkala7c338802013-08-26 15:27:39 +053059 u16 max_srq;
Parav Panditfe2caef2012-03-21 04:09:06 +053060 u32 max_inline_data;
61 int max_send_sge;
62 int max_recv_sge;
Mahesh Vardhamanaiah634c5792012-06-08 21:26:11 +053063 int max_srq_sge;
Naresh Gottumukkala45e86b32013-08-07 12:52:37 +053064 int max_rdma_sge;
Parav Panditfe2caef2012-03-21 04:09:06 +053065 int max_mr;
66 u64 max_mr_size;
67 u32 max_num_mr_pbl;
68 int max_fmr;
69 int max_map_per_fmr;
70 int max_pages_per_frmr;
71 u16 max_ord_per_qp;
72 u16 max_ird_per_qp;
73
74 int device_cap_flags;
75 u8 cq_overflow_detect;
76 u8 srq_supported;
77
78 u32 wqe_size;
79 u32 rqe_size;
80 u32 ird_page_size;
81 u8 local_ca_ack_delay;
82 u8 ird;
83 u8 num_ird_pages;
84};
85
86struct ocrdma_pbl {
87 void *va;
88 dma_addr_t pa;
89};
90
91struct ocrdma_queue_info {
92 void *va;
93 dma_addr_t dma;
94 u32 size;
95 u16 len;
96 u16 entry_size; /* Size of an element in the queue */
97 u16 id; /* qid, where to ring the doorbell. */
98 u16 head, tail;
99 bool created;
Parav Panditfe2caef2012-03-21 04:09:06 +0530100};
101
102struct ocrdma_eq {
103 struct ocrdma_queue_info q;
104 u32 vector;
105 int cq_cnt;
106 struct ocrdma_dev *dev;
107 char irq_name[32];
108};
109
110struct ocrdma_mq {
111 struct ocrdma_queue_info sq;
112 struct ocrdma_queue_info cq;
113 bool rearm_cq;
114};
115
116struct mqe_ctx {
117 struct mutex lock; /* for serializing mailbox commands on MQ */
118 wait_queue_head_t cmd_wait;
119 u32 tag;
120 u16 cqe_status;
121 u16 ext_status;
122 bool cmd_done;
123};
124
125struct ocrdma_dev {
126 struct ib_device ibdev;
127 struct ocrdma_dev_attr attr;
128
129 struct mutex dev_lock; /* provides syncronise access to device data */
130 spinlock_t flush_q_lock ____cacheline_aligned;
131
132 struct ocrdma_cq **cq_tbl;
133 struct ocrdma_qp **qp_tbl;
134
Naresh Gottumukkalac88bd032013-08-26 15:27:41 +0530135 struct ocrdma_eq *eq_tbl;
Parav Panditfe2caef2012-03-21 04:09:06 +0530136 int eq_cnt;
137 u16 base_eqid;
138 u16 max_eq;
139
140 union ib_gid *sgid_tbl;
141 /* provided synchronization to sgid table for
142 * updating gid entries triggered by notifier.
143 */
144 spinlock_t sgid_lock;
145
146 int gsi_qp_created;
147 struct ocrdma_cq *gsi_sqcq;
148 struct ocrdma_cq *gsi_rqcq;
149
150 struct {
151 struct ocrdma_av *va;
152 dma_addr_t pa;
153 u32 size;
154 u32 num_ah;
155 /* provide synchronization for av
156 * entry allocations.
157 */
158 spinlock_t lock;
159 u32 ahid;
160 struct ocrdma_pbl pbl;
161 } av_tbl;
162
163 void *mbx_cmd;
164 struct ocrdma_mq mq;
165 struct mqe_ctx mqe_ctx;
166
167 struct be_dev_info nic_info;
168
169 struct list_head entry;
Sasha Levin3e4d60a2012-04-28 07:40:01 +0200170 struct rcu_head rcu;
Parav Panditfe2caef2012-03-21 04:09:06 +0530171 int id;
Naresh Gottumukkala7c338802013-08-26 15:27:39 +0530172 u64 stag_arr[OCRDMA_MAX_STAG];
Parav Panditfe2caef2012-03-21 04:09:06 +0530173};
174
175struct ocrdma_cq {
176 struct ib_cq ibcq;
Parav Panditfe2caef2012-03-21 04:09:06 +0530177 struct ocrdma_cqe *va;
178 u32 phase;
179 u32 getp; /* pointer to pending wrs to
180 * return to stack, wrap arounds
181 * at max_hw_cqe
182 */
183 u32 max_hw_cqe;
184 bool phase_change;
185 bool armed, solicited;
186 bool arm_needed;
187
188 spinlock_t cq_lock ____cacheline_aligned; /* provide synchronization
189 * to cq polling
190 */
191 /* syncronizes cq completion handler invoked from multiple context */
192 spinlock_t comp_handler_lock ____cacheline_aligned;
193 u16 id;
194 u16 eqn;
195
196 struct ocrdma_ucontext *ucontext;
197 dma_addr_t pa;
198 u32 len;
Parav Panditfe2caef2012-03-21 04:09:06 +0530199
200 /* head of all qp's sq and rq for which cqes need to be flushed
201 * by the software.
202 */
203 struct list_head sq_head, rq_head;
204};
205
206struct ocrdma_pd {
207 struct ib_pd ibpd;
208 struct ocrdma_dev *dev;
209 struct ocrdma_ucontext *uctx;
Parav Panditfe2caef2012-03-21 04:09:06 +0530210 u32 id;
211 int num_dpp_qp;
212 u32 dpp_page;
213 bool dpp_enabled;
214};
215
216struct ocrdma_ah {
217 struct ib_ah ibah;
Parav Panditfe2caef2012-03-21 04:09:06 +0530218 struct ocrdma_av *av;
219 u16 sgid_index;
220 u32 id;
221};
222
223struct ocrdma_qp_hwq_info {
224 u8 *va; /* virtual address */
225 u32 max_sges;
226 u32 head, tail;
227 u32 entry_size;
228 u32 max_cnt;
229 u32 max_wqe_idx;
Parav Panditfe2caef2012-03-21 04:09:06 +0530230 u16 dbid; /* qid, where to ring the doorbell. */
231 u32 len;
232 dma_addr_t pa;
233};
234
235struct ocrdma_srq {
236 struct ib_srq ibsrq;
Parav Panditfe2caef2012-03-21 04:09:06 +0530237 u8 __iomem *db;
Parav Panditfe2caef2012-03-21 04:09:06 +0530238 struct ocrdma_qp_hwq_info rq;
Parav Panditfe2caef2012-03-21 04:09:06 +0530239 u64 *rqe_wr_id_tbl;
240 u32 *idx_bit_fields;
241 u32 bit_fields_len;
Naresh Gottumukkala9884bcd2013-06-10 04:42:42 +0000242
243 /* provide synchronization to multiple context(s) posting rqe */
244 spinlock_t q_lock ____cacheline_aligned;
245
246 struct ocrdma_pd *pd;
247 u32 id;
Parav Panditfe2caef2012-03-21 04:09:06 +0530248};
249
250struct ocrdma_qp {
251 struct ib_qp ibqp;
252 struct ocrdma_dev *dev;
253
254 u8 __iomem *sq_db;
Parav Panditfe2caef2012-03-21 04:09:06 +0530255 struct ocrdma_qp_hwq_info sq;
256 struct {
257 uint64_t wrid;
258 uint16_t dpp_wqe_idx;
259 uint16_t dpp_wqe;
260 uint8_t signaled;
261 uint8_t rsvd[3];
262 } *wqe_wr_id_tbl;
263 u32 max_inline_data;
Naresh Gottumukkala9884bcd2013-06-10 04:42:42 +0000264
265 /* provide synchronization to multiple context(s) posting wqe, rqe */
266 spinlock_t q_lock ____cacheline_aligned;
Parav Panditfe2caef2012-03-21 04:09:06 +0530267 struct ocrdma_cq *sq_cq;
268 /* list maintained per CQ to flush SQ errors */
269 struct list_head sq_entry;
270
271 u8 __iomem *rq_db;
272 struct ocrdma_qp_hwq_info rq;
273 u64 *rqe_wr_id_tbl;
274 struct ocrdma_cq *rq_cq;
275 struct ocrdma_srq *srq;
276 /* list maintained per CQ to flush RQ errors */
277 struct list_head rq_entry;
278
279 enum ocrdma_qp_state state; /* QP state */
280 int cap_flags;
281 u32 max_ord, max_ird;
282
283 u32 id;
284 struct ocrdma_pd *pd;
285
286 enum ib_qp_type qp_type;
287
288 int sgid_idx;
289 u32 qkey;
290 bool dpp_enabled;
291 u8 *ird_q_va;
Naresh Gottumukkala2b51a9b2013-08-26 15:27:43 +0530292 bool signaled;
Naresh Gottumukkala45e86b32013-08-07 12:52:37 +0530293 u16 db_cache;
Parav Panditfe2caef2012-03-21 04:09:06 +0530294};
295
Parav Panditfe2caef2012-03-21 04:09:06 +0530296struct ocrdma_hw_mr {
Parav Panditfe2caef2012-03-21 04:09:06 +0530297 u32 lkey;
298 u8 fr_mr;
299 u8 remote_atomic;
300 u8 remote_rd;
301 u8 remote_wr;
302 u8 local_rd;
303 u8 local_wr;
304 u8 mw_bind;
305 u8 rsvd;
306 u64 len;
307 struct ocrdma_pbl *pbl_table;
308 u32 num_pbls;
309 u32 num_pbes;
310 u32 pbl_size;
311 u32 pbe_size;
312 u64 fbo;
313 u64 va;
314};
315
316struct ocrdma_mr {
317 struct ib_mr ibmr;
318 struct ib_umem *umem;
319 struct ocrdma_hw_mr hwmr;
Parav Panditfe2caef2012-03-21 04:09:06 +0530320};
321
322struct ocrdma_ucontext {
323 struct ib_ucontext ibucontext;
Parav Panditfe2caef2012-03-21 04:09:06 +0530324
325 struct list_head mm_head;
326 struct mutex mm_list_lock; /* protects list entries of mm type */
Naresh Gottumukkalacffce992013-08-26 15:27:44 +0530327 struct ocrdma_pd *cntxt_pd;
328 int pd_in_use;
329
Parav Panditfe2caef2012-03-21 04:09:06 +0530330 struct {
331 u32 *va;
332 dma_addr_t pa;
333 u32 len;
334 } ah_tbl;
335};
336
337struct ocrdma_mm {
338 struct {
339 u64 phy_addr;
340 unsigned long len;
341 } key;
342 struct list_head entry;
343};
344
345static inline struct ocrdma_dev *get_ocrdma_dev(struct ib_device *ibdev)
346{
347 return container_of(ibdev, struct ocrdma_dev, ibdev);
348}
349
350static inline struct ocrdma_ucontext *get_ocrdma_ucontext(struct ib_ucontext
351 *ibucontext)
352{
353 return container_of(ibucontext, struct ocrdma_ucontext, ibucontext);
354}
355
356static inline struct ocrdma_pd *get_ocrdma_pd(struct ib_pd *ibpd)
357{
358 return container_of(ibpd, struct ocrdma_pd, ibpd);
359}
360
361static inline struct ocrdma_cq *get_ocrdma_cq(struct ib_cq *ibcq)
362{
363 return container_of(ibcq, struct ocrdma_cq, ibcq);
364}
365
366static inline struct ocrdma_qp *get_ocrdma_qp(struct ib_qp *ibqp)
367{
368 return container_of(ibqp, struct ocrdma_qp, ibqp);
369}
370
371static inline struct ocrdma_mr *get_ocrdma_mr(struct ib_mr *ibmr)
372{
373 return container_of(ibmr, struct ocrdma_mr, ibmr);
374}
375
376static inline struct ocrdma_ah *get_ocrdma_ah(struct ib_ah *ibah)
377{
378 return container_of(ibah, struct ocrdma_ah, ibah);
379}
380
381static inline struct ocrdma_srq *get_ocrdma_srq(struct ib_srq *ibsrq)
382{
383 return container_of(ibsrq, struct ocrdma_srq, ibsrq);
384}
385
Naresh Gottumukkaladf176ea2013-06-10 04:42:41 +0000386
387static inline int ocrdma_get_num_posted_shift(struct ocrdma_qp *qp)
388{
389 return ((qp->dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY &&
Naresh Gottumukkala43a6b402013-08-26 15:27:38 +0530390 qp->id < 128) ? 24 : 16);
Naresh Gottumukkaladf176ea2013-06-10 04:42:41 +0000391}
392
393static inline int is_cqe_valid(struct ocrdma_cq *cq, struct ocrdma_cqe *cqe)
394{
395 int cqe_valid;
396 cqe_valid = le32_to_cpu(cqe->flags_status_srcqpn) & OCRDMA_CQE_VALID;
Naresh Gottumukkalaf99b1642013-08-07 12:52:32 +0530397 return (cqe_valid == cq->phase);
Naresh Gottumukkaladf176ea2013-06-10 04:42:41 +0000398}
399
400static inline int is_cqe_for_sq(struct ocrdma_cqe *cqe)
401{
402 return (le32_to_cpu(cqe->flags_status_srcqpn) &
403 OCRDMA_CQE_QTYPE) ? 0 : 1;
404}
405
406static inline int is_cqe_invalidated(struct ocrdma_cqe *cqe)
407{
408 return (le32_to_cpu(cqe->flags_status_srcqpn) &
409 OCRDMA_CQE_INVALIDATE) ? 1 : 0;
410}
411
412static inline int is_cqe_imm(struct ocrdma_cqe *cqe)
413{
414 return (le32_to_cpu(cqe->flags_status_srcqpn) &
415 OCRDMA_CQE_IMM) ? 1 : 0;
416}
417
418static inline int is_cqe_wr_imm(struct ocrdma_cqe *cqe)
419{
420 return (le32_to_cpu(cqe->flags_status_srcqpn) &
421 OCRDMA_CQE_WRITE_IMM) ? 1 : 0;
422}
423
424
Parav Panditfe2caef2012-03-21 04:09:06 +0530425#endif