blob: e71a19ce3048392728ec85d596f8d60f91272322 [file] [log] [blame]
Rajendra Nayakcb268672012-11-06 15:41:08 -07001/*
2 * OMAP4 Clock data
3 *
4 * Copyright (C) 2009-2012 Texas Instruments, Inc.
5 * Copyright (C) 2009-2010 Nokia Corporation
6 *
7 * Paul Walmsley (paul@pwsan.com)
8 * Rajendra Nayak (rnayak@ti.com)
9 * Benoit Cousson (b-cousson@ti.com)
10 * Mike Turquette (mturquette@ti.com)
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 *
16 * XXX Some of the ES1 clocks have been removed/changed; once support
17 * is added for discriminating clocks by ES level, these should be added back
18 * in.
19 */
20
21#include <linux/kernel.h>
22#include <linux/list.h>
23#include <linux/clk-private.h>
24#include <linux/clkdev.h>
25#include <linux/io.h>
26
27#include "soc.h"
28#include "iomap.h"
29#include "clock.h"
30#include "clock44xx.h"
31#include "cm1_44xx.h"
32#include "cm2_44xx.h"
33#include "cm-regbits-44xx.h"
34#include "prm44xx.h"
35#include "prm-regbits-44xx.h"
36#include "control.h"
37#include "scrm44xx.h"
38
39/* OMAP4 modulemode control */
40#define OMAP4430_MODULEMODE_HWCTRL_SHIFT 0
41#define OMAP4430_MODULEMODE_SWCTRL_SHIFT 1
42
Jon Hunter8c197cc2012-12-15 01:35:50 -070043/*
44 * OMAP4 ABE DPLL default frequency. In OMAP4460 TRM version V, section
45 * "3.6.3.2.3 CM1_ABE Clock Generator" states that the "DPLL_ABE_X2_CLK
46 * must be set to 196.608 MHz" and hence, the DPLL locked frequency is
47 * half of this value.
48 */
49#define OMAP4_DPLL_ABE_DEFFREQ 98304000
50
Rajendra Nayakcb268672012-11-06 15:41:08 -070051/* Root clocks */
52
53DEFINE_CLK_FIXED_RATE(extalt_clkin_ck, CLK_IS_ROOT, 59000000, 0x0);
54
55DEFINE_CLK_FIXED_RATE(pad_clks_src_ck, CLK_IS_ROOT, 12000000, 0x0);
56
57DEFINE_CLK_GATE(pad_clks_ck, "pad_clks_src_ck", &pad_clks_src_ck, 0x0,
58 OMAP4430_CM_CLKSEL_ABE, OMAP4430_PAD_CLKS_GATE_SHIFT,
59 0x0, NULL);
60
61DEFINE_CLK_FIXED_RATE(pad_slimbus_core_clks_ck, CLK_IS_ROOT, 12000000, 0x0);
62
63DEFINE_CLK_FIXED_RATE(secure_32k_clk_src_ck, CLK_IS_ROOT, 32768, 0x0);
64
65DEFINE_CLK_FIXED_RATE(slimbus_src_clk, CLK_IS_ROOT, 12000000, 0x0);
66
67DEFINE_CLK_GATE(slimbus_clk, "slimbus_src_clk", &slimbus_src_clk, 0x0,
68 OMAP4430_CM_CLKSEL_ABE, OMAP4430_SLIMBUS_CLK_GATE_SHIFT,
69 0x0, NULL);
70
71DEFINE_CLK_FIXED_RATE(sys_32k_ck, CLK_IS_ROOT, 32768, 0x0);
72
73DEFINE_CLK_FIXED_RATE(virt_12000000_ck, CLK_IS_ROOT, 12000000, 0x0);
74
75DEFINE_CLK_FIXED_RATE(virt_13000000_ck, CLK_IS_ROOT, 13000000, 0x0);
76
77DEFINE_CLK_FIXED_RATE(virt_16800000_ck, CLK_IS_ROOT, 16800000, 0x0);
78
79DEFINE_CLK_FIXED_RATE(virt_19200000_ck, CLK_IS_ROOT, 19200000, 0x0);
80
81DEFINE_CLK_FIXED_RATE(virt_26000000_ck, CLK_IS_ROOT, 26000000, 0x0);
82
83DEFINE_CLK_FIXED_RATE(virt_27000000_ck, CLK_IS_ROOT, 27000000, 0x0);
84
85DEFINE_CLK_FIXED_RATE(virt_38400000_ck, CLK_IS_ROOT, 38400000, 0x0);
86
87static const char *sys_clkin_ck_parents[] = {
88 "virt_12000000_ck", "virt_13000000_ck", "virt_16800000_ck",
89 "virt_19200000_ck", "virt_26000000_ck", "virt_27000000_ck",
90 "virt_38400000_ck",
91};
92
93DEFINE_CLK_MUX(sys_clkin_ck, sys_clkin_ck_parents, NULL, 0x0,
94 OMAP4430_CM_SYS_CLKSEL, OMAP4430_SYS_CLKSEL_SHIFT,
95 OMAP4430_SYS_CLKSEL_WIDTH, CLK_MUX_INDEX_ONE, NULL);
96
97DEFINE_CLK_FIXED_RATE(tie_low_clock_ck, CLK_IS_ROOT, 0, 0x0);
98
99DEFINE_CLK_FIXED_RATE(utmi_phy_clkout_ck, CLK_IS_ROOT, 60000000, 0x0);
100
101DEFINE_CLK_FIXED_RATE(xclk60mhsp1_ck, CLK_IS_ROOT, 60000000, 0x0);
102
103DEFINE_CLK_FIXED_RATE(xclk60mhsp2_ck, CLK_IS_ROOT, 60000000, 0x0);
104
105DEFINE_CLK_FIXED_RATE(xclk60motg_ck, CLK_IS_ROOT, 60000000, 0x0);
106
107/* Module clocks and DPLL outputs */
108
109static const char *abe_dpll_bypass_clk_mux_ck_parents[] = {
110 "sys_clkin_ck", "sys_32k_ck",
111};
112
113DEFINE_CLK_MUX(abe_dpll_bypass_clk_mux_ck, abe_dpll_bypass_clk_mux_ck_parents,
114 NULL, 0x0, OMAP4430_CM_L4_WKUP_CLKSEL, OMAP4430_CLKSEL_SHIFT,
115 OMAP4430_CLKSEL_WIDTH, 0x0, NULL);
116
117DEFINE_CLK_MUX(abe_dpll_refclk_mux_ck, abe_dpll_bypass_clk_mux_ck_parents, NULL,
118 0x0, OMAP4430_CM_ABE_PLL_REF_CLKSEL, OMAP4430_CLKSEL_0_0_SHIFT,
119 OMAP4430_CLKSEL_0_0_WIDTH, 0x0, NULL);
120
121/* DPLL_ABE */
122static struct dpll_data dpll_abe_dd = {
123 .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_ABE,
124 .clk_bypass = &abe_dpll_bypass_clk_mux_ck,
125 .clk_ref = &abe_dpll_refclk_mux_ck,
126 .control_reg = OMAP4430_CM_CLKMODE_DPLL_ABE,
127 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
128 .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_ABE,
129 .idlest_reg = OMAP4430_CM_IDLEST_DPLL_ABE,
130 .mult_mask = OMAP4430_DPLL_MULT_MASK,
131 .div1_mask = OMAP4430_DPLL_DIV_MASK,
132 .enable_mask = OMAP4430_DPLL_EN_MASK,
133 .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
134 .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
Jon Hunter3ff51ed2012-12-15 01:35:46 -0700135 .m4xen_mask = OMAP4430_DPLL_REGM4XEN_MASK,
136 .lpmode_mask = OMAP4430_DPLL_LPMODE_EN_MASK,
Rajendra Nayakcb268672012-11-06 15:41:08 -0700137 .max_multiplier = 2047,
138 .max_divider = 128,
139 .min_divider = 1,
140};
141
142
143static const char *dpll_abe_ck_parents[] = {
144 "abe_dpll_refclk_mux_ck",
145};
146
147static struct clk dpll_abe_ck;
148
149static const struct clk_ops dpll_abe_ck_ops = {
150 .enable = &omap3_noncore_dpll_enable,
151 .disable = &omap3_noncore_dpll_disable,
152 .recalc_rate = &omap4_dpll_regm4xen_recalc,
153 .round_rate = &omap4_dpll_regm4xen_round_rate,
154 .set_rate = &omap3_noncore_dpll_set_rate,
155 .get_parent = &omap2_init_dpll_parent,
156};
157
158static struct clk_hw_omap dpll_abe_ck_hw = {
159 .hw = {
160 .clk = &dpll_abe_ck,
161 },
162 .dpll_data = &dpll_abe_dd,
163 .ops = &clkhwops_omap3_dpll,
164};
165
166DEFINE_STRUCT_CLK(dpll_abe_ck, dpll_abe_ck_parents, dpll_abe_ck_ops);
167
168static const char *dpll_abe_x2_ck_parents[] = {
169 "dpll_abe_ck",
170};
171
172static struct clk dpll_abe_x2_ck;
173
174static const struct clk_ops dpll_abe_x2_ck_ops = {
175 .recalc_rate = &omap3_clkoutx2_recalc,
176};
177
178static struct clk_hw_omap dpll_abe_x2_ck_hw = {
179 .hw = {
180 .clk = &dpll_abe_x2_ck,
181 },
182 .flags = CLOCK_CLKOUTX2,
183 .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
184 .ops = &clkhwops_omap4_dpllmx,
185};
186
187DEFINE_STRUCT_CLK(dpll_abe_x2_ck, dpll_abe_x2_ck_parents, dpll_abe_x2_ck_ops);
188
189static const struct clk_ops omap_hsdivider_ops = {
190 .set_rate = &omap2_clksel_set_rate,
191 .recalc_rate = &omap2_clksel_recalc,
192 .round_rate = &omap2_clksel_round_rate,
193};
194
195DEFINE_CLK_OMAP_HSDIVIDER(dpll_abe_m2x2_ck, "dpll_abe_x2_ck", &dpll_abe_x2_ck,
196 0x0, OMAP4430_CM_DIV_M2_DPLL_ABE,
197 OMAP4430_DPLL_CLKOUT_DIV_MASK);
198
199DEFINE_CLK_FIXED_FACTOR(abe_24m_fclk, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck,
200 0x0, 1, 8);
201
202DEFINE_CLK_DIVIDER(abe_clk, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, 0x0,
203 OMAP4430_CM_CLKSEL_ABE, OMAP4430_CLKSEL_OPP_SHIFT,
204 OMAP4430_CLKSEL_OPP_WIDTH, CLK_DIVIDER_POWER_OF_TWO, NULL);
205
206DEFINE_CLK_DIVIDER(aess_fclk, "abe_clk", &abe_clk, 0x0,
207 OMAP4430_CM1_ABE_AESS_CLKCTRL,
208 OMAP4430_CLKSEL_AESS_FCLK_SHIFT,
209 OMAP4430_CLKSEL_AESS_FCLK_WIDTH,
210 0x0, NULL);
211
212DEFINE_CLK_OMAP_HSDIVIDER(dpll_abe_m3x2_ck, "dpll_abe_x2_ck", &dpll_abe_x2_ck,
213 0x0, OMAP4430_CM_DIV_M3_DPLL_ABE,
214 OMAP4430_DPLL_CLKOUTHIF_DIV_MASK);
215
216static const char *core_hsd_byp_clk_mux_ck_parents[] = {
217 "sys_clkin_ck", "dpll_abe_m3x2_ck",
218};
219
220DEFINE_CLK_MUX(core_hsd_byp_clk_mux_ck, core_hsd_byp_clk_mux_ck_parents, NULL,
221 0x0, OMAP4430_CM_CLKSEL_DPLL_CORE,
222 OMAP4430_DPLL_BYP_CLKSEL_SHIFT, OMAP4430_DPLL_BYP_CLKSEL_WIDTH,
223 0x0, NULL);
224
225/* DPLL_CORE */
226static struct dpll_data dpll_core_dd = {
227 .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
228 .clk_bypass = &core_hsd_byp_clk_mux_ck,
229 .clk_ref = &sys_clkin_ck,
230 .control_reg = OMAP4430_CM_CLKMODE_DPLL_CORE,
231 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
232 .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_CORE,
233 .idlest_reg = OMAP4430_CM_IDLEST_DPLL_CORE,
234 .mult_mask = OMAP4430_DPLL_MULT_MASK,
235 .div1_mask = OMAP4430_DPLL_DIV_MASK,
236 .enable_mask = OMAP4430_DPLL_EN_MASK,
237 .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
238 .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
239 .max_multiplier = 2047,
240 .max_divider = 128,
241 .min_divider = 1,
242};
243
244
245static const char *dpll_core_ck_parents[] = {
Paul Walmsleyb8675e22012-12-15 01:36:04 -0700246 "sys_clkin_ck", "core_hsd_byp_clk_mux_ck"
Rajendra Nayakcb268672012-11-06 15:41:08 -0700247};
248
249static struct clk dpll_core_ck;
250
251static const struct clk_ops dpll_core_ck_ops = {
252 .recalc_rate = &omap3_dpll_recalc,
253 .get_parent = &omap2_init_dpll_parent,
254};
255
256static struct clk_hw_omap dpll_core_ck_hw = {
257 .hw = {
258 .clk = &dpll_core_ck,
259 },
260 .dpll_data = &dpll_core_dd,
261 .ops = &clkhwops_omap3_dpll,
262};
263
264DEFINE_STRUCT_CLK(dpll_core_ck, dpll_core_ck_parents, dpll_core_ck_ops);
265
266static const char *dpll_core_x2_ck_parents[] = {
267 "dpll_core_ck",
268};
269
270static struct clk dpll_core_x2_ck;
271
272static struct clk_hw_omap dpll_core_x2_ck_hw = {
273 .hw = {
274 .clk = &dpll_core_x2_ck,
275 },
276};
277
278DEFINE_STRUCT_CLK(dpll_core_x2_ck, dpll_core_x2_ck_parents, dpll_abe_x2_ck_ops);
279
280DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m6x2_ck, "dpll_core_x2_ck",
281 &dpll_core_x2_ck, 0x0, OMAP4430_CM_DIV_M6_DPLL_CORE,
282 OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK);
283
284DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m2_ck, "dpll_core_ck", &dpll_core_ck, 0x0,
285 OMAP4430_CM_DIV_M2_DPLL_CORE,
286 OMAP4430_DPLL_CLKOUT_DIV_MASK);
287
288DEFINE_CLK_FIXED_FACTOR(ddrphy_ck, "dpll_core_m2_ck", &dpll_core_m2_ck, 0x0, 1,
289 2);
290
291DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m5x2_ck, "dpll_core_x2_ck",
292 &dpll_core_x2_ck, 0x0, OMAP4430_CM_DIV_M5_DPLL_CORE,
293 OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK);
294
295DEFINE_CLK_DIVIDER(div_core_ck, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck, 0x0,
296 OMAP4430_CM_CLKSEL_CORE, OMAP4430_CLKSEL_CORE_SHIFT,
297 OMAP4430_CLKSEL_CORE_WIDTH, 0x0, NULL);
298
Paul Walmsley628a37d2012-12-15 01:35:58 -0700299DEFINE_CLK_DIVIDER(div_iva_hs_clk, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck,
300 0x0, OMAP4430_CM_BYPCLK_DPLL_IVA, OMAP4430_CLKSEL_0_1_SHIFT,
301 OMAP4430_CLKSEL_0_1_WIDTH, CLK_DIVIDER_POWER_OF_TWO, NULL);
Rajendra Nayakcb268672012-11-06 15:41:08 -0700302
303DEFINE_CLK_DIVIDER(div_mpu_hs_clk, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck,
304 0x0, OMAP4430_CM_BYPCLK_DPLL_MPU, OMAP4430_CLKSEL_0_1_SHIFT,
305 OMAP4430_CLKSEL_0_1_WIDTH, CLK_DIVIDER_POWER_OF_TWO, NULL);
306
307DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m4x2_ck, "dpll_core_x2_ck",
308 &dpll_core_x2_ck, 0x0, OMAP4430_CM_DIV_M4_DPLL_CORE,
309 OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK);
310
311DEFINE_CLK_FIXED_FACTOR(dll_clk_div_ck, "dpll_core_m4x2_ck", &dpll_core_m4x2_ck,
312 0x0, 1, 2);
313
314DEFINE_CLK_DIVIDER(dpll_abe_m2_ck, "dpll_abe_ck", &dpll_abe_ck, 0x0,
315 OMAP4430_CM_DIV_M2_DPLL_ABE, OMAP4430_DPLL_CLKOUT_DIV_SHIFT,
316 OMAP4430_DPLL_CLKOUT_DIV_WIDTH, CLK_DIVIDER_ONE_BASED, NULL);
317
318static const struct clk_ops dmic_fck_ops = {
319 .enable = &omap2_dflt_clk_enable,
320 .disable = &omap2_dflt_clk_disable,
321 .is_enabled = &omap2_dflt_clk_is_enabled,
322 .recalc_rate = &omap2_clksel_recalc,
323 .get_parent = &omap2_clksel_find_parent_index,
324 .set_parent = &omap2_clksel_set_parent,
325 .init = &omap2_init_clk_clkdm,
326};
327
328static const char *dpll_core_m3x2_ck_parents[] = {
329 "dpll_core_x2_ck",
330};
331
332static const struct clksel dpll_core_m3x2_div[] = {
333 { .parent = &dpll_core_x2_ck, .rates = div31_1to31_rates },
334 { .parent = NULL },
335};
336
337/* XXX Missing round_rate, set_rate in ops */
338DEFINE_CLK_OMAP_MUX_GATE(dpll_core_m3x2_ck, NULL, dpll_core_m3x2_div,
339 OMAP4430_CM_DIV_M3_DPLL_CORE,
340 OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
341 OMAP4430_CM_DIV_M3_DPLL_CORE,
342 OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT, NULL,
343 dpll_core_m3x2_ck_parents, dmic_fck_ops);
344
345DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m7x2_ck, "dpll_core_x2_ck",
346 &dpll_core_x2_ck, 0x0, OMAP4430_CM_DIV_M7_DPLL_CORE,
347 OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK);
348
349static const char *iva_hsd_byp_clk_mux_ck_parents[] = {
350 "sys_clkin_ck", "div_iva_hs_clk",
351};
352
353DEFINE_CLK_MUX(iva_hsd_byp_clk_mux_ck, iva_hsd_byp_clk_mux_ck_parents, NULL,
354 0x0, OMAP4430_CM_CLKSEL_DPLL_IVA, OMAP4430_DPLL_BYP_CLKSEL_SHIFT,
355 OMAP4430_DPLL_BYP_CLKSEL_WIDTH, 0x0, NULL);
356
357/* DPLL_IVA */
358static struct dpll_data dpll_iva_dd = {
359 .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
360 .clk_bypass = &iva_hsd_byp_clk_mux_ck,
361 .clk_ref = &sys_clkin_ck,
362 .control_reg = OMAP4430_CM_CLKMODE_DPLL_IVA,
363 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
364 .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_IVA,
365 .idlest_reg = OMAP4430_CM_IDLEST_DPLL_IVA,
366 .mult_mask = OMAP4430_DPLL_MULT_MASK,
367 .div1_mask = OMAP4430_DPLL_DIV_MASK,
368 .enable_mask = OMAP4430_DPLL_EN_MASK,
369 .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
370 .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
371 .max_multiplier = 2047,
372 .max_divider = 128,
373 .min_divider = 1,
374};
375
Paul Walmsleyb8675e22012-12-15 01:36:04 -0700376static const char *dpll_iva_ck_parents[] = {
377 "sys_clkin_ck", "iva_hsd_byp_clk_mux_ck"
378};
379
Rajendra Nayakcb268672012-11-06 15:41:08 -0700380static struct clk dpll_iva_ck;
381
Jon Hunter9b4fcc82012-12-15 01:35:43 -0700382static const struct clk_ops dpll_ck_ops = {
383 .enable = &omap3_noncore_dpll_enable,
384 .disable = &omap3_noncore_dpll_disable,
385 .recalc_rate = &omap3_dpll_recalc,
386 .round_rate = &omap2_dpll_round_rate,
387 .set_rate = &omap3_noncore_dpll_set_rate,
388 .get_parent = &omap2_init_dpll_parent,
389};
390
Rajendra Nayakcb268672012-11-06 15:41:08 -0700391static struct clk_hw_omap dpll_iva_ck_hw = {
392 .hw = {
393 .clk = &dpll_iva_ck,
394 },
395 .dpll_data = &dpll_iva_dd,
396 .ops = &clkhwops_omap3_dpll,
397};
398
Paul Walmsleyb8675e22012-12-15 01:36:04 -0700399DEFINE_STRUCT_CLK(dpll_iva_ck, dpll_iva_ck_parents, dpll_ck_ops);
Rajendra Nayakcb268672012-11-06 15:41:08 -0700400
401static const char *dpll_iva_x2_ck_parents[] = {
402 "dpll_iva_ck",
403};
404
405static struct clk dpll_iva_x2_ck;
406
407static struct clk_hw_omap dpll_iva_x2_ck_hw = {
408 .hw = {
409 .clk = &dpll_iva_x2_ck,
410 },
411};
412
413DEFINE_STRUCT_CLK(dpll_iva_x2_ck, dpll_iva_x2_ck_parents, dpll_abe_x2_ck_ops);
414
415DEFINE_CLK_OMAP_HSDIVIDER(dpll_iva_m4x2_ck, "dpll_iva_x2_ck", &dpll_iva_x2_ck,
416 0x0, OMAP4430_CM_DIV_M4_DPLL_IVA,
417 OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK);
418
419DEFINE_CLK_OMAP_HSDIVIDER(dpll_iva_m5x2_ck, "dpll_iva_x2_ck", &dpll_iva_x2_ck,
420 0x0, OMAP4430_CM_DIV_M5_DPLL_IVA,
421 OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK);
422
423/* DPLL_MPU */
424static struct dpll_data dpll_mpu_dd = {
425 .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_MPU,
426 .clk_bypass = &div_mpu_hs_clk,
427 .clk_ref = &sys_clkin_ck,
428 .control_reg = OMAP4430_CM_CLKMODE_DPLL_MPU,
429 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
430 .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_MPU,
431 .idlest_reg = OMAP4430_CM_IDLEST_DPLL_MPU,
432 .mult_mask = OMAP4430_DPLL_MULT_MASK,
433 .div1_mask = OMAP4430_DPLL_DIV_MASK,
434 .enable_mask = OMAP4430_DPLL_EN_MASK,
435 .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
436 .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
437 .max_multiplier = 2047,
438 .max_divider = 128,
439 .min_divider = 1,
440};
441
Paul Walmsleyb8675e22012-12-15 01:36:04 -0700442static const char *dpll_mpu_ck_parents[] = {
443 "sys_clkin_ck", "div_mpu_hs_clk"
444};
445
Rajendra Nayakcb268672012-11-06 15:41:08 -0700446static struct clk dpll_mpu_ck;
447
448static struct clk_hw_omap dpll_mpu_ck_hw = {
449 .hw = {
450 .clk = &dpll_mpu_ck,
451 },
452 .dpll_data = &dpll_mpu_dd,
453 .ops = &clkhwops_omap3_dpll,
454};
455
Paul Walmsleyb8675e22012-12-15 01:36:04 -0700456DEFINE_STRUCT_CLK(dpll_mpu_ck, dpll_mpu_ck_parents, dpll_ck_ops);
Rajendra Nayakcb268672012-11-06 15:41:08 -0700457
458DEFINE_CLK_FIXED_FACTOR(mpu_periphclk, "dpll_mpu_ck", &dpll_mpu_ck, 0x0, 1, 2);
459
460DEFINE_CLK_OMAP_HSDIVIDER(dpll_mpu_m2_ck, "dpll_mpu_ck", &dpll_mpu_ck, 0x0,
461 OMAP4430_CM_DIV_M2_DPLL_MPU,
462 OMAP4430_DPLL_CLKOUT_DIV_MASK);
463
464DEFINE_CLK_FIXED_FACTOR(per_hs_clk_div_ck, "dpll_abe_m3x2_ck",
465 &dpll_abe_m3x2_ck, 0x0, 1, 2);
466
467static const char *per_hsd_byp_clk_mux_ck_parents[] = {
468 "sys_clkin_ck", "per_hs_clk_div_ck",
469};
470
471DEFINE_CLK_MUX(per_hsd_byp_clk_mux_ck, per_hsd_byp_clk_mux_ck_parents, NULL,
472 0x0, OMAP4430_CM_CLKSEL_DPLL_PER, OMAP4430_DPLL_BYP_CLKSEL_SHIFT,
473 OMAP4430_DPLL_BYP_CLKSEL_WIDTH, 0x0, NULL);
474
475/* DPLL_PER */
476static struct dpll_data dpll_per_dd = {
477 .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
478 .clk_bypass = &per_hsd_byp_clk_mux_ck,
479 .clk_ref = &sys_clkin_ck,
480 .control_reg = OMAP4430_CM_CLKMODE_DPLL_PER,
481 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
482 .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_PER,
483 .idlest_reg = OMAP4430_CM_IDLEST_DPLL_PER,
484 .mult_mask = OMAP4430_DPLL_MULT_MASK,
485 .div1_mask = OMAP4430_DPLL_DIV_MASK,
486 .enable_mask = OMAP4430_DPLL_EN_MASK,
487 .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
488 .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
489 .max_multiplier = 2047,
490 .max_divider = 128,
491 .min_divider = 1,
492};
493
Paul Walmsleyb8675e22012-12-15 01:36:04 -0700494static const char *dpll_per_ck_parents[] = {
495 "sys_clkin_ck", "per_hsd_byp_clk_mux_ck"
496};
Rajendra Nayakcb268672012-11-06 15:41:08 -0700497
498static struct clk dpll_per_ck;
499
500static struct clk_hw_omap dpll_per_ck_hw = {
501 .hw = {
502 .clk = &dpll_per_ck,
503 },
504 .dpll_data = &dpll_per_dd,
505 .ops = &clkhwops_omap3_dpll,
506};
507
Paul Walmsleyb8675e22012-12-15 01:36:04 -0700508DEFINE_STRUCT_CLK(dpll_per_ck, dpll_per_ck_parents, dpll_ck_ops);
Rajendra Nayakcb268672012-11-06 15:41:08 -0700509
510DEFINE_CLK_DIVIDER(dpll_per_m2_ck, "dpll_per_ck", &dpll_per_ck, 0x0,
511 OMAP4430_CM_DIV_M2_DPLL_PER, OMAP4430_DPLL_CLKOUT_DIV_SHIFT,
512 OMAP4430_DPLL_CLKOUT_DIV_WIDTH, CLK_DIVIDER_ONE_BASED, NULL);
513
514static const char *dpll_per_x2_ck_parents[] = {
515 "dpll_per_ck",
516};
517
518static struct clk dpll_per_x2_ck;
519
520static struct clk_hw_omap dpll_per_x2_ck_hw = {
521 .hw = {
522 .clk = &dpll_per_x2_ck,
523 },
524 .flags = CLOCK_CLKOUTX2,
525 .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
526 .ops = &clkhwops_omap4_dpllmx,
527};
528
529DEFINE_STRUCT_CLK(dpll_per_x2_ck, dpll_per_x2_ck_parents, dpll_abe_x2_ck_ops);
530
531DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m2x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
532 0x0, OMAP4430_CM_DIV_M2_DPLL_PER,
533 OMAP4430_DPLL_CLKOUT_DIV_MASK);
534
535static const char *dpll_per_m3x2_ck_parents[] = {
536 "dpll_per_x2_ck",
537};
538
539static const struct clksel dpll_per_m3x2_div[] = {
540 { .parent = &dpll_per_x2_ck, .rates = div31_1to31_rates },
541 { .parent = NULL },
542};
543
544/* XXX Missing round_rate, set_rate in ops */
545DEFINE_CLK_OMAP_MUX_GATE(dpll_per_m3x2_ck, NULL, dpll_per_m3x2_div,
546 OMAP4430_CM_DIV_M3_DPLL_PER,
547 OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
548 OMAP4430_CM_DIV_M3_DPLL_PER,
549 OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT, NULL,
550 dpll_per_m3x2_ck_parents, dmic_fck_ops);
551
552DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m4x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
553 0x0, OMAP4430_CM_DIV_M4_DPLL_PER,
554 OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK);
555
556DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m5x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
557 0x0, OMAP4430_CM_DIV_M5_DPLL_PER,
558 OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK);
559
560DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m6x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
561 0x0, OMAP4430_CM_DIV_M6_DPLL_PER,
562 OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK);
563
564DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m7x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
565 0x0, OMAP4430_CM_DIV_M7_DPLL_PER,
566 OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK);
567
568DEFINE_CLK_FIXED_FACTOR(usb_hs_clk_div_ck, "dpll_abe_m3x2_ck",
569 &dpll_abe_m3x2_ck, 0x0, 1, 3);
570
571/* DPLL_USB */
572static struct dpll_data dpll_usb_dd = {
573 .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_USB,
574 .clk_bypass = &usb_hs_clk_div_ck,
575 .flags = DPLL_J_TYPE,
576 .clk_ref = &sys_clkin_ck,
577 .control_reg = OMAP4430_CM_CLKMODE_DPLL_USB,
578 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
579 .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_USB,
580 .idlest_reg = OMAP4430_CM_IDLEST_DPLL_USB,
581 .mult_mask = OMAP4430_DPLL_MULT_USB_MASK,
582 .div1_mask = OMAP4430_DPLL_DIV_0_7_MASK,
583 .enable_mask = OMAP4430_DPLL_EN_MASK,
584 .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
585 .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
586 .sddiv_mask = OMAP4430_DPLL_SD_DIV_MASK,
587 .max_multiplier = 4095,
588 .max_divider = 256,
589 .min_divider = 1,
590};
591
Paul Walmsleyb8675e22012-12-15 01:36:04 -0700592static const char *dpll_usb_ck_parents[] = {
593 "sys_clkin_ck", "usb_hs_clk_div_ck"
594};
595
Rajendra Nayakcb268672012-11-06 15:41:08 -0700596static struct clk dpll_usb_ck;
597
Rajendra Nayakd0758232013-02-08 08:35:14 -0700598static const struct clk_ops dpll_usb_ck_ops = {
599 .enable = &omap3_noncore_dpll_enable,
600 .disable = &omap3_noncore_dpll_disable,
601 .recalc_rate = &omap3_dpll_recalc,
602 .round_rate = &omap2_dpll_round_rate,
603 .set_rate = &omap3_noncore_dpll_set_rate,
604 .get_parent = &omap2_init_dpll_parent,
605 .init = &omap2_init_clk_clkdm,
606};
607
Rajendra Nayakcb268672012-11-06 15:41:08 -0700608static struct clk_hw_omap dpll_usb_ck_hw = {
609 .hw = {
610 .clk = &dpll_usb_ck,
611 },
612 .dpll_data = &dpll_usb_dd,
Rajendra Nayakd0758232013-02-08 08:35:14 -0700613 .clkdm_name = "l3_init_clkdm",
Rajendra Nayakcb268672012-11-06 15:41:08 -0700614 .ops = &clkhwops_omap3_dpll,
615};
616
Rajendra Nayakd0758232013-02-08 08:35:14 -0700617DEFINE_STRUCT_CLK(dpll_usb_ck, dpll_usb_ck_parents, dpll_usb_ck_ops);
Rajendra Nayakcb268672012-11-06 15:41:08 -0700618
619static const char *dpll_usb_clkdcoldo_ck_parents[] = {
620 "dpll_usb_ck",
621};
622
623static struct clk dpll_usb_clkdcoldo_ck;
624
625static const struct clk_ops dpll_usb_clkdcoldo_ck_ops = {
626};
627
628static struct clk_hw_omap dpll_usb_clkdcoldo_ck_hw = {
629 .hw = {
630 .clk = &dpll_usb_clkdcoldo_ck,
631 },
632 .clksel_reg = OMAP4430_CM_CLKDCOLDO_DPLL_USB,
633 .ops = &clkhwops_omap4_dpllmx,
634};
635
636DEFINE_STRUCT_CLK(dpll_usb_clkdcoldo_ck, dpll_usb_clkdcoldo_ck_parents,
637 dpll_usb_clkdcoldo_ck_ops);
638
639DEFINE_CLK_OMAP_HSDIVIDER(dpll_usb_m2_ck, "dpll_usb_ck", &dpll_usb_ck, 0x0,
640 OMAP4430_CM_DIV_M2_DPLL_USB,
641 OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK);
642
643static const char *ducati_clk_mux_ck_parents[] = {
644 "div_core_ck", "dpll_per_m6x2_ck",
645};
646
647DEFINE_CLK_MUX(ducati_clk_mux_ck, ducati_clk_mux_ck_parents, NULL, 0x0,
648 OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT, OMAP4430_CLKSEL_0_0_SHIFT,
649 OMAP4430_CLKSEL_0_0_WIDTH, 0x0, NULL);
650
651DEFINE_CLK_FIXED_FACTOR(func_12m_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
652 0x0, 1, 16);
653
654DEFINE_CLK_FIXED_FACTOR(func_24m_clk, "dpll_per_m2_ck", &dpll_per_m2_ck, 0x0,
655 1, 4);
656
657DEFINE_CLK_FIXED_FACTOR(func_24mc_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
658 0x0, 1, 8);
659
660static const struct clk_div_table func_48m_fclk_rates[] = {
661 { .div = 4, .val = 0 },
662 { .div = 8, .val = 1 },
663 { .div = 0 },
664};
665DEFINE_CLK_DIVIDER_TABLE(func_48m_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
666 0x0, OMAP4430_CM_SCALE_FCLK, OMAP4430_SCALE_FCLK_SHIFT,
667 OMAP4430_SCALE_FCLK_WIDTH, 0x0, func_48m_fclk_rates,
668 NULL);
669
670DEFINE_CLK_FIXED_FACTOR(func_48mc_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
671 0x0, 1, 4);
672
673static const struct clk_div_table func_64m_fclk_rates[] = {
674 { .div = 2, .val = 0 },
675 { .div = 4, .val = 1 },
676 { .div = 0 },
677};
678DEFINE_CLK_DIVIDER_TABLE(func_64m_fclk, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck,
679 0x0, OMAP4430_CM_SCALE_FCLK, OMAP4430_SCALE_FCLK_SHIFT,
680 OMAP4430_SCALE_FCLK_WIDTH, 0x0, func_64m_fclk_rates,
681 NULL);
682
683static const struct clk_div_table func_96m_fclk_rates[] = {
684 { .div = 2, .val = 0 },
685 { .div = 4, .val = 1 },
686 { .div = 0 },
687};
688DEFINE_CLK_DIVIDER_TABLE(func_96m_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
689 0x0, OMAP4430_CM_SCALE_FCLK, OMAP4430_SCALE_FCLK_SHIFT,
690 OMAP4430_SCALE_FCLK_WIDTH, 0x0, func_96m_fclk_rates,
691 NULL);
692
693static const struct clk_div_table init_60m_fclk_rates[] = {
694 { .div = 1, .val = 0 },
695 { .div = 8, .val = 1 },
696 { .div = 0 },
697};
698DEFINE_CLK_DIVIDER_TABLE(init_60m_fclk, "dpll_usb_m2_ck", &dpll_usb_m2_ck,
699 0x0, OMAP4430_CM_CLKSEL_USB_60MHZ,
700 OMAP4430_CLKSEL_0_0_SHIFT, OMAP4430_CLKSEL_0_0_WIDTH,
701 0x0, init_60m_fclk_rates, NULL);
702
703DEFINE_CLK_DIVIDER(l3_div_ck, "div_core_ck", &div_core_ck, 0x0,
704 OMAP4430_CM_CLKSEL_CORE, OMAP4430_CLKSEL_L3_SHIFT,
705 OMAP4430_CLKSEL_L3_WIDTH, 0x0, NULL);
706
707DEFINE_CLK_DIVIDER(l4_div_ck, "l3_div_ck", &l3_div_ck, 0x0,
708 OMAP4430_CM_CLKSEL_CORE, OMAP4430_CLKSEL_L4_SHIFT,
709 OMAP4430_CLKSEL_L4_WIDTH, 0x0, NULL);
710
711DEFINE_CLK_FIXED_FACTOR(lp_clk_div_ck, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck,
712 0x0, 1, 16);
713
714static const char *l4_wkup_clk_mux_ck_parents[] = {
715 "sys_clkin_ck", "lp_clk_div_ck",
716};
717
718DEFINE_CLK_MUX(l4_wkup_clk_mux_ck, l4_wkup_clk_mux_ck_parents, NULL, 0x0,
719 OMAP4430_CM_L4_WKUP_CLKSEL, OMAP4430_CLKSEL_0_0_SHIFT,
720 OMAP4430_CLKSEL_0_0_WIDTH, 0x0, NULL);
721
722static const struct clk_div_table ocp_abe_iclk_rates[] = {
723 { .div = 2, .val = 0 },
724 { .div = 1, .val = 1 },
725 { .div = 0 },
726};
727DEFINE_CLK_DIVIDER_TABLE(ocp_abe_iclk, "aess_fclk", &aess_fclk, 0x0,
728 OMAP4430_CM1_ABE_AESS_CLKCTRL,
729 OMAP4430_CLKSEL_AESS_FCLK_SHIFT,
730 OMAP4430_CLKSEL_AESS_FCLK_WIDTH,
731 0x0, ocp_abe_iclk_rates, NULL);
732
733DEFINE_CLK_FIXED_FACTOR(per_abe_24m_fclk, "dpll_abe_m2_ck", &dpll_abe_m2_ck,
734 0x0, 1, 4);
735
736DEFINE_CLK_DIVIDER(per_abe_nc_fclk, "dpll_abe_m2_ck", &dpll_abe_m2_ck, 0x0,
737 OMAP4430_CM_SCALE_FCLK, OMAP4430_SCALE_FCLK_SHIFT,
738 OMAP4430_SCALE_FCLK_WIDTH, 0x0, NULL);
739
740DEFINE_CLK_DIVIDER(syc_clk_div_ck, "sys_clkin_ck", &sys_clkin_ck, 0x0,
741 OMAP4430_CM_ABE_DSS_SYS_CLKSEL, OMAP4430_CLKSEL_0_0_SHIFT,
742 OMAP4430_CLKSEL_0_0_WIDTH, 0x0, NULL);
743
Paul Walmsleyb8675e22012-12-15 01:36:04 -0700744static const char *dbgclk_mux_ck_parents[] = {
745 "sys_clkin_ck"
746};
747
Rajendra Nayakcb268672012-11-06 15:41:08 -0700748static struct clk dbgclk_mux_ck;
749DEFINE_STRUCT_CLK_HW_OMAP(dbgclk_mux_ck, NULL);
Paul Walmsleyb8675e22012-12-15 01:36:04 -0700750DEFINE_STRUCT_CLK(dbgclk_mux_ck, dbgclk_mux_ck_parents,
Rajendra Nayakcb268672012-11-06 15:41:08 -0700751 dpll_usb_clkdcoldo_ck_ops);
752
753/* Leaf clocks controlled by modules */
754
755DEFINE_CLK_GATE(aes1_fck, "l3_div_ck", &l3_div_ck, 0x0,
756 OMAP4430_CM_L4SEC_AES1_CLKCTRL,
757 OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
758
759DEFINE_CLK_GATE(aes2_fck, "l3_div_ck", &l3_div_ck, 0x0,
760 OMAP4430_CM_L4SEC_AES2_CLKCTRL,
761 OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
762
763DEFINE_CLK_GATE(aess_fck, "aess_fclk", &aess_fclk, 0x0,
764 OMAP4430_CM1_ABE_AESS_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
765 0x0, NULL);
766
767DEFINE_CLK_GATE(bandgap_fclk, "sys_32k_ck", &sys_32k_ck, 0x0,
768 OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
769 OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT, 0x0, NULL);
770
771static const struct clk_div_table div_ts_ck_rates[] = {
772 { .div = 8, .val = 0 },
773 { .div = 16, .val = 1 },
774 { .div = 32, .val = 2 },
775 { .div = 0 },
776};
777DEFINE_CLK_DIVIDER_TABLE(div_ts_ck, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck,
778 0x0, OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
779 OMAP4430_CLKSEL_24_25_SHIFT,
780 OMAP4430_CLKSEL_24_25_WIDTH, 0x0, div_ts_ck_rates,
781 NULL);
782
783DEFINE_CLK_GATE(bandgap_ts_fclk, "div_ts_ck", &div_ts_ck, 0x0,
784 OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
785 OMAP4460_OPTFCLKEN_TS_FCLK_SHIFT,
786 0x0, NULL);
787
788DEFINE_CLK_GATE(des3des_fck, "l4_div_ck", &l4_div_ck, 0x0,
789 OMAP4430_CM_L4SEC_DES3DES_CLKCTRL,
790 OMAP4430_MODULEMODE_SWCTRL_SHIFT,
791 0x0, NULL);
792
793static const char *dmic_sync_mux_ck_parents[] = {
794 "abe_24m_fclk", "syc_clk_div_ck", "func_24m_clk",
795};
796
797DEFINE_CLK_MUX(dmic_sync_mux_ck, dmic_sync_mux_ck_parents, NULL,
798 0x0, OMAP4430_CM1_ABE_DMIC_CLKCTRL,
799 OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
800 OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
801
802static const struct clksel func_dmic_abe_gfclk_sel[] = {
803 { .parent = &dmic_sync_mux_ck, .rates = div_1_0_rates },
804 { .parent = &pad_clks_ck, .rates = div_1_1_rates },
805 { .parent = &slimbus_clk, .rates = div_1_2_rates },
806 { .parent = NULL },
807};
808
809static const char *dmic_fck_parents[] = {
810 "dmic_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
811};
812
813/* Merged func_dmic_abe_gfclk into dmic */
814static struct clk dmic_fck;
815
816DEFINE_CLK_OMAP_MUX_GATE(dmic_fck, "abe_clkdm", func_dmic_abe_gfclk_sel,
817 OMAP4430_CM1_ABE_DMIC_CLKCTRL,
818 OMAP4430_CLKSEL_SOURCE_MASK,
819 OMAP4430_CM1_ABE_DMIC_CLKCTRL,
820 OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
821 dmic_fck_parents, dmic_fck_ops);
822
823DEFINE_CLK_GATE(dsp_fck, "dpll_iva_m4x2_ck", &dpll_iva_m4x2_ck, 0x0,
824 OMAP4430_CM_TESLA_TESLA_CLKCTRL,
825 OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
826
827DEFINE_CLK_GATE(dss_sys_clk, "syc_clk_div_ck", &syc_clk_div_ck, 0x0,
828 OMAP4430_CM_DSS_DSS_CLKCTRL,
829 OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT, 0x0, NULL);
830
831DEFINE_CLK_GATE(dss_tv_clk, "extalt_clkin_ck", &extalt_clkin_ck, 0x0,
832 OMAP4430_CM_DSS_DSS_CLKCTRL,
833 OMAP4430_OPTFCLKEN_TV_CLK_SHIFT, 0x0, NULL);
834
835DEFINE_CLK_GATE(dss_dss_clk, "dpll_per_m5x2_ck", &dpll_per_m5x2_ck, 0x0,
836 OMAP4430_CM_DSS_DSS_CLKCTRL, OMAP4430_OPTFCLKEN_DSSCLK_SHIFT,
837 0x0, NULL);
838
839DEFINE_CLK_GATE(dss_48mhz_clk, "func_48mc_fclk", &func_48mc_fclk, 0x0,
840 OMAP4430_CM_DSS_DSS_CLKCTRL, OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT,
841 0x0, NULL);
842
843DEFINE_CLK_GATE(dss_fck, "l3_div_ck", &l3_div_ck, 0x0,
844 OMAP4430_CM_DSS_DSS_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
845 0x0, NULL);
846
847DEFINE_CLK_GATE(efuse_ctrl_cust_fck, "sys_clkin_ck", &sys_clkin_ck, 0x0,
848 OMAP4430_CM_CEFUSE_CEFUSE_CLKCTRL,
849 OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
850
851DEFINE_CLK_GATE(emif1_fck, "ddrphy_ck", &ddrphy_ck, 0x0,
852 OMAP4430_CM_MEMIF_EMIF_1_CLKCTRL,
853 OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
854
855DEFINE_CLK_GATE(emif2_fck, "ddrphy_ck", &ddrphy_ck, 0x0,
856 OMAP4430_CM_MEMIF_EMIF_2_CLKCTRL,
857 OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
858
859DEFINE_CLK_DIVIDER(fdif_fck, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, 0x0,
860 OMAP4430_CM_CAM_FDIF_CLKCTRL, OMAP4430_CLKSEL_FCLK_SHIFT,
861 OMAP4430_CLKSEL_FCLK_WIDTH, CLK_DIVIDER_POWER_OF_TWO, NULL);
862
863DEFINE_CLK_GATE(fpka_fck, "l4_div_ck", &l4_div_ck, 0x0,
864 OMAP4430_CM_L4SEC_PKAEIP29_CLKCTRL,
865 OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
866
867DEFINE_CLK_GATE(gpio1_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
868 OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
869 OMAP4430_OPTFCLKEN_DBCLK_SHIFT, 0x0, NULL);
870
871DEFINE_CLK_GATE(gpio1_ick, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, 0x0,
872 OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
873 OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
874
875DEFINE_CLK_GATE(gpio2_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
876 OMAP4430_CM_L4PER_GPIO2_CLKCTRL, OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
877 0x0, NULL);
878
879DEFINE_CLK_GATE(gpio2_ick, "l4_div_ck", &l4_div_ck, 0x0,
880 OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
881 OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
882
883DEFINE_CLK_GATE(gpio3_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
884 OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
885 OMAP4430_OPTFCLKEN_DBCLK_SHIFT, 0x0, NULL);
886
887DEFINE_CLK_GATE(gpio3_ick, "l4_div_ck", &l4_div_ck, 0x0,
888 OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
889 OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
890
891DEFINE_CLK_GATE(gpio4_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
892 OMAP4430_CM_L4PER_GPIO4_CLKCTRL, OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
893 0x0, NULL);
894
895DEFINE_CLK_GATE(gpio4_ick, "l4_div_ck", &l4_div_ck, 0x0,
896 OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
897 OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
898
899DEFINE_CLK_GATE(gpio5_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
900 OMAP4430_CM_L4PER_GPIO5_CLKCTRL, OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
901 0x0, NULL);
902
903DEFINE_CLK_GATE(gpio5_ick, "l4_div_ck", &l4_div_ck, 0x0,
904 OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
905 OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
906
907DEFINE_CLK_GATE(gpio6_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
908 OMAP4430_CM_L4PER_GPIO6_CLKCTRL, OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
909 0x0, NULL);
910
911DEFINE_CLK_GATE(gpio6_ick, "l4_div_ck", &l4_div_ck, 0x0,
912 OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
913 OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
914
915DEFINE_CLK_GATE(gpmc_ick, "l3_div_ck", &l3_div_ck, 0x0,
916 OMAP4430_CM_L3_2_GPMC_CLKCTRL, OMAP4430_MODULEMODE_HWCTRL_SHIFT,
917 0x0, NULL);
918
919static const struct clksel sgx_clk_mux_sel[] = {
920 { .parent = &dpll_core_m7x2_ck, .rates = div_1_0_rates },
921 { .parent = &dpll_per_m7x2_ck, .rates = div_1_1_rates },
922 { .parent = NULL },
923};
924
925static const char *gpu_fck_parents[] = {
926 "dpll_core_m7x2_ck", "dpll_per_m7x2_ck",
927};
928
929/* Merged sgx_clk_mux into gpu */
930DEFINE_CLK_OMAP_MUX_GATE(gpu_fck, "l3_gfx_clkdm", sgx_clk_mux_sel,
931 OMAP4430_CM_GFX_GFX_CLKCTRL,
932 OMAP4430_CLKSEL_SGX_FCLK_MASK,
933 OMAP4430_CM_GFX_GFX_CLKCTRL,
934 OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
935 gpu_fck_parents, dmic_fck_ops);
936
937DEFINE_CLK_GATE(hdq1w_fck, "func_12m_fclk", &func_12m_fclk, 0x0,
938 OMAP4430_CM_L4PER_HDQ1W_CLKCTRL,
939 OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
940
941DEFINE_CLK_DIVIDER(hsi_fck, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, 0x0,
942 OMAP4430_CM_L3INIT_HSI_CLKCTRL, OMAP4430_CLKSEL_24_25_SHIFT,
943 OMAP4430_CLKSEL_24_25_WIDTH, CLK_DIVIDER_POWER_OF_TWO,
944 NULL);
945
946DEFINE_CLK_GATE(i2c1_fck, "func_96m_fclk", &func_96m_fclk, 0x0,
947 OMAP4430_CM_L4PER_I2C1_CLKCTRL,
948 OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
949
950DEFINE_CLK_GATE(i2c2_fck, "func_96m_fclk", &func_96m_fclk, 0x0,
951 OMAP4430_CM_L4PER_I2C2_CLKCTRL,
952 OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
953
954DEFINE_CLK_GATE(i2c3_fck, "func_96m_fclk", &func_96m_fclk, 0x0,
955 OMAP4430_CM_L4PER_I2C3_CLKCTRL,
956 OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
957
958DEFINE_CLK_GATE(i2c4_fck, "func_96m_fclk", &func_96m_fclk, 0x0,
959 OMAP4430_CM_L4PER_I2C4_CLKCTRL,
960 OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
961
962DEFINE_CLK_GATE(ipu_fck, "ducati_clk_mux_ck", &ducati_clk_mux_ck, 0x0,
963 OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
964 OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
965
966DEFINE_CLK_GATE(iss_ctrlclk, "func_96m_fclk", &func_96m_fclk, 0x0,
967 OMAP4430_CM_CAM_ISS_CLKCTRL, OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT,
968 0x0, NULL);
969
970DEFINE_CLK_GATE(iss_fck, "ducati_clk_mux_ck", &ducati_clk_mux_ck, 0x0,
971 OMAP4430_CM_CAM_ISS_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
972 0x0, NULL);
973
974DEFINE_CLK_GATE(iva_fck, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, 0x0,
975 OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
976 OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
977
978DEFINE_CLK_GATE(kbd_fck, "sys_32k_ck", &sys_32k_ck, 0x0,
979 OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
980 OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
981
982static struct clk l3_instr_ick;
983
984static const char *l3_instr_ick_parent_names[] = {
985 "l3_div_ck",
986};
987
988static const struct clk_ops l3_instr_ick_ops = {
989 .enable = &omap2_dflt_clk_enable,
990 .disable = &omap2_dflt_clk_disable,
991 .is_enabled = &omap2_dflt_clk_is_enabled,
992 .init = &omap2_init_clk_clkdm,
993};
994
995static struct clk_hw_omap l3_instr_ick_hw = {
996 .hw = {
997 .clk = &l3_instr_ick,
998 },
999 .enable_reg = OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL,
1000 .enable_bit = OMAP4430_MODULEMODE_HWCTRL_SHIFT,
1001 .clkdm_name = "l3_instr_clkdm",
1002};
1003
1004DEFINE_STRUCT_CLK(l3_instr_ick, l3_instr_ick_parent_names, l3_instr_ick_ops);
1005
1006static struct clk l3_main_3_ick;
1007static struct clk_hw_omap l3_main_3_ick_hw = {
1008 .hw = {
1009 .clk = &l3_main_3_ick,
1010 },
1011 .enable_reg = OMAP4430_CM_L3INSTR_L3_3_CLKCTRL,
1012 .enable_bit = OMAP4430_MODULEMODE_HWCTRL_SHIFT,
1013 .clkdm_name = "l3_instr_clkdm",
1014};
1015
1016DEFINE_STRUCT_CLK(l3_main_3_ick, l3_instr_ick_parent_names, l3_instr_ick_ops);
1017
1018DEFINE_CLK_MUX(mcasp_sync_mux_ck, dmic_sync_mux_ck_parents, NULL, 0x0,
1019 OMAP4430_CM1_ABE_MCASP_CLKCTRL,
1020 OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
1021 OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
1022
1023static const struct clksel func_mcasp_abe_gfclk_sel[] = {
1024 { .parent = &mcasp_sync_mux_ck, .rates = div_1_0_rates },
1025 { .parent = &pad_clks_ck, .rates = div_1_1_rates },
1026 { .parent = &slimbus_clk, .rates = div_1_2_rates },
1027 { .parent = NULL },
1028};
1029
1030static const char *mcasp_fck_parents[] = {
1031 "mcasp_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
1032};
1033
1034/* Merged func_mcasp_abe_gfclk into mcasp */
1035DEFINE_CLK_OMAP_MUX_GATE(mcasp_fck, "abe_clkdm", func_mcasp_abe_gfclk_sel,
1036 OMAP4430_CM1_ABE_MCASP_CLKCTRL,
1037 OMAP4430_CLKSEL_SOURCE_MASK,
1038 OMAP4430_CM1_ABE_MCASP_CLKCTRL,
1039 OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
1040 mcasp_fck_parents, dmic_fck_ops);
1041
1042DEFINE_CLK_MUX(mcbsp1_sync_mux_ck, dmic_sync_mux_ck_parents, NULL, 0x0,
1043 OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
1044 OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
1045 OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
1046
1047static const struct clksel func_mcbsp1_gfclk_sel[] = {
1048 { .parent = &mcbsp1_sync_mux_ck, .rates = div_1_0_rates },
1049 { .parent = &pad_clks_ck, .rates = div_1_1_rates },
1050 { .parent = &slimbus_clk, .rates = div_1_2_rates },
1051 { .parent = NULL },
1052};
1053
1054static const char *mcbsp1_fck_parents[] = {
1055 "mcbsp1_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
1056};
1057
1058/* Merged func_mcbsp1_gfclk into mcbsp1 */
1059DEFINE_CLK_OMAP_MUX_GATE(mcbsp1_fck, "abe_clkdm", func_mcbsp1_gfclk_sel,
1060 OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
1061 OMAP4430_CLKSEL_SOURCE_MASK,
1062 OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
1063 OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
1064 mcbsp1_fck_parents, dmic_fck_ops);
1065
1066DEFINE_CLK_MUX(mcbsp2_sync_mux_ck, dmic_sync_mux_ck_parents, NULL, 0x0,
1067 OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
1068 OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
1069 OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
1070
1071static const struct clksel func_mcbsp2_gfclk_sel[] = {
1072 { .parent = &mcbsp2_sync_mux_ck, .rates = div_1_0_rates },
1073 { .parent = &pad_clks_ck, .rates = div_1_1_rates },
1074 { .parent = &slimbus_clk, .rates = div_1_2_rates },
1075 { .parent = NULL },
1076};
1077
1078static const char *mcbsp2_fck_parents[] = {
1079 "mcbsp2_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
1080};
1081
1082/* Merged func_mcbsp2_gfclk into mcbsp2 */
1083DEFINE_CLK_OMAP_MUX_GATE(mcbsp2_fck, "abe_clkdm", func_mcbsp2_gfclk_sel,
1084 OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
1085 OMAP4430_CLKSEL_SOURCE_MASK,
1086 OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
1087 OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
1088 mcbsp2_fck_parents, dmic_fck_ops);
1089
1090DEFINE_CLK_MUX(mcbsp3_sync_mux_ck, dmic_sync_mux_ck_parents, NULL, 0x0,
1091 OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
1092 OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
1093 OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
1094
1095static const struct clksel func_mcbsp3_gfclk_sel[] = {
1096 { .parent = &mcbsp3_sync_mux_ck, .rates = div_1_0_rates },
1097 { .parent = &pad_clks_ck, .rates = div_1_1_rates },
1098 { .parent = &slimbus_clk, .rates = div_1_2_rates },
1099 { .parent = NULL },
1100};
1101
1102static const char *mcbsp3_fck_parents[] = {
1103 "mcbsp3_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
1104};
1105
1106/* Merged func_mcbsp3_gfclk into mcbsp3 */
1107DEFINE_CLK_OMAP_MUX_GATE(mcbsp3_fck, "abe_clkdm", func_mcbsp3_gfclk_sel,
1108 OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
1109 OMAP4430_CLKSEL_SOURCE_MASK,
1110 OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
1111 OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
1112 mcbsp3_fck_parents, dmic_fck_ops);
1113
1114static const char *mcbsp4_sync_mux_ck_parents[] = {
1115 "func_96m_fclk", "per_abe_nc_fclk",
1116};
1117
1118DEFINE_CLK_MUX(mcbsp4_sync_mux_ck, mcbsp4_sync_mux_ck_parents, NULL, 0x0,
1119 OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
1120 OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
1121 OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
1122
1123static const struct clksel per_mcbsp4_gfclk_sel[] = {
1124 { .parent = &mcbsp4_sync_mux_ck, .rates = div_1_0_rates },
1125 { .parent = &pad_clks_ck, .rates = div_1_1_rates },
1126 { .parent = NULL },
1127};
1128
1129static const char *mcbsp4_fck_parents[] = {
1130 "mcbsp4_sync_mux_ck", "pad_clks_ck",
1131};
1132
1133/* Merged per_mcbsp4_gfclk into mcbsp4 */
1134DEFINE_CLK_OMAP_MUX_GATE(mcbsp4_fck, "l4_per_clkdm", per_mcbsp4_gfclk_sel,
1135 OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
1136 OMAP4430_CLKSEL_SOURCE_24_24_MASK,
1137 OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
1138 OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
1139 mcbsp4_fck_parents, dmic_fck_ops);
1140
1141DEFINE_CLK_GATE(mcpdm_fck, "pad_clks_ck", &pad_clks_ck, 0x0,
1142 OMAP4430_CM1_ABE_PDM_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
1143 0x0, NULL);
1144
1145DEFINE_CLK_GATE(mcspi1_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
1146 OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
1147 OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
1148
1149DEFINE_CLK_GATE(mcspi2_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
1150 OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
1151 OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
1152
1153DEFINE_CLK_GATE(mcspi3_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
1154 OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
1155 OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
1156
1157DEFINE_CLK_GATE(mcspi4_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
1158 OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
1159 OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
1160
1161static const struct clksel hsmmc1_fclk_sel[] = {
1162 { .parent = &func_64m_fclk, .rates = div_1_0_rates },
1163 { .parent = &func_96m_fclk, .rates = div_1_1_rates },
1164 { .parent = NULL },
1165};
1166
1167static const char *mmc1_fck_parents[] = {
1168 "func_64m_fclk", "func_96m_fclk",
1169};
1170
1171/* Merged hsmmc1_fclk into mmc1 */
1172DEFINE_CLK_OMAP_MUX_GATE(mmc1_fck, "l3_init_clkdm", hsmmc1_fclk_sel,
1173 OMAP4430_CM_L3INIT_MMC1_CLKCTRL, OMAP4430_CLKSEL_MASK,
1174 OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
1175 OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
1176 mmc1_fck_parents, dmic_fck_ops);
1177
1178/* Merged hsmmc2_fclk into mmc2 */
1179DEFINE_CLK_OMAP_MUX_GATE(mmc2_fck, "l3_init_clkdm", hsmmc1_fclk_sel,
1180 OMAP4430_CM_L3INIT_MMC2_CLKCTRL, OMAP4430_CLKSEL_MASK,
1181 OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
1182 OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
1183 mmc1_fck_parents, dmic_fck_ops);
1184
1185DEFINE_CLK_GATE(mmc3_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
1186 OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
1187 OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
1188
1189DEFINE_CLK_GATE(mmc4_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
1190 OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
1191 OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
1192
1193DEFINE_CLK_GATE(mmc5_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
1194 OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
1195 OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
1196
1197DEFINE_CLK_GATE(ocp2scp_usb_phy_phy_48m, "func_48m_fclk", &func_48m_fclk, 0x0,
1198 OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
1199 OMAP4430_OPTFCLKEN_PHY_48M_SHIFT, 0x0, NULL);
1200
1201DEFINE_CLK_GATE(ocp2scp_usb_phy_ick, "l4_div_ck", &l4_div_ck, 0x0,
1202 OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
1203 OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
1204
1205static struct clk ocp_wp_noc_ick;
1206
1207static struct clk_hw_omap ocp_wp_noc_ick_hw = {
1208 .hw = {
1209 .clk = &ocp_wp_noc_ick,
1210 },
1211 .enable_reg = OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL,
1212 .enable_bit = OMAP4430_MODULEMODE_HWCTRL_SHIFT,
1213 .clkdm_name = "l3_instr_clkdm",
1214};
1215
1216DEFINE_STRUCT_CLK(ocp_wp_noc_ick, l3_instr_ick_parent_names, l3_instr_ick_ops);
1217
1218DEFINE_CLK_GATE(rng_ick, "l4_div_ck", &l4_div_ck, 0x0,
1219 OMAP4430_CM_L4SEC_RNG_CLKCTRL, OMAP4430_MODULEMODE_HWCTRL_SHIFT,
1220 0x0, NULL);
1221
1222DEFINE_CLK_GATE(sha2md5_fck, "l3_div_ck", &l3_div_ck, 0x0,
1223 OMAP4430_CM_L4SEC_SHA2MD51_CLKCTRL,
1224 OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
1225
1226DEFINE_CLK_GATE(sl2if_ick, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, 0x0,
1227 OMAP4430_CM_IVAHD_SL2_CLKCTRL, OMAP4430_MODULEMODE_HWCTRL_SHIFT,
1228 0x0, NULL);
1229
1230DEFINE_CLK_GATE(slimbus1_fclk_1, "func_24m_clk", &func_24m_clk, 0x0,
1231 OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
1232 OMAP4430_OPTFCLKEN_FCLK1_SHIFT, 0x0, NULL);
1233
1234DEFINE_CLK_GATE(slimbus1_fclk_0, "abe_24m_fclk", &abe_24m_fclk, 0x0,
1235 OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
1236 OMAP4430_OPTFCLKEN_FCLK0_SHIFT, 0x0, NULL);
1237
1238DEFINE_CLK_GATE(slimbus1_fclk_2, "pad_clks_ck", &pad_clks_ck, 0x0,
1239 OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
1240 OMAP4430_OPTFCLKEN_FCLK2_SHIFT, 0x0, NULL);
1241
1242DEFINE_CLK_GATE(slimbus1_slimbus_clk, "slimbus_clk", &slimbus_clk, 0x0,
1243 OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
1244 OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT, 0x0, NULL);
1245
1246DEFINE_CLK_GATE(slimbus1_fck, "ocp_abe_iclk", &ocp_abe_iclk, 0x0,
1247 OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
1248 OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
1249
1250DEFINE_CLK_GATE(slimbus2_fclk_1, "per_abe_24m_fclk", &per_abe_24m_fclk, 0x0,
1251 OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
1252 OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT, 0x0, NULL);
1253
1254DEFINE_CLK_GATE(slimbus2_fclk_0, "func_24mc_fclk", &func_24mc_fclk, 0x0,
1255 OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
1256 OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT, 0x0, NULL);
1257
1258DEFINE_CLK_GATE(slimbus2_slimbus_clk, "pad_slimbus_core_clks_ck",
1259 &pad_slimbus_core_clks_ck, 0x0,
1260 OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
1261 OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT, 0x0, NULL);
1262
1263DEFINE_CLK_GATE(slimbus2_fck, "l4_div_ck", &l4_div_ck, 0x0,
1264 OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
1265 OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
1266
1267DEFINE_CLK_GATE(smartreflex_core_fck, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck,
1268 0x0, OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
1269 OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
1270
1271DEFINE_CLK_GATE(smartreflex_iva_fck, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck,
1272 0x0, OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
1273 OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
1274
1275DEFINE_CLK_GATE(smartreflex_mpu_fck, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck,
1276 0x0, OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
1277 OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
1278
1279static const struct clksel dmt1_clk_mux_sel[] = {
1280 { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
1281 { .parent = &sys_32k_ck, .rates = div_1_1_rates },
1282 { .parent = NULL },
1283};
1284
1285/* Merged dmt1_clk_mux into timer1 */
1286DEFINE_CLK_OMAP_MUX_GATE(timer1_fck, "l4_wkup_clkdm", dmt1_clk_mux_sel,
1287 OMAP4430_CM_WKUP_TIMER1_CLKCTRL, OMAP4430_CLKSEL_MASK,
1288 OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
1289 OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
1290 abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
1291
1292/* Merged cm2_dm10_mux into timer10 */
1293DEFINE_CLK_OMAP_MUX_GATE(timer10_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
1294 OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
1295 OMAP4430_CLKSEL_MASK,
1296 OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
1297 OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
1298 abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
1299
1300/* Merged cm2_dm11_mux into timer11 */
1301DEFINE_CLK_OMAP_MUX_GATE(timer11_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
1302 OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
1303 OMAP4430_CLKSEL_MASK,
1304 OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
1305 OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
1306 abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
1307
1308/* Merged cm2_dm2_mux into timer2 */
1309DEFINE_CLK_OMAP_MUX_GATE(timer2_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
1310 OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
1311 OMAP4430_CLKSEL_MASK,
1312 OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
1313 OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
1314 abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
1315
1316/* Merged cm2_dm3_mux into timer3 */
1317DEFINE_CLK_OMAP_MUX_GATE(timer3_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
1318 OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
1319 OMAP4430_CLKSEL_MASK,
1320 OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
1321 OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
1322 abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
1323
1324/* Merged cm2_dm4_mux into timer4 */
1325DEFINE_CLK_OMAP_MUX_GATE(timer4_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
1326 OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
1327 OMAP4430_CLKSEL_MASK,
1328 OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
1329 OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
1330 abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
1331
1332static const struct clksel timer5_sync_mux_sel[] = {
1333 { .parent = &syc_clk_div_ck, .rates = div_1_0_rates },
1334 { .parent = &sys_32k_ck, .rates = div_1_1_rates },
1335 { .parent = NULL },
1336};
1337
1338static const char *timer5_fck_parents[] = {
1339 "syc_clk_div_ck", "sys_32k_ck",
1340};
1341
1342/* Merged timer5_sync_mux into timer5 */
1343DEFINE_CLK_OMAP_MUX_GATE(timer5_fck, "abe_clkdm", timer5_sync_mux_sel,
1344 OMAP4430_CM1_ABE_TIMER5_CLKCTRL, OMAP4430_CLKSEL_MASK,
1345 OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
1346 OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
1347 timer5_fck_parents, dmic_fck_ops);
1348
1349/* Merged timer6_sync_mux into timer6 */
1350DEFINE_CLK_OMAP_MUX_GATE(timer6_fck, "abe_clkdm", timer5_sync_mux_sel,
1351 OMAP4430_CM1_ABE_TIMER6_CLKCTRL, OMAP4430_CLKSEL_MASK,
1352 OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
1353 OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
1354 timer5_fck_parents, dmic_fck_ops);
1355
1356/* Merged timer7_sync_mux into timer7 */
1357DEFINE_CLK_OMAP_MUX_GATE(timer7_fck, "abe_clkdm", timer5_sync_mux_sel,
1358 OMAP4430_CM1_ABE_TIMER7_CLKCTRL, OMAP4430_CLKSEL_MASK,
1359 OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
1360 OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
1361 timer5_fck_parents, dmic_fck_ops);
1362
1363/* Merged timer8_sync_mux into timer8 */
1364DEFINE_CLK_OMAP_MUX_GATE(timer8_fck, "abe_clkdm", timer5_sync_mux_sel,
1365 OMAP4430_CM1_ABE_TIMER8_CLKCTRL, OMAP4430_CLKSEL_MASK,
1366 OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
1367 OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
1368 timer5_fck_parents, dmic_fck_ops);
1369
1370/* Merged cm2_dm9_mux into timer9 */
1371DEFINE_CLK_OMAP_MUX_GATE(timer9_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
1372 OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
1373 OMAP4430_CLKSEL_MASK,
1374 OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
1375 OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
1376 abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
1377
1378DEFINE_CLK_GATE(uart1_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
1379 OMAP4430_CM_L4PER_UART1_CLKCTRL,
1380 OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
1381
1382DEFINE_CLK_GATE(uart2_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
1383 OMAP4430_CM_L4PER_UART2_CLKCTRL,
1384 OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
1385
1386DEFINE_CLK_GATE(uart3_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
1387 OMAP4430_CM_L4PER_UART3_CLKCTRL,
1388 OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
1389
1390DEFINE_CLK_GATE(uart4_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
1391 OMAP4430_CM_L4PER_UART4_CLKCTRL,
1392 OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
1393
1394static struct clk usb_host_fs_fck;
1395
1396static const char *usb_host_fs_fck_parent_names[] = {
1397 "func_48mc_fclk",
1398};
1399
1400static const struct clk_ops usb_host_fs_fck_ops = {
1401 .enable = &omap2_dflt_clk_enable,
1402 .disable = &omap2_dflt_clk_disable,
1403 .is_enabled = &omap2_dflt_clk_is_enabled,
1404};
1405
1406static struct clk_hw_omap usb_host_fs_fck_hw = {
1407 .hw = {
1408 .clk = &usb_host_fs_fck,
1409 },
1410 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL,
1411 .enable_bit = OMAP4430_MODULEMODE_SWCTRL_SHIFT,
1412 .clkdm_name = "l3_init_clkdm",
1413};
1414
1415DEFINE_STRUCT_CLK(usb_host_fs_fck, usb_host_fs_fck_parent_names,
1416 usb_host_fs_fck_ops);
1417
1418static const char *utmi_p1_gfclk_parents[] = {
1419 "init_60m_fclk", "xclk60mhsp1_ck",
1420};
1421
1422DEFINE_CLK_MUX(utmi_p1_gfclk, utmi_p1_gfclk_parents, NULL, 0x0,
1423 OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
1424 OMAP4430_CLKSEL_UTMI_P1_SHIFT, OMAP4430_CLKSEL_UTMI_P1_WIDTH,
1425 0x0, NULL);
1426
1427DEFINE_CLK_GATE(usb_host_hs_utmi_p1_clk, "utmi_p1_gfclk", &utmi_p1_gfclk, 0x0,
1428 OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
1429 OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT, 0x0, NULL);
1430
1431static const char *utmi_p2_gfclk_parents[] = {
1432 "init_60m_fclk", "xclk60mhsp2_ck",
1433};
1434
1435DEFINE_CLK_MUX(utmi_p2_gfclk, utmi_p2_gfclk_parents, NULL, 0x0,
1436 OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
1437 OMAP4430_CLKSEL_UTMI_P2_SHIFT, OMAP4430_CLKSEL_UTMI_P2_WIDTH,
1438 0x0, NULL);
1439
1440DEFINE_CLK_GATE(usb_host_hs_utmi_p2_clk, "utmi_p2_gfclk", &utmi_p2_gfclk, 0x0,
1441 OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
1442 OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT, 0x0, NULL);
1443
1444DEFINE_CLK_GATE(usb_host_hs_utmi_p3_clk, "init_60m_fclk", &init_60m_fclk, 0x0,
1445 OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
1446 OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT, 0x0, NULL);
1447
1448DEFINE_CLK_GATE(usb_host_hs_hsic480m_p1_clk, "dpll_usb_m2_ck",
1449 &dpll_usb_m2_ck, 0x0,
1450 OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
1451 OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT, 0x0, NULL);
1452
1453DEFINE_CLK_GATE(usb_host_hs_hsic60m_p1_clk, "init_60m_fclk",
1454 &init_60m_fclk, 0x0,
1455 OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
1456 OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT, 0x0, NULL);
1457
1458DEFINE_CLK_GATE(usb_host_hs_hsic60m_p2_clk, "init_60m_fclk",
1459 &init_60m_fclk, 0x0,
1460 OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
1461 OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT, 0x0, NULL);
1462
1463DEFINE_CLK_GATE(usb_host_hs_hsic480m_p2_clk, "dpll_usb_m2_ck",
1464 &dpll_usb_m2_ck, 0x0,
1465 OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
1466 OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT, 0x0, NULL);
1467
1468DEFINE_CLK_GATE(usb_host_hs_func48mclk, "func_48mc_fclk", &func_48mc_fclk, 0x0,
1469 OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
1470 OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT, 0x0, NULL);
1471
1472DEFINE_CLK_GATE(usb_host_hs_fck, "init_60m_fclk", &init_60m_fclk, 0x0,
1473 OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
1474 OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
1475
1476static const char *otg_60m_gfclk_parents[] = {
1477 "utmi_phy_clkout_ck", "xclk60motg_ck",
1478};
1479
1480DEFINE_CLK_MUX(otg_60m_gfclk, otg_60m_gfclk_parents, NULL, 0x0,
1481 OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL, OMAP4430_CLKSEL_60M_SHIFT,
1482 OMAP4430_CLKSEL_60M_WIDTH, 0x0, NULL);
1483
1484DEFINE_CLK_GATE(usb_otg_hs_xclk, "otg_60m_gfclk", &otg_60m_gfclk, 0x0,
1485 OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
1486 OMAP4430_OPTFCLKEN_XCLK_SHIFT, 0x0, NULL);
1487
1488DEFINE_CLK_GATE(usb_otg_hs_ick, "l3_div_ck", &l3_div_ck, 0x0,
1489 OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
1490 OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
1491
1492DEFINE_CLK_GATE(usb_phy_cm_clk32k, "sys_32k_ck", &sys_32k_ck, 0x0,
1493 OMAP4430_CM_ALWON_USBPHY_CLKCTRL,
1494 OMAP4430_OPTFCLKEN_CLK32K_SHIFT, 0x0, NULL);
1495
1496DEFINE_CLK_GATE(usb_tll_hs_usb_ch2_clk, "init_60m_fclk", &init_60m_fclk, 0x0,
1497 OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
1498 OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT, 0x0, NULL);
1499
1500DEFINE_CLK_GATE(usb_tll_hs_usb_ch0_clk, "init_60m_fclk", &init_60m_fclk, 0x0,
1501 OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
1502 OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT, 0x0, NULL);
1503
1504DEFINE_CLK_GATE(usb_tll_hs_usb_ch1_clk, "init_60m_fclk", &init_60m_fclk, 0x0,
1505 OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
1506 OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT, 0x0, NULL);
1507
1508DEFINE_CLK_GATE(usb_tll_hs_ick, "l4_div_ck", &l4_div_ck, 0x0,
1509 OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
1510 OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
1511
1512static const struct clk_div_table usim_ck_rates[] = {
1513 { .div = 14, .val = 0 },
1514 { .div = 18, .val = 1 },
1515 { .div = 0 },
1516};
1517DEFINE_CLK_DIVIDER_TABLE(usim_ck, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, 0x0,
1518 OMAP4430_CM_WKUP_USIM_CLKCTRL,
1519 OMAP4430_CLKSEL_DIV_SHIFT, OMAP4430_CLKSEL_DIV_WIDTH,
1520 0x0, usim_ck_rates, NULL);
1521
1522DEFINE_CLK_GATE(usim_fclk, "usim_ck", &usim_ck, 0x0,
1523 OMAP4430_CM_WKUP_USIM_CLKCTRL, OMAP4430_OPTFCLKEN_FCLK_SHIFT,
1524 0x0, NULL);
1525
1526DEFINE_CLK_GATE(usim_fck, "sys_32k_ck", &sys_32k_ck, 0x0,
1527 OMAP4430_CM_WKUP_USIM_CLKCTRL, OMAP4430_MODULEMODE_HWCTRL_SHIFT,
1528 0x0, NULL);
1529
1530DEFINE_CLK_GATE(wd_timer2_fck, "sys_32k_ck", &sys_32k_ck, 0x0,
1531 OMAP4430_CM_WKUP_WDT2_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
1532 0x0, NULL);
1533
1534DEFINE_CLK_GATE(wd_timer3_fck, "sys_32k_ck", &sys_32k_ck, 0x0,
1535 OMAP4430_CM1_ABE_WDT3_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
1536 0x0, NULL);
1537
1538/* Remaining optional clocks */
1539static const char *pmd_stm_clock_mux_ck_parents[] = {
1540 "sys_clkin_ck", "dpll_core_m6x2_ck", "tie_low_clock_ck",
1541};
1542
1543DEFINE_CLK_MUX(pmd_stm_clock_mux_ck, pmd_stm_clock_mux_ck_parents, NULL, 0x0,
1544 OMAP4430_CM_EMU_DEBUGSS_CLKCTRL, OMAP4430_PMD_STM_MUX_CTRL_SHIFT,
1545 OMAP4430_PMD_STM_MUX_CTRL_WIDTH, 0x0, NULL);
1546
1547DEFINE_CLK_MUX(pmd_trace_clk_mux_ck, pmd_stm_clock_mux_ck_parents, NULL, 0x0,
1548 OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
1549 OMAP4430_PMD_TRACE_MUX_CTRL_SHIFT,
1550 OMAP4430_PMD_TRACE_MUX_CTRL_WIDTH, 0x0, NULL);
1551
1552DEFINE_CLK_DIVIDER(stm_clk_div_ck, "pmd_stm_clock_mux_ck",
1553 &pmd_stm_clock_mux_ck, 0x0, OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
1554 OMAP4430_CLKSEL_PMD_STM_CLK_SHIFT,
1555 OMAP4430_CLKSEL_PMD_STM_CLK_WIDTH, CLK_DIVIDER_POWER_OF_TWO,
1556 NULL);
1557
1558static const char *trace_clk_div_ck_parents[] = {
1559 "pmd_trace_clk_mux_ck",
1560};
1561
1562static const struct clksel trace_clk_div_div[] = {
1563 { .parent = &pmd_trace_clk_mux_ck, .rates = div3_1to4_rates },
1564 { .parent = NULL },
1565};
1566
1567static struct clk trace_clk_div_ck;
1568
1569static const struct clk_ops trace_clk_div_ck_ops = {
1570 .recalc_rate = &omap2_clksel_recalc,
1571 .set_rate = &omap2_clksel_set_rate,
1572 .round_rate = &omap2_clksel_round_rate,
1573 .init = &omap2_init_clk_clkdm,
1574 .enable = &omap2_clkops_enable_clkdm,
1575 .disable = &omap2_clkops_disable_clkdm,
1576};
1577
1578static struct clk_hw_omap trace_clk_div_ck_hw = {
1579 .hw = {
1580 .clk = &trace_clk_div_ck,
1581 },
1582 .clkdm_name = "emu_sys_clkdm",
1583 .clksel = trace_clk_div_div,
1584 .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
1585 .clksel_mask = OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK,
1586};
1587
1588DEFINE_STRUCT_CLK(trace_clk_div_ck, trace_clk_div_ck_parents,
1589 trace_clk_div_ck_ops);
1590
1591/* SCRM aux clk nodes */
1592
1593static const struct clksel auxclk_src_sel[] = {
1594 { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
1595 { .parent = &dpll_core_m3x2_ck, .rates = div_1_1_rates },
1596 { .parent = &dpll_per_m3x2_ck, .rates = div_1_2_rates },
1597 { .parent = NULL },
1598};
1599
1600static const char *auxclk_src_ck_parents[] = {
1601 "sys_clkin_ck", "dpll_core_m3x2_ck", "dpll_per_m3x2_ck",
1602};
1603
1604static const struct clk_ops auxclk_src_ck_ops = {
1605 .enable = &omap2_dflt_clk_enable,
1606 .disable = &omap2_dflt_clk_disable,
1607 .is_enabled = &omap2_dflt_clk_is_enabled,
1608 .recalc_rate = &omap2_clksel_recalc,
1609 .get_parent = &omap2_clksel_find_parent_index,
1610};
1611
1612DEFINE_CLK_OMAP_MUX_GATE(auxclk0_src_ck, NULL, auxclk_src_sel,
1613 OMAP4_SCRM_AUXCLK0, OMAP4_SRCSELECT_MASK,
1614 OMAP4_SCRM_AUXCLK0, OMAP4_ENABLE_SHIFT, NULL,
1615 auxclk_src_ck_parents, auxclk_src_ck_ops);
1616
1617DEFINE_CLK_DIVIDER(auxclk0_ck, "auxclk0_src_ck", &auxclk0_src_ck, 0x0,
1618 OMAP4_SCRM_AUXCLK0, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
1619 0x0, NULL);
1620
1621DEFINE_CLK_OMAP_MUX_GATE(auxclk1_src_ck, NULL, auxclk_src_sel,
1622 OMAP4_SCRM_AUXCLK1, OMAP4_SRCSELECT_MASK,
1623 OMAP4_SCRM_AUXCLK1, OMAP4_ENABLE_SHIFT, NULL,
1624 auxclk_src_ck_parents, auxclk_src_ck_ops);
1625
1626DEFINE_CLK_DIVIDER(auxclk1_ck, "auxclk1_src_ck", &auxclk1_src_ck, 0x0,
1627 OMAP4_SCRM_AUXCLK1, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
1628 0x0, NULL);
1629
1630DEFINE_CLK_OMAP_MUX_GATE(auxclk2_src_ck, NULL, auxclk_src_sel,
1631 OMAP4_SCRM_AUXCLK2, OMAP4_SRCSELECT_MASK,
1632 OMAP4_SCRM_AUXCLK2, OMAP4_ENABLE_SHIFT, NULL,
1633 auxclk_src_ck_parents, auxclk_src_ck_ops);
1634
1635DEFINE_CLK_DIVIDER(auxclk2_ck, "auxclk2_src_ck", &auxclk2_src_ck, 0x0,
1636 OMAP4_SCRM_AUXCLK2, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
1637 0x0, NULL);
1638
1639DEFINE_CLK_OMAP_MUX_GATE(auxclk3_src_ck, NULL, auxclk_src_sel,
1640 OMAP4_SCRM_AUXCLK3, OMAP4_SRCSELECT_MASK,
1641 OMAP4_SCRM_AUXCLK3, OMAP4_ENABLE_SHIFT, NULL,
1642 auxclk_src_ck_parents, auxclk_src_ck_ops);
1643
1644DEFINE_CLK_DIVIDER(auxclk3_ck, "auxclk3_src_ck", &auxclk3_src_ck, 0x0,
1645 OMAP4_SCRM_AUXCLK3, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
1646 0x0, NULL);
1647
1648DEFINE_CLK_OMAP_MUX_GATE(auxclk4_src_ck, NULL, auxclk_src_sel,
1649 OMAP4_SCRM_AUXCLK4, OMAP4_SRCSELECT_MASK,
1650 OMAP4_SCRM_AUXCLK4, OMAP4_ENABLE_SHIFT, NULL,
1651 auxclk_src_ck_parents, auxclk_src_ck_ops);
1652
1653DEFINE_CLK_DIVIDER(auxclk4_ck, "auxclk4_src_ck", &auxclk4_src_ck, 0x0,
1654 OMAP4_SCRM_AUXCLK4, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
1655 0x0, NULL);
1656
1657DEFINE_CLK_OMAP_MUX_GATE(auxclk5_src_ck, NULL, auxclk_src_sel,
1658 OMAP4_SCRM_AUXCLK5, OMAP4_SRCSELECT_MASK,
1659 OMAP4_SCRM_AUXCLK5, OMAP4_ENABLE_SHIFT, NULL,
1660 auxclk_src_ck_parents, auxclk_src_ck_ops);
1661
1662DEFINE_CLK_DIVIDER(auxclk5_ck, "auxclk5_src_ck", &auxclk5_src_ck, 0x0,
1663 OMAP4_SCRM_AUXCLK5, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
1664 0x0, NULL);
1665
1666static const char *auxclkreq_ck_parents[] = {
1667 "auxclk0_ck", "auxclk1_ck", "auxclk2_ck", "auxclk3_ck", "auxclk4_ck",
1668 "auxclk5_ck",
1669};
1670
1671DEFINE_CLK_MUX(auxclkreq0_ck, auxclkreq_ck_parents, NULL, 0x0,
1672 OMAP4_SCRM_AUXCLKREQ0, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
1673 0x0, NULL);
1674
1675DEFINE_CLK_MUX(auxclkreq1_ck, auxclkreq_ck_parents, NULL, 0x0,
1676 OMAP4_SCRM_AUXCLKREQ1, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
1677 0x0, NULL);
1678
1679DEFINE_CLK_MUX(auxclkreq2_ck, auxclkreq_ck_parents, NULL, 0x0,
1680 OMAP4_SCRM_AUXCLKREQ2, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
1681 0x0, NULL);
1682
1683DEFINE_CLK_MUX(auxclkreq3_ck, auxclkreq_ck_parents, NULL, 0x0,
1684 OMAP4_SCRM_AUXCLKREQ3, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
1685 0x0, NULL);
1686
1687DEFINE_CLK_MUX(auxclkreq4_ck, auxclkreq_ck_parents, NULL, 0x0,
1688 OMAP4_SCRM_AUXCLKREQ4, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
1689 0x0, NULL);
1690
1691DEFINE_CLK_MUX(auxclkreq5_ck, auxclkreq_ck_parents, NULL, 0x0,
1692 OMAP4_SCRM_AUXCLKREQ5, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
1693 0x0, NULL);
1694
1695/*
1696 * clkdev
1697 */
1698
1699static struct omap_clk omap44xx_clks[] = {
1700 CLK(NULL, "extalt_clkin_ck", &extalt_clkin_ck, CK_443X),
1701 CLK(NULL, "pad_clks_src_ck", &pad_clks_src_ck, CK_443X),
1702 CLK(NULL, "pad_clks_ck", &pad_clks_ck, CK_443X),
1703 CLK(NULL, "pad_slimbus_core_clks_ck", &pad_slimbus_core_clks_ck, CK_443X),
1704 CLK(NULL, "secure_32k_clk_src_ck", &secure_32k_clk_src_ck, CK_443X),
1705 CLK(NULL, "slimbus_src_clk", &slimbus_src_clk, CK_443X),
1706 CLK(NULL, "slimbus_clk", &slimbus_clk, CK_443X),
1707 CLK(NULL, "sys_32k_ck", &sys_32k_ck, CK_443X),
1708 CLK(NULL, "virt_12000000_ck", &virt_12000000_ck, CK_443X),
1709 CLK(NULL, "virt_13000000_ck", &virt_13000000_ck, CK_443X),
1710 CLK(NULL, "virt_16800000_ck", &virt_16800000_ck, CK_443X),
1711 CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_443X),
1712 CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_443X),
1713 CLK(NULL, "virt_27000000_ck", &virt_27000000_ck, CK_443X),
1714 CLK(NULL, "virt_38400000_ck", &virt_38400000_ck, CK_443X),
1715 CLK(NULL, "sys_clkin_ck", &sys_clkin_ck, CK_443X),
1716 CLK(NULL, "tie_low_clock_ck", &tie_low_clock_ck, CK_443X),
1717 CLK(NULL, "utmi_phy_clkout_ck", &utmi_phy_clkout_ck, CK_443X),
1718 CLK(NULL, "xclk60mhsp1_ck", &xclk60mhsp1_ck, CK_443X),
1719 CLK(NULL, "xclk60mhsp2_ck", &xclk60mhsp2_ck, CK_443X),
1720 CLK(NULL, "xclk60motg_ck", &xclk60motg_ck, CK_443X),
1721 CLK(NULL, "abe_dpll_bypass_clk_mux_ck", &abe_dpll_bypass_clk_mux_ck, CK_443X),
1722 CLK(NULL, "abe_dpll_refclk_mux_ck", &abe_dpll_refclk_mux_ck, CK_443X),
1723 CLK(NULL, "dpll_abe_ck", &dpll_abe_ck, CK_443X),
1724 CLK(NULL, "dpll_abe_x2_ck", &dpll_abe_x2_ck, CK_443X),
1725 CLK(NULL, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, CK_443X),
1726 CLK(NULL, "abe_24m_fclk", &abe_24m_fclk, CK_443X),
1727 CLK(NULL, "abe_clk", &abe_clk, CK_443X),
1728 CLK(NULL, "aess_fclk", &aess_fclk, CK_443X),
1729 CLK(NULL, "dpll_abe_m3x2_ck", &dpll_abe_m3x2_ck, CK_443X),
1730 CLK(NULL, "core_hsd_byp_clk_mux_ck", &core_hsd_byp_clk_mux_ck, CK_443X),
1731 CLK(NULL, "dpll_core_ck", &dpll_core_ck, CK_443X),
1732 CLK(NULL, "dpll_core_x2_ck", &dpll_core_x2_ck, CK_443X),
1733 CLK(NULL, "dpll_core_m6x2_ck", &dpll_core_m6x2_ck, CK_443X),
1734 CLK(NULL, "dbgclk_mux_ck", &dbgclk_mux_ck, CK_443X),
1735 CLK(NULL, "dpll_core_m2_ck", &dpll_core_m2_ck, CK_443X),
1736 CLK(NULL, "ddrphy_ck", &ddrphy_ck, CK_443X),
1737 CLK(NULL, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck, CK_443X),
1738 CLK(NULL, "div_core_ck", &div_core_ck, CK_443X),
1739 CLK(NULL, "div_iva_hs_clk", &div_iva_hs_clk, CK_443X),
1740 CLK(NULL, "div_mpu_hs_clk", &div_mpu_hs_clk, CK_443X),
1741 CLK(NULL, "dpll_core_m4x2_ck", &dpll_core_m4x2_ck, CK_443X),
1742 CLK(NULL, "dll_clk_div_ck", &dll_clk_div_ck, CK_443X),
1743 CLK(NULL, "dpll_abe_m2_ck", &dpll_abe_m2_ck, CK_443X),
1744 CLK(NULL, "dpll_core_m3x2_ck", &dpll_core_m3x2_ck, CK_443X),
1745 CLK(NULL, "dpll_core_m7x2_ck", &dpll_core_m7x2_ck, CK_443X),
1746 CLK(NULL, "iva_hsd_byp_clk_mux_ck", &iva_hsd_byp_clk_mux_ck, CK_443X),
1747 CLK(NULL, "dpll_iva_ck", &dpll_iva_ck, CK_443X),
1748 CLK(NULL, "dpll_iva_x2_ck", &dpll_iva_x2_ck, CK_443X),
1749 CLK(NULL, "dpll_iva_m4x2_ck", &dpll_iva_m4x2_ck, CK_443X),
1750 CLK(NULL, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, CK_443X),
1751 CLK(NULL, "dpll_mpu_ck", &dpll_mpu_ck, CK_443X),
1752 CLK(NULL, "dpll_mpu_m2_ck", &dpll_mpu_m2_ck, CK_443X),
1753 CLK(NULL, "per_hs_clk_div_ck", &per_hs_clk_div_ck, CK_443X),
1754 CLK(NULL, "per_hsd_byp_clk_mux_ck", &per_hsd_byp_clk_mux_ck, CK_443X),
1755 CLK(NULL, "dpll_per_ck", &dpll_per_ck, CK_443X),
1756 CLK(NULL, "dpll_per_m2_ck", &dpll_per_m2_ck, CK_443X),
1757 CLK(NULL, "dpll_per_x2_ck", &dpll_per_x2_ck, CK_443X),
1758 CLK(NULL, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, CK_443X),
1759 CLK(NULL, "dpll_per_m3x2_ck", &dpll_per_m3x2_ck, CK_443X),
1760 CLK(NULL, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, CK_443X),
1761 CLK(NULL, "dpll_per_m5x2_ck", &dpll_per_m5x2_ck, CK_443X),
1762 CLK(NULL, "dpll_per_m6x2_ck", &dpll_per_m6x2_ck, CK_443X),
1763 CLK(NULL, "dpll_per_m7x2_ck", &dpll_per_m7x2_ck, CK_443X),
1764 CLK(NULL, "usb_hs_clk_div_ck", &usb_hs_clk_div_ck, CK_443X),
1765 CLK(NULL, "dpll_usb_ck", &dpll_usb_ck, CK_443X),
1766 CLK(NULL, "dpll_usb_clkdcoldo_ck", &dpll_usb_clkdcoldo_ck, CK_443X),
1767 CLK(NULL, "dpll_usb_m2_ck", &dpll_usb_m2_ck, CK_443X),
1768 CLK(NULL, "ducati_clk_mux_ck", &ducati_clk_mux_ck, CK_443X),
1769 CLK(NULL, "func_12m_fclk", &func_12m_fclk, CK_443X),
1770 CLK(NULL, "func_24m_clk", &func_24m_clk, CK_443X),
1771 CLK(NULL, "func_24mc_fclk", &func_24mc_fclk, CK_443X),
1772 CLK(NULL, "func_48m_fclk", &func_48m_fclk, CK_443X),
1773 CLK(NULL, "func_48mc_fclk", &func_48mc_fclk, CK_443X),
1774 CLK(NULL, "func_64m_fclk", &func_64m_fclk, CK_443X),
1775 CLK(NULL, "func_96m_fclk", &func_96m_fclk, CK_443X),
1776 CLK(NULL, "init_60m_fclk", &init_60m_fclk, CK_443X),
1777 CLK(NULL, "l3_div_ck", &l3_div_ck, CK_443X),
1778 CLK(NULL, "l4_div_ck", &l4_div_ck, CK_443X),
1779 CLK(NULL, "lp_clk_div_ck", &lp_clk_div_ck, CK_443X),
1780 CLK(NULL, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, CK_443X),
1781 CLK("smp_twd", NULL, &mpu_periphclk, CK_443X),
1782 CLK(NULL, "ocp_abe_iclk", &ocp_abe_iclk, CK_443X),
1783 CLK(NULL, "per_abe_24m_fclk", &per_abe_24m_fclk, CK_443X),
1784 CLK(NULL, "per_abe_nc_fclk", &per_abe_nc_fclk, CK_443X),
1785 CLK(NULL, "syc_clk_div_ck", &syc_clk_div_ck, CK_443X),
1786 CLK(NULL, "aes1_fck", &aes1_fck, CK_443X),
1787 CLK(NULL, "aes2_fck", &aes2_fck, CK_443X),
1788 CLK(NULL, "aess_fck", &aess_fck, CK_443X),
1789 CLK(NULL, "bandgap_fclk", &bandgap_fclk, CK_443X),
1790 CLK(NULL, "div_ts_ck", &div_ts_ck, CK_446X),
1791 CLK(NULL, "bandgap_ts_fclk", &bandgap_ts_fclk, CK_446X),
1792 CLK(NULL, "des3des_fck", &des3des_fck, CK_443X),
1793 CLK(NULL, "dmic_sync_mux_ck", &dmic_sync_mux_ck, CK_443X),
1794 CLK(NULL, "dmic_fck", &dmic_fck, CK_443X),
1795 CLK(NULL, "dsp_fck", &dsp_fck, CK_443X),
1796 CLK(NULL, "dss_sys_clk", &dss_sys_clk, CK_443X),
1797 CLK(NULL, "dss_tv_clk", &dss_tv_clk, CK_443X),
1798 CLK(NULL, "dss_dss_clk", &dss_dss_clk, CK_443X),
1799 CLK(NULL, "dss_48mhz_clk", &dss_48mhz_clk, CK_443X),
1800 CLK(NULL, "dss_fck", &dss_fck, CK_443X),
1801 CLK("omapdss_dss", "ick", &dss_fck, CK_443X),
1802 CLK(NULL, "efuse_ctrl_cust_fck", &efuse_ctrl_cust_fck, CK_443X),
1803 CLK(NULL, "emif1_fck", &emif1_fck, CK_443X),
1804 CLK(NULL, "emif2_fck", &emif2_fck, CK_443X),
1805 CLK(NULL, "fdif_fck", &fdif_fck, CK_443X),
1806 CLK(NULL, "fpka_fck", &fpka_fck, CK_443X),
1807 CLK(NULL, "gpio1_dbclk", &gpio1_dbclk, CK_443X),
1808 CLK(NULL, "gpio1_ick", &gpio1_ick, CK_443X),
1809 CLK(NULL, "gpio2_dbclk", &gpio2_dbclk, CK_443X),
1810 CLK(NULL, "gpio2_ick", &gpio2_ick, CK_443X),
1811 CLK(NULL, "gpio3_dbclk", &gpio3_dbclk, CK_443X),
1812 CLK(NULL, "gpio3_ick", &gpio3_ick, CK_443X),
1813 CLK(NULL, "gpio4_dbclk", &gpio4_dbclk, CK_443X),
1814 CLK(NULL, "gpio4_ick", &gpio4_ick, CK_443X),
1815 CLK(NULL, "gpio5_dbclk", &gpio5_dbclk, CK_443X),
1816 CLK(NULL, "gpio5_ick", &gpio5_ick, CK_443X),
1817 CLK(NULL, "gpio6_dbclk", &gpio6_dbclk, CK_443X),
1818 CLK(NULL, "gpio6_ick", &gpio6_ick, CK_443X),
1819 CLK(NULL, "gpmc_ick", &gpmc_ick, CK_443X),
1820 CLK(NULL, "gpu_fck", &gpu_fck, CK_443X),
1821 CLK(NULL, "hdq1w_fck", &hdq1w_fck, CK_443X),
1822 CLK(NULL, "hsi_fck", &hsi_fck, CK_443X),
1823 CLK(NULL, "i2c1_fck", &i2c1_fck, CK_443X),
1824 CLK(NULL, "i2c2_fck", &i2c2_fck, CK_443X),
1825 CLK(NULL, "i2c3_fck", &i2c3_fck, CK_443X),
1826 CLK(NULL, "i2c4_fck", &i2c4_fck, CK_443X),
1827 CLK(NULL, "ipu_fck", &ipu_fck, CK_443X),
1828 CLK(NULL, "iss_ctrlclk", &iss_ctrlclk, CK_443X),
1829 CLK(NULL, "iss_fck", &iss_fck, CK_443X),
1830 CLK(NULL, "iva_fck", &iva_fck, CK_443X),
1831 CLK(NULL, "kbd_fck", &kbd_fck, CK_443X),
1832 CLK(NULL, "l3_instr_ick", &l3_instr_ick, CK_443X),
1833 CLK(NULL, "l3_main_3_ick", &l3_main_3_ick, CK_443X),
1834 CLK(NULL, "mcasp_sync_mux_ck", &mcasp_sync_mux_ck, CK_443X),
1835 CLK(NULL, "mcasp_fck", &mcasp_fck, CK_443X),
1836 CLK(NULL, "mcbsp1_sync_mux_ck", &mcbsp1_sync_mux_ck, CK_443X),
1837 CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_443X),
1838 CLK(NULL, "mcbsp2_sync_mux_ck", &mcbsp2_sync_mux_ck, CK_443X),
1839 CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_443X),
1840 CLK(NULL, "mcbsp3_sync_mux_ck", &mcbsp3_sync_mux_ck, CK_443X),
1841 CLK(NULL, "mcbsp3_fck", &mcbsp3_fck, CK_443X),
1842 CLK(NULL, "mcbsp4_sync_mux_ck", &mcbsp4_sync_mux_ck, CK_443X),
1843 CLK(NULL, "mcbsp4_fck", &mcbsp4_fck, CK_443X),
1844 CLK(NULL, "mcpdm_fck", &mcpdm_fck, CK_443X),
1845 CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_443X),
1846 CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_443X),
1847 CLK(NULL, "mcspi3_fck", &mcspi3_fck, CK_443X),
1848 CLK(NULL, "mcspi4_fck", &mcspi4_fck, CK_443X),
1849 CLK(NULL, "mmc1_fck", &mmc1_fck, CK_443X),
1850 CLK(NULL, "mmc2_fck", &mmc2_fck, CK_443X),
1851 CLK(NULL, "mmc3_fck", &mmc3_fck, CK_443X),
1852 CLK(NULL, "mmc4_fck", &mmc4_fck, CK_443X),
1853 CLK(NULL, "mmc5_fck", &mmc5_fck, CK_443X),
1854 CLK(NULL, "ocp2scp_usb_phy_phy_48m", &ocp2scp_usb_phy_phy_48m, CK_443X),
1855 CLK(NULL, "ocp2scp_usb_phy_ick", &ocp2scp_usb_phy_ick, CK_443X),
1856 CLK(NULL, "ocp_wp_noc_ick", &ocp_wp_noc_ick, CK_443X),
1857 CLK(NULL, "rng_ick", &rng_ick, CK_443X),
1858 CLK("omap_rng", "ick", &rng_ick, CK_443X),
1859 CLK(NULL, "sha2md5_fck", &sha2md5_fck, CK_443X),
1860 CLK(NULL, "sl2if_ick", &sl2if_ick, CK_443X),
1861 CLK(NULL, "slimbus1_fclk_1", &slimbus1_fclk_1, CK_443X),
1862 CLK(NULL, "slimbus1_fclk_0", &slimbus1_fclk_0, CK_443X),
1863 CLK(NULL, "slimbus1_fclk_2", &slimbus1_fclk_2, CK_443X),
1864 CLK(NULL, "slimbus1_slimbus_clk", &slimbus1_slimbus_clk, CK_443X),
1865 CLK(NULL, "slimbus1_fck", &slimbus1_fck, CK_443X),
1866 CLK(NULL, "slimbus2_fclk_1", &slimbus2_fclk_1, CK_443X),
1867 CLK(NULL, "slimbus2_fclk_0", &slimbus2_fclk_0, CK_443X),
1868 CLK(NULL, "slimbus2_slimbus_clk", &slimbus2_slimbus_clk, CK_443X),
1869 CLK(NULL, "slimbus2_fck", &slimbus2_fck, CK_443X),
1870 CLK(NULL, "smartreflex_core_fck", &smartreflex_core_fck, CK_443X),
1871 CLK(NULL, "smartreflex_iva_fck", &smartreflex_iva_fck, CK_443X),
1872 CLK(NULL, "smartreflex_mpu_fck", &smartreflex_mpu_fck, CK_443X),
1873 CLK(NULL, "timer1_fck", &timer1_fck, CK_443X),
1874 CLK(NULL, "timer10_fck", &timer10_fck, CK_443X),
1875 CLK(NULL, "timer11_fck", &timer11_fck, CK_443X),
1876 CLK(NULL, "timer2_fck", &timer2_fck, CK_443X),
1877 CLK(NULL, "timer3_fck", &timer3_fck, CK_443X),
1878 CLK(NULL, "timer4_fck", &timer4_fck, CK_443X),
1879 CLK(NULL, "timer5_fck", &timer5_fck, CK_443X),
1880 CLK(NULL, "timer6_fck", &timer6_fck, CK_443X),
1881 CLK(NULL, "timer7_fck", &timer7_fck, CK_443X),
1882 CLK(NULL, "timer8_fck", &timer8_fck, CK_443X),
1883 CLK(NULL, "timer9_fck", &timer9_fck, CK_443X),
1884 CLK(NULL, "uart1_fck", &uart1_fck, CK_443X),
1885 CLK(NULL, "uart2_fck", &uart2_fck, CK_443X),
1886 CLK(NULL, "uart3_fck", &uart3_fck, CK_443X),
1887 CLK(NULL, "uart4_fck", &uart4_fck, CK_443X),
1888 CLK(NULL, "usb_host_fs_fck", &usb_host_fs_fck, CK_443X),
1889 CLK("usbhs_omap", "fs_fck", &usb_host_fs_fck, CK_443X),
1890 CLK(NULL, "utmi_p1_gfclk", &utmi_p1_gfclk, CK_443X),
1891 CLK(NULL, "usb_host_hs_utmi_p1_clk", &usb_host_hs_utmi_p1_clk, CK_443X),
1892 CLK(NULL, "utmi_p2_gfclk", &utmi_p2_gfclk, CK_443X),
1893 CLK(NULL, "usb_host_hs_utmi_p2_clk", &usb_host_hs_utmi_p2_clk, CK_443X),
1894 CLK(NULL, "usb_host_hs_utmi_p3_clk", &usb_host_hs_utmi_p3_clk, CK_443X),
1895 CLK(NULL, "usb_host_hs_hsic480m_p1_clk", &usb_host_hs_hsic480m_p1_clk, CK_443X),
1896 CLK(NULL, "usb_host_hs_hsic60m_p1_clk", &usb_host_hs_hsic60m_p1_clk, CK_443X),
1897 CLK(NULL, "usb_host_hs_hsic60m_p2_clk", &usb_host_hs_hsic60m_p2_clk, CK_443X),
1898 CLK(NULL, "usb_host_hs_hsic480m_p2_clk", &usb_host_hs_hsic480m_p2_clk, CK_443X),
1899 CLK(NULL, "usb_host_hs_func48mclk", &usb_host_hs_func48mclk, CK_443X),
1900 CLK(NULL, "usb_host_hs_fck", &usb_host_hs_fck, CK_443X),
1901 CLK("usbhs_omap", "hs_fck", &usb_host_hs_fck, CK_443X),
1902 CLK(NULL, "otg_60m_gfclk", &otg_60m_gfclk, CK_443X),
1903 CLK(NULL, "usb_otg_hs_xclk", &usb_otg_hs_xclk, CK_443X),
1904 CLK(NULL, "usb_otg_hs_ick", &usb_otg_hs_ick, CK_443X),
1905 CLK("musb-omap2430", "ick", &usb_otg_hs_ick, CK_443X),
1906 CLK(NULL, "usb_phy_cm_clk32k", &usb_phy_cm_clk32k, CK_443X),
1907 CLK(NULL, "usb_tll_hs_usb_ch2_clk", &usb_tll_hs_usb_ch2_clk, CK_443X),
1908 CLK(NULL, "usb_tll_hs_usb_ch0_clk", &usb_tll_hs_usb_ch0_clk, CK_443X),
1909 CLK(NULL, "usb_tll_hs_usb_ch1_clk", &usb_tll_hs_usb_ch1_clk, CK_443X),
1910 CLK(NULL, "usb_tll_hs_ick", &usb_tll_hs_ick, CK_443X),
1911 CLK("usbhs_omap", "usbtll_ick", &usb_tll_hs_ick, CK_443X),
1912 CLK("usbhs_tll", "usbtll_ick", &usb_tll_hs_ick, CK_443X),
1913 CLK(NULL, "usim_ck", &usim_ck, CK_443X),
1914 CLK(NULL, "usim_fclk", &usim_fclk, CK_443X),
1915 CLK(NULL, "usim_fck", &usim_fck, CK_443X),
1916 CLK(NULL, "wd_timer2_fck", &wd_timer2_fck, CK_443X),
1917 CLK(NULL, "wd_timer3_fck", &wd_timer3_fck, CK_443X),
1918 CLK(NULL, "pmd_stm_clock_mux_ck", &pmd_stm_clock_mux_ck, CK_443X),
1919 CLK(NULL, "pmd_trace_clk_mux_ck", &pmd_trace_clk_mux_ck, CK_443X),
1920 CLK(NULL, "stm_clk_div_ck", &stm_clk_div_ck, CK_443X),
1921 CLK(NULL, "trace_clk_div_ck", &trace_clk_div_ck, CK_443X),
1922 CLK(NULL, "auxclk0_src_ck", &auxclk0_src_ck, CK_443X),
1923 CLK(NULL, "auxclk0_ck", &auxclk0_ck, CK_443X),
1924 CLK(NULL, "auxclkreq0_ck", &auxclkreq0_ck, CK_443X),
1925 CLK(NULL, "auxclk1_src_ck", &auxclk1_src_ck, CK_443X),
1926 CLK(NULL, "auxclk1_ck", &auxclk1_ck, CK_443X),
1927 CLK(NULL, "auxclkreq1_ck", &auxclkreq1_ck, CK_443X),
1928 CLK(NULL, "auxclk2_src_ck", &auxclk2_src_ck, CK_443X),
1929 CLK(NULL, "auxclk2_ck", &auxclk2_ck, CK_443X),
1930 CLK(NULL, "auxclkreq2_ck", &auxclkreq2_ck, CK_443X),
1931 CLK(NULL, "auxclk3_src_ck", &auxclk3_src_ck, CK_443X),
1932 CLK(NULL, "auxclk3_ck", &auxclk3_ck, CK_443X),
1933 CLK(NULL, "auxclkreq3_ck", &auxclkreq3_ck, CK_443X),
1934 CLK(NULL, "auxclk4_src_ck", &auxclk4_src_ck, CK_443X),
1935 CLK(NULL, "auxclk4_ck", &auxclk4_ck, CK_443X),
1936 CLK(NULL, "auxclkreq4_ck", &auxclkreq4_ck, CK_443X),
1937 CLK(NULL, "auxclk5_src_ck", &auxclk5_src_ck, CK_443X),
1938 CLK(NULL, "auxclk5_ck", &auxclk5_ck, CK_443X),
1939 CLK(NULL, "auxclkreq5_ck", &auxclkreq5_ck, CK_443X),
1940 CLK("omap-gpmc", "fck", &dummy_ck, CK_443X),
1941 CLK("omap_i2c.1", "ick", &dummy_ck, CK_443X),
1942 CLK("omap_i2c.2", "ick", &dummy_ck, CK_443X),
1943 CLK("omap_i2c.3", "ick", &dummy_ck, CK_443X),
1944 CLK("omap_i2c.4", "ick", &dummy_ck, CK_443X),
1945 CLK(NULL, "mailboxes_ick", &dummy_ck, CK_443X),
1946 CLK("omap_hsmmc.0", "ick", &dummy_ck, CK_443X),
1947 CLK("omap_hsmmc.1", "ick", &dummy_ck, CK_443X),
1948 CLK("omap_hsmmc.2", "ick", &dummy_ck, CK_443X),
1949 CLK("omap_hsmmc.3", "ick", &dummy_ck, CK_443X),
1950 CLK("omap_hsmmc.4", "ick", &dummy_ck, CK_443X),
1951 CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_443X),
1952 CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_443X),
1953 CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_443X),
1954 CLK("omap-mcbsp.4", "ick", &dummy_ck, CK_443X),
1955 CLK("omap2_mcspi.1", "ick", &dummy_ck, CK_443X),
1956 CLK("omap2_mcspi.2", "ick", &dummy_ck, CK_443X),
1957 CLK("omap2_mcspi.3", "ick", &dummy_ck, CK_443X),
1958 CLK("omap2_mcspi.4", "ick", &dummy_ck, CK_443X),
1959 CLK(NULL, "uart1_ick", &dummy_ck, CK_443X),
1960 CLK(NULL, "uart2_ick", &dummy_ck, CK_443X),
1961 CLK(NULL, "uart3_ick", &dummy_ck, CK_443X),
1962 CLK(NULL, "uart4_ick", &dummy_ck, CK_443X),
1963 CLK("usbhs_omap", "usbhost_ick", &dummy_ck, CK_443X),
1964 CLK("usbhs_omap", "usbtll_fck", &dummy_ck, CK_443X),
1965 CLK("usbhs_tll", "usbtll_fck", &dummy_ck, CK_443X),
1966 CLK("omap_wdt", "ick", &dummy_ck, CK_443X),
1967 CLK(NULL, "timer_32k_ck", &sys_32k_ck, CK_443X),
1968 /* TODO: Remove "omap_timer.X" aliases once DT migration is complete */
1969 CLK("omap_timer.1", "timer_sys_ck", &sys_clkin_ck, CK_443X),
1970 CLK("omap_timer.2", "timer_sys_ck", &sys_clkin_ck, CK_443X),
1971 CLK("omap_timer.3", "timer_sys_ck", &sys_clkin_ck, CK_443X),
1972 CLK("omap_timer.4", "timer_sys_ck", &sys_clkin_ck, CK_443X),
1973 CLK("omap_timer.9", "timer_sys_ck", &sys_clkin_ck, CK_443X),
1974 CLK("omap_timer.10", "timer_sys_ck", &sys_clkin_ck, CK_443X),
1975 CLK("omap_timer.11", "timer_sys_ck", &sys_clkin_ck, CK_443X),
1976 CLK("omap_timer.5", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
1977 CLK("omap_timer.6", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
1978 CLK("omap_timer.7", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
1979 CLK("omap_timer.8", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
1980 CLK("4a318000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
1981 CLK("48032000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
1982 CLK("48034000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
1983 CLK("48036000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
1984 CLK("4803e000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
1985 CLK("48086000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
1986 CLK("48088000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
Jon Hunterba68c7e2012-12-15 01:35:39 -07001987 CLK("40138000.timer", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
1988 CLK("4013a000.timer", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
1989 CLK("4013c000.timer", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
1990 CLK("4013e000.timer", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
Rajendra Nayakcb268672012-11-06 15:41:08 -07001991 CLK(NULL, "cpufreq_ck", &dpll_mpu_ck, CK_443X),
1992};
1993
1994static const char *enable_init_clks[] = {
1995 "emif1_fck",
1996 "emif2_fck",
1997 "gpmc_ick",
1998 "l3_instr_ick",
1999 "l3_main_3_ick",
2000 "ocp_wp_noc_ick",
2001};
2002
2003int __init omap4xxx_clk_init(void)
2004{
2005 u32 cpu_clkflg;
2006 struct omap_clk *c;
Jon Hunter8c197cc2012-12-15 01:35:50 -07002007 int rc;
Rajendra Nayakcb268672012-11-06 15:41:08 -07002008
2009 if (cpu_is_omap443x()) {
2010 cpu_mask = RATE_IN_4430;
2011 cpu_clkflg = CK_443X;
2012 } else if (cpu_is_omap446x() || cpu_is_omap447x()) {
2013 cpu_mask = RATE_IN_4460 | RATE_IN_4430;
2014 cpu_clkflg = CK_446X | CK_443X;
2015
2016 if (cpu_is_omap447x())
2017 pr_warn("WARNING: OMAP4470 clock data incomplete!\n");
2018 } else {
2019 return 0;
2020 }
2021
2022 for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
2023 c++) {
2024 if (c->cpu & cpu_clkflg) {
2025 clkdev_add(&c->lk);
2026 if (!__clk_init(NULL, c->lk.clk))
2027 omap2_init_clk_hw_omap_clocks(c->lk.clk);
2028 }
2029 }
2030
2031 omap2_clk_disable_autoidle_all();
2032
2033 omap2_clk_enable_init_clocks(enable_init_clks,
2034 ARRAY_SIZE(enable_init_clks));
2035
Jon Hunter8c197cc2012-12-15 01:35:50 -07002036 /*
2037 * On OMAP4460 the ABE DPLL fails to turn on if in idle low-power
2038 * state when turning the ABE clock domain. Workaround this by
2039 * locking the ABE DPLL on boot.
Peter Ujfalusi981827a2013-01-18 16:48:15 -07002040 * Lock the ABE DPLL in any case to avoid issues with audio.
Jon Hunter8c197cc2012-12-15 01:35:50 -07002041 */
Peter Ujfalusi981827a2013-01-18 16:48:15 -07002042 rc = clk_set_parent(&abe_dpll_refclk_mux_ck, &sys_32k_ck);
2043 if (!rc)
2044 rc = clk_set_rate(&dpll_abe_ck, OMAP4_DPLL_ABE_DEFFREQ);
2045 if (rc)
2046 pr_err("%s: failed to configure ABE DPLL!\n", __func__);
Jon Hunter8c197cc2012-12-15 01:35:50 -07002047
Rajendra Nayakcb268672012-11-06 15:41:08 -07002048 return 0;
2049}