blob: a73a8d5a5e6963e6fef9b52c28666e913a74160c [file] [log] [blame]
Roland McGrath1eeaed72008-01-30 13:31:51 +01001/*
2 * Copyright (C) 1994 Linus Torvalds
3 *
4 * Pentium III FXSR, SSE support
5 * General FPU state handling cleanups
6 * Gareth Hughes <gareth@valinux.com>, May 2000
7 * x86-64 work by Andi Kleen 2002
8 */
9
H. Peter Anvin1965aae2008-10-22 22:26:29 -070010#ifndef _ASM_X86_I387_H
11#define _ASM_X86_I387_H
Roland McGrath1eeaed72008-01-30 13:31:51 +010012
Herbert Xu3b0d6592009-11-03 09:11:15 -050013#ifndef __ASSEMBLY__
14
Roland McGrath1eeaed72008-01-30 13:31:51 +010015#include <linux/sched.h>
16#include <linux/kernel_stat.h>
17#include <linux/regset.h>
Suresh Siddhae4914012008-08-13 22:02:26 +100018#include <linux/hardirq.h>
Avi Kivity86603282010-05-06 11:45:46 +030019#include <linux/slab.h>
H. Peter Anvin92c37fa2008-02-04 16:47:58 +010020#include <asm/asm.h>
H. Peter Anvinc9775b42010-05-11 17:49:54 -070021#include <asm/cpufeature.h>
Roland McGrath1eeaed72008-01-30 13:31:51 +010022#include <asm/processor.h>
23#include <asm/sigcontext.h>
24#include <asm/user.h>
25#include <asm/uaccess.h>
Suresh Siddhadc1e35c2008-07-29 10:29:19 -070026#include <asm/xsave.h>
Roland McGrath1eeaed72008-01-30 13:31:51 +010027
Suresh Siddha3c1c7f12008-07-29 10:29:21 -070028extern unsigned int sig_xstate_size;
Roland McGrath1eeaed72008-01-30 13:31:51 +010029extern void fpu_init(void);
Roland McGrath1eeaed72008-01-30 13:31:51 +010030extern void mxcsr_feature_mask_init(void);
Suresh Siddhaaa283f42008-03-10 15:28:05 -070031extern int init_fpu(struct task_struct *child);
Roland McGrath1eeaed72008-01-30 13:31:51 +010032extern asmlinkage void math_state_restore(void);
Jeremy Fitzhardingee6e9cac2009-04-24 00:40:59 -070033extern void __math_state_restore(void);
Jaswinder Singh36454932008-07-21 22:31:57 +053034extern int dump_fpu(struct pt_regs *, struct user_i387_struct *);
Roland McGrath1eeaed72008-01-30 13:31:51 +010035
36extern user_regset_active_fn fpregs_active, xfpregs_active;
Suresh Siddha5b3efd52010-02-11 11:50:59 -080037extern user_regset_get_fn fpregs_get, xfpregs_get, fpregs_soft_get,
38 xstateregs_get;
39extern user_regset_set_fn fpregs_set, xfpregs_set, fpregs_soft_set,
40 xstateregs_set;
41
42/*
43 * xstateregs_active == fpregs_active. Please refer to the comment
44 * at the definition of fpregs_active.
45 */
46#define xstateregs_active fpregs_active
Roland McGrath1eeaed72008-01-30 13:31:51 +010047
Suresh Siddhac37b5ef2008-07-29 10:29:25 -070048extern struct _fpx_sw_bytes fx_sw_reserved;
Roland McGrath1eeaed72008-01-30 13:31:51 +010049#ifdef CONFIG_IA32_EMULATION
Suresh Siddha3c1c7f12008-07-29 10:29:21 -070050extern unsigned int sig_xstate_ia32_size;
Suresh Siddhac37b5ef2008-07-29 10:29:25 -070051extern struct _fpx_sw_bytes fx_sw_reserved_ia32;
Roland McGrath1eeaed72008-01-30 13:31:51 +010052struct _fpstate_ia32;
Suresh Siddhaab513702008-07-29 10:29:22 -070053struct _xstate_ia32;
54extern int save_i387_xstate_ia32(void __user *buf);
55extern int restore_i387_xstate_ia32(void __user *buf);
Roland McGrath1eeaed72008-01-30 13:31:51 +010056#endif
57
Suresh Siddhab359e8a2008-07-29 10:29:20 -070058#define X87_FSW_ES (1 << 7) /* Exception Summary */
59
Suresh Siddha29104e12010-07-19 16:05:49 -070060static __always_inline __pure bool use_xsaveopt(void)
61{
Suresh Siddha6bad06b2010-07-19 16:05:52 -070062 return static_cpu_has(X86_FEATURE_XSAVEOPT);
Suresh Siddha29104e12010-07-19 16:05:49 -070063}
64
H. Peter Anvinc9775b42010-05-11 17:49:54 -070065static __always_inline __pure bool use_xsave(void)
Avi Kivityc9ad4882010-05-06 11:45:45 +030066{
H. Peter Anvinc9775b42010-05-11 17:49:54 -070067 return static_cpu_has(X86_FEATURE_XSAVE);
Avi Kivityc9ad4882010-05-06 11:45:45 +030068}
69
Suresh Siddha29104e12010-07-19 16:05:49 -070070extern void __sanitize_i387_state(struct task_struct *);
71
72static inline void sanitize_i387_state(struct task_struct *tsk)
73{
74 if (!use_xsaveopt())
75 return;
76 __sanitize_i387_state(tsk);
77}
78
Roland McGrath1eeaed72008-01-30 13:31:51 +010079#ifdef CONFIG_X86_64
80
81/* Ignore delayed exceptions from user space */
82static inline void tolerant_fwait(void)
83{
84 asm volatile("1: fwait\n"
85 "2:\n"
Joe Perchesaffe6632008-03-23 01:02:18 -070086 _ASM_EXTABLE(1b, 2b));
Roland McGrath1eeaed72008-01-30 13:31:51 +010087}
88
Suresh Siddhab359e8a2008-07-29 10:29:20 -070089static inline int fxrstor_checking(struct i387_fxsave_struct *fx)
Roland McGrath1eeaed72008-01-30 13:31:51 +010090{
91 int err;
92
93 asm volatile("1: rex64/fxrstor (%[fx])\n\t"
94 "2:\n"
95 ".section .fixup,\"ax\"\n"
96 "3: movl $-1,%[err]\n"
97 " jmp 2b\n"
98 ".previous\n"
Joe Perchesaffe6632008-03-23 01:02:18 -070099 _ASM_EXTABLE(1b, 3b)
Roland McGrath1eeaed72008-01-30 13:31:51 +0100100 : [err] "=r" (err)
Jiri Slaby4ecf4582009-04-08 13:32:00 +0200101#if 0 /* See comment in fxsave() below. */
Roland McGrath1eeaed72008-01-30 13:31:51 +0100102 : [fx] "r" (fx), "m" (*fx), "0" (0));
103#else
104 : [fx] "cdaSDb" (fx), "m" (*fx), "0" (0));
105#endif
Roland McGrath1eeaed72008-01-30 13:31:51 +0100106 return err;
107}
108
Roland McGrath1eeaed72008-01-30 13:31:51 +0100109/* AMD CPUs don't save/restore FDP/FIP/FOP unless an exception
110 is pending. Clear the x87 state here by setting it to fixed
111 values. The kernel data segment can be sometimes 0 and sometimes
112 new user value. Both should be ok.
113 Use the PDA as safe address because it should be already in L1. */
Avi Kivity86603282010-05-06 11:45:46 +0300114static inline void fpu_clear(struct fpu *fpu)
Roland McGrath1eeaed72008-01-30 13:31:51 +0100115{
Avi Kivity86603282010-05-06 11:45:46 +0300116 struct xsave_struct *xstate = &fpu->state->xsave;
117 struct i387_fxsave_struct *fx = &fpu->state->fxsave;
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700118
119 /*
120 * xsave header may indicate the init state of the FP.
121 */
Avi Kivityc9ad4882010-05-06 11:45:45 +0300122 if (use_xsave() &&
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700123 !(xstate->xsave_hdr.xstate_bv & XSTATE_FP))
124 return;
125
Roland McGrath1eeaed72008-01-30 13:31:51 +0100126 if (unlikely(fx->swd & X87_FSW_ES))
Joe Perchesaffe6632008-03-23 01:02:18 -0700127 asm volatile("fnclex");
Roland McGrath1eeaed72008-01-30 13:31:51 +0100128 alternative_input(ASM_NOP8 ASM_NOP2,
Joe Perchesaffe6632008-03-23 01:02:18 -0700129 " emms\n" /* clear stack tags */
130 " fildl %%gs:0", /* load to clear state */
131 X86_FEATURE_FXSAVE_LEAK);
Roland McGrath1eeaed72008-01-30 13:31:51 +0100132}
133
Avi Kivity86603282010-05-06 11:45:46 +0300134static inline void clear_fpu_state(struct task_struct *tsk)
135{
136 fpu_clear(&tsk->thread.fpu);
137}
138
Suresh Siddhac37b5ef2008-07-29 10:29:25 -0700139static inline int fxsave_user(struct i387_fxsave_struct __user *fx)
Roland McGrath1eeaed72008-01-30 13:31:51 +0100140{
141 int err;
142
Suresh Siddha8e221b62010-06-22 16:23:37 -0700143 /*
144 * Clear the bytes not touched by the fxsave and reserved
145 * for the SW usage.
146 */
147 err = __clear_user(&fx->sw_reserved,
148 sizeof(struct _fpx_sw_bytes));
149 if (unlikely(err))
150 return -EFAULT;
151
Roland McGrath1eeaed72008-01-30 13:31:51 +0100152 asm volatile("1: rex64/fxsave (%[fx])\n\t"
153 "2:\n"
154 ".section .fixup,\"ax\"\n"
155 "3: movl $-1,%[err]\n"
156 " jmp 2b\n"
157 ".previous\n"
Joe Perchesaffe6632008-03-23 01:02:18 -0700158 _ASM_EXTABLE(1b, 3b)
Roland McGrath1eeaed72008-01-30 13:31:51 +0100159 : [err] "=r" (err), "=m" (*fx)
Jiri Slaby4ecf4582009-04-08 13:32:00 +0200160#if 0 /* See comment in fxsave() below. */
Roland McGrath1eeaed72008-01-30 13:31:51 +0100161 : [fx] "r" (fx), "0" (0));
162#else
163 : [fx] "cdaSDb" (fx), "0" (0));
164#endif
Joe Perchesaffe6632008-03-23 01:02:18 -0700165 if (unlikely(err) &&
166 __clear_user(fx, sizeof(struct i387_fxsave_struct)))
Roland McGrath1eeaed72008-01-30 13:31:51 +0100167 err = -EFAULT;
168 /* No need to clear here because the caller clears USED_MATH */
169 return err;
170}
171
Avi Kivity86603282010-05-06 11:45:46 +0300172static inline void fpu_fxsave(struct fpu *fpu)
Roland McGrath1eeaed72008-01-30 13:31:51 +0100173{
174 /* Using "rex64; fxsave %0" is broken because, if the memory operand
175 uses any extended registers for addressing, a second REX prefix
176 will be generated (to the assembler, rex64 followed by semicolon
177 is a separate instruction), and hence the 64-bitness is lost. */
178#if 0
179 /* Using "fxsaveq %0" would be the ideal choice, but is only supported
180 starting with gas 2.16. */
181 __asm__ __volatile__("fxsaveq %0"
Avi Kivity86603282010-05-06 11:45:46 +0300182 : "=m" (fpu->state->fxsave));
Roland McGrath1eeaed72008-01-30 13:31:51 +0100183#elif 0
184 /* Using, as a workaround, the properly prefixed form below isn't
185 accepted by any binutils version so far released, complaining that
186 the same type of prefix is used twice if an extended register is
187 needed for addressing (fix submitted to mainline 2005-11-21). */
188 __asm__ __volatile__("rex64/fxsave %0"
Avi Kivity86603282010-05-06 11:45:46 +0300189 : "=m" (fpu->state->fxsave));
Roland McGrath1eeaed72008-01-30 13:31:51 +0100190#else
191 /* This, however, we can work around by forcing the compiler to select
192 an addressing mode that doesn't require extended registers. */
Suresh Siddha61c46282008-03-10 15:28:04 -0700193 __asm__ __volatile__("rex64/fxsave (%1)"
Avi Kivity86603282010-05-06 11:45:46 +0300194 : "=m" (fpu->state->fxsave)
195 : "cdaSDb" (&fpu->state->fxsave));
Roland McGrath1eeaed72008-01-30 13:31:51 +0100196#endif
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700197}
198
Avi Kivity86603282010-05-06 11:45:46 +0300199static inline void fpu_save_init(struct fpu *fpu)
200{
201 if (use_xsave())
202 fpu_xsave(fpu);
203 else
204 fpu_fxsave(fpu);
205
206 fpu_clear(fpu);
207}
208
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700209static inline void __save_init_fpu(struct task_struct *tsk)
210{
Avi Kivity86603282010-05-06 11:45:46 +0300211 fpu_save_init(&tsk->thread.fpu);
Roland McGrath1eeaed72008-01-30 13:31:51 +0100212 task_thread_info(tsk)->status &= ~TS_USEDFPU;
213}
214
Roland McGrath1eeaed72008-01-30 13:31:51 +0100215#else /* CONFIG_X86_32 */
216
Daniel Glöcknerab9e1852009-03-04 19:42:27 +0100217#ifdef CONFIG_MATH_EMULATION
Avi Kivity86603282010-05-06 11:45:46 +0300218extern void finit_soft_fpu(struct i387_soft_struct *soft);
Daniel Glöcknerab9e1852009-03-04 19:42:27 +0100219#else
Avi Kivity86603282010-05-06 11:45:46 +0300220static inline void finit_soft_fpu(struct i387_soft_struct *soft) {}
Daniel Glöcknerab9e1852009-03-04 19:42:27 +0100221#endif
Suresh Siddhae8a496a2008-05-23 16:26:37 -0700222
Roland McGrath1eeaed72008-01-30 13:31:51 +0100223static inline void tolerant_fwait(void)
224{
225 asm volatile("fnclex ; fwait");
226}
227
Jiri Slaby34ba4762009-04-08 13:31:59 +0200228/* perform fxrstor iff the processor has extended states, otherwise frstor */
229static inline int fxrstor_checking(struct i387_fxsave_struct *fx)
Roland McGrath1eeaed72008-01-30 13:31:51 +0100230{
231 /*
232 * The "nop" is needed to make the instructions the same
233 * length.
234 */
235 alternative_input(
236 "nop ; frstor %1",
237 "fxrstor %1",
238 X86_FEATURE_FXSR,
Jiri Slaby34ba4762009-04-08 13:31:59 +0200239 "m" (*fx));
240
Jiri Slabyfcb2ac52009-04-08 13:31:58 +0200241 return 0;
Roland McGrath1eeaed72008-01-30 13:31:51 +0100242}
243
244/* We need a safe address that is cheap to find and that is already
245 in L1 during context switch. The best choices are unfortunately
246 different for UP and SMP */
247#ifdef CONFIG_SMP
248#define safe_address (__per_cpu_offset[0])
249#else
250#define safe_address (kstat_cpu(0).cpustat.user)
251#endif
252
253/*
254 * These must be called with preempt disabled
255 */
Avi Kivity86603282010-05-06 11:45:46 +0300256static inline void fpu_save_init(struct fpu *fpu)
Roland McGrath1eeaed72008-01-30 13:31:51 +0100257{
Avi Kivityc9ad4882010-05-06 11:45:45 +0300258 if (use_xsave()) {
Avi Kivity86603282010-05-06 11:45:46 +0300259 struct xsave_struct *xstate = &fpu->state->xsave;
260 struct i387_fxsave_struct *fx = &fpu->state->fxsave;
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700261
Avi Kivity86603282010-05-06 11:45:46 +0300262 fpu_xsave(fpu);
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700263
264 /*
265 * xsave header may indicate the init state of the FP.
266 */
267 if (!(xstate->xsave_hdr.xstate_bv & XSTATE_FP))
268 goto end;
269
270 if (unlikely(fx->swd & X87_FSW_ES))
271 asm volatile("fnclex");
272
273 /*
274 * we can do a simple return here or be paranoid :)
275 */
276 goto clear_state;
277 }
278
Roland McGrath1eeaed72008-01-30 13:31:51 +0100279 /* Use more nops than strictly needed in case the compiler
280 varies code */
281 alternative_input(
282 "fnsave %[fx] ;fwait;" GENERIC_NOP8 GENERIC_NOP4,
283 "fxsave %[fx]\n"
284 "bt $7,%[fsw] ; jnc 1f ; fnclex\n1:",
285 X86_FEATURE_FXSR,
Avi Kivity86603282010-05-06 11:45:46 +0300286 [fx] "m" (fpu->state->fxsave),
287 [fsw] "m" (fpu->state->fxsave.swd) : "memory");
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700288clear_state:
Roland McGrath1eeaed72008-01-30 13:31:51 +0100289 /* AMD K7/K8 CPUs don't save/restore FDP/FIP/FOP unless an exception
290 is pending. Clear the x87 state here by setting it to fixed
291 values. safe_address is a random variable that should be in L1 */
292 alternative_input(
293 GENERIC_NOP8 GENERIC_NOP2,
294 "emms\n\t" /* clear stack tags */
295 "fildl %[addr]", /* set F?P to defined value */
296 X86_FEATURE_FXSAVE_LEAK,
297 [addr] "m" (safe_address));
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700298end:
Avi Kivity86603282010-05-06 11:45:46 +0300299 ;
300}
301
302static inline void __save_init_fpu(struct task_struct *tsk)
303{
304 fpu_save_init(&tsk->thread.fpu);
Roland McGrath1eeaed72008-01-30 13:31:51 +0100305 task_thread_info(tsk)->status &= ~TS_USEDFPU;
306}
307
Avi Kivity86603282010-05-06 11:45:46 +0300308
Suresh Siddhaab513702008-07-29 10:29:22 -0700309#endif /* CONFIG_X86_64 */
310
Avi Kivity86603282010-05-06 11:45:46 +0300311static inline int fpu_fxrstor_checking(struct fpu *fpu)
312{
313 return fxrstor_checking(&fpu->state->fxsave);
314}
315
316static inline int fpu_restore_checking(struct fpu *fpu)
317{
318 if (use_xsave())
319 return fpu_xrstor_checking(fpu);
320 else
321 return fpu_fxrstor_checking(fpu);
322}
323
Jiri Slaby34ba4762009-04-08 13:31:59 +0200324static inline int restore_fpu_checking(struct task_struct *tsk)
325{
Avi Kivity86603282010-05-06 11:45:46 +0300326 return fpu_restore_checking(&tsk->thread.fpu);
Jiri Slaby34ba4762009-04-08 13:31:59 +0200327}
328
Roland McGrath1eeaed72008-01-30 13:31:51 +0100329/*
330 * Signal frame handlers...
331 */
Suresh Siddhaab513702008-07-29 10:29:22 -0700332extern int save_i387_xstate(void __user *buf);
333extern int restore_i387_xstate(void __user *buf);
Roland McGrath1eeaed72008-01-30 13:31:51 +0100334
335static inline void __unlazy_fpu(struct task_struct *tsk)
336{
337 if (task_thread_info(tsk)->status & TS_USEDFPU) {
338 __save_init_fpu(tsk);
339 stts();
340 } else
341 tsk->fpu_counter = 0;
342}
343
344static inline void __clear_fpu(struct task_struct *tsk)
345{
346 if (task_thread_info(tsk)->status & TS_USEDFPU) {
347 tolerant_fwait();
348 task_thread_info(tsk)->status &= ~TS_USEDFPU;
349 stts();
350 }
351}
352
353static inline void kernel_fpu_begin(void)
354{
355 struct thread_info *me = current_thread_info();
356 preempt_disable();
357 if (me->status & TS_USEDFPU)
358 __save_init_fpu(me->task);
359 else
360 clts();
361}
362
363static inline void kernel_fpu_end(void)
364{
365 stts();
366 preempt_enable();
367}
368
Huang Yingae4b6882009-08-31 13:11:54 +0800369static inline bool irq_fpu_usable(void)
370{
371 struct pt_regs *regs;
372
373 return !in_interrupt() || !(regs = get_irq_regs()) || \
374 user_mode(regs) || (read_cr0() & X86_CR0_TS);
375}
376
Suresh Siddhae4914012008-08-13 22:02:26 +1000377/*
378 * Some instructions like VIA's padlock instructions generate a spurious
379 * DNA fault but don't modify SSE registers. And these instructions
Chuck Ebbert0b8c3d52009-06-09 10:40:50 -0400380 * get used from interrupt context as well. To prevent these kernel instructions
381 * in interrupt context interacting wrongly with other user/kernel fpu usage, we
Suresh Siddhae4914012008-08-13 22:02:26 +1000382 * should use them only in the context of irq_ts_save/restore()
383 */
384static inline int irq_ts_save(void)
385{
386 /*
Chuck Ebbert0b8c3d52009-06-09 10:40:50 -0400387 * If in process context and not atomic, we can take a spurious DNA fault.
388 * Otherwise, doing clts() in process context requires disabling preemption
389 * or some heavy lifting like kernel_fpu_begin()
Suresh Siddhae4914012008-08-13 22:02:26 +1000390 */
Chuck Ebbert0b8c3d52009-06-09 10:40:50 -0400391 if (!in_atomic())
Suresh Siddhae4914012008-08-13 22:02:26 +1000392 return 0;
393
394 if (read_cr0() & X86_CR0_TS) {
395 clts();
396 return 1;
397 }
398
399 return 0;
400}
401
402static inline void irq_ts_restore(int TS_state)
403{
404 if (TS_state)
405 stts();
406}
407
Roland McGrath1eeaed72008-01-30 13:31:51 +0100408#ifdef CONFIG_X86_64
409
410static inline void save_init_fpu(struct task_struct *tsk)
411{
412 __save_init_fpu(tsk);
413 stts();
414}
415
416#define unlazy_fpu __unlazy_fpu
417#define clear_fpu __clear_fpu
418
419#else /* CONFIG_X86_32 */
420
421/*
422 * These disable preemption on their own and are safe
423 */
424static inline void save_init_fpu(struct task_struct *tsk)
425{
426 preempt_disable();
427 __save_init_fpu(tsk);
428 stts();
429 preempt_enable();
430}
431
432static inline void unlazy_fpu(struct task_struct *tsk)
433{
434 preempt_disable();
435 __unlazy_fpu(tsk);
436 preempt_enable();
437}
438
439static inline void clear_fpu(struct task_struct *tsk)
440{
441 preempt_disable();
442 __clear_fpu(tsk);
443 preempt_enable();
444}
445
446#endif /* CONFIG_X86_64 */
447
448/*
Roland McGrath1eeaed72008-01-30 13:31:51 +0100449 * i387 state interaction
450 */
451static inline unsigned short get_fpu_cwd(struct task_struct *tsk)
452{
453 if (cpu_has_fxsr) {
Avi Kivity86603282010-05-06 11:45:46 +0300454 return tsk->thread.fpu.state->fxsave.cwd;
Roland McGrath1eeaed72008-01-30 13:31:51 +0100455 } else {
Avi Kivity86603282010-05-06 11:45:46 +0300456 return (unsigned short)tsk->thread.fpu.state->fsave.cwd;
Roland McGrath1eeaed72008-01-30 13:31:51 +0100457 }
458}
459
460static inline unsigned short get_fpu_swd(struct task_struct *tsk)
461{
462 if (cpu_has_fxsr) {
Avi Kivity86603282010-05-06 11:45:46 +0300463 return tsk->thread.fpu.state->fxsave.swd;
Roland McGrath1eeaed72008-01-30 13:31:51 +0100464 } else {
Avi Kivity86603282010-05-06 11:45:46 +0300465 return (unsigned short)tsk->thread.fpu.state->fsave.swd;
Roland McGrath1eeaed72008-01-30 13:31:51 +0100466 }
467}
468
469static inline unsigned short get_fpu_mxcsr(struct task_struct *tsk)
470{
471 if (cpu_has_xmm) {
Avi Kivity86603282010-05-06 11:45:46 +0300472 return tsk->thread.fpu.state->fxsave.mxcsr;
Roland McGrath1eeaed72008-01-30 13:31:51 +0100473 } else {
474 return MXCSR_DEFAULT;
475 }
476}
477
Avi Kivity86603282010-05-06 11:45:46 +0300478static bool fpu_allocated(struct fpu *fpu)
479{
480 return fpu->state != NULL;
481}
482
483static inline int fpu_alloc(struct fpu *fpu)
484{
485 if (fpu_allocated(fpu))
486 return 0;
487 fpu->state = kmem_cache_alloc(task_xstate_cachep, GFP_KERNEL);
488 if (!fpu->state)
489 return -ENOMEM;
490 WARN_ON((unsigned long)fpu->state & 15);
491 return 0;
492}
493
494static inline void fpu_free(struct fpu *fpu)
495{
496 if (fpu->state) {
497 kmem_cache_free(task_xstate_cachep, fpu->state);
498 fpu->state = NULL;
499 }
500}
501
502static inline void fpu_copy(struct fpu *dst, struct fpu *src)
503{
504 memcpy(dst->state, src->state, xstate_size);
505}
506
Sheng Yang5ee481d2010-05-17 17:22:23 +0800507extern void fpu_finit(struct fpu *fpu);
508
Herbert Xu3b0d6592009-11-03 09:11:15 -0500509#endif /* __ASSEMBLY__ */
510
511#define PSHUFB_XMM5_XMM0 .byte 0x66, 0x0f, 0x38, 0x00, 0xc5
512#define PSHUFB_XMM5_XMM6 .byte 0x66, 0x0f, 0x38, 0x00, 0xf5
513
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700514#endif /* _ASM_X86_I387_H */