blob: cd22d821bf74cb1d73acc0fcc44e229dd60a505f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/kernel/entry-armv.S
3 *
4 * Copyright (C) 1996,1997,1998 Russell King.
5 * ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
Hyok S. Choiafeb90c2006-01-13 21:05:25 +00006 * nommu support by Hyok S. Choi (hyok.choi@samsung.com)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Low-level vector interface routines
13 *
Nicolas Pitre70b6f2b2007-12-04 14:33:33 +010014 * Note: there is a StrongARM bug in the STMIA rn, {regs}^ instruction
15 * that causes it to save wrong values... Be aware!
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
Rob Herring6f6f6a72012-03-10 10:30:31 -060018#include <asm/assembler.h>
Nicolas Pitref09b9972005-10-29 21:44:55 +010019#include <asm/memory.h>
Russell King753790e2011-02-06 15:32:24 +000020#include <asm/glue-df.h>
21#include <asm/glue-pf.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/vfpmacros.h>
Rob Herring243c8652012-02-08 18:26:34 -060023#ifndef CONFIG_MULTI_IRQ_HANDLER
Russell Kinga09e64f2008-08-05 16:14:15 +010024#include <mach/entry-macro.S>
Rob Herring243c8652012-02-08 18:26:34 -060025#endif
Russell Kingd6551e82006-06-21 13:31:52 +010026#include <asm/thread_notify.h>
Catalin Marinasc4c57162009-02-16 11:42:09 +010027#include <asm/unwind.h>
Russell Kingcc20d422009-11-09 23:53:29 +000028#include <asm/unistd.h>
Tony Lindgrenf159f4e2010-07-05 14:53:10 +010029#include <asm/tls.h>
David Howells9f97da72012-03-28 18:30:01 +010030#include <asm/system_info.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32#include "entry-header.S"
Magnus Dammcd544ce2010-12-22 13:20:08 +010033#include <asm/entry-macro-multi.S>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
35/*
Russell Kingd9600c92011-06-26 10:34:02 +010036 * Interrupt handling.
Russell King187a51a2005-05-21 18:14:44 +010037 */
38 .macro irq_handler
eric miao52108642010-12-13 09:42:34 +010039#ifdef CONFIG_MULTI_IRQ_HANDLER
Russell Kingd9600c92011-06-26 10:34:02 +010040 ldr r1, =handle_arch_irq
eric miao52108642010-12-13 09:42:34 +010041 mov r0, sp
eric miao52108642010-12-13 09:42:34 +010042 adr lr, BSYM(9997f)
Marc Zyngierabeb24a2011-09-06 09:23:26 +010043 ldr pc, [r1]
44#else
Magnus Dammcd544ce2010-12-22 13:20:08 +010045 arch_irq_handler_default
Marc Zyngierabeb24a2011-09-06 09:23:26 +010046#endif
Russell Kingf00ec482010-09-04 10:47:48 +0100479997:
Russell King187a51a2005-05-21 18:14:44 +010048 .endm
49
Russell Kingac8b9c12011-06-26 10:22:08 +010050 .macro pabt_helper
Russell King8dfe7ac2011-06-26 12:37:35 +010051 @ PABORT handler takes pt_regs in r2, fault address in r4 and psr in r5
Russell Kingac8b9c12011-06-26 10:22:08 +010052#ifdef MULTI_PABORT
Russell King0402bec2011-06-25 15:46:08 +010053 ldr ip, .LCprocfns
Russell Kingac8b9c12011-06-26 10:22:08 +010054 mov lr, pc
Russell King0402bec2011-06-25 15:46:08 +010055 ldr pc, [ip, #PROCESSOR_PABT_FUNC]
Russell Kingac8b9c12011-06-26 10:22:08 +010056#else
57 bl CPU_PABORT_HANDLER
58#endif
59 .endm
60
61 .macro dabt_helper
62
63 @
64 @ Call the processor-specific abort handler:
65 @
Russell Kingda740472011-06-26 16:01:26 +010066 @ r2 - pt_regs
Russell King3e287be2011-06-26 14:35:07 +010067 @ r4 - aborted context pc
68 @ r5 - aborted context psr
Russell Kingac8b9c12011-06-26 10:22:08 +010069 @
70 @ The abort handler must return the aborted address in r0, and
71 @ the fault status register in r1. r9 must be preserved.
72 @
73#ifdef MULTI_DABORT
Russell King0402bec2011-06-25 15:46:08 +010074 ldr ip, .LCprocfns
Russell Kingac8b9c12011-06-26 10:22:08 +010075 mov lr, pc
Russell King0402bec2011-06-25 15:46:08 +010076 ldr pc, [ip, #PROCESSOR_DABT_FUNC]
Russell Kingac8b9c12011-06-26 10:22:08 +010077#else
78 bl CPU_DABORT_HANDLER
79#endif
80 .endm
81
Nicolas Pitre785d3cd2007-12-03 15:27:56 -050082#ifdef CONFIG_KPROBES
83 .section .kprobes.text,"ax",%progbits
84#else
85 .text
86#endif
87
Russell King187a51a2005-05-21 18:14:44 +010088/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 * Invalid mode handlers
90 */
Russell Kingccea7a12005-05-31 22:22:32 +010091 .macro inv_entry, reason
92 sub sp, sp, #S_FRAME_SIZE
Catalin Marinasb86040a2009-07-24 12:32:54 +010093 ARM( stmib sp, {r1 - lr} )
94 THUMB( stmia sp, {r0 - r12} )
95 THUMB( str sp, [sp, #S_SP] )
96 THUMB( str lr, [sp, #S_LR] )
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 mov r1, #\reason
98 .endm
99
100__pabt_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100101 inv_entry BAD_PREFETCH
102 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100103ENDPROC(__pabt_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
105__dabt_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100106 inv_entry BAD_DATA
107 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100108ENDPROC(__dabt_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
110__irq_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100111 inv_entry BAD_IRQ
112 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100113ENDPROC(__irq_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
115__und_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100116 inv_entry BAD_UNDEFINSTR
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117
Russell Kingccea7a12005-05-31 22:22:32 +0100118 @
119 @ XXX fall through to common_invalid
120 @
121
122@
123@ common_invalid - generic code for failed exception (re-entrant version of handlers)
124@
125common_invalid:
126 zero_fp
127
128 ldmia r0, {r4 - r6}
129 add r0, sp, #S_PC @ here for interlock avoidance
130 mov r7, #-1 @ "" "" "" ""
131 str r4, [sp] @ save preserved r0
132 stmia r0, {r5 - r7} @ lr_<exception>,
133 @ cpsr_<exception>, "old_r0"
134
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 mov r0, sp
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 b bad_mode
Catalin Marinas93ed3972008-08-28 11:22:32 +0100137ENDPROC(__und_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138
139/*
140 * SVC mode handlers
141 */
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000142
143#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
144#define SPFIX(code...) code
145#else
146#define SPFIX(code...)
147#endif
148
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500149 .macro svc_entry, stack_hole=0
Catalin Marinasc4c57162009-02-16 11:42:09 +0100150 UNWIND(.fnstart )
151 UNWIND(.save {r0 - pc} )
Catalin Marinasb86040a2009-07-24 12:32:54 +0100152 sub sp, sp, #(S_FRAME_SIZE + \stack_hole - 4)
153#ifdef CONFIG_THUMB2_KERNEL
154 SPFIX( str r0, [sp] ) @ temporarily saved
155 SPFIX( mov r0, sp )
156 SPFIX( tst r0, #4 ) @ test original stack alignment
157 SPFIX( ldr r0, [sp] ) @ restored
158#else
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000159 SPFIX( tst sp, #4 )
Catalin Marinasb86040a2009-07-24 12:32:54 +0100160#endif
161 SPFIX( subeq sp, sp, #4 )
162 stmia sp, {r1 - r12}
Russell Kingccea7a12005-05-31 22:22:32 +0100163
Russell Kingb059bdc2011-06-25 15:44:20 +0100164 ldmia r0, {r3 - r5}
165 add r7, sp, #S_SP - 4 @ here for interlock avoidance
166 mov r6, #-1 @ "" "" "" ""
167 add r2, sp, #(S_FRAME_SIZE + \stack_hole - 4)
168 SPFIX( addeq r2, r2, #4 )
169 str r3, [sp, #-4]! @ save the "real" r0 copied
Russell Kingccea7a12005-05-31 22:22:32 +0100170 @ from the exception stack
171
Russell Kingb059bdc2011-06-25 15:44:20 +0100172 mov r3, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
174 @
175 @ We are now ready to fill in the remaining blanks on the stack:
176 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100177 @ r2 - sp_svc
178 @ r3 - lr_svc
179 @ r4 - lr_<exception>, already fixed up for correct return/restart
180 @ r5 - spsr_<exception>
181 @ r6 - orig_r0 (see pt_regs definition in ptrace.h)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100183 stmia r7, {r2 - r6}
Russell Kingf2741b72011-06-25 17:35:19 +0100184
185#ifdef CONFIG_TRACE_IRQFLAGS
186 bl trace_hardirqs_off
187#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 .endm
189
190 .align 5
191__dabt_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100192 svc_entry
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193 mov r2, sp
Russell Kingda740472011-06-26 16:01:26 +0100194 dabt_helper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195
196 @
197 @ IRQs off again before pulling preserved data off the stack
198 @
Russell Kingac788842010-07-10 10:10:18 +0100199 disable_irq_notrace
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200
Russell King02fe2842011-06-25 11:44:06 +0100201#ifdef CONFIG_TRACE_IRQFLAGS
202 tst r5, #PSR_I_BIT
203 bleq trace_hardirqs_on
204 tst r5, #PSR_I_BIT
205 blne trace_hardirqs_off
206#endif
Russell Kingb059bdc2011-06-25 15:44:20 +0100207 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100208 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100209ENDPROC(__dabt_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210
211 .align 5
212__irq_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100213 svc_entry
Russell King1613cc12011-06-25 10:57:57 +0100214 irq_handler
215
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216#ifdef CONFIG_PREEMPT
Russell King706fdd92005-05-21 18:15:45 +0100217 get_thread_info tsk
218 ldr r8, [tsk, #TI_PREEMPT] @ get preempt count
Russell King706fdd92005-05-21 18:15:45 +0100219 ldr r0, [tsk, #TI_FLAGS] @ get flags
Russell King28fab1a2008-04-13 17:47:35 +0100220 teq r8, #0 @ if preempt count != 0
221 movne r0, #0 @ force flags to 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 tst r0, #_TIF_NEED_RESCHED
223 blne svc_preempt
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224#endif
Russell King30891c92011-06-26 12:47:08 +0100225
Russell King7ad1bcb2006-08-27 12:07:02 +0100226#ifdef CONFIG_TRACE_IRQFLAGS
Russell Kingfbab1c82011-06-25 16:57:50 +0100227 @ The parent context IRQs must have been enabled to get here in
228 @ the first place, so there's no point checking the PSR I bit.
229 bl trace_hardirqs_on
Russell King7ad1bcb2006-08-27 12:07:02 +0100230#endif
Russell Kingb059bdc2011-06-25 15:44:20 +0100231 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100232 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100233ENDPROC(__irq_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234
235 .ltorg
236
237#ifdef CONFIG_PREEMPT
238svc_preempt:
Russell King28fab1a2008-04-13 17:47:35 +0100239 mov r8, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -07002401: bl preempt_schedule_irq @ irq en/disable is done inside
Russell King706fdd92005-05-21 18:15:45 +0100241 ldr r0, [tsk, #TI_FLAGS] @ get new tasks TI_FLAGS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 tst r0, #_TIF_NEED_RESCHED
Russell King28fab1a2008-04-13 17:47:35 +0100243 moveq pc, r8 @ go again
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244 b 1b
245#endif
246
Russell King15ac49b2012-07-30 19:42:10 +0100247__und_fault:
248 @ Correct the PC such that it is pointing at the instruction
249 @ which caused the fault. If the faulting instruction was ARM
250 @ the PC will be pointing at the next instruction, and have to
251 @ subtract 4. Otherwise, it is Thumb, and the PC will be
252 @ pointing at the second half of the Thumb instruction. We
253 @ have to subtract 2.
254 ldr r2, [r0, #S_PC]
255 sub r2, r2, r1
256 str r2, [r0, #S_PC]
257 b do_undefinstr
258ENDPROC(__und_fault)
259
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 .align 5
261__und_svc:
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500262#ifdef CONFIG_KPROBES
263 @ If a kprobe is about to simulate a "stmdb sp..." instruction,
264 @ it obviously needs free stack space which then will belong to
265 @ the saved context.
266 svc_entry 64
267#else
Russell Kingccea7a12005-05-31 22:22:32 +0100268 svc_entry
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500269#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 @
271 @ call emulation code, which returns using r9 if it has emulated
272 @ the instruction, or the more conventional lr if we are to treat
273 @ this as a real undefined instruction
274 @
275 @ r0 - instruction
276 @
Russell King15ac49b2012-07-30 19:42:10 +0100277#ifndef CONFIG_THUMB2_KERNEL
Russell Kingb059bdc2011-06-25 15:44:20 +0100278 ldr r0, [r4, #-4]
Catalin Marinas83e686e2009-09-18 23:27:07 +0100279#else
Russell King15ac49b2012-07-30 19:42:10 +0100280 mov r1, #2
Russell Kingb059bdc2011-06-25 15:44:20 +0100281 ldrh r0, [r4, #-2] @ Thumb instruction at LR - 2
Dave Martin85519182011-08-19 17:59:27 +0100282 cmp r0, #0xe800 @ 32-bit instruction if xx >= 0
Russell King15ac49b2012-07-30 19:42:10 +0100283 blo __und_svc_fault
284 ldrh r9, [r4] @ bottom 16 bits
285 add r4, r4, #2
286 str r4, [sp, #S_PC]
287 orr r0, r9, r0, lsl #16
Catalin Marinas83e686e2009-09-18 23:27:07 +0100288#endif
Russell King15ac49b2012-07-30 19:42:10 +0100289 adr r9, BSYM(__und_svc_finish)
Russell Kingb059bdc2011-06-25 15:44:20 +0100290 mov r2, r4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 bl call_fpe
292
Russell King15ac49b2012-07-30 19:42:10 +0100293 mov r1, #4 @ PC correction to apply
294__und_svc_fault:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295 mov r0, sp @ struct pt_regs *regs
Russell King15ac49b2012-07-30 19:42:10 +0100296 bl __und_fault
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
298 @
299 @ IRQs off again before pulling preserved data off the stack
300 @
Russell King15ac49b2012-07-30 19:42:10 +0100301__und_svc_finish:
302 disable_irq_notrace
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303
304 @
305 @ restore SPSR and restart the instruction
306 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100307 ldr r5, [sp, #S_PSR] @ Get SVC cpsr
Russell Kingdf295df2011-06-25 16:55:58 +0100308#ifdef CONFIG_TRACE_IRQFLAGS
309 tst r5, #PSR_I_BIT
310 bleq trace_hardirqs_on
311 tst r5, #PSR_I_BIT
312 blne trace_hardirqs_off
313#endif
Russell Kingb059bdc2011-06-25 15:44:20 +0100314 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100315 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100316ENDPROC(__und_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317
318 .align 5
319__pabt_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100320 svc_entry
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100321 mov r2, sp @ regs
Russell King8dfe7ac2011-06-26 12:37:35 +0100322 pabt_helper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
324 @
325 @ IRQs off again before pulling preserved data off the stack
326 @
Russell Kingac788842010-07-10 10:10:18 +0100327 disable_irq_notrace
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328
Russell King02fe2842011-06-25 11:44:06 +0100329#ifdef CONFIG_TRACE_IRQFLAGS
330 tst r5, #PSR_I_BIT
331 bleq trace_hardirqs_on
332 tst r5, #PSR_I_BIT
333 blne trace_hardirqs_off
334#endif
Russell Kingb059bdc2011-06-25 15:44:20 +0100335 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100336 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100337ENDPROC(__pabt_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
339 .align 5
Russell King49f680e2005-05-31 18:02:00 +0100340.LCcralign:
341 .word cr_alignment
Paul Brook48d79272008-04-18 22:43:07 +0100342#ifdef MULTI_DABORT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343.LCprocfns:
344 .word processor
345#endif
346.LCfp:
347 .word fp_enter
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
349/*
350 * User mode handlers
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000351 *
352 * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 */
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000354
355#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7)
356#error "sizeof(struct pt_regs) must be a multiple of 8"
357#endif
358
Russell Kingccea7a12005-05-31 22:22:32 +0100359 .macro usr_entry
Catalin Marinasc4c57162009-02-16 11:42:09 +0100360 UNWIND(.fnstart )
361 UNWIND(.cantunwind ) @ don't unwind the user space
Russell Kingccea7a12005-05-31 22:22:32 +0100362 sub sp, sp, #S_FRAME_SIZE
Catalin Marinasb86040a2009-07-24 12:32:54 +0100363 ARM( stmib sp, {r1 - r12} )
364 THUMB( stmia sp, {r0 - r12} )
Russell Kingccea7a12005-05-31 22:22:32 +0100365
Russell Kingb059bdc2011-06-25 15:44:20 +0100366 ldmia r0, {r3 - r5}
Russell Kingccea7a12005-05-31 22:22:32 +0100367 add r0, sp, #S_PC @ here for interlock avoidance
Russell Kingb059bdc2011-06-25 15:44:20 +0100368 mov r6, #-1 @ "" "" "" ""
Russell Kingccea7a12005-05-31 22:22:32 +0100369
Russell Kingb059bdc2011-06-25 15:44:20 +0100370 str r3, [sp] @ save the "real" r0 copied
Russell Kingccea7a12005-05-31 22:22:32 +0100371 @ from the exception stack
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372
373 @
374 @ We are now ready to fill in the remaining blanks on the stack:
375 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100376 @ r4 - lr_<exception>, already fixed up for correct return/restart
377 @ r5 - spsr_<exception>
378 @ r6 - orig_r0 (see pt_regs definition in ptrace.h)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 @
380 @ Also, separately save sp_usr and lr_usr
381 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100382 stmia r0, {r4 - r6}
Catalin Marinasb86040a2009-07-24 12:32:54 +0100383 ARM( stmdb r0, {sp, lr}^ )
384 THUMB( store_user_sp_lr r0, r1, S_SP - S_PC )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
386 @
387 @ Enable the alignment trap while in kernel mode
388 @
Russell King49f680e2005-05-31 18:02:00 +0100389 alignment_trap r0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390
391 @
392 @ Clear FP to mark the first stack frame
393 @
394 zero_fp
Russell Kingf2741b72011-06-25 17:35:19 +0100395
396#ifdef CONFIG_IRQSOFF_TRACER
397 bl trace_hardirqs_off
398#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 .endm
400
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100401 .macro kuser_cmpxchg_check
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400402#if !defined(CONFIG_CPU_32v6K) && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100403#ifndef CONFIG_MMU
404#warning "NPTL on non MMU needs fixing"
405#else
406 @ Make sure our user space atomic helper is restarted
407 @ if it was interrupted in a critical region. Here we
408 @ perform a quick test inline since it should be false
409 @ 99.9999% of the time. The rest is done out of line.
Russell Kingb059bdc2011-06-25 15:44:20 +0100410 cmp r4, #TASK_SIZE
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400411 blhs kuser_cmpxchg64_fixup
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100412#endif
413#endif
414 .endm
415
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 .align 5
417__dabt_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100418 usr_entry
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100419 kuser_cmpxchg_check
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 mov r2, sp
Russell Kingda740472011-06-26 16:01:26 +0100421 dabt_helper
422 b ret_from_exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100423 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100424ENDPROC(__dabt_usr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425
426 .align 5
427__irq_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100428 usr_entry
Russell Kingbc089602011-06-25 18:28:19 +0100429 kuser_cmpxchg_check
Russell King187a51a2005-05-21 18:14:44 +0100430 irq_handler
Russell King1613cc12011-06-25 10:57:57 +0100431 get_thread_info tsk
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 mov why, #0
Ming Lei9fc25522011-06-05 02:24:58 +0100433 b ret_to_user_from_irq
Catalin Marinasc4c57162009-02-16 11:42:09 +0100434 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100435ENDPROC(__irq_usr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436
437 .ltorg
438
439 .align 5
440__und_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100441 usr_entry
Russell Kingbc089602011-06-25 18:28:19 +0100442
Russell Kingb059bdc2011-06-25 15:44:20 +0100443 mov r2, r4
444 mov r3, r5
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
Russell King15ac49b2012-07-30 19:42:10 +0100446 @ r2 = regs->ARM_pc, which is either 2 or 4 bytes ahead of the
447 @ faulting instruction depending on Thumb mode.
448 @ r3 = regs->ARM_cpsr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 @
Russell King15ac49b2012-07-30 19:42:10 +0100450 @ The emulation code returns using r9 if it has emulated the
451 @ instruction, or the more conventional lr if we are to treat
452 @ this as a real undefined instruction
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 @
Catalin Marinasb86040a2009-07-24 12:32:54 +0100454 adr r9, BSYM(ret_from_exception)
Russell King15ac49b2012-07-30 19:42:10 +0100455
Paul Brookcb170a42008-04-18 22:43:08 +0100456 tst r3, #PSR_T_BIT @ Thumb mode?
Russell King15ac49b2012-07-30 19:42:10 +0100457 bne __und_usr_thumb
458 sub r4, r2, #4 @ ARM instr at LR - 4
4591: ldrt r0, [r4]
Catalin Marinas26584852009-05-30 14:00:18 +0100460#ifdef CONFIG_CPU_ENDIAN_BE8
Russell King15ac49b2012-07-30 19:42:10 +0100461 rev r0, r0 @ little endian instruction
Catalin Marinas26584852009-05-30 14:00:18 +0100462#endif
Russell King15ac49b2012-07-30 19:42:10 +0100463 @ r0 = 32-bit ARM instruction which caused the exception
464 @ r2 = PC value for the following instruction (:= regs->ARM_pc)
465 @ r4 = PC value for the faulting instruction
466 @ lr = 32-bit undefined instruction function
467 adr lr, BSYM(__und_usr_fault_32)
468 b call_fpe
469
470__und_usr_thumb:
Paul Brookcb170a42008-04-18 22:43:08 +0100471 @ Thumb instruction
Russell King15ac49b2012-07-30 19:42:10 +0100472 sub r4, r2, #2 @ First half of thumb instr at LR - 2
Dave Martinef4c5362011-08-19 18:00:08 +0100473#if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7
474/*
475 * Thumb-2 instruction handling. Note that because pre-v6 and >= v6 platforms
476 * can never be supported in a single kernel, this code is not applicable at
477 * all when __LINUX_ARM_ARCH__ < 6. This allows simplifying assumptions to be
478 * made about .arch directives.
479 */
480#if __LINUX_ARM_ARCH__ < 7
481/* If the target CPU may not be Thumb-2-capable, a run-time check is needed: */
482#define NEED_CPU_ARCHITECTURE
483 ldr r5, .LCcpu_architecture
484 ldr r5, [r5]
485 cmp r5, #CPU_ARCH_ARMv7
Russell King15ac49b2012-07-30 19:42:10 +0100486 blo __und_usr_fault_16 @ 16bit undefined instruction
Dave Martinef4c5362011-08-19 18:00:08 +0100487/*
488 * The following code won't get run unless the running CPU really is v7, so
489 * coding round the lack of ldrht on older arches is pointless. Temporarily
490 * override the assembler target arch with the minimum required instead:
491 */
492 .arch armv6t2
493#endif
Russell King15ac49b2012-07-30 19:42:10 +01004942: ldrht r5, [r4]
Dave Martin85519182011-08-19 17:59:27 +0100495 cmp r5, #0xe800 @ 32bit instruction if xx != 0
Russell King15ac49b2012-07-30 19:42:10 +0100496 blo __und_usr_fault_16 @ 16bit undefined instruction
4973: ldrht r0, [r2]
Paul Brookcb170a42008-04-18 22:43:08 +0100498 add r2, r2, #2 @ r2 is PC + 2, make it PC + 4
Russell King15ac49b2012-07-30 19:42:10 +0100499 str r2, [sp, #S_PC] @ it's a 2x16bit instr, update
Paul Brookcb170a42008-04-18 22:43:08 +0100500 orr r0, r0, r5, lsl #16
Russell King15ac49b2012-07-30 19:42:10 +0100501 adr lr, BSYM(__und_usr_fault_32)
502 @ r0 = the two 16-bit Thumb instructions which caused the exception
503 @ r2 = PC value for the following Thumb instruction (:= regs->ARM_pc)
504 @ r4 = PC value for the first 16-bit Thumb instruction
505 @ lr = 32bit undefined instruction function
Dave Martinef4c5362011-08-19 18:00:08 +0100506
507#if __LINUX_ARM_ARCH__ < 7
508/* If the target arch was overridden, change it back: */
509#ifdef CONFIG_CPU_32v6K
510 .arch armv6k
Paul Brookcb170a42008-04-18 22:43:08 +0100511#else
Dave Martinef4c5362011-08-19 18:00:08 +0100512 .arch armv6
513#endif
514#endif /* __LINUX_ARM_ARCH__ < 7 */
515#else /* !(CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7) */
Russell King15ac49b2012-07-30 19:42:10 +0100516 b __und_usr_fault_16
Paul Brookcb170a42008-04-18 22:43:08 +0100517#endif
Russell King15ac49b2012-07-30 19:42:10 +0100518 UNWIND(.fnend)
Catalin Marinas93ed3972008-08-28 11:22:32 +0100519ENDPROC(__und_usr)
Paul Brookcb170a42008-04-18 22:43:08 +0100520
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521/*
Russell King15ac49b2012-07-30 19:42:10 +0100522 * The out of line fixup for the ldrt instructions above.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 */
Russell King42604152010-04-19 10:15:03 +0100524 .pushsection .fixup, "ax"
Will Deacon667d1b42012-06-15 16:49:58 +0100525 .align 2
Paul Brookcb170a42008-04-18 22:43:08 +01005264: mov pc, r9
Russell King42604152010-04-19 10:15:03 +0100527 .popsection
528 .pushsection __ex_table,"a"
Paul Brookcb170a42008-04-18 22:43:08 +0100529 .long 1b, 4b
Guennadi Liakhovetskic89cefe2011-11-22 23:42:12 +0100530#if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7
Paul Brookcb170a42008-04-18 22:43:08 +0100531 .long 2b, 4b
532 .long 3b, 4b
533#endif
Russell King42604152010-04-19 10:15:03 +0100534 .popsection
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535
536/*
537 * Check whether the instruction is a co-processor instruction.
538 * If yes, we need to call the relevant co-processor handler.
539 *
540 * Note that we don't do a full check here for the co-processor
541 * instructions; all instructions with bit 27 set are well
542 * defined. The only instructions that should fault are the
543 * co-processor instructions. However, we have to watch out
544 * for the ARM6/ARM7 SWI bug.
545 *
Catalin Marinasb5872db2008-01-10 19:16:17 +0100546 * NEON is a special case that has to be handled here. Not all
547 * NEON instructions are co-processor instructions, so we have
548 * to make a special case of checking for them. Plus, there's
549 * five groups of them, so we have a table of mask/opcode pairs
550 * to check against, and if any match then we branch off into the
551 * NEON handler code.
552 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553 * Emulators may wish to make use of the following registers:
Russell King15ac49b2012-07-30 19:42:10 +0100554 * r0 = instruction opcode (32-bit ARM or two 16-bit Thumb)
555 * r2 = PC value to resume execution after successful emulation
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000556 * r9 = normal "successful" return address
Russell King15ac49b2012-07-30 19:42:10 +0100557 * r10 = this threads thread_info structure
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000558 * lr = unrecognised instruction return address
Russell King15ac49b2012-07-30 19:42:10 +0100559 * IRQs disabled, FIQs enabled.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 */
Paul Brookcb170a42008-04-18 22:43:08 +0100561 @
562 @ Fall-through from Thumb-2 __und_usr
563 @
564#ifdef CONFIG_NEON
Russell Kingd3f79582013-02-23 17:53:52 +0000565 get_thread_info r10 @ get current thread
Paul Brookcb170a42008-04-18 22:43:08 +0100566 adr r6, .LCneon_thumb_opcodes
567 b 2f
568#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569call_fpe:
Russell Kingd3f79582013-02-23 17:53:52 +0000570 get_thread_info r10 @ get current thread
Catalin Marinasb5872db2008-01-10 19:16:17 +0100571#ifdef CONFIG_NEON
Paul Brookcb170a42008-04-18 22:43:08 +0100572 adr r6, .LCneon_arm_opcodes
Russell Kingd3f79582013-02-23 17:53:52 +00005732: ldr r5, [r6], #4 @ mask value
Catalin Marinasb5872db2008-01-10 19:16:17 +0100574 ldr r7, [r6], #4 @ opcode bits matching in mask
Russell Kingd3f79582013-02-23 17:53:52 +0000575 cmp r5, #0 @ end mask?
576 beq 1f
577 and r8, r0, r5
Catalin Marinasb5872db2008-01-10 19:16:17 +0100578 cmp r8, r7 @ NEON instruction?
579 bne 2b
Catalin Marinasb5872db2008-01-10 19:16:17 +0100580 mov r7, #1
581 strb r7, [r10, #TI_USED_CP + 10] @ mark CP#10 as used
582 strb r7, [r10, #TI_USED_CP + 11] @ mark CP#11 as used
583 b do_vfp @ let VFP handler handle this
5841:
585#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 tst r0, #0x08000000 @ only CDP/CPRT/LDC/STC have bit 27
Paul Brookcb170a42008-04-18 22:43:08 +0100587 tstne r0, #0x04000000 @ bit 26 set on both ARM and Thumb-2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588 moveq pc, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 and r8, r0, #0x00000f00 @ mask out CP number
Catalin Marinasb86040a2009-07-24 12:32:54 +0100590 THUMB( lsr r8, r8, #8 )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 mov r7, #1
592 add r6, r10, #TI_USED_CP
Catalin Marinasb86040a2009-07-24 12:32:54 +0100593 ARM( strb r7, [r6, r8, lsr #8] ) @ set appropriate used_cp[]
594 THUMB( strb r7, [r6, r8] ) @ set appropriate used_cp[]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595#ifdef CONFIG_IWMMXT
596 @ Test if we need to give access to iWMMXt coprocessors
597 ldr r5, [r10, #TI_FLAGS]
598 rsbs r7, r8, #(1 << 8) @ CP 0 or 1 only
599 movcss r7, r5, lsr #(TIF_USING_IWMMXT + 1)
600 bcs iwmmxt_task_enable
601#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100602 ARM( add pc, pc, r8, lsr #6 )
603 THUMB( lsl r8, r8, #2 )
604 THUMB( add pc, r8 )
605 nop
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606
Catalin Marinasa771fe62009-10-12 17:31:20 +0100607 movw_pc lr @ CP#0
Catalin Marinasb86040a2009-07-24 12:32:54 +0100608 W(b) do_fpe @ CP#1 (FPE)
609 W(b) do_fpe @ CP#2 (FPE)
Catalin Marinasa771fe62009-10-12 17:31:20 +0100610 movw_pc lr @ CP#3
Lennert Buytenhekc17fad12006-06-27 23:03:03 +0100611#ifdef CONFIG_CRUNCH
612 b crunch_task_enable @ CP#4 (MaverickCrunch)
613 b crunch_task_enable @ CP#5 (MaverickCrunch)
614 b crunch_task_enable @ CP#6 (MaverickCrunch)
615#else
Catalin Marinasa771fe62009-10-12 17:31:20 +0100616 movw_pc lr @ CP#4
617 movw_pc lr @ CP#5
618 movw_pc lr @ CP#6
Lennert Buytenhekc17fad12006-06-27 23:03:03 +0100619#endif
Catalin Marinasa771fe62009-10-12 17:31:20 +0100620 movw_pc lr @ CP#7
621 movw_pc lr @ CP#8
622 movw_pc lr @ CP#9
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623#ifdef CONFIG_VFP
Catalin Marinasb86040a2009-07-24 12:32:54 +0100624 W(b) do_vfp @ CP#10 (VFP)
625 W(b) do_vfp @ CP#11 (VFP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626#else
Catalin Marinasa771fe62009-10-12 17:31:20 +0100627 movw_pc lr @ CP#10 (VFP)
628 movw_pc lr @ CP#11 (VFP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629#endif
Catalin Marinasa771fe62009-10-12 17:31:20 +0100630 movw_pc lr @ CP#12
631 movw_pc lr @ CP#13
632 movw_pc lr @ CP#14 (Debug)
633 movw_pc lr @ CP#15 (Control)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634
Dave Martinef4c5362011-08-19 18:00:08 +0100635#ifdef NEED_CPU_ARCHITECTURE
636 .align 2
637.LCcpu_architecture:
638 .word __cpu_architecture
639#endif
640
Catalin Marinasb5872db2008-01-10 19:16:17 +0100641#ifdef CONFIG_NEON
642 .align 6
643
Paul Brookcb170a42008-04-18 22:43:08 +0100644.LCneon_arm_opcodes:
Catalin Marinasb5872db2008-01-10 19:16:17 +0100645 .word 0xfe000000 @ mask
646 .word 0xf2000000 @ opcode
647
648 .word 0xff100000 @ mask
649 .word 0xf4000000 @ opcode
650
651 .word 0x00000000 @ mask
652 .word 0x00000000 @ opcode
Paul Brookcb170a42008-04-18 22:43:08 +0100653
654.LCneon_thumb_opcodes:
655 .word 0xef000000 @ mask
656 .word 0xef000000 @ opcode
657
658 .word 0xff100000 @ mask
659 .word 0xf9000000 @ opcode
660
661 .word 0x00000000 @ mask
662 .word 0x00000000 @ opcode
Catalin Marinasb5872db2008-01-10 19:16:17 +0100663#endif
664
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665do_fpe:
Russell King5d25ac02006-03-15 12:33:43 +0000666 enable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667 ldr r4, .LCfp
668 add r10, r10, #TI_FPSTATE @ r10 = workspace
669 ldr pc, [r4] @ Call FP module USR entry point
670
671/*
672 * The FP module is called with these registers set:
673 * r0 = instruction
674 * r2 = PC+4
675 * r9 = normal "successful" return address
676 * r10 = FP workspace
677 * lr = unrecognised FP instruction return address
678 */
679
Santosh Shilimkar124efc22010-04-30 10:45:46 +0100680 .pushsection .data
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681ENTRY(fp_enter)
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000682 .word no_fp
Santosh Shilimkar124efc22010-04-30 10:45:46 +0100683 .popsection
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684
Catalin Marinas83e686e2009-09-18 23:27:07 +0100685ENTRY(no_fp)
686 mov pc, lr
687ENDPROC(no_fp)
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000688
Russell King15ac49b2012-07-30 19:42:10 +0100689__und_usr_fault_32:
690 mov r1, #4
691 b 1f
692__und_usr_fault_16:
693 mov r1, #2
6941: enable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 mov r0, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +0100696 adr lr, BSYM(ret_from_exception)
Russell King15ac49b2012-07-30 19:42:10 +0100697 b __und_fault
698ENDPROC(__und_usr_fault_32)
699ENDPROC(__und_usr_fault_16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700
701 .align 5
702__pabt_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100703 usr_entry
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100704 mov r2, sp @ regs
Russell King8dfe7ac2011-06-26 12:37:35 +0100705 pabt_helper
Catalin Marinasc4c57162009-02-16 11:42:09 +0100706 UNWIND(.fnend )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 /* fall through */
708/*
709 * This is the return code to user mode for abort handlers
710 */
711ENTRY(ret_from_exception)
Catalin Marinasc4c57162009-02-16 11:42:09 +0100712 UNWIND(.fnstart )
713 UNWIND(.cantunwind )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 get_thread_info tsk
715 mov why, #0
716 b ret_to_user
Catalin Marinasc4c57162009-02-16 11:42:09 +0100717 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100718ENDPROC(__pabt_usr)
719ENDPROC(ret_from_exception)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720
721/*
722 * Register switch for ARMv3 and ARMv4 processors
723 * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
724 * previous and next are guaranteed not to be the same.
725 */
726ENTRY(__switch_to)
Catalin Marinasc4c57162009-02-16 11:42:09 +0100727 UNWIND(.fnstart )
728 UNWIND(.cantunwind )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 add ip, r1, #TI_CPU_SAVE
730 ldr r3, [r2, #TI_TP_VALUE]
Catalin Marinasb86040a2009-07-24 12:32:54 +0100731 ARM( stmia ip!, {r4 - sl, fp, sp, lr} ) @ Store most regs on stack
732 THUMB( stmia ip!, {r4 - sl, fp} ) @ Store most regs on stack
733 THUMB( str sp, [ip], #4 )
734 THUMB( str lr, [ip], #4 )
Catalin Marinas247055a2010-09-13 16:03:21 +0100735#ifdef CONFIG_CPU_USE_DOMAINS
Russell Kingd6551e82006-06-21 13:31:52 +0100736 ldr r6, [r2, #TI_CPU_DOMAIN]
Hyok S. Choiafeb90c2006-01-13 21:05:25 +0000737#endif
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100738 set_tls r3, r4, r5
Nicolas Pitredf0698b2010-06-07 21:50:33 -0400739#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
740 ldr r7, [r2, #TI_TASK]
741 ldr r8, =__stack_chk_guard
742 ldr r7, [r7, #TSK_STACK_CANARY]
743#endif
Catalin Marinas247055a2010-09-13 16:03:21 +0100744#ifdef CONFIG_CPU_USE_DOMAINS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 mcr p15, 0, r6, c3, c0, 0 @ Set domain register
Hyok S. Choiafeb90c2006-01-13 21:05:25 +0000746#endif
Russell Kingd6551e82006-06-21 13:31:52 +0100747 mov r5, r0
748 add r4, r2, #TI_CPU_SAVE
749 ldr r0, =thread_notify_head
750 mov r1, #THREAD_NOTIFY_SWITCH
751 bl atomic_notifier_call_chain
Nicolas Pitredf0698b2010-06-07 21:50:33 -0400752#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
753 str r7, [r8]
754#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100755 THUMB( mov ip, r4 )
Russell Kingd6551e82006-06-21 13:31:52 +0100756 mov r0, r5
Catalin Marinasb86040a2009-07-24 12:32:54 +0100757 ARM( ldmia r4, {r4 - sl, fp, sp, pc} ) @ Load all regs saved previously
758 THUMB( ldmia ip!, {r4 - sl, fp} ) @ Load all regs saved previously
759 THUMB( ldr sp, [ip], #4 )
760 THUMB( ldr pc, [ip] )
Catalin Marinasc4c57162009-02-16 11:42:09 +0100761 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100762ENDPROC(__switch_to)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763
764 __INIT
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100765
766/*
767 * User helpers.
768 *
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100769 * Each segment is 32-byte aligned and will be moved to the top of the high
770 * vector page. New segments (if ever needed) must be added in front of
771 * existing ones. This mechanism should be used only for things that are
772 * really small and justified, and not be abused freely.
773 *
Nicolas Pitre37b83042011-06-19 23:36:03 -0400774 * See Documentation/arm/kernel_user_helpers.txt for formal definitions.
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100775 */
Catalin Marinasb86040a2009-07-24 12:32:54 +0100776 THUMB( .arm )
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100777
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100778 .macro usr_ret, reg
779#ifdef CONFIG_ARM_THUMB
780 bx \reg
781#else
782 mov pc, \reg
783#endif
784 .endm
785
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100786 .align 5
787 .globl __kuser_helper_start
788__kuser_helper_start:
789
790/*
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400791 * Due to the length of some sequences, __kuser_cmpxchg64 spans 2 regular
792 * kuser "slots", therefore 0xffff0f80 is not used as a valid entry point.
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000793 */
794
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400795__kuser_cmpxchg64: @ 0xffff0f60
796
797#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
798
799 /*
800 * Poor you. No fast solution possible...
801 * The kernel itself must perform the operation.
802 * A special ghost syscall is used for that (see traps.c).
803 */
804 stmfd sp!, {r7, lr}
805 ldr r7, 1f @ it's 20 bits
806 swi __ARM_NR_cmpxchg64
807 ldmfd sp!, {r7, pc}
8081: .word __ARM_NR_cmpxchg64
809
810#elif defined(CONFIG_CPU_32v6K)
811
812 stmfd sp!, {r4, r5, r6, r7}
813 ldrd r4, r5, [r0] @ load old val
814 ldrd r6, r7, [r1] @ load new val
815 smp_dmb arm
8161: ldrexd r0, r1, [r2] @ load current val
817 eors r3, r0, r4 @ compare with oldval (1)
818 eoreqs r3, r1, r5 @ compare with oldval (2)
819 strexdeq r3, r6, r7, [r2] @ store newval if eq
820 teqeq r3, #1 @ success?
821 beq 1b @ if no then retry
822 smp_dmb arm
823 rsbs r0, r3, #0 @ set returned val and C flag
824 ldmfd sp!, {r4, r5, r6, r7}
Will Deacon5a97d0a2012-02-03 11:08:05 +0100825 usr_ret lr
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400826
827#elif !defined(CONFIG_SMP)
828
829#ifdef CONFIG_MMU
830
831 /*
832 * The only thing that can break atomicity in this cmpxchg64
833 * implementation is either an IRQ or a data abort exception
834 * causing another process/thread to be scheduled in the middle of
835 * the critical sequence. The same strategy as for cmpxchg is used.
836 */
837 stmfd sp!, {r4, r5, r6, lr}
838 ldmia r0, {r4, r5} @ load old val
839 ldmia r1, {r6, lr} @ load new val
8401: ldmia r2, {r0, r1} @ load current val
841 eors r3, r0, r4 @ compare with oldval (1)
842 eoreqs r3, r1, r5 @ compare with oldval (2)
8432: stmeqia r2, {r6, lr} @ store newval if eq
844 rsbs r0, r3, #0 @ set return val and C flag
845 ldmfd sp!, {r4, r5, r6, pc}
846
847 .text
848kuser_cmpxchg64_fixup:
849 @ Called from kuser_cmpxchg_fixup.
Russell King3ad55152011-07-22 23:09:07 +0100850 @ r4 = address of interrupted insn (must be preserved).
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400851 @ sp = saved regs. r7 and r8 are clobbered.
852 @ 1b = first critical insn, 2b = last critical insn.
Russell King3ad55152011-07-22 23:09:07 +0100853 @ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400854 mov r7, #0xffff0fff
855 sub r7, r7, #(0xffff0fff - (0xffff0f60 + (1b - __kuser_cmpxchg64)))
Russell King3ad55152011-07-22 23:09:07 +0100856 subs r8, r4, r7
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400857 rsbcss r8, r8, #(2b - 1b)
858 strcs r7, [sp, #S_PC]
859#if __LINUX_ARM_ARCH__ < 6
860 bcc kuser_cmpxchg32_fixup
861#endif
862 mov pc, lr
863 .previous
864
865#else
866#warning "NPTL on non MMU needs fixing"
867 mov r0, #-1
868 adds r0, r0, #0
869 usr_ret lr
870#endif
871
872#else
873#error "incoherent kernel configuration"
874#endif
875
876 /* pad to next slot */
877 .rept (16 - (. - __kuser_cmpxchg64)/4)
878 .word 0
879 .endr
880
881 .align 5
882
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000883__kuser_memory_barrier: @ 0xffff0fa0
Dave Martined3768a2010-12-01 15:39:23 +0100884 smp_dmb arm
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100885 usr_ret lr
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000886
887 .align 5
888
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100889__kuser_cmpxchg: @ 0xffff0fc0
890
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100891#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100892
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100893 /*
894 * Poor you. No fast solution possible...
895 * The kernel itself must perform the operation.
896 * A special ghost syscall is used for that (see traps.c).
897 */
Nicolas Pitre5e097442006-01-18 22:38:49 +0000898 stmfd sp!, {r7, lr}
Dave Martin55afd262010-12-01 18:12:43 +0100899 ldr r7, 1f @ it's 20 bits
Russell Kingcc20d422009-11-09 23:53:29 +0000900 swi __ARM_NR_cmpxchg
Nicolas Pitre5e097442006-01-18 22:38:49 +0000901 ldmfd sp!, {r7, pc}
Russell Kingcc20d422009-11-09 23:53:29 +00009021: .word __ARM_NR_cmpxchg
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100903
904#elif __LINUX_ARM_ARCH__ < 6
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100905
Nicolas Pitre49bca4c2006-02-08 21:19:37 +0000906#ifdef CONFIG_MMU
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100907
908 /*
909 * The only thing that can break atomicity in this cmpxchg
910 * implementation is either an IRQ or a data abort exception
911 * causing another process/thread to be scheduled in the middle
912 * of the critical sequence. To prevent this, code is added to
913 * the IRQ and data abort exception handlers to set the pc back
914 * to the beginning of the critical section if it is found to be
915 * within that critical section (see kuser_cmpxchg_fixup).
916 */
9171: ldr r3, [r2] @ load current val
918 subs r3, r3, r0 @ compare with oldval
9192: streq r1, [r2] @ store newval if eq
920 rsbs r0, r3, #0 @ set return val and C flag
921 usr_ret lr
922
923 .text
Nicolas Pitre40fb79c2011-06-19 23:36:03 -0400924kuser_cmpxchg32_fixup:
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100925 @ Called from kuser_cmpxchg_check macro.
Russell Kingb059bdc2011-06-25 15:44:20 +0100926 @ r4 = address of interrupted insn (must be preserved).
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100927 @ sp = saved regs. r7 and r8 are clobbered.
928 @ 1b = first critical insn, 2b = last critical insn.
Russell Kingb059bdc2011-06-25 15:44:20 +0100929 @ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100930 mov r7, #0xffff0fff
931 sub r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
Russell Kingb059bdc2011-06-25 15:44:20 +0100932 subs r8, r4, r7
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100933 rsbcss r8, r8, #(2b - 1b)
934 strcs r7, [sp, #S_PC]
935 mov pc, lr
936 .previous
937
Nicolas Pitre49bca4c2006-02-08 21:19:37 +0000938#else
939#warning "NPTL on non MMU needs fixing"
940 mov r0, #-1
941 adds r0, r0, #0
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100942 usr_ret lr
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100943#endif
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100944
945#else
946
Dave Martined3768a2010-12-01 15:39:23 +0100947 smp_dmb arm
Nicolas Pitreb49c0f22007-11-20 17:20:29 +01009481: ldrex r3, [r2]
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100949 subs r3, r3, r0
950 strexeq r3, r1, [r2]
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100951 teqeq r3, #1
952 beq 1b
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100953 rsbs r0, r3, #0
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100954 /* beware -- each __kuser slot must be 8 instructions max */
Russell Kingf00ec482010-09-04 10:47:48 +0100955 ALT_SMP(b __kuser_memory_barrier)
956 ALT_UP(usr_ret lr)
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100957
958#endif
959
960 .align 5
961
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100962__kuser_get_tls: @ 0xffff0fe0
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100963 ldr r0, [pc, #(16 - 8)] @ read TLS, set in kuser_get_tls_init
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100964 usr_ret lr
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100965 mrc p15, 0, r0, c13, c0, 3 @ 0xffff0fe8 hardware TLS code
966 .rep 4
967 .word 0 @ 0xffff0ff0 software TLS value, then
968 .endr @ pad up to __kuser_helper_version
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100969
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100970__kuser_helper_version: @ 0xffff0ffc
971 .word ((__kuser_helper_end - __kuser_helper_start) >> 5)
972
973 .globl __kuser_helper_end
974__kuser_helper_end:
975
Catalin Marinasb86040a2009-07-24 12:32:54 +0100976 THUMB( .thumb )
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100977
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978/*
979 * Vector stubs.
980 *
Russell King79335232005-04-26 15:17:42 +0100981 * This code is copied to 0xffff0200 so we can use branches in the
982 * vectors, rather than ldr's. Note that this code must not
983 * exceed 0x300 bytes.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984 *
985 * Common stub entry macro:
986 * Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
Russell Kingccea7a12005-05-31 22:22:32 +0100987 *
988 * SP points to a minimal amount of processor-private memory, the address
989 * of which is copied into r0 for the mode specific abort handler.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +0000991 .macro vector_stub, name, mode, correction=0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 .align 5
993
994vector_\name:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 .if \correction
996 sub lr, lr, #\correction
997 .endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998
Russell Kingccea7a12005-05-31 22:22:32 +0100999 @
1000 @ Save r0, lr_<exception> (parent PC) and spsr_<exception>
1001 @ (parent CPSR)
1002 @
1003 stmia sp, {r0, lr} @ save r0, lr
1004 mrs lr, spsr
1005 str lr, [sp, #8] @ save spsr
1006
1007 @
1008 @ Prepare for SVC32 mode. IRQs remain disabled.
1009 @
1010 mrs r0, cpsr
Catalin Marinasb86040a2009-07-24 12:32:54 +01001011 eor r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
Russell Kingccea7a12005-05-31 22:22:32 +01001012 msr spsr_cxsf, r0
1013
1014 @
1015 @ the branch table must immediately follow this code
1016 @
Russell Kingccea7a12005-05-31 22:22:32 +01001017 and lr, lr, #0x0f
Catalin Marinasb86040a2009-07-24 12:32:54 +01001018 THUMB( adr r0, 1f )
1019 THUMB( ldr lr, [r0, lr, lsl #2] )
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001020 mov r0, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +01001021 ARM( ldr lr, [pc, lr, lsl #2] )
Russell Kingccea7a12005-05-31 22:22:32 +01001022 movs pc, lr @ branch to handler in SVC mode
Catalin Marinas93ed3972008-08-28 11:22:32 +01001023ENDPROC(vector_\name)
Catalin Marinas88987ef2009-07-24 12:32:52 +01001024
1025 .align 2
1026 @ handler addresses follow this label
10271:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028 .endm
1029
Russell King79335232005-04-26 15:17:42 +01001030 .globl __stubs_start
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031__stubs_start:
1032/*
1033 * Interrupt dispatcher
1034 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001035 vector_stub irq, IRQ_MODE, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036
1037 .long __irq_usr @ 0 (USR_26 / USR_32)
1038 .long __irq_invalid @ 1 (FIQ_26 / FIQ_32)
1039 .long __irq_invalid @ 2 (IRQ_26 / IRQ_32)
1040 .long __irq_svc @ 3 (SVC_26 / SVC_32)
1041 .long __irq_invalid @ 4
1042 .long __irq_invalid @ 5
1043 .long __irq_invalid @ 6
1044 .long __irq_invalid @ 7
1045 .long __irq_invalid @ 8
1046 .long __irq_invalid @ 9
1047 .long __irq_invalid @ a
1048 .long __irq_invalid @ b
1049 .long __irq_invalid @ c
1050 .long __irq_invalid @ d
1051 .long __irq_invalid @ e
1052 .long __irq_invalid @ f
1053
1054/*
1055 * Data abort dispatcher
1056 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1057 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001058 vector_stub dabt, ABT_MODE, 8
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059
1060 .long __dabt_usr @ 0 (USR_26 / USR_32)
1061 .long __dabt_invalid @ 1 (FIQ_26 / FIQ_32)
1062 .long __dabt_invalid @ 2 (IRQ_26 / IRQ_32)
1063 .long __dabt_svc @ 3 (SVC_26 / SVC_32)
1064 .long __dabt_invalid @ 4
1065 .long __dabt_invalid @ 5
1066 .long __dabt_invalid @ 6
1067 .long __dabt_invalid @ 7
1068 .long __dabt_invalid @ 8
1069 .long __dabt_invalid @ 9
1070 .long __dabt_invalid @ a
1071 .long __dabt_invalid @ b
1072 .long __dabt_invalid @ c
1073 .long __dabt_invalid @ d
1074 .long __dabt_invalid @ e
1075 .long __dabt_invalid @ f
1076
1077/*
1078 * Prefetch abort dispatcher
1079 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1080 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001081 vector_stub pabt, ABT_MODE, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082
1083 .long __pabt_usr @ 0 (USR_26 / USR_32)
1084 .long __pabt_invalid @ 1 (FIQ_26 / FIQ_32)
1085 .long __pabt_invalid @ 2 (IRQ_26 / IRQ_32)
1086 .long __pabt_svc @ 3 (SVC_26 / SVC_32)
1087 .long __pabt_invalid @ 4
1088 .long __pabt_invalid @ 5
1089 .long __pabt_invalid @ 6
1090 .long __pabt_invalid @ 7
1091 .long __pabt_invalid @ 8
1092 .long __pabt_invalid @ 9
1093 .long __pabt_invalid @ a
1094 .long __pabt_invalid @ b
1095 .long __pabt_invalid @ c
1096 .long __pabt_invalid @ d
1097 .long __pabt_invalid @ e
1098 .long __pabt_invalid @ f
1099
1100/*
1101 * Undef instr entry dispatcher
1102 * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
1103 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001104 vector_stub und, UND_MODE
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105
1106 .long __und_usr @ 0 (USR_26 / USR_32)
1107 .long __und_invalid @ 1 (FIQ_26 / FIQ_32)
1108 .long __und_invalid @ 2 (IRQ_26 / IRQ_32)
1109 .long __und_svc @ 3 (SVC_26 / SVC_32)
1110 .long __und_invalid @ 4
1111 .long __und_invalid @ 5
1112 .long __und_invalid @ 6
1113 .long __und_invalid @ 7
1114 .long __und_invalid @ 8
1115 .long __und_invalid @ 9
1116 .long __und_invalid @ a
1117 .long __und_invalid @ b
1118 .long __und_invalid @ c
1119 .long __und_invalid @ d
1120 .long __und_invalid @ e
1121 .long __und_invalid @ f
1122
1123 .align 5
1124
1125/*=============================================================================
1126 * Undefined FIQs
1127 *-----------------------------------------------------------------------------
1128 * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC
1129 * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg.
1130 * Basically to switch modes, we *HAVE* to clobber one register... brain
1131 * damage alert! I don't think that we can execute any code in here in any
1132 * other mode than FIQ... Ok you can switch to another mode, but you can't
1133 * get out of that mode without clobbering one register.
1134 */
1135vector_fiq:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136 subs pc, lr, #4
1137
1138/*=============================================================================
1139 * Address exception handler
1140 *-----------------------------------------------------------------------------
1141 * These aren't too critical.
1142 * (they're not supposed to happen, and won't happen in 32-bit data mode).
1143 */
1144
1145vector_addrexcptn:
1146 b vector_addrexcptn
1147
1148/*
1149 * We group all the following data together to optimise
1150 * for CPUs with separate I & D caches.
1151 */
1152 .align 5
1153
1154.LCvswi:
1155 .word vector_swi
1156
Russell King79335232005-04-26 15:17:42 +01001157 .globl __stubs_end
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158__stubs_end:
1159
Russell King79335232005-04-26 15:17:42 +01001160 .equ stubs_offset, __vectors_start + 0x200 - __stubs_start
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161
Russell King79335232005-04-26 15:17:42 +01001162 .globl __vectors_start
1163__vectors_start:
Catalin Marinasb86040a2009-07-24 12:32:54 +01001164 ARM( swi SYS_ERROR0 )
1165 THUMB( svc #0 )
1166 THUMB( nop )
1167 W(b) vector_und + stubs_offset
1168 W(ldr) pc, .LCvswi + stubs_offset
1169 W(b) vector_pabt + stubs_offset
1170 W(b) vector_dabt + stubs_offset
1171 W(b) vector_addrexcptn + stubs_offset
1172 W(b) vector_irq + stubs_offset
1173 W(b) vector_fiq + stubs_offset
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174
Russell King79335232005-04-26 15:17:42 +01001175 .globl __vectors_end
1176__vectors_end:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177
1178 .data
1179
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180 .globl cr_alignment
1181 .globl cr_no_alignment
1182cr_alignment:
1183 .space 4
1184cr_no_alignment:
1185 .space 4
eric miao52108642010-12-13 09:42:34 +01001186
1187#ifdef CONFIG_MULTI_IRQ_HANDLER
1188 .globl handle_arch_irq
1189handle_arch_irq:
1190 .space 4
1191#endif