blob: f5b453f4bf4d94f83043f004acec6aafd931f7ce [file] [log] [blame]
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001/*
2 * arch/arm/mach-tegra/tegra30_clocks.c
3 *
Prashant Gaikwad88e790a2012-08-06 11:57:39 +05304 * Copyright (c) 2010-2012 NVIDIA CORPORATION. All rights reserved.
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 * You should have received a copy of the GNU General Public License along
16 * with this program; if not, write to the Free Software Foundation, Inc.,
17 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
18 *
19 */
20
21#include <linux/kernel.h>
22#include <linux/module.h>
23#include <linux/list.h>
24#include <linux/spinlock.h>
25#include <linux/delay.h>
26#include <linux/err.h>
27#include <linux/io.h>
28#include <linux/clk.h>
29#include <linux/cpufreq.h>
30#include <linux/syscore_ops.h>
31
32#include <asm/clkdev.h>
33
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +000034#include "clock.h"
35#include "fuse.h"
Stephen Warren2be39c02012-10-04 14:24:09 -060036#include "iomap.h"
Joseph Lodab403e2012-08-16 17:31:48 +080037#include "tegra_cpu_car.h"
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +000038
39#define USE_PLL_LOCK_BITS 0
40
41#define RST_DEVICES_L 0x004
42#define RST_DEVICES_H 0x008
43#define RST_DEVICES_U 0x00C
44#define RST_DEVICES_V 0x358
45#define RST_DEVICES_W 0x35C
46#define RST_DEVICES_SET_L 0x300
47#define RST_DEVICES_CLR_L 0x304
48#define RST_DEVICES_SET_V 0x430
49#define RST_DEVICES_CLR_V 0x434
50#define RST_DEVICES_NUM 5
51
52#define CLK_OUT_ENB_L 0x010
53#define CLK_OUT_ENB_H 0x014
54#define CLK_OUT_ENB_U 0x018
55#define CLK_OUT_ENB_V 0x360
56#define CLK_OUT_ENB_W 0x364
57#define CLK_OUT_ENB_SET_L 0x320
58#define CLK_OUT_ENB_CLR_L 0x324
59#define CLK_OUT_ENB_SET_V 0x440
60#define CLK_OUT_ENB_CLR_V 0x444
61#define CLK_OUT_ENB_NUM 5
62
63#define RST_DEVICES_V_SWR_CPULP_RST_DIS (0x1 << 1)
64#define CLK_OUT_ENB_V_CLK_ENB_CPULP_EN (0x1 << 1)
65
66#define PERIPH_CLK_TO_BIT(c) (1 << (c->u.periph.clk_num % 32))
67#define PERIPH_CLK_TO_RST_REG(c) \
68 periph_clk_to_reg((c), RST_DEVICES_L, RST_DEVICES_V, 4)
69#define PERIPH_CLK_TO_RST_SET_REG(c) \
70 periph_clk_to_reg((c), RST_DEVICES_SET_L, RST_DEVICES_SET_V, 8)
71#define PERIPH_CLK_TO_RST_CLR_REG(c) \
72 periph_clk_to_reg((c), RST_DEVICES_CLR_L, RST_DEVICES_CLR_V, 8)
73
74#define PERIPH_CLK_TO_ENB_REG(c) \
75 periph_clk_to_reg((c), CLK_OUT_ENB_L, CLK_OUT_ENB_V, 4)
76#define PERIPH_CLK_TO_ENB_SET_REG(c) \
77 periph_clk_to_reg((c), CLK_OUT_ENB_SET_L, CLK_OUT_ENB_SET_V, 8)
78#define PERIPH_CLK_TO_ENB_CLR_REG(c) \
79 periph_clk_to_reg((c), CLK_OUT_ENB_CLR_L, CLK_OUT_ENB_CLR_V, 8)
80
81#define CLK_MASK_ARM 0x44
82#define MISC_CLK_ENB 0x48
83
84#define OSC_CTRL 0x50
85#define OSC_CTRL_OSC_FREQ_MASK (0xF<<28)
86#define OSC_CTRL_OSC_FREQ_13MHZ (0x0<<28)
87#define OSC_CTRL_OSC_FREQ_19_2MHZ (0x4<<28)
88#define OSC_CTRL_OSC_FREQ_12MHZ (0x8<<28)
89#define OSC_CTRL_OSC_FREQ_26MHZ (0xC<<28)
90#define OSC_CTRL_OSC_FREQ_16_8MHZ (0x1<<28)
91#define OSC_CTRL_OSC_FREQ_38_4MHZ (0x5<<28)
92#define OSC_CTRL_OSC_FREQ_48MHZ (0x9<<28)
93#define OSC_CTRL_MASK (0x3f2 | OSC_CTRL_OSC_FREQ_MASK)
94
95#define OSC_CTRL_PLL_REF_DIV_MASK (3<<26)
96#define OSC_CTRL_PLL_REF_DIV_1 (0<<26)
97#define OSC_CTRL_PLL_REF_DIV_2 (1<<26)
98#define OSC_CTRL_PLL_REF_DIV_4 (2<<26)
99
100#define OSC_FREQ_DET 0x58
101#define OSC_FREQ_DET_TRIG (1<<31)
102
103#define OSC_FREQ_DET_STATUS 0x5C
104#define OSC_FREQ_DET_BUSY (1<<31)
105#define OSC_FREQ_DET_CNT_MASK 0xFFFF
106
107#define PERIPH_CLK_SOURCE_I2S1 0x100
108#define PERIPH_CLK_SOURCE_EMC 0x19c
109#define PERIPH_CLK_SOURCE_OSC 0x1fc
110#define PERIPH_CLK_SOURCE_NUM1 \
111 ((PERIPH_CLK_SOURCE_OSC - PERIPH_CLK_SOURCE_I2S1) / 4)
112
113#define PERIPH_CLK_SOURCE_G3D2 0x3b0
114#define PERIPH_CLK_SOURCE_SE 0x42c
115#define PERIPH_CLK_SOURCE_NUM2 \
116 ((PERIPH_CLK_SOURCE_SE - PERIPH_CLK_SOURCE_G3D2) / 4 + 1)
117
118#define AUDIO_DLY_CLK 0x49c
119#define AUDIO_SYNC_CLK_SPDIF 0x4b4
120#define PERIPH_CLK_SOURCE_NUM3 \
121 ((AUDIO_SYNC_CLK_SPDIF - AUDIO_DLY_CLK) / 4 + 1)
122
123#define PERIPH_CLK_SOURCE_NUM (PERIPH_CLK_SOURCE_NUM1 + \
124 PERIPH_CLK_SOURCE_NUM2 + \
125 PERIPH_CLK_SOURCE_NUM3)
126
127#define CPU_SOFTRST_CTRL 0x380
128
129#define PERIPH_CLK_SOURCE_DIVU71_MASK 0xFF
130#define PERIPH_CLK_SOURCE_DIVU16_MASK 0xFFFF
131#define PERIPH_CLK_SOURCE_DIV_SHIFT 0
132#define PERIPH_CLK_SOURCE_DIVIDLE_SHIFT 8
133#define PERIPH_CLK_SOURCE_DIVIDLE_VAL 50
134#define PERIPH_CLK_UART_DIV_ENB (1<<24)
135#define PERIPH_CLK_VI_SEL_EX_SHIFT 24
136#define PERIPH_CLK_VI_SEL_EX_MASK (0x3<<PERIPH_CLK_VI_SEL_EX_SHIFT)
137#define PERIPH_CLK_NAND_DIV_EX_ENB (1<<8)
138#define PERIPH_CLK_DTV_POLARITY_INV (1<<25)
139
140#define AUDIO_SYNC_SOURCE_MASK 0x0F
141#define AUDIO_SYNC_DISABLE_BIT 0x10
142#define AUDIO_SYNC_TAP_NIBBLE_SHIFT(c) ((c->reg_shift - 24) * 4)
143
144#define PLL_BASE 0x0
145#define PLL_BASE_BYPASS (1<<31)
146#define PLL_BASE_ENABLE (1<<30)
147#define PLL_BASE_REF_ENABLE (1<<29)
148#define PLL_BASE_OVERRIDE (1<<28)
149#define PLL_BASE_LOCK (1<<27)
150#define PLL_BASE_DIVP_MASK (0x7<<20)
151#define PLL_BASE_DIVP_SHIFT 20
152#define PLL_BASE_DIVN_MASK (0x3FF<<8)
153#define PLL_BASE_DIVN_SHIFT 8
154#define PLL_BASE_DIVM_MASK (0x1F)
155#define PLL_BASE_DIVM_SHIFT 0
156
157#define PLL_OUT_RATIO_MASK (0xFF<<8)
158#define PLL_OUT_RATIO_SHIFT 8
159#define PLL_OUT_OVERRIDE (1<<2)
160#define PLL_OUT_CLKEN (1<<1)
161#define PLL_OUT_RESET_DISABLE (1<<0)
162
163#define PLL_MISC(c) \
164 (((c)->flags & PLL_ALT_MISC_REG) ? 0x4 : 0xc)
165#define PLL_MISC_LOCK_ENABLE(c) \
166 (((c)->flags & (PLLU | PLLD)) ? (1<<22) : (1<<18))
167
168#define PLL_MISC_DCCON_SHIFT 20
169#define PLL_MISC_CPCON_SHIFT 8
170#define PLL_MISC_CPCON_MASK (0xF<<PLL_MISC_CPCON_SHIFT)
171#define PLL_MISC_LFCON_SHIFT 4
172#define PLL_MISC_LFCON_MASK (0xF<<PLL_MISC_LFCON_SHIFT)
173#define PLL_MISC_VCOCON_SHIFT 0
174#define PLL_MISC_VCOCON_MASK (0xF<<PLL_MISC_VCOCON_SHIFT)
175#define PLLD_MISC_CLKENABLE (1<<30)
176
177#define PLLU_BASE_POST_DIV (1<<20)
178
179#define PLLD_BASE_DSIB_MUX_SHIFT 25
180#define PLLD_BASE_DSIB_MUX_MASK (1<<PLLD_BASE_DSIB_MUX_SHIFT)
181#define PLLD_BASE_CSI_CLKENABLE (1<<26)
182#define PLLD_MISC_DSI_CLKENABLE (1<<30)
183#define PLLD_MISC_DIV_RST (1<<23)
184#define PLLD_MISC_DCCON_SHIFT 12
185
186#define PLLDU_LFCON_SET_DIVN 600
187
188/* FIXME: OUT_OF_TABLE_CPCON per pll */
189#define OUT_OF_TABLE_CPCON 0x8
190
191#define SUPER_CLK_MUX 0x00
192#define SUPER_STATE_SHIFT 28
193#define SUPER_STATE_MASK (0xF << SUPER_STATE_SHIFT)
194#define SUPER_STATE_STANDBY (0x0 << SUPER_STATE_SHIFT)
195#define SUPER_STATE_IDLE (0x1 << SUPER_STATE_SHIFT)
196#define SUPER_STATE_RUN (0x2 << SUPER_STATE_SHIFT)
197#define SUPER_STATE_IRQ (0x3 << SUPER_STATE_SHIFT)
198#define SUPER_STATE_FIQ (0x4 << SUPER_STATE_SHIFT)
199#define SUPER_LP_DIV2_BYPASS (0x1 << 16)
200#define SUPER_SOURCE_MASK 0xF
201#define SUPER_FIQ_SOURCE_SHIFT 12
202#define SUPER_IRQ_SOURCE_SHIFT 8
203#define SUPER_RUN_SOURCE_SHIFT 4
204#define SUPER_IDLE_SOURCE_SHIFT 0
205
206#define SUPER_CLK_DIVIDER 0x04
207#define SUPER_CLOCK_DIV_U71_SHIFT 16
208#define SUPER_CLOCK_DIV_U71_MASK (0xff << SUPER_CLOCK_DIV_U71_SHIFT)
209/* guarantees safe cpu backup */
210#define SUPER_CLOCK_DIV_U71_MIN 0x2
211
212#define BUS_CLK_DISABLE (1<<3)
213#define BUS_CLK_DIV_MASK 0x3
214
215#define PMC_CTRL 0x0
216 #define PMC_CTRL_BLINK_ENB (1 << 7)
217
218#define PMC_DPD_PADS_ORIDE 0x1c
219 #define PMC_DPD_PADS_ORIDE_BLINK_ENB (1 << 20)
220
221#define PMC_BLINK_TIMER_DATA_ON_SHIFT 0
222#define PMC_BLINK_TIMER_DATA_ON_MASK 0x7fff
223#define PMC_BLINK_TIMER_ENB (1 << 15)
224#define PMC_BLINK_TIMER_DATA_OFF_SHIFT 16
225#define PMC_BLINK_TIMER_DATA_OFF_MASK 0xffff
226
227#define PMC_PLLP_WB0_OVERRIDE 0xf8
228#define PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE (1 << 12)
229
230#define UTMIP_PLL_CFG2 0x488
231#define UTMIP_PLL_CFG2_STABLE_COUNT(x) (((x) & 0xfff) << 6)
232#define UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(x) (((x) & 0x3f) << 18)
233#define UTMIP_PLL_CFG2_FORCE_PD_SAMP_A_POWERDOWN (1 << 0)
234#define UTMIP_PLL_CFG2_FORCE_PD_SAMP_B_POWERDOWN (1 << 2)
235#define UTMIP_PLL_CFG2_FORCE_PD_SAMP_C_POWERDOWN (1 << 4)
236
237#define UTMIP_PLL_CFG1 0x484
238#define UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(x) (((x) & 0x1f) << 27)
239#define UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(x) (((x) & 0xfff) << 0)
240#define UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN (1 << 14)
241#define UTMIP_PLL_CFG1_FORCE_PLL_ACTIVE_POWERDOWN (1 << 12)
242#define UTMIP_PLL_CFG1_FORCE_PLLU_POWERDOWN (1 << 16)
243
244#define PLLE_BASE_CML_ENABLE (1<<31)
245#define PLLE_BASE_ENABLE (1<<30)
246#define PLLE_BASE_DIVCML_SHIFT 24
247#define PLLE_BASE_DIVCML_MASK (0xf<<PLLE_BASE_DIVCML_SHIFT)
248#define PLLE_BASE_DIVP_SHIFT 16
249#define PLLE_BASE_DIVP_MASK (0x3f<<PLLE_BASE_DIVP_SHIFT)
250#define PLLE_BASE_DIVN_SHIFT 8
251#define PLLE_BASE_DIVN_MASK (0xFF<<PLLE_BASE_DIVN_SHIFT)
252#define PLLE_BASE_DIVM_SHIFT 0
253#define PLLE_BASE_DIVM_MASK (0xFF<<PLLE_BASE_DIVM_SHIFT)
254#define PLLE_BASE_DIV_MASK \
255 (PLLE_BASE_DIVCML_MASK | PLLE_BASE_DIVP_MASK | \
256 PLLE_BASE_DIVN_MASK | PLLE_BASE_DIVM_MASK)
257#define PLLE_BASE_DIV(m, n, p, cml) \
258 (((cml)<<PLLE_BASE_DIVCML_SHIFT) | ((p)<<PLLE_BASE_DIVP_SHIFT) | \
259 ((n)<<PLLE_BASE_DIVN_SHIFT) | ((m)<<PLLE_BASE_DIVM_SHIFT))
260
261#define PLLE_MISC_SETUP_BASE_SHIFT 16
262#define PLLE_MISC_SETUP_BASE_MASK (0xFFFF<<PLLE_MISC_SETUP_BASE_SHIFT)
263#define PLLE_MISC_READY (1<<15)
264#define PLLE_MISC_LOCK (1<<11)
265#define PLLE_MISC_LOCK_ENABLE (1<<9)
266#define PLLE_MISC_SETUP_EX_SHIFT 2
267#define PLLE_MISC_SETUP_EX_MASK (0x3<<PLLE_MISC_SETUP_EX_SHIFT)
268#define PLLE_MISC_SETUP_MASK \
269 (PLLE_MISC_SETUP_BASE_MASK | PLLE_MISC_SETUP_EX_MASK)
270#define PLLE_MISC_SETUP_VALUE \
271 ((0x7<<PLLE_MISC_SETUP_BASE_SHIFT) | (0x0<<PLLE_MISC_SETUP_EX_SHIFT))
272
273#define PLLE_SS_CTRL 0x68
274#define PLLE_SS_INCINTRV_SHIFT 24
275#define PLLE_SS_INCINTRV_MASK (0x3f<<PLLE_SS_INCINTRV_SHIFT)
276#define PLLE_SS_INC_SHIFT 16
277#define PLLE_SS_INC_MASK (0xff<<PLLE_SS_INC_SHIFT)
278#define PLLE_SS_MAX_SHIFT 0
279#define PLLE_SS_MAX_MASK (0x1ff<<PLLE_SS_MAX_SHIFT)
280#define PLLE_SS_COEFFICIENTS_MASK \
281 (PLLE_SS_INCINTRV_MASK | PLLE_SS_INC_MASK | PLLE_SS_MAX_MASK)
282#define PLLE_SS_COEFFICIENTS_12MHZ \
283 ((0x18<<PLLE_SS_INCINTRV_SHIFT) | (0x1<<PLLE_SS_INC_SHIFT) | \
284 (0x24<<PLLE_SS_MAX_SHIFT))
285#define PLLE_SS_DISABLE ((1<<12) | (1<<11) | (1<<10))
286
287#define PLLE_AUX 0x48c
288#define PLLE_AUX_PLLP_SEL (1<<2)
289#define PLLE_AUX_CML_SATA_ENABLE (1<<1)
290#define PLLE_AUX_CML_PCIE_ENABLE (1<<0)
291
292#define PMC_SATA_PWRGT 0x1ac
293#define PMC_SATA_PWRGT_PLLE_IDDQ_VALUE (1<<5)
294#define PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL (1<<4)
295
296#define ROUND_DIVIDER_UP 0
297#define ROUND_DIVIDER_DOWN 1
298
299/* FIXME: recommended safety delay after lock is detected */
300#define PLL_POST_LOCK_DELAY 100
301
Joseph Lodab403e2012-08-16 17:31:48 +0800302/* Tegra CPU clock and reset control regs */
303#define TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX 0x4c
304#define TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET 0x340
305#define TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_CLR 0x344
306#define TEGRA30_CLK_RST_CONTROLLER_CLK_CPU_CMPLX_CLR 0x34c
307#define TEGRA30_CLK_RST_CONTROLLER_CPU_CMPLX_STATUS 0x470
308
309#define CPU_CLOCK(cpu) (0x1 << (8 + cpu))
310#define CPU_RESET(cpu) (0x1111ul << (cpu))
311
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000312/**
313* Structure defining the fields for USB UTMI clocks Parameters.
314*/
315struct utmi_clk_param {
316 /* Oscillator Frequency in KHz */
317 u32 osc_frequency;
318 /* UTMIP PLL Enable Delay Count */
319 u8 enable_delay_count;
320 /* UTMIP PLL Stable count */
321 u8 stable_count;
322 /* UTMIP PLL Active delay count */
323 u8 active_delay_count;
324 /* UTMIP PLL Xtal frequency count */
325 u8 xtal_freq_count;
326};
327
328static const struct utmi_clk_param utmi_parameters[] = {
329 {
330 .osc_frequency = 13000000,
331 .enable_delay_count = 0x02,
332 .stable_count = 0x33,
333 .active_delay_count = 0x05,
334 .xtal_freq_count = 0x7F
335 },
336 {
337 .osc_frequency = 19200000,
338 .enable_delay_count = 0x03,
339 .stable_count = 0x4B,
340 .active_delay_count = 0x06,
341 .xtal_freq_count = 0xBB},
342 {
343 .osc_frequency = 12000000,
344 .enable_delay_count = 0x02,
345 .stable_count = 0x2F,
346 .active_delay_count = 0x04,
347 .xtal_freq_count = 0x76
348 },
349 {
350 .osc_frequency = 26000000,
351 .enable_delay_count = 0x04,
352 .stable_count = 0x66,
353 .active_delay_count = 0x09,
354 .xtal_freq_count = 0xFE
355 },
356 {
357 .osc_frequency = 16800000,
358 .enable_delay_count = 0x03,
359 .stable_count = 0x41,
360 .active_delay_count = 0x0A,
361 .xtal_freq_count = 0xA4
362 },
363};
364
365static void __iomem *reg_clk_base = IO_ADDRESS(TEGRA_CLK_RESET_BASE);
366static void __iomem *reg_pmc_base = IO_ADDRESS(TEGRA_PMC_BASE);
367static void __iomem *misc_gp_hidrev_base = IO_ADDRESS(TEGRA_APB_MISC_BASE);
368
369#define MISC_GP_HIDREV 0x804
370
371/*
372 * Some peripheral clocks share an enable bit, so refcount the enable bits
373 * in registers CLK_ENABLE_L, ... CLK_ENABLE_W
374 */
375static int tegra_periph_clk_enable_refcount[CLK_OUT_ENB_NUM * 32];
376
377#define clk_writel(value, reg) \
Prashant Gaikwadfa67ccb2012-09-07 11:10:55 +0530378 __raw_writel(value, reg_clk_base + (reg))
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000379#define clk_readl(reg) \
Prashant Gaikwadfa67ccb2012-09-07 11:10:55 +0530380 __raw_readl(reg_clk_base + (reg))
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000381#define pmc_writel(value, reg) \
Prashant Gaikwadfa67ccb2012-09-07 11:10:55 +0530382 __raw_writel(value, reg_pmc_base + (reg))
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000383#define pmc_readl(reg) \
Prashant Gaikwadfa67ccb2012-09-07 11:10:55 +0530384 __raw_readl(reg_pmc_base + (reg))
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000385#define chipid_readl() \
Prashant Gaikwadfa67ccb2012-09-07 11:10:55 +0530386 __raw_readl(misc_gp_hidrev_base + MISC_GP_HIDREV)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000387
388#define clk_writel_delay(value, reg) \
389 do { \
Prashant Gaikwadfa67ccb2012-09-07 11:10:55 +0530390 __raw_writel((value), reg_clk_base + (reg)); \
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000391 udelay(2); \
392 } while (0)
393
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530394static inline int clk_set_div(struct clk_tegra *c, u32 n)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000395{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530396 struct clk *clk = c->hw.clk;
397
398 return clk_set_rate(clk,
399 (__clk_get_rate(__clk_get_parent(clk)) + n - 1) / n);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000400}
401
402static inline u32 periph_clk_to_reg(
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530403 struct clk_tegra *c, u32 reg_L, u32 reg_V, int offs)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000404{
405 u32 reg = c->u.periph.clk_num / 32;
406 BUG_ON(reg >= RST_DEVICES_NUM);
407 if (reg < 3)
408 reg = reg_L + (reg * offs);
409 else
410 reg = reg_V + ((reg - 3) * offs);
411 return reg;
412}
413
414static unsigned long clk_measure_input_freq(void)
415{
416 u32 clock_autodetect;
417 clk_writel(OSC_FREQ_DET_TRIG | 1, OSC_FREQ_DET);
418 do {} while (clk_readl(OSC_FREQ_DET_STATUS) & OSC_FREQ_DET_BUSY);
419 clock_autodetect = clk_readl(OSC_FREQ_DET_STATUS);
420 if (clock_autodetect >= 732 - 3 && clock_autodetect <= 732 + 3) {
421 return 12000000;
422 } else if (clock_autodetect >= 794 - 3 && clock_autodetect <= 794 + 3) {
423 return 13000000;
424 } else if (clock_autodetect >= 1172 - 3 && clock_autodetect <= 1172 + 3) {
425 return 19200000;
426 } else if (clock_autodetect >= 1587 - 3 && clock_autodetect <= 1587 + 3) {
427 return 26000000;
428 } else if (clock_autodetect >= 1025 - 3 && clock_autodetect <= 1025 + 3) {
429 return 16800000;
430 } else if (clock_autodetect >= 2344 - 3 && clock_autodetect <= 2344 + 3) {
431 return 38400000;
432 } else if (clock_autodetect >= 2928 - 3 && clock_autodetect <= 2928 + 3) {
433 return 48000000;
434 } else {
435 pr_err("%s: Unexpected clock autodetect value %d", __func__,
436 clock_autodetect);
437 BUG();
438 return 0;
439 }
440}
441
442static int clk_div71_get_divider(unsigned long parent_rate, unsigned long rate,
443 u32 flags, u32 round_mode)
444{
445 s64 divider_u71 = parent_rate;
446 if (!rate)
447 return -EINVAL;
448
449 if (!(flags & DIV_U71_INT))
450 divider_u71 *= 2;
451 if (round_mode == ROUND_DIVIDER_UP)
452 divider_u71 += rate - 1;
453 do_div(divider_u71, rate);
454 if (flags & DIV_U71_INT)
455 divider_u71 *= 2;
456
457 if (divider_u71 - 2 < 0)
458 return 0;
459
460 if (divider_u71 - 2 > 255)
461 return -EINVAL;
462
463 return divider_u71 - 2;
464}
465
466static int clk_div16_get_divider(unsigned long parent_rate, unsigned long rate)
467{
468 s64 divider_u16;
469
470 divider_u16 = parent_rate;
471 if (!rate)
472 return -EINVAL;
473 divider_u16 += rate - 1;
474 do_div(divider_u16, rate);
475
476 if (divider_u16 - 1 < 0)
477 return 0;
478
479 if (divider_u16 - 1 > 0xFFFF)
480 return -EINVAL;
481
482 return divider_u16 - 1;
483}
484
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530485static unsigned long tegra30_clk_fixed_recalc_rate(struct clk_hw *hw,
486 unsigned long parent_rate)
487{
488 return to_clk_tegra(hw)->fixed_rate;
489}
490
Joseph Lob78c0302012-08-17 14:51:21 +0800491struct clk_ops tegra30_clk_32k_ops = {
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530492 .recalc_rate = tegra30_clk_fixed_recalc_rate,
493};
494
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000495/* clk_m functions */
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530496static unsigned long tegra30_clk_m_recalc_rate(struct clk_hw *hw,
497 unsigned long parent_rate)
498{
499 if (!to_clk_tegra(hw)->fixed_rate)
500 to_clk_tegra(hw)->fixed_rate = clk_measure_input_freq();
501 return to_clk_tegra(hw)->fixed_rate;
502}
503
504static void tegra30_clk_m_init(struct clk_hw *hw)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000505{
506 u32 osc_ctrl = clk_readl(OSC_CTRL);
507 u32 auto_clock_control = osc_ctrl & ~OSC_CTRL_OSC_FREQ_MASK;
508 u32 pll_ref_div = osc_ctrl & OSC_CTRL_PLL_REF_DIV_MASK;
509
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530510 switch (to_clk_tegra(hw)->fixed_rate) {
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000511 case 12000000:
512 auto_clock_control |= OSC_CTRL_OSC_FREQ_12MHZ;
513 BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
514 break;
515 case 13000000:
516 auto_clock_control |= OSC_CTRL_OSC_FREQ_13MHZ;
517 BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
518 break;
519 case 19200000:
520 auto_clock_control |= OSC_CTRL_OSC_FREQ_19_2MHZ;
521 BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
522 break;
523 case 26000000:
524 auto_clock_control |= OSC_CTRL_OSC_FREQ_26MHZ;
525 BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
526 break;
527 case 16800000:
528 auto_clock_control |= OSC_CTRL_OSC_FREQ_16_8MHZ;
529 BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
530 break;
531 case 38400000:
532 auto_clock_control |= OSC_CTRL_OSC_FREQ_38_4MHZ;
533 BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_2);
534 break;
535 case 48000000:
536 auto_clock_control |= OSC_CTRL_OSC_FREQ_48MHZ;
537 BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_4);
538 break;
539 default:
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530540 pr_err("%s: Unexpected clock rate %ld", __func__,
541 to_clk_tegra(hw)->fixed_rate);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000542 BUG();
543 }
544 clk_writel(auto_clock_control, OSC_CTRL);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000545}
546
Prashant Gaikwad88e790a2012-08-06 11:57:39 +0530547struct clk_ops tegra30_clk_m_ops = {
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530548 .init = tegra30_clk_m_init,
549 .recalc_rate = tegra30_clk_m_recalc_rate,
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000550};
551
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530552static unsigned long tegra30_clk_m_div_recalc_rate(struct clk_hw *hw,
553 unsigned long parent_rate)
554{
555 struct clk_tegra *c = to_clk_tegra(hw);
556 u64 rate = parent_rate;
557
558 if (c->mul != 0 && c->div != 0) {
559 rate *= c->mul;
560 rate += c->div - 1; /* round up */
561 do_div(rate, c->div);
562 }
563
564 return rate;
565}
566
Prashant Gaikwad88e790a2012-08-06 11:57:39 +0530567struct clk_ops tegra_clk_m_div_ops = {
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530568 .recalc_rate = tegra30_clk_m_div_recalc_rate,
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000569};
570
571/* PLL reference divider functions */
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530572static unsigned long tegra30_pll_ref_recalc_rate(struct clk_hw *hw,
573 unsigned long parent_rate)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000574{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530575 struct clk_tegra *c = to_clk_tegra(hw);
576 unsigned long rate = parent_rate;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000577 u32 pll_ref_div = clk_readl(OSC_CTRL) & OSC_CTRL_PLL_REF_DIV_MASK;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000578
579 switch (pll_ref_div) {
580 case OSC_CTRL_PLL_REF_DIV_1:
581 c->div = 1;
582 break;
583 case OSC_CTRL_PLL_REF_DIV_2:
584 c->div = 2;
585 break;
586 case OSC_CTRL_PLL_REF_DIV_4:
587 c->div = 4;
588 break;
589 default:
590 pr_err("%s: Invalid pll ref divider %d", __func__, pll_ref_div);
591 BUG();
592 }
593 c->mul = 1;
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530594
595 if (c->mul != 0 && c->div != 0) {
596 rate *= c->mul;
597 rate += c->div - 1; /* round up */
598 do_div(rate, c->div);
599 }
600
601 return rate;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000602}
603
Prashant Gaikwad88e790a2012-08-06 11:57:39 +0530604struct clk_ops tegra_pll_ref_ops = {
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530605 .recalc_rate = tegra30_pll_ref_recalc_rate,
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000606};
607
608/* super clock functions */
609/* "super clocks" on tegra30 have two-stage muxes, fractional 7.1 divider and
610 * clock skipping super divider. We will ignore the clock skipping divider,
611 * since we can't lower the voltage when using the clock skip, but we can if
612 * we lower the PLL frequency. We will use 7.1 divider for CPU super-clock
613 * only when its parent is a fixed rate PLL, since we can't change PLL rate
614 * in this case.
615 */
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530616static void tegra30_super_clk_init(struct clk_hw *hw)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000617{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530618 struct clk_tegra *c = to_clk_tegra(hw);
619 struct clk_tegra *p =
620 to_clk_tegra(__clk_get_hw(__clk_get_parent(hw->clk)));
621
622 c->state = ON;
623 if (c->flags & DIV_U71) {
624 /* Init safe 7.1 divider value (does not affect PLLX path) */
625 clk_writel(SUPER_CLOCK_DIV_U71_MIN << SUPER_CLOCK_DIV_U71_SHIFT,
626 c->reg + SUPER_CLK_DIVIDER);
627 c->mul = 2;
628 c->div = 2;
629 if (!(p->flags & PLLX))
630 c->div += SUPER_CLOCK_DIV_U71_MIN;
631 } else
632 clk_writel(0, c->reg + SUPER_CLK_DIVIDER);
633}
634
635static u8 tegra30_super_clk_get_parent(struct clk_hw *hw)
636{
637 struct clk_tegra *c = to_clk_tegra(hw);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000638 u32 val;
639 int source;
640 int shift;
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530641
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000642 val = clk_readl(c->reg + SUPER_CLK_MUX);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000643 BUG_ON(((val & SUPER_STATE_MASK) != SUPER_STATE_RUN) &&
644 ((val & SUPER_STATE_MASK) != SUPER_STATE_IDLE));
645 shift = ((val & SUPER_STATE_MASK) == SUPER_STATE_IDLE) ?
646 SUPER_IDLE_SOURCE_SHIFT : SUPER_RUN_SOURCE_SHIFT;
647 source = (val >> shift) & SUPER_SOURCE_MASK;
648 if (c->flags & DIV_2)
649 source |= val & SUPER_LP_DIV2_BYPASS;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000650
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530651 return source;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000652}
653
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530654static int tegra30_super_clk_set_parent(struct clk_hw *hw, u8 index)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000655{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530656 struct clk_tegra *c = to_clk_tegra(hw);
657 struct clk_tegra *p =
658 to_clk_tegra(__clk_get_hw(clk_get_parent(hw->clk)));
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000659 u32 val;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000660 int shift;
661
662 val = clk_readl(c->reg + SUPER_CLK_MUX);
663 BUG_ON(((val & SUPER_STATE_MASK) != SUPER_STATE_RUN) &&
664 ((val & SUPER_STATE_MASK) != SUPER_STATE_IDLE));
665 shift = ((val & SUPER_STATE_MASK) == SUPER_STATE_IDLE) ?
666 SUPER_IDLE_SOURCE_SHIFT : SUPER_RUN_SOURCE_SHIFT;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000667
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530668 /* For LP mode super-clock switch between PLLX direct
669 and divided-by-2 outputs is allowed only when other
670 than PLLX clock source is current parent */
671 if ((c->flags & DIV_2) && (p->flags & PLLX) &&
672 ((index ^ val) & SUPER_LP_DIV2_BYPASS)) {
673 if (p->flags & PLLX)
674 return -EINVAL;
675 val ^= SUPER_LP_DIV2_BYPASS;
676 clk_writel_delay(val, c->reg);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000677 }
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530678 val &= ~(SUPER_SOURCE_MASK << shift);
679 val |= (index & SUPER_SOURCE_MASK) << shift;
680
681 /* 7.1 divider for CPU super-clock does not affect
682 PLLX path */
683 if (c->flags & DIV_U71) {
684 u32 div = 0;
685 if (!(p->flags & PLLX)) {
686 div = clk_readl(c->reg +
687 SUPER_CLK_DIVIDER);
688 div &= SUPER_CLOCK_DIV_U71_MASK;
689 div >>= SUPER_CLOCK_DIV_U71_SHIFT;
690 }
691 c->div = div + 2;
692 c->mul = 2;
693 }
694 clk_writel_delay(val, c->reg);
695
696 return 0;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000697}
698
699/*
700 * Do not use super clocks "skippers", since dividing using a clock skipper
701 * does not allow the voltage to be scaled down. Instead adjust the rate of
702 * the parent clock. This requires that the parent of a super clock have no
703 * other children, otherwise the rate will change underneath the other
704 * children. Special case: if fixed rate PLL is CPU super clock parent the
705 * rate of this PLL can't be changed, and it has many other children. In
706 * this case use 7.1 fractional divider to adjust the super clock rate.
707 */
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530708static int tegra30_super_clk_set_rate(struct clk_hw *hw, unsigned long rate,
709 unsigned long parent_rate)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000710{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530711 struct clk_tegra *c = to_clk_tegra(hw);
712 struct clk *parent = __clk_get_parent(hw->clk);
713 struct clk_tegra *cparent = to_clk_tegra(__clk_get_hw(parent));
714
715 if ((c->flags & DIV_U71) && (cparent->flags & PLL_FIXED)) {
716 int div = clk_div71_get_divider(parent_rate,
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000717 rate, c->flags, ROUND_DIVIDER_DOWN);
718 div = max(div, SUPER_CLOCK_DIV_U71_MIN);
719
720 clk_writel(div << SUPER_CLOCK_DIV_U71_SHIFT,
721 c->reg + SUPER_CLK_DIVIDER);
722 c->div = div + 2;
723 c->mul = 2;
724 return 0;
725 }
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000726 return 0;
727}
728
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530729static unsigned long tegra30_super_clk_recalc_rate(struct clk_hw *hw,
730 unsigned long parent_rate)
731{
732 struct clk_tegra *c = to_clk_tegra(hw);
733 u64 rate = parent_rate;
734
735 if (c->mul != 0 && c->div != 0) {
736 rate *= c->mul;
737 rate += c->div - 1; /* round up */
738 do_div(rate, c->div);
739 }
740
741 return rate;
742}
743
744static long tegra30_super_clk_round_rate(struct clk_hw *hw, unsigned long rate,
745 unsigned long *prate)
746{
747 struct clk_tegra *c = to_clk_tegra(hw);
748 struct clk *parent = __clk_get_parent(hw->clk);
749 struct clk_tegra *cparent = to_clk_tegra(__clk_get_hw(parent));
750 int mul = 2;
751 int div;
752
753 if ((c->flags & DIV_U71) && (cparent->flags & PLL_FIXED)) {
754 div = clk_div71_get_divider(*prate,
755 rate, c->flags, ROUND_DIVIDER_DOWN);
756 div = max(div, SUPER_CLOCK_DIV_U71_MIN) + 2;
757 rate = *prate * mul;
758 rate += div - 1; /* round up */
759 do_div(rate, c->div);
760
761 return rate;
762 }
763 return *prate;
764}
765
766struct clk_ops tegra30_super_ops = {
767 .init = tegra30_super_clk_init,
768 .set_parent = tegra30_super_clk_set_parent,
769 .get_parent = tegra30_super_clk_get_parent,
770 .recalc_rate = tegra30_super_clk_recalc_rate,
771 .round_rate = tegra30_super_clk_round_rate,
772 .set_rate = tegra30_super_clk_set_rate,
773};
774
775static unsigned long tegra30_twd_clk_recalc_rate(struct clk_hw *hw,
776 unsigned long parent_rate)
777{
778 struct clk_tegra *c = to_clk_tegra(hw);
779 u64 rate = parent_rate;
780
781 if (c->mul != 0 && c->div != 0) {
782 rate *= c->mul;
783 rate += c->div - 1; /* round up */
784 do_div(rate, c->div);
785 }
786
787 return rate;
788}
789
Prashant Gaikwad88e790a2012-08-06 11:57:39 +0530790struct clk_ops tegra30_twd_ops = {
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530791 .recalc_rate = tegra30_twd_clk_recalc_rate,
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000792};
793
Joseph Lod534b5d2012-10-29 18:25:29 +0800794/* bus clock functions */
795static int tegra30_bus_clk_is_enabled(struct clk_hw *hw)
796{
797 struct clk_tegra *c = to_clk_tegra(hw);
798 u32 val = clk_readl(c->reg);
799
800 c->state = ((val >> c->reg_shift) & BUS_CLK_DISABLE) ? OFF : ON;
801 return c->state;
802}
803
804static int tegra30_bus_clk_enable(struct clk_hw *hw)
805{
806 struct clk_tegra *c = to_clk_tegra(hw);
807 u32 val;
808
809 val = clk_readl(c->reg);
810 val &= ~(BUS_CLK_DISABLE << c->reg_shift);
811 clk_writel(val, c->reg);
812
813 return 0;
814}
815
816static void tegra30_bus_clk_disable(struct clk_hw *hw)
817{
818 struct clk_tegra *c = to_clk_tegra(hw);
819 u32 val;
820
821 val = clk_readl(c->reg);
822 val |= BUS_CLK_DISABLE << c->reg_shift;
823 clk_writel(val, c->reg);
824}
825
826static unsigned long tegra30_bus_clk_recalc_rate(struct clk_hw *hw,
827 unsigned long prate)
828{
829 struct clk_tegra *c = to_clk_tegra(hw);
830 u32 val = clk_readl(c->reg);
831 u64 rate = prate;
832
833 c->div = ((val >> c->reg_shift) & BUS_CLK_DIV_MASK) + 1;
834 c->mul = 1;
835
836 if (c->mul != 0 && c->div != 0) {
837 rate *= c->mul;
838 rate += c->div - 1; /* round up */
839 do_div(rate, c->div);
840 }
841 return rate;
842}
843
844static int tegra30_bus_clk_set_rate(struct clk_hw *hw, unsigned long rate,
845 unsigned long parent_rate)
846{
847 struct clk_tegra *c = to_clk_tegra(hw);
848 int ret = -EINVAL;
849 u32 val;
850 int i;
851
852 val = clk_readl(c->reg);
853 for (i = 1; i <= 4; i++) {
854 if (rate == parent_rate / i) {
855 val &= ~(BUS_CLK_DIV_MASK << c->reg_shift);
856 val |= (i - 1) << c->reg_shift;
857 clk_writel(val, c->reg);
858 c->div = i;
859 c->mul = 1;
860 ret = 0;
861 break;
862 }
863 }
864
865 return ret;
866}
867
868static long tegra30_bus_clk_round_rate(struct clk_hw *hw, unsigned long rate,
869 unsigned long *prate)
870{
871 unsigned long parent_rate = *prate;
872 s64 divider;
873
874 if (rate >= parent_rate)
875 return parent_rate;
876
877 divider = parent_rate;
878 divider += rate - 1;
879 do_div(divider, rate);
880
881 if (divider < 0)
882 return divider;
883
884 if (divider > 4)
885 divider = 4;
886 do_div(parent_rate, divider);
887
888 return parent_rate;
889}
890
891struct clk_ops tegra30_bus_ops = {
892 .is_enabled = tegra30_bus_clk_is_enabled,
893 .enable = tegra30_bus_clk_enable,
894 .disable = tegra30_bus_clk_disable,
895 .set_rate = tegra30_bus_clk_set_rate,
896 .round_rate = tegra30_bus_clk_round_rate,
897 .recalc_rate = tegra30_bus_clk_recalc_rate,
898};
899
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000900/* Blink output functions */
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530901static int tegra30_blink_clk_is_enabled(struct clk_hw *hw)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000902{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530903 struct clk_tegra *c = to_clk_tegra(hw);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000904 u32 val;
905
906 val = pmc_readl(PMC_CTRL);
907 c->state = (val & PMC_CTRL_BLINK_ENB) ? ON : OFF;
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530908 return c->state;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000909}
910
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530911static int tegra30_blink_clk_enable(struct clk_hw *hw)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000912{
913 u32 val;
914
915 val = pmc_readl(PMC_DPD_PADS_ORIDE);
916 pmc_writel(val | PMC_DPD_PADS_ORIDE_BLINK_ENB, PMC_DPD_PADS_ORIDE);
917
918 val = pmc_readl(PMC_CTRL);
919 pmc_writel(val | PMC_CTRL_BLINK_ENB, PMC_CTRL);
920
921 return 0;
922}
923
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530924static void tegra30_blink_clk_disable(struct clk_hw *hw)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000925{
926 u32 val;
927
928 val = pmc_readl(PMC_CTRL);
929 pmc_writel(val & ~PMC_CTRL_BLINK_ENB, PMC_CTRL);
930
931 val = pmc_readl(PMC_DPD_PADS_ORIDE);
932 pmc_writel(val & ~PMC_DPD_PADS_ORIDE_BLINK_ENB, PMC_DPD_PADS_ORIDE);
933}
934
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530935static int tegra30_blink_clk_set_rate(struct clk_hw *hw, unsigned long rate,
936 unsigned long parent_rate)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000937{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530938 struct clk_tegra *c = to_clk_tegra(hw);
939
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000940 if (rate >= parent_rate) {
941 c->div = 1;
942 pmc_writel(0, c->reg);
943 } else {
944 unsigned int on_off;
945 u32 val;
946
947 on_off = DIV_ROUND_UP(parent_rate / 8, rate);
948 c->div = on_off * 8;
949
950 val = (on_off & PMC_BLINK_TIMER_DATA_ON_MASK) <<
951 PMC_BLINK_TIMER_DATA_ON_SHIFT;
952 on_off &= PMC_BLINK_TIMER_DATA_OFF_MASK;
953 on_off <<= PMC_BLINK_TIMER_DATA_OFF_SHIFT;
954 val |= on_off;
955 val |= PMC_BLINK_TIMER_ENB;
956 pmc_writel(val, c->reg);
957 }
958
959 return 0;
960}
961
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530962static unsigned long tegra30_blink_clk_recalc_rate(struct clk_hw *hw,
963 unsigned long parent_rate)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000964{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530965 struct clk_tegra *c = to_clk_tegra(hw);
966 u64 rate = parent_rate;
967 u32 val;
968 u32 mul;
969 u32 div;
970 u32 on_off;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000971
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530972 mul = 1;
973 val = pmc_readl(c->reg);
974
975 if (val & PMC_BLINK_TIMER_ENB) {
976 on_off = (val >> PMC_BLINK_TIMER_DATA_ON_SHIFT) &
977 PMC_BLINK_TIMER_DATA_ON_MASK;
978 val >>= PMC_BLINK_TIMER_DATA_OFF_SHIFT;
979 val &= PMC_BLINK_TIMER_DATA_OFF_MASK;
980 on_off += val;
981 /* each tick in the blink timer is 4 32KHz clocks */
982 div = on_off * 4;
983 } else {
984 div = 1;
985 }
986
987 if (mul != 0 && div != 0) {
988 rate *= mul;
989 rate += div - 1; /* round up */
990 do_div(rate, div);
991 }
992 return rate;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000993}
994
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530995static long tegra30_blink_clk_round_rate(struct clk_hw *hw, unsigned long rate,
996 unsigned long *prate)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +0000997{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +0530998 int div;
999 int mul;
1000 long round_rate = *prate;
1001
1002 mul = 1;
1003
1004 if (rate >= *prate) {
1005 div = 1;
1006 } else {
1007 div = DIV_ROUND_UP(*prate / 8, rate);
1008 div *= 8;
1009 }
1010
1011 round_rate *= mul;
1012 round_rate += div - 1;
1013 do_div(round_rate, div);
1014
1015 return round_rate;
1016}
1017
1018struct clk_ops tegra30_blink_clk_ops = {
1019 .is_enabled = tegra30_blink_clk_is_enabled,
1020 .enable = tegra30_blink_clk_enable,
1021 .disable = tegra30_blink_clk_disable,
1022 .recalc_rate = tegra30_blink_clk_recalc_rate,
1023 .round_rate = tegra30_blink_clk_round_rate,
1024 .set_rate = tegra30_blink_clk_set_rate,
1025};
1026
1027static void tegra30_utmi_param_configure(struct clk_hw *hw)
1028{
1029 unsigned long main_rate =
1030 __clk_get_rate(__clk_get_parent(__clk_get_parent(hw->clk)));
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001031 u32 reg;
1032 int i;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001033
1034 for (i = 0; i < ARRAY_SIZE(utmi_parameters); i++) {
1035 if (main_rate == utmi_parameters[i].osc_frequency)
1036 break;
1037 }
1038
1039 if (i >= ARRAY_SIZE(utmi_parameters)) {
1040 pr_err("%s: Unexpected main rate %lu\n", __func__, main_rate);
1041 return;
1042 }
1043
1044 reg = clk_readl(UTMIP_PLL_CFG2);
1045
1046 /* Program UTMIP PLL stable and active counts */
1047 /* [FIXME] arclk_rst.h says WRONG! This should be 1ms -> 0x50 Check! */
1048 reg &= ~UTMIP_PLL_CFG2_STABLE_COUNT(~0);
1049 reg |= UTMIP_PLL_CFG2_STABLE_COUNT(
1050 utmi_parameters[i].stable_count);
1051
1052 reg &= ~UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(~0);
1053
1054 reg |= UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(
1055 utmi_parameters[i].active_delay_count);
1056
1057 /* Remove power downs from UTMIP PLL control bits */
1058 reg &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_A_POWERDOWN;
1059 reg &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_B_POWERDOWN;
1060 reg &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_C_POWERDOWN;
1061
1062 clk_writel(reg, UTMIP_PLL_CFG2);
1063
1064 /* Program UTMIP PLL delay and oscillator frequency counts */
1065 reg = clk_readl(UTMIP_PLL_CFG1);
1066 reg &= ~UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(~0);
1067
1068 reg |= UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(
1069 utmi_parameters[i].enable_delay_count);
1070
1071 reg &= ~UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(~0);
1072 reg |= UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(
1073 utmi_parameters[i].xtal_freq_count);
1074
1075 /* Remove power downs from UTMIP PLL control bits */
1076 reg &= ~UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN;
1077 reg &= ~UTMIP_PLL_CFG1_FORCE_PLL_ACTIVE_POWERDOWN;
1078 reg &= ~UTMIP_PLL_CFG1_FORCE_PLLU_POWERDOWN;
1079
1080 clk_writel(reg, UTMIP_PLL_CFG1);
1081}
1082
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301083/* PLL Functions */
1084static int tegra30_pll_clk_wait_for_lock(struct clk_tegra *c, u32 lock_reg,
1085 u32 lock_bit)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001086{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301087 int ret = 0;
1088
1089#if USE_PLL_LOCK_BITS
1090 int i;
1091 for (i = 0; i < c->u.pll.lock_delay; i++) {
1092 if (clk_readl(lock_reg) & lock_bit) {
1093 udelay(PLL_POST_LOCK_DELAY);
1094 return 0;
1095 }
1096 udelay(2); /* timeout = 2 * lock time */
1097 }
1098 pr_err("Timed out waiting for lock bit on pll %s",
1099 __clk_get_name(hw->clk));
1100 ret = -1;
1101#else
1102 udelay(c->u.pll.lock_delay);
1103#endif
1104 return ret;
1105}
1106
1107static int tegra30_pll_clk_is_enabled(struct clk_hw *hw)
1108{
1109 struct clk_tegra *c = to_clk_tegra(hw);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001110 u32 val = clk_readl(c->reg + PLL_BASE);
1111
1112 c->state = (val & PLL_BASE_ENABLE) ? ON : OFF;
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301113 return c->state;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001114}
1115
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301116static void tegra30_pll_clk_init(struct clk_hw *hw)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001117{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301118 struct clk_tegra *c = to_clk_tegra(hw);
1119
1120 if (c->flags & PLLU)
1121 tegra30_utmi_param_configure(hw);
1122}
1123
1124static int tegra30_pll_clk_enable(struct clk_hw *hw)
1125{
1126 struct clk_tegra *c = to_clk_tegra(hw);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001127 u32 val;
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301128 pr_debug("%s on clock %s\n", __func__, __clk_get_name(hw->clk));
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001129
1130#if USE_PLL_LOCK_BITS
1131 val = clk_readl(c->reg + PLL_MISC(c));
1132 val |= PLL_MISC_LOCK_ENABLE(c);
1133 clk_writel(val, c->reg + PLL_MISC(c));
1134#endif
1135 val = clk_readl(c->reg + PLL_BASE);
1136 val &= ~PLL_BASE_BYPASS;
1137 val |= PLL_BASE_ENABLE;
1138 clk_writel(val, c->reg + PLL_BASE);
1139
1140 if (c->flags & PLLM) {
1141 val = pmc_readl(PMC_PLLP_WB0_OVERRIDE);
1142 val |= PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE;
1143 pmc_writel(val, PMC_PLLP_WB0_OVERRIDE);
1144 }
1145
1146 tegra30_pll_clk_wait_for_lock(c, c->reg + PLL_BASE, PLL_BASE_LOCK);
1147
1148 return 0;
1149}
1150
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301151static void tegra30_pll_clk_disable(struct clk_hw *hw)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001152{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301153 struct clk_tegra *c = to_clk_tegra(hw);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001154 u32 val;
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301155 pr_debug("%s on clock %s\n", __func__, __clk_get_name(hw->clk));
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001156
1157 val = clk_readl(c->reg);
1158 val &= ~(PLL_BASE_BYPASS | PLL_BASE_ENABLE);
1159 clk_writel(val, c->reg);
1160
1161 if (c->flags & PLLM) {
1162 val = pmc_readl(PMC_PLLP_WB0_OVERRIDE);
1163 val &= ~PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE;
1164 pmc_writel(val, PMC_PLLP_WB0_OVERRIDE);
1165 }
1166}
1167
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301168static int tegra30_pll_clk_set_rate(struct clk_hw *hw, unsigned long rate,
1169 unsigned long parent_rate)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001170{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301171 struct clk_tegra *c = to_clk_tegra(hw);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001172 u32 val, p_div, old_base;
1173 unsigned long input_rate;
1174 const struct clk_pll_freq_table *sel;
1175 struct clk_pll_freq_table cfg;
1176
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001177 if (c->flags & PLL_FIXED) {
1178 int ret = 0;
1179 if (rate != c->u.pll.fixed_rate) {
1180 pr_err("%s: Can not change %s fixed rate %lu to %lu\n",
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301181 __func__, __clk_get_name(hw->clk),
1182 c->u.pll.fixed_rate, rate);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001183 ret = -EINVAL;
1184 }
1185 return ret;
1186 }
1187
1188 if (c->flags & PLLM) {
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301189 if (rate != __clk_get_rate(hw->clk)) {
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001190 pr_err("%s: Can not change memory %s rate in flight\n",
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301191 __func__, __clk_get_name(hw->clk));
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001192 return -EINVAL;
1193 }
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001194 }
1195
1196 p_div = 0;
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301197 input_rate = parent_rate;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001198
1199 /* Check if the target rate is tabulated */
1200 for (sel = c->u.pll.freq_table; sel->input_rate != 0; sel++) {
1201 if (sel->input_rate == input_rate && sel->output_rate == rate) {
1202 if (c->flags & PLLU) {
1203 BUG_ON(sel->p < 1 || sel->p > 2);
1204 if (sel->p == 1)
1205 p_div = PLLU_BASE_POST_DIV;
1206 } else {
1207 BUG_ON(sel->p < 1);
1208 for (val = sel->p; val > 1; val >>= 1)
1209 p_div++;
1210 p_div <<= PLL_BASE_DIVP_SHIFT;
1211 }
1212 break;
1213 }
1214 }
1215
1216 /* Configure out-of-table rate */
1217 if (sel->input_rate == 0) {
1218 unsigned long cfreq;
1219 BUG_ON(c->flags & PLLU);
1220 sel = &cfg;
1221
1222 switch (input_rate) {
1223 case 12000000:
1224 case 26000000:
1225 cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2000000;
1226 break;
1227 case 13000000:
1228 cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2600000;
1229 break;
1230 case 16800000:
1231 case 19200000:
1232 cfreq = (rate <= 1200000 * 1000) ? 1200000 : 2400000;
1233 break;
1234 default:
1235 pr_err("%s: Unexpected reference rate %lu\n",
1236 __func__, input_rate);
1237 BUG();
1238 }
1239
1240 /* Raise VCO to guarantee 0.5% accuracy */
1241 for (cfg.output_rate = rate; cfg.output_rate < 200 * cfreq;
1242 cfg.output_rate <<= 1)
1243 p_div++;
1244
1245 cfg.p = 0x1 << p_div;
1246 cfg.m = input_rate / cfreq;
1247 cfg.n = cfg.output_rate / cfreq;
1248 cfg.cpcon = OUT_OF_TABLE_CPCON;
1249
1250 if ((cfg.m > (PLL_BASE_DIVM_MASK >> PLL_BASE_DIVM_SHIFT)) ||
1251 (cfg.n > (PLL_BASE_DIVN_MASK >> PLL_BASE_DIVN_SHIFT)) ||
1252 (p_div > (PLL_BASE_DIVP_MASK >> PLL_BASE_DIVP_SHIFT)) ||
1253 (cfg.output_rate > c->u.pll.vco_max)) {
1254 pr_err("%s: Failed to set %s out-of-table rate %lu\n",
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301255 __func__, __clk_get_name(hw->clk), rate);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001256 return -EINVAL;
1257 }
1258 p_div <<= PLL_BASE_DIVP_SHIFT;
1259 }
1260
1261 c->mul = sel->n;
1262 c->div = sel->m * sel->p;
1263
1264 old_base = val = clk_readl(c->reg + PLL_BASE);
1265 val &= ~(PLL_BASE_DIVM_MASK | PLL_BASE_DIVN_MASK |
1266 ((c->flags & PLLU) ? PLLU_BASE_POST_DIV : PLL_BASE_DIVP_MASK));
1267 val |= (sel->m << PLL_BASE_DIVM_SHIFT) |
1268 (sel->n << PLL_BASE_DIVN_SHIFT) | p_div;
1269 if (val == old_base)
1270 return 0;
1271
1272 if (c->state == ON) {
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301273 tegra30_pll_clk_disable(hw);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001274 val &= ~(PLL_BASE_BYPASS | PLL_BASE_ENABLE);
1275 }
1276 clk_writel(val, c->reg + PLL_BASE);
1277
1278 if (c->flags & PLL_HAS_CPCON) {
1279 val = clk_readl(c->reg + PLL_MISC(c));
1280 val &= ~PLL_MISC_CPCON_MASK;
1281 val |= sel->cpcon << PLL_MISC_CPCON_SHIFT;
1282 if (c->flags & (PLLU | PLLD)) {
1283 val &= ~PLL_MISC_LFCON_MASK;
1284 if (sel->n >= PLLDU_LFCON_SET_DIVN)
1285 val |= 0x1 << PLL_MISC_LFCON_SHIFT;
1286 } else if (c->flags & (PLLX | PLLM)) {
1287 val &= ~(0x1 << PLL_MISC_DCCON_SHIFT);
1288 if (rate >= (c->u.pll.vco_max >> 1))
1289 val |= 0x1 << PLL_MISC_DCCON_SHIFT;
1290 }
1291 clk_writel(val, c->reg + PLL_MISC(c));
1292 }
1293
1294 if (c->state == ON)
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301295 tegra30_pll_clk_enable(hw);
1296
1297 c->u.pll.fixed_rate = rate;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001298
1299 return 0;
1300}
1301
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301302static long tegra30_pll_round_rate(struct clk_hw *hw, unsigned long rate,
1303 unsigned long *prate)
1304{
1305 struct clk_tegra *c = to_clk_tegra(hw);
1306 unsigned long input_rate = *prate;
Mark Zhang78662132012-10-16 16:31:49 +08001307 u64 output_rate = *prate;
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301308 const struct clk_pll_freq_table *sel;
1309 struct clk_pll_freq_table cfg;
1310 int mul;
1311 int div;
1312 u32 p_div;
1313 u32 val;
1314
1315 if (c->flags & PLL_FIXED)
1316 return c->u.pll.fixed_rate;
1317
1318 if (c->flags & PLLM)
1319 return __clk_get_rate(hw->clk);
1320
1321 p_div = 0;
1322 /* Check if the target rate is tabulated */
1323 for (sel = c->u.pll.freq_table; sel->input_rate != 0; sel++) {
1324 if (sel->input_rate == input_rate && sel->output_rate == rate) {
1325 if (c->flags & PLLU) {
1326 BUG_ON(sel->p < 1 || sel->p > 2);
1327 if (sel->p == 1)
1328 p_div = PLLU_BASE_POST_DIV;
1329 } else {
1330 BUG_ON(sel->p < 1);
1331 for (val = sel->p; val > 1; val >>= 1)
1332 p_div++;
1333 p_div <<= PLL_BASE_DIVP_SHIFT;
1334 }
1335 break;
1336 }
1337 }
1338
1339 if (sel->input_rate == 0) {
1340 unsigned long cfreq;
1341 BUG_ON(c->flags & PLLU);
1342 sel = &cfg;
1343
1344 switch (input_rate) {
1345 case 12000000:
1346 case 26000000:
1347 cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2000000;
1348 break;
1349 case 13000000:
1350 cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2600000;
1351 break;
1352 case 16800000:
1353 case 19200000:
1354 cfreq = (rate <= 1200000 * 1000) ? 1200000 : 2400000;
1355 break;
1356 default:
1357 pr_err("%s: Unexpected reference rate %lu\n",
1358 __func__, input_rate);
1359 BUG();
1360 }
1361
1362 /* Raise VCO to guarantee 0.5% accuracy */
1363 for (cfg.output_rate = rate; cfg.output_rate < 200 * cfreq;
1364 cfg.output_rate <<= 1)
1365 p_div++;
1366
1367 cfg.p = 0x1 << p_div;
1368 cfg.m = input_rate / cfreq;
1369 cfg.n = cfg.output_rate / cfreq;
1370 }
1371
1372 mul = sel->n;
1373 div = sel->m * sel->p;
1374
1375 output_rate *= mul;
1376 output_rate += div - 1; /* round up */
1377 do_div(output_rate, div);
1378
1379 return output_rate;
1380}
1381
1382static unsigned long tegra30_pll_recalc_rate(struct clk_hw *hw,
1383 unsigned long parent_rate)
1384{
1385 struct clk_tegra *c = to_clk_tegra(hw);
1386 u64 rate = parent_rate;
1387 u32 val = clk_readl(c->reg + PLL_BASE);
1388
1389 if (c->flags & PLL_FIXED && !(val & PLL_BASE_OVERRIDE)) {
1390 const struct clk_pll_freq_table *sel;
1391 for (sel = c->u.pll.freq_table; sel->input_rate != 0; sel++) {
1392 if (sel->input_rate == parent_rate &&
1393 sel->output_rate == c->u.pll.fixed_rate) {
1394 c->mul = sel->n;
1395 c->div = sel->m * sel->p;
1396 break;
1397 }
1398 }
1399 pr_err("Clock %s has unknown fixed frequency\n",
1400 __clk_get_name(hw->clk));
1401 BUG();
1402 } else if (val & PLL_BASE_BYPASS) {
1403 c->mul = 1;
1404 c->div = 1;
1405 } else {
1406 c->mul = (val & PLL_BASE_DIVN_MASK) >> PLL_BASE_DIVN_SHIFT;
1407 c->div = (val & PLL_BASE_DIVM_MASK) >> PLL_BASE_DIVM_SHIFT;
1408 if (c->flags & PLLU)
1409 c->div *= (val & PLLU_BASE_POST_DIV) ? 1 : 2;
1410 else
1411 c->div *= (0x1 << ((val & PLL_BASE_DIVP_MASK) >>
1412 PLL_BASE_DIVP_SHIFT));
1413 }
1414
1415 if (c->mul != 0 && c->div != 0) {
1416 rate *= c->mul;
1417 rate += c->div - 1; /* round up */
1418 do_div(rate, c->div);
1419 }
1420
1421 return rate;
1422}
1423
Prashant Gaikwad88e790a2012-08-06 11:57:39 +05301424struct clk_ops tegra30_pll_ops = {
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301425 .is_enabled = tegra30_pll_clk_is_enabled,
1426 .init = tegra30_pll_clk_init,
1427 .enable = tegra30_pll_clk_enable,
1428 .disable = tegra30_pll_clk_disable,
1429 .recalc_rate = tegra30_pll_recalc_rate,
1430 .round_rate = tegra30_pll_round_rate,
1431 .set_rate = tegra30_pll_clk_set_rate,
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001432};
1433
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301434int tegra30_plld_clk_cfg_ex(struct clk_hw *hw,
1435 enum tegra_clk_ex_param p, u32 setting)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001436{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301437 struct clk_tegra *c = to_clk_tegra(hw);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001438 u32 val, mask, reg;
1439
1440 switch (p) {
1441 case TEGRA_CLK_PLLD_CSI_OUT_ENB:
1442 mask = PLLD_BASE_CSI_CLKENABLE;
1443 reg = c->reg + PLL_BASE;
1444 break;
1445 case TEGRA_CLK_PLLD_DSI_OUT_ENB:
1446 mask = PLLD_MISC_DSI_CLKENABLE;
1447 reg = c->reg + PLL_MISC(c);
1448 break;
1449 case TEGRA_CLK_PLLD_MIPI_MUX_SEL:
1450 if (!(c->flags & PLL_ALT_MISC_REG)) {
1451 mask = PLLD_BASE_DSIB_MUX_MASK;
1452 reg = c->reg + PLL_BASE;
1453 break;
1454 }
1455 /* fall through - error since PLLD2 does not have MUX_SEL control */
1456 default:
1457 return -EINVAL;
1458 }
1459
1460 val = clk_readl(reg);
1461 if (setting)
1462 val |= mask;
1463 else
1464 val &= ~mask;
1465 clk_writel(val, reg);
1466 return 0;
1467}
1468
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301469static int tegra30_plle_clk_is_enabled(struct clk_hw *hw)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001470{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301471 struct clk_tegra *c = to_clk_tegra(hw);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001472 u32 val;
1473
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001474 val = clk_readl(c->reg + PLL_BASE);
1475 c->state = (val & PLLE_BASE_ENABLE) ? ON : OFF;
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301476 return c->state;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001477}
1478
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301479static void tegra30_plle_clk_disable(struct clk_hw *hw)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001480{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301481 struct clk_tegra *c = to_clk_tegra(hw);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001482 u32 val;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001483
1484 val = clk_readl(c->reg + PLL_BASE);
1485 val &= ~(PLLE_BASE_CML_ENABLE | PLLE_BASE_ENABLE);
1486 clk_writel(val, c->reg + PLL_BASE);
1487}
1488
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301489static void tegra30_plle_training(struct clk_tegra *c)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001490{
1491 u32 val;
1492
1493 /* PLLE is already disabled, and setup cleared;
1494 * create falling edge on PLLE IDDQ input */
1495 val = pmc_readl(PMC_SATA_PWRGT);
1496 val |= PMC_SATA_PWRGT_PLLE_IDDQ_VALUE;
1497 pmc_writel(val, PMC_SATA_PWRGT);
1498
1499 val = pmc_readl(PMC_SATA_PWRGT);
1500 val |= PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL;
1501 pmc_writel(val, PMC_SATA_PWRGT);
1502
1503 val = pmc_readl(PMC_SATA_PWRGT);
1504 val &= ~PMC_SATA_PWRGT_PLLE_IDDQ_VALUE;
1505 pmc_writel(val, PMC_SATA_PWRGT);
1506
1507 do {
1508 val = clk_readl(c->reg + PLL_MISC(c));
1509 } while (!(val & PLLE_MISC_READY));
1510}
1511
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301512static int tegra30_plle_configure(struct clk_hw *hw, bool force_training)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001513{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301514 struct clk_tegra *c = to_clk_tegra(hw);
1515 struct clk *parent = __clk_get_parent(hw->clk);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001516 const struct clk_pll_freq_table *sel;
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301517 u32 val;
1518
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001519 unsigned long rate = c->u.pll.fixed_rate;
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301520 unsigned long input_rate = __clk_get_rate(parent);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001521
1522 for (sel = c->u.pll.freq_table; sel->input_rate != 0; sel++) {
1523 if (sel->input_rate == input_rate && sel->output_rate == rate)
1524 break;
1525 }
1526
1527 if (sel->input_rate == 0)
1528 return -ENOSYS;
1529
1530 /* disable PLLE, clear setup fiels */
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301531 tegra30_plle_clk_disable(hw);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001532
1533 val = clk_readl(c->reg + PLL_MISC(c));
1534 val &= ~(PLLE_MISC_LOCK_ENABLE | PLLE_MISC_SETUP_MASK);
1535 clk_writel(val, c->reg + PLL_MISC(c));
1536
1537 /* training */
1538 val = clk_readl(c->reg + PLL_MISC(c));
1539 if (force_training || (!(val & PLLE_MISC_READY)))
1540 tegra30_plle_training(c);
1541
1542 /* configure dividers, setup, disable SS */
1543 val = clk_readl(c->reg + PLL_BASE);
1544 val &= ~PLLE_BASE_DIV_MASK;
1545 val |= PLLE_BASE_DIV(sel->m, sel->n, sel->p, sel->cpcon);
1546 clk_writel(val, c->reg + PLL_BASE);
1547 c->mul = sel->n;
1548 c->div = sel->m * sel->p;
1549
1550 val = clk_readl(c->reg + PLL_MISC(c));
1551 val |= PLLE_MISC_SETUP_VALUE;
1552 val |= PLLE_MISC_LOCK_ENABLE;
1553 clk_writel(val, c->reg + PLL_MISC(c));
1554
1555 val = clk_readl(PLLE_SS_CTRL);
1556 val |= PLLE_SS_DISABLE;
1557 clk_writel(val, PLLE_SS_CTRL);
1558
1559 /* enable and lock PLLE*/
1560 val = clk_readl(c->reg + PLL_BASE);
1561 val |= (PLLE_BASE_CML_ENABLE | PLLE_BASE_ENABLE);
1562 clk_writel(val, c->reg + PLL_BASE);
1563
1564 tegra30_pll_clk_wait_for_lock(c, c->reg + PLL_MISC(c), PLLE_MISC_LOCK);
1565
1566 return 0;
1567}
1568
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301569static int tegra30_plle_clk_enable(struct clk_hw *hw)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001570{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301571 struct clk_tegra *c = to_clk_tegra(hw);
1572
1573 return tegra30_plle_configure(hw, !c->set);
1574}
1575
1576static unsigned long tegra30_plle_clk_recalc_rate(struct clk_hw *hw,
1577 unsigned long parent_rate)
1578{
1579 struct clk_tegra *c = to_clk_tegra(hw);
1580 unsigned long rate = parent_rate;
1581 u32 val;
1582
1583 val = clk_readl(c->reg + PLL_BASE);
1584 c->mul = (val & PLLE_BASE_DIVN_MASK) >> PLLE_BASE_DIVN_SHIFT;
1585 c->div = (val & PLLE_BASE_DIVM_MASK) >> PLLE_BASE_DIVM_SHIFT;
1586 c->div *= (val & PLLE_BASE_DIVP_MASK) >> PLLE_BASE_DIVP_SHIFT;
1587
1588 if (c->mul != 0 && c->div != 0) {
1589 rate *= c->mul;
1590 rate += c->div - 1; /* round up */
1591 do_div(rate, c->div);
1592 }
1593 return rate;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001594}
1595
Prashant Gaikwad88e790a2012-08-06 11:57:39 +05301596struct clk_ops tegra30_plle_ops = {
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301597 .is_enabled = tegra30_plle_clk_is_enabled,
1598 .enable = tegra30_plle_clk_enable,
1599 .disable = tegra30_plle_clk_disable,
1600 .recalc_rate = tegra30_plle_clk_recalc_rate,
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001601};
1602
1603/* Clock divider ops */
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301604static int tegra30_pll_div_clk_is_enabled(struct clk_hw *hw)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001605{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301606 struct clk_tegra *c = to_clk_tegra(hw);
1607
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001608 if (c->flags & DIV_U71) {
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001609 u32 val = clk_readl(c->reg);
1610 val >>= c->reg_shift;
1611 c->state = (val & PLL_OUT_CLKEN) ? ON : OFF;
1612 if (!(val & PLL_OUT_RESET_DISABLE))
1613 c->state = OFF;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001614 } else {
1615 c->state = ON;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001616 }
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301617 return c->state;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001618}
1619
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301620static int tegra30_pll_div_clk_enable(struct clk_hw *hw)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001621{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301622 struct clk_tegra *c = to_clk_tegra(hw);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001623 u32 val;
1624 u32 new_val;
1625
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301626 pr_debug("%s: %s\n", __func__, __clk_get_name(hw->clk));
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001627 if (c->flags & DIV_U71) {
1628 val = clk_readl(c->reg);
1629 new_val = val >> c->reg_shift;
1630 new_val &= 0xFFFF;
1631
1632 new_val |= PLL_OUT_CLKEN | PLL_OUT_RESET_DISABLE;
1633
1634 val &= ~(0xFFFF << c->reg_shift);
1635 val |= new_val << c->reg_shift;
1636 clk_writel_delay(val, c->reg);
1637 return 0;
1638 } else if (c->flags & DIV_2) {
1639 return 0;
1640 }
1641 return -EINVAL;
1642}
1643
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301644static void tegra30_pll_div_clk_disable(struct clk_hw *hw)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001645{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301646 struct clk_tegra *c = to_clk_tegra(hw);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001647 u32 val;
1648 u32 new_val;
1649
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301650 pr_debug("%s: %s\n", __func__, __clk_get_name(hw->clk));
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001651 if (c->flags & DIV_U71) {
1652 val = clk_readl(c->reg);
1653 new_val = val >> c->reg_shift;
1654 new_val &= 0xFFFF;
1655
1656 new_val &= ~(PLL_OUT_CLKEN | PLL_OUT_RESET_DISABLE);
1657
1658 val &= ~(0xFFFF << c->reg_shift);
1659 val |= new_val << c->reg_shift;
1660 clk_writel_delay(val, c->reg);
1661 }
1662}
1663
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301664static int tegra30_pll_div_clk_set_rate(struct clk_hw *hw, unsigned long rate,
1665 unsigned long parent_rate)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001666{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301667 struct clk_tegra *c = to_clk_tegra(hw);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001668 u32 val;
1669 u32 new_val;
1670 int divider_u71;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001671
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001672 if (c->flags & DIV_U71) {
1673 divider_u71 = clk_div71_get_divider(
1674 parent_rate, rate, c->flags, ROUND_DIVIDER_UP);
1675 if (divider_u71 >= 0) {
1676 val = clk_readl(c->reg);
1677 new_val = val >> c->reg_shift;
1678 new_val &= 0xFFFF;
1679 if (c->flags & DIV_U71_FIXED)
1680 new_val |= PLL_OUT_OVERRIDE;
1681 new_val &= ~PLL_OUT_RATIO_MASK;
1682 new_val |= divider_u71 << PLL_OUT_RATIO_SHIFT;
1683
1684 val &= ~(0xFFFF << c->reg_shift);
1685 val |= new_val << c->reg_shift;
1686 clk_writel_delay(val, c->reg);
1687 c->div = divider_u71 + 2;
1688 c->mul = 2;
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301689 c->fixed_rate = rate;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001690 return 0;
1691 }
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301692 } else if (c->flags & DIV_2) {
1693 c->fixed_rate = rate;
1694 return 0;
1695 }
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001696
1697 return -EINVAL;
1698}
1699
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301700static unsigned long tegra30_pll_div_clk_recalc_rate(struct clk_hw *hw,
1701 unsigned long parent_rate)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001702{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301703 struct clk_tegra *c = to_clk_tegra(hw);
1704 u64 rate = parent_rate;
1705
1706 if (c->flags & DIV_U71) {
1707 u32 divu71;
1708 u32 val = clk_readl(c->reg);
1709 val >>= c->reg_shift;
1710
1711 divu71 = (val & PLL_OUT_RATIO_MASK) >> PLL_OUT_RATIO_SHIFT;
1712 c->div = (divu71 + 2);
1713 c->mul = 2;
1714 } else if (c->flags & DIV_2) {
1715 if (c->flags & (PLLD | PLLX)) {
1716 c->div = 2;
1717 c->mul = 1;
1718 } else
1719 BUG();
1720 } else {
1721 c->div = 1;
1722 c->mul = 1;
1723 }
1724 if (c->mul != 0 && c->div != 0) {
1725 rate *= c->mul;
1726 rate += c->div - 1; /* round up */
1727 do_div(rate, c->div);
1728 }
1729
1730 return rate;
1731}
1732
1733static long tegra30_pll_div_clk_round_rate(struct clk_hw *hw,
1734 unsigned long rate, unsigned long *prate)
1735{
1736 struct clk_tegra *c = to_clk_tegra(hw);
1737 unsigned long parent_rate = __clk_get_rate(__clk_get_parent(hw->clk));
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001738 int divider;
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301739
1740 if (prate)
1741 parent_rate = *prate;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001742
1743 if (c->flags & DIV_U71) {
1744 divider = clk_div71_get_divider(
1745 parent_rate, rate, c->flags, ROUND_DIVIDER_UP);
1746 if (divider < 0)
1747 return divider;
1748 return DIV_ROUND_UP(parent_rate * 2, divider + 2);
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301749 } else if (c->flags & DIV_2) {
1750 *prate = rate * 2;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001751 return rate;
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301752 }
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001753
1754 return -EINVAL;
1755}
1756
Prashant Gaikwad88e790a2012-08-06 11:57:39 +05301757struct clk_ops tegra30_pll_div_ops = {
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301758 .is_enabled = tegra30_pll_div_clk_is_enabled,
1759 .enable = tegra30_pll_div_clk_enable,
1760 .disable = tegra30_pll_div_clk_disable,
1761 .set_rate = tegra30_pll_div_clk_set_rate,
1762 .recalc_rate = tegra30_pll_div_clk_recalc_rate,
1763 .round_rate = tegra30_pll_div_clk_round_rate,
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001764};
1765
1766/* Periph clk ops */
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301767static inline u32 periph_clk_source_mask(struct clk_tegra *c)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001768{
1769 if (c->flags & MUX8)
1770 return 7 << 29;
1771 else if (c->flags & MUX_PWM)
1772 return 3 << 28;
1773 else if (c->flags & MUX_CLK_OUT)
1774 return 3 << (c->u.periph.clk_num + 4);
1775 else if (c->flags & PLLD)
1776 return PLLD_BASE_DSIB_MUX_MASK;
1777 else
1778 return 3 << 30;
1779}
1780
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301781static inline u32 periph_clk_source_shift(struct clk_tegra *c)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001782{
1783 if (c->flags & MUX8)
1784 return 29;
1785 else if (c->flags & MUX_PWM)
1786 return 28;
1787 else if (c->flags & MUX_CLK_OUT)
1788 return c->u.periph.clk_num + 4;
1789 else if (c->flags & PLLD)
1790 return PLLD_BASE_DSIB_MUX_SHIFT;
1791 else
1792 return 30;
1793}
1794
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301795static int tegra30_periph_clk_is_enabled(struct clk_hw *hw)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001796{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301797 struct clk_tegra *c = to_clk_tegra(hw);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001798
1799 c->state = ON;
1800 if (!(clk_readl(PERIPH_CLK_TO_ENB_REG(c)) & PERIPH_CLK_TO_BIT(c)))
1801 c->state = OFF;
1802 if (!(c->flags & PERIPH_NO_RESET))
1803 if (clk_readl(PERIPH_CLK_TO_RST_REG(c)) & PERIPH_CLK_TO_BIT(c))
1804 c->state = OFF;
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301805 return c->state;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001806}
1807
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301808static int tegra30_periph_clk_enable(struct clk_hw *hw)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001809{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301810 struct clk_tegra *c = to_clk_tegra(hw);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001811
1812 tegra_periph_clk_enable_refcount[c->u.periph.clk_num]++;
1813 if (tegra_periph_clk_enable_refcount[c->u.periph.clk_num] > 1)
1814 return 0;
1815
1816 clk_writel_delay(PERIPH_CLK_TO_BIT(c), PERIPH_CLK_TO_ENB_SET_REG(c));
1817 if (!(c->flags & PERIPH_NO_RESET) &&
1818 !(c->flags & PERIPH_MANUAL_RESET)) {
1819 if (clk_readl(PERIPH_CLK_TO_RST_REG(c)) &
1820 PERIPH_CLK_TO_BIT(c)) {
1821 udelay(5); /* reset propagation delay */
1822 clk_writel(PERIPH_CLK_TO_BIT(c),
1823 PERIPH_CLK_TO_RST_CLR_REG(c));
1824 }
1825 }
1826 return 0;
1827}
1828
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301829static void tegra30_periph_clk_disable(struct clk_hw *hw)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001830{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301831 struct clk_tegra *c = to_clk_tegra(hw);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001832 unsigned long val;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001833
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301834 tegra_periph_clk_enable_refcount[c->u.periph.clk_num]--;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001835
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301836 if (tegra_periph_clk_enable_refcount[c->u.periph.clk_num] > 0)
1837 return;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001838
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301839 /* If peripheral is in the APB bus then read the APB bus to
1840 * flush the write operation in apb bus. This will avoid the
1841 * peripheral access after disabling clock*/
1842 if (c->flags & PERIPH_ON_APB)
1843 val = chipid_readl();
1844
1845 clk_writel_delay(PERIPH_CLK_TO_BIT(c), PERIPH_CLK_TO_ENB_CLR_REG(c));
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001846}
1847
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301848void tegra30_periph_clk_reset(struct clk_hw *hw, bool assert)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001849{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301850 struct clk_tegra *c = to_clk_tegra(hw);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001851 unsigned long val;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001852
1853 if (!(c->flags & PERIPH_NO_RESET)) {
1854 if (assert) {
1855 /* If peripheral is in the APB bus then read the APB
1856 * bus to flush the write operation in apb bus. This
1857 * will avoid the peripheral access after disabling
1858 * clock */
1859 if (c->flags & PERIPH_ON_APB)
1860 val = chipid_readl();
1861
1862 clk_writel(PERIPH_CLK_TO_BIT(c),
1863 PERIPH_CLK_TO_RST_SET_REG(c));
1864 } else
1865 clk_writel(PERIPH_CLK_TO_BIT(c),
1866 PERIPH_CLK_TO_RST_CLR_REG(c));
1867 }
1868}
1869
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301870static int tegra30_periph_clk_set_parent(struct clk_hw *hw, u8 index)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001871{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301872 struct clk_tegra *c = to_clk_tegra(hw);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001873 u32 val;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001874
1875 if (!(c->flags & MUX))
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301876 return (index == 0) ? 0 : (-EINVAL);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001877
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301878 val = clk_readl(c->reg);
1879 val &= ~periph_clk_source_mask(c);
1880 val |= (index << periph_clk_source_shift(c));
1881 clk_writel_delay(val, c->reg);
1882 return 0;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001883}
1884
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301885static u8 tegra30_periph_clk_get_parent(struct clk_hw *hw)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001886{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301887 struct clk_tegra *c = to_clk_tegra(hw);
1888 u32 val = clk_readl(c->reg);
1889 int source = (val & periph_clk_source_mask(c)) >>
1890 periph_clk_source_shift(c);
1891
1892 if (!(c->flags & MUX))
1893 return 0;
1894
1895 return source;
1896}
1897
1898static int tegra30_periph_clk_set_rate(struct clk_hw *hw, unsigned long rate,
1899 unsigned long parent_rate)
1900{
1901 struct clk_tegra *c = to_clk_tegra(hw);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001902 u32 val;
1903 int divider;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001904
1905 if (c->flags & DIV_U71) {
1906 divider = clk_div71_get_divider(
1907 parent_rate, rate, c->flags, ROUND_DIVIDER_UP);
1908 if (divider >= 0) {
1909 val = clk_readl(c->reg);
1910 val &= ~PERIPH_CLK_SOURCE_DIVU71_MASK;
1911 val |= divider;
1912 if (c->flags & DIV_U71_UART) {
1913 if (divider)
1914 val |= PERIPH_CLK_UART_DIV_ENB;
1915 else
1916 val &= ~PERIPH_CLK_UART_DIV_ENB;
1917 }
1918 clk_writel_delay(val, c->reg);
1919 c->div = divider + 2;
1920 c->mul = 2;
1921 return 0;
1922 }
1923 } else if (c->flags & DIV_U16) {
1924 divider = clk_div16_get_divider(parent_rate, rate);
1925 if (divider >= 0) {
1926 val = clk_readl(c->reg);
1927 val &= ~PERIPH_CLK_SOURCE_DIVU16_MASK;
1928 val |= divider;
1929 clk_writel_delay(val, c->reg);
1930 c->div = divider + 1;
1931 c->mul = 1;
1932 return 0;
1933 }
1934 } else if (parent_rate <= rate) {
1935 c->div = 1;
1936 c->mul = 1;
1937 return 0;
1938 }
1939 return -EINVAL;
1940}
1941
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301942static long tegra30_periph_clk_round_rate(struct clk_hw *hw, unsigned long rate,
1943 unsigned long *prate)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001944{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301945 struct clk_tegra *c = to_clk_tegra(hw);
1946 unsigned long parent_rate = __clk_get_rate(__clk_get_parent(hw->clk));
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001947 int divider;
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301948
1949 if (prate)
1950 parent_rate = *prate;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00001951
1952 if (c->flags & DIV_U71) {
1953 divider = clk_div71_get_divider(
1954 parent_rate, rate, c->flags, ROUND_DIVIDER_UP);
1955 if (divider < 0)
1956 return divider;
1957
1958 return DIV_ROUND_UP(parent_rate * 2, divider + 2);
1959 } else if (c->flags & DIV_U16) {
1960 divider = clk_div16_get_divider(parent_rate, rate);
1961 if (divider < 0)
1962 return divider;
1963 return DIV_ROUND_UP(parent_rate, divider + 1);
1964 }
1965 return -EINVAL;
1966}
1967
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05301968static unsigned long tegra30_periph_clk_recalc_rate(struct clk_hw *hw,
1969 unsigned long parent_rate)
1970{
1971 struct clk_tegra *c = to_clk_tegra(hw);
1972 u64 rate = parent_rate;
1973 u32 val = clk_readl(c->reg);
1974
1975 if (c->flags & DIV_U71) {
1976 u32 divu71 = val & PERIPH_CLK_SOURCE_DIVU71_MASK;
1977 if ((c->flags & DIV_U71_UART) &&
1978 (!(val & PERIPH_CLK_UART_DIV_ENB))) {
1979 divu71 = 0;
1980 }
1981 if (c->flags & DIV_U71_IDLE) {
1982 val &= ~(PERIPH_CLK_SOURCE_DIVU71_MASK <<
1983 PERIPH_CLK_SOURCE_DIVIDLE_SHIFT);
1984 val |= (PERIPH_CLK_SOURCE_DIVIDLE_VAL <<
1985 PERIPH_CLK_SOURCE_DIVIDLE_SHIFT);
1986 clk_writel(val, c->reg);
1987 }
1988 c->div = divu71 + 2;
1989 c->mul = 2;
1990 } else if (c->flags & DIV_U16) {
1991 u32 divu16 = val & PERIPH_CLK_SOURCE_DIVU16_MASK;
1992 c->div = divu16 + 1;
1993 c->mul = 1;
1994 } else {
1995 c->div = 1;
1996 c->mul = 1;
1997 }
1998
1999 if (c->mul != 0 && c->div != 0) {
2000 rate *= c->mul;
2001 rate += c->div - 1; /* round up */
2002 do_div(rate, c->div);
2003 }
2004 return rate;
2005}
2006
Prashant Gaikwad88e790a2012-08-06 11:57:39 +05302007struct clk_ops tegra30_periph_clk_ops = {
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302008 .is_enabled = tegra30_periph_clk_is_enabled,
2009 .enable = tegra30_periph_clk_enable,
2010 .disable = tegra30_periph_clk_disable,
2011 .set_parent = tegra30_periph_clk_set_parent,
2012 .get_parent = tegra30_periph_clk_get_parent,
2013 .set_rate = tegra30_periph_clk_set_rate,
2014 .round_rate = tegra30_periph_clk_round_rate,
2015 .recalc_rate = tegra30_periph_clk_recalc_rate,
2016};
2017
2018static int tegra30_dsib_clk_set_parent(struct clk_hw *hw, u8 index)
2019{
2020 struct clk *d = clk_get_sys(NULL, "pll_d");
2021 /* The DSIB parent selection bit is in PLLD base
2022 register - can not do direct r-m-w, must be
2023 protected by PLLD lock */
2024 tegra_clk_cfg_ex(
2025 d, TEGRA_CLK_PLLD_MIPI_MUX_SEL, index);
2026
2027 return 0;
2028}
2029
2030struct clk_ops tegra30_dsib_clk_ops = {
2031 .is_enabled = tegra30_periph_clk_is_enabled,
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002032 .enable = &tegra30_periph_clk_enable,
2033 .disable = &tegra30_periph_clk_disable,
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302034 .set_parent = &tegra30_dsib_clk_set_parent,
2035 .get_parent = &tegra30_periph_clk_get_parent,
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002036 .set_rate = &tegra30_periph_clk_set_rate,
2037 .round_rate = &tegra30_periph_clk_round_rate,
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302038 .recalc_rate = &tegra30_periph_clk_recalc_rate,
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002039};
2040
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002041/* Periph extended clock configuration ops */
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302042int tegra30_vi_clk_cfg_ex(struct clk_hw *hw,
2043 enum tegra_clk_ex_param p, u32 setting)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002044{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302045 struct clk_tegra *c = to_clk_tegra(hw);
2046
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002047 if (p == TEGRA_CLK_VI_INP_SEL) {
2048 u32 val = clk_readl(c->reg);
2049 val &= ~PERIPH_CLK_VI_SEL_EX_MASK;
2050 val |= (setting << PERIPH_CLK_VI_SEL_EX_SHIFT) &
2051 PERIPH_CLK_VI_SEL_EX_MASK;
2052 clk_writel(val, c->reg);
2053 return 0;
2054 }
2055 return -EINVAL;
2056}
2057
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302058int tegra30_nand_clk_cfg_ex(struct clk_hw *hw,
2059 enum tegra_clk_ex_param p, u32 setting)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002060{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302061 struct clk_tegra *c = to_clk_tegra(hw);
2062
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002063 if (p == TEGRA_CLK_NAND_PAD_DIV2_ENB) {
2064 u32 val = clk_readl(c->reg);
2065 if (setting)
2066 val |= PERIPH_CLK_NAND_DIV_EX_ENB;
2067 else
2068 val &= ~PERIPH_CLK_NAND_DIV_EX_ENB;
2069 clk_writel(val, c->reg);
2070 return 0;
2071 }
2072 return -EINVAL;
2073}
2074
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302075int tegra30_dtv_clk_cfg_ex(struct clk_hw *hw,
2076 enum tegra_clk_ex_param p, u32 setting)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002077{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302078 struct clk_tegra *c = to_clk_tegra(hw);
2079
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002080 if (p == TEGRA_CLK_DTV_INVERT) {
2081 u32 val = clk_readl(c->reg);
2082 if (setting)
2083 val |= PERIPH_CLK_DTV_POLARITY_INV;
2084 else
2085 val &= ~PERIPH_CLK_DTV_POLARITY_INV;
2086 clk_writel(val, c->reg);
2087 return 0;
2088 }
2089 return -EINVAL;
2090}
2091
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002092/* Output clock ops */
2093
2094static DEFINE_SPINLOCK(clk_out_lock);
2095
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302096static int tegra30_clk_out_is_enabled(struct clk_hw *hw)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002097{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302098 struct clk_tegra *c = to_clk_tegra(hw);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002099 u32 val = pmc_readl(c->reg);
2100
2101 c->state = (val & (0x1 << c->u.periph.clk_num)) ? ON : OFF;
2102 c->mul = 1;
2103 c->div = 1;
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302104 return c->state;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002105}
2106
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302107static int tegra30_clk_out_enable(struct clk_hw *hw)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002108{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302109 struct clk_tegra *c = to_clk_tegra(hw);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002110 u32 val;
2111 unsigned long flags;
2112
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002113 spin_lock_irqsave(&clk_out_lock, flags);
2114 val = pmc_readl(c->reg);
2115 val |= (0x1 << c->u.periph.clk_num);
2116 pmc_writel(val, c->reg);
2117 spin_unlock_irqrestore(&clk_out_lock, flags);
2118
2119 return 0;
2120}
2121
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302122static void tegra30_clk_out_disable(struct clk_hw *hw)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002123{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302124 struct clk_tegra *c = to_clk_tegra(hw);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002125 u32 val;
2126 unsigned long flags;
2127
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002128 spin_lock_irqsave(&clk_out_lock, flags);
2129 val = pmc_readl(c->reg);
2130 val &= ~(0x1 << c->u.periph.clk_num);
2131 pmc_writel(val, c->reg);
2132 spin_unlock_irqrestore(&clk_out_lock, flags);
2133}
2134
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302135static int tegra30_clk_out_set_parent(struct clk_hw *hw, u8 index)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002136{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302137 struct clk_tegra *c = to_clk_tegra(hw);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002138 u32 val;
2139 unsigned long flags;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002140
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302141 spin_lock_irqsave(&clk_out_lock, flags);
2142 val = pmc_readl(c->reg);
2143 val &= ~periph_clk_source_mask(c);
2144 val |= (index << periph_clk_source_shift(c));
2145 pmc_writel(val, c->reg);
2146 spin_unlock_irqrestore(&clk_out_lock, flags);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002147
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302148 return 0;
2149}
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002150
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302151static u8 tegra30_clk_out_get_parent(struct clk_hw *hw)
2152{
2153 struct clk_tegra *c = to_clk_tegra(hw);
2154 u32 val = pmc_readl(c->reg);
2155 int source;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002156
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302157 source = (val & periph_clk_source_mask(c)) >>
2158 periph_clk_source_shift(c);
2159 return source;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002160}
2161
Prashant Gaikwad88e790a2012-08-06 11:57:39 +05302162struct clk_ops tegra_clk_out_ops = {
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302163 .is_enabled = tegra30_clk_out_is_enabled,
2164 .enable = tegra30_clk_out_enable,
2165 .disable = tegra30_clk_out_disable,
2166 .set_parent = tegra30_clk_out_set_parent,
2167 .get_parent = tegra30_clk_out_get_parent,
2168 .recalc_rate = tegra30_clk_fixed_recalc_rate,
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002169};
2170
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002171/* Clock doubler ops */
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302172static int tegra30_clk_double_is_enabled(struct clk_hw *hw)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002173{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302174 struct clk_tegra *c = to_clk_tegra(hw);
2175
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002176 c->state = ON;
2177 if (!(clk_readl(PERIPH_CLK_TO_ENB_REG(c)) & PERIPH_CLK_TO_BIT(c)))
2178 c->state = OFF;
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302179 return c->state;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002180};
2181
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302182static int tegra30_clk_double_set_rate(struct clk_hw *hw, unsigned long rate,
2183 unsigned long parent_rate)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002184{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302185 struct clk_tegra *c = to_clk_tegra(hw);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002186 u32 val;
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302187
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002188 if (rate == parent_rate) {
2189 val = clk_readl(c->reg) | (0x1 << c->reg_shift);
2190 clk_writel(val, c->reg);
2191 c->mul = 1;
2192 c->div = 1;
2193 return 0;
2194 } else if (rate == 2 * parent_rate) {
2195 val = clk_readl(c->reg) & (~(0x1 << c->reg_shift));
2196 clk_writel(val, c->reg);
2197 c->mul = 2;
2198 c->div = 1;
2199 return 0;
2200 }
2201 return -EINVAL;
2202}
2203
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302204static unsigned long tegra30_clk_double_recalc_rate(struct clk_hw *hw,
2205 unsigned long parent_rate)
2206{
2207 struct clk_tegra *c = to_clk_tegra(hw);
2208 u64 rate = parent_rate;
2209
2210 u32 val = clk_readl(c->reg);
2211 c->mul = val & (0x1 << c->reg_shift) ? 1 : 2;
2212 c->div = 1;
2213
2214 if (c->mul != 0 && c->div != 0) {
2215 rate *= c->mul;
2216 rate += c->div - 1; /* round up */
2217 do_div(rate, c->div);
2218 }
2219
2220 return rate;
2221}
2222
2223static long tegra30_clk_double_round_rate(struct clk_hw *hw, unsigned long rate,
2224 unsigned long *prate)
2225{
2226 unsigned long output_rate = *prate;
2227
2228 do_div(output_rate, 2);
2229 return output_rate;
2230}
2231
Prashant Gaikwad88e790a2012-08-06 11:57:39 +05302232struct clk_ops tegra30_clk_double_ops = {
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302233 .is_enabled = tegra30_clk_double_is_enabled,
2234 .enable = tegra30_periph_clk_enable,
2235 .disable = tegra30_periph_clk_disable,
2236 .recalc_rate = tegra30_clk_double_recalc_rate,
2237 .round_rate = tegra30_clk_double_round_rate,
2238 .set_rate = tegra30_clk_double_set_rate,
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002239};
2240
2241/* Audio sync clock ops */
Prashant Gaikwad88e790a2012-08-06 11:57:39 +05302242struct clk_ops tegra_sync_source_ops = {
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302243 .recalc_rate = tegra30_clk_fixed_recalc_rate,
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002244};
2245
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302246static int tegra30_audio_sync_clk_is_enabled(struct clk_hw *hw)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002247{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302248 struct clk_tegra *c = to_clk_tegra(hw);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002249 u32 val = clk_readl(c->reg);
2250 c->state = (val & AUDIO_SYNC_DISABLE_BIT) ? OFF : ON;
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302251 return c->state;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002252}
2253
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302254static int tegra30_audio_sync_clk_enable(struct clk_hw *hw)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002255{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302256 struct clk_tegra *c = to_clk_tegra(hw);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002257 u32 val = clk_readl(c->reg);
2258 clk_writel((val & (~AUDIO_SYNC_DISABLE_BIT)), c->reg);
2259 return 0;
2260}
2261
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302262static void tegra30_audio_sync_clk_disable(struct clk_hw *hw)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002263{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302264 struct clk_tegra *c = to_clk_tegra(hw);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002265 u32 val = clk_readl(c->reg);
2266 clk_writel((val | AUDIO_SYNC_DISABLE_BIT), c->reg);
2267}
2268
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302269static int tegra30_audio_sync_clk_set_parent(struct clk_hw *hw, u8 index)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002270{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302271 struct clk_tegra *c = to_clk_tegra(hw);
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002272 u32 val;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002273
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302274 val = clk_readl(c->reg);
2275 val &= ~AUDIO_SYNC_SOURCE_MASK;
2276 val |= index;
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002277
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002278 clk_writel(val, c->reg);
2279 return 0;
2280}
2281
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302282static u8 tegra30_audio_sync_clk_get_parent(struct clk_hw *hw)
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002283{
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302284 struct clk_tegra *c = to_clk_tegra(hw);
2285 u32 val = clk_readl(c->reg);
2286 int source;
2287
2288 source = val & AUDIO_SYNC_SOURCE_MASK;
2289 return source;
2290}
2291
2292struct clk_ops tegra30_audio_sync_clk_ops = {
2293 .is_enabled = tegra30_audio_sync_clk_is_enabled,
2294 .enable = tegra30_audio_sync_clk_enable,
2295 .disable = tegra30_audio_sync_clk_disable,
2296 .set_parent = tegra30_audio_sync_clk_set_parent,
2297 .get_parent = tegra30_audio_sync_clk_get_parent,
2298 .recalc_rate = tegra30_clk_fixed_recalc_rate,
2299};
2300
2301/* cml0 (pcie), and cml1 (sata) clock ops */
2302static int tegra30_cml_clk_is_enabled(struct clk_hw *hw)
2303{
2304 struct clk_tegra *c = to_clk_tegra(hw);
2305 u32 val = clk_readl(c->reg);
2306 c->state = val & (0x1 << c->u.periph.clk_num) ? ON : OFF;
2307 return c->state;
2308}
2309
2310static int tegra30_cml_clk_enable(struct clk_hw *hw)
2311{
2312 struct clk_tegra *c = to_clk_tegra(hw);
2313
2314 u32 val = clk_readl(c->reg);
2315 val |= (0x1 << c->u.periph.clk_num);
2316 clk_writel(val, c->reg);
2317
2318 return 0;
2319}
2320
2321static void tegra30_cml_clk_disable(struct clk_hw *hw)
2322{
2323 struct clk_tegra *c = to_clk_tegra(hw);
2324
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002325 u32 val = clk_readl(c->reg);
2326 val &= ~(0x1 << c->u.periph.clk_num);
2327 clk_writel(val, c->reg);
2328}
2329
Prashant Gaikwad88e790a2012-08-06 11:57:39 +05302330struct clk_ops tegra_cml_clk_ops = {
Prashant Gaikwad92fe58f2012-08-06 11:57:43 +05302331 .is_enabled = tegra30_cml_clk_is_enabled,
2332 .enable = tegra30_cml_clk_enable,
2333 .disable = tegra30_cml_clk_disable,
2334 .recalc_rate = tegra30_clk_fixed_recalc_rate,
2335};
2336
2337struct clk_ops tegra_pciex_clk_ops = {
2338 .recalc_rate = tegra30_clk_fixed_recalc_rate,
Peter De Schrijverd9cc6f72012-01-09 05:35:12 +00002339};
Joseph Lodab403e2012-08-16 17:31:48 +08002340
2341/* Tegra30 CPU clock and reset control functions */
2342static void tegra30_wait_cpu_in_reset(u32 cpu)
2343{
2344 unsigned int reg;
2345
2346 do {
2347 reg = readl(reg_clk_base +
2348 TEGRA30_CLK_RST_CONTROLLER_CPU_CMPLX_STATUS);
2349 cpu_relax();
2350 } while (!(reg & (1 << cpu))); /* check CPU been reset or not */
2351
2352 return;
2353}
2354
2355static void tegra30_put_cpu_in_reset(u32 cpu)
2356{
2357 writel(CPU_RESET(cpu),
2358 reg_clk_base + TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET);
2359 dmb();
2360}
2361
2362static void tegra30_cpu_out_of_reset(u32 cpu)
2363{
2364 writel(CPU_RESET(cpu),
2365 reg_clk_base + TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_CLR);
2366 wmb();
2367}
2368
2369static void tegra30_enable_cpu_clock(u32 cpu)
2370{
2371 unsigned int reg;
2372
2373 writel(CPU_CLOCK(cpu),
2374 reg_clk_base + TEGRA30_CLK_RST_CONTROLLER_CLK_CPU_CMPLX_CLR);
2375 reg = readl(reg_clk_base +
2376 TEGRA30_CLK_RST_CONTROLLER_CLK_CPU_CMPLX_CLR);
2377}
2378
2379static void tegra30_disable_cpu_clock(u32 cpu)
2380{
2381
2382 unsigned int reg;
2383
2384 reg = readl(reg_clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
2385 writel(reg | CPU_CLOCK(cpu),
2386 reg_clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
2387}
2388
2389static struct tegra_cpu_car_ops tegra30_cpu_car_ops = {
2390 .wait_for_reset = tegra30_wait_cpu_in_reset,
2391 .put_in_reset = tegra30_put_cpu_in_reset,
2392 .out_of_reset = tegra30_cpu_out_of_reset,
2393 .enable_clock = tegra30_enable_cpu_clock,
2394 .disable_clock = tegra30_disable_cpu_clock,
2395};
2396
2397void __init tegra30_cpu_car_ops_init(void)
2398{
2399 tegra_cpu_car_ops = &tegra30_cpu_car_ops;
2400}