blob: 3325b4747394b1c7ab31cc2f5ad44facbd7c8d0e [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/******************************************************************************
Avi Kivity56e82312009-08-12 15:04:37 +03002 * emulate.c
Avi Kivity6aa8b732006-12-10 02:21:36 -08003 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
Rusty Russelldcc07662007-07-17 23:16:56 +10009 * privileged instructions:
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Copyright (C) 2006 Qumranet
Nicolas Kaiser9611c182010-10-06 14:23:22 +020012 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080013 *
14 * Avi Kivity <avi@qumranet.com>
15 * Yaniv Kamay <yaniv@qumranet.com>
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 *
20 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
21 */
22
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030024#include "kvm_cache_regs.h"
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Avi Kivity56e82312009-08-12 15:04:37 +030026#include <asm/kvm_emulate.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027
Avi Kivity3eeb3282010-01-21 15:31:48 +020028#include "x86.h"
Gleb Natapov38ba30b2010-03-18 15:20:17 +020029#include "tss.h"
Andre Przywarae99f0502009-06-17 15:50:33 +020030
Avi Kivity6aa8b732006-12-10 02:21:36 -080031/*
32 * Opcode effective-address decode tables.
33 * Note that we only emulate instructions that have at least one memory
34 * operand (excluding implicit stack references). We assume that stack
35 * references and instruction fetches will never occur in special memory
36 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
37 * not be handled.
38 */
39
40/* Operand sizes: 8-bit operands or specified/overridden size. */
Avi Kivityab85b12b2010-07-29 15:11:49 +030041#define ByteOp (1<<0) /* 8-bit operands. */
Avi Kivity6aa8b732006-12-10 02:21:36 -080042/* Destination operand type. */
Avi Kivityab85b12b2010-07-29 15:11:49 +030043#define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
44#define DstReg (2<<1) /* Register operand. */
45#define DstMem (3<<1) /* Memory operand. */
46#define DstAcc (4<<1) /* Destination Accumulator */
47#define DstDI (5<<1) /* Destination is in ES:(E)DI */
48#define DstMem64 (6<<1) /* 64bit memory operand */
Wei Yongjun943858e2010-08-06 11:36:51 +080049#define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
Avi Kivityab85b12b2010-07-29 15:11:49 +030050#define DstMask (7<<1)
Avi Kivity6aa8b732006-12-10 02:21:36 -080051/* Source operand type. */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020052#define SrcNone (0<<4) /* No source operand. */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020053#define SrcReg (1<<4) /* Register operand. */
54#define SrcMem (2<<4) /* Memory operand. */
55#define SrcMem16 (3<<4) /* Memory operand (16-bit). */
56#define SrcMem32 (4<<4) /* Memory operand (32-bit). */
57#define SrcImm (5<<4) /* Immediate operand. */
58#define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
Guillaume Thouveninbfcadf82008-12-04 14:27:38 +010059#define SrcOne (7<<4) /* Implied '1' */
Gleb Natapov341de7e2009-04-12 13:36:41 +030060#define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
Avi Kivityc9eaf20f2009-05-18 16:13:45 +030061#define SrcImmU (9<<4) /* Immediate operand, unsigned */
Gleb Natapova682e352010-03-18 15:20:21 +020062#define SrcSI (0xa<<4) /* Source is in the DS:RSI */
Gleb Natapov414e6272010-04-28 19:15:26 +030063#define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
64#define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
Wei Yongjun5d55f292010-07-07 17:43:35 +080065#define SrcAcc (0xd<<4) /* Source Accumulator */
Avi Kivityb250e602010-08-18 15:11:24 +030066#define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
Gleb Natapov341de7e2009-04-12 13:36:41 +030067#define SrcMask (0xf<<4)
Avi Kivity6aa8b732006-12-10 02:21:36 -080068/* Generic ModRM decode. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030069#define ModRM (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -080070/* Destination is only written; never read. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030071#define Mov (1<<9)
72#define BitOp (1<<10)
73#define MemAbs (1<<11) /* Memory operand is absolute displacement */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020074#define String (1<<12) /* String instruction (rep capable) */
75#define Stack (1<<13) /* Stack instruction (push/pop) */
Avi Kivitye09d0822008-01-18 12:38:59 +020076#define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
77#define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030078/* Misc flags */
Avi Kivity5a506b12010-08-01 15:10:29 +030079#define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
Avi Kivity7f9b4b72010-08-01 14:46:54 +030080#define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
Avi Kivity047a4812010-07-26 14:37:47 +030081#define Undefined (1<<25) /* No Such Instruction */
Gleb Natapovd380a5e2010-02-10 14:21:36 +020082#define Lock (1<<26) /* lock prefix is allowed for the instruction */
Gleb Natapove92805a2010-02-10 14:21:35 +020083#define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030084#define No64 (1<<28)
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +010085/* Source 2 operand type */
86#define Src2None (0<<29)
87#define Src2CL (1<<29)
88#define Src2ImmByte (2<<29)
89#define Src2One (3<<29)
Avi Kivity7db41eb2010-08-18 19:25:28 +030090#define Src2Imm (4<<29)
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +010091#define Src2Mask (7<<29)
Avi Kivity6aa8b732006-12-10 02:21:36 -080092
Avi Kivityd0e53322010-07-29 15:11:54 +030093#define X2(x...) x, x
94#define X3(x...) X2(x), x
95#define X4(x...) X2(x), X2(x)
96#define X5(x...) X4(x), x
97#define X6(x...) X4(x), X2(x)
98#define X7(x...) X4(x), X3(x)
99#define X8(x...) X4(x), X4(x)
100#define X16(x...) X8(x), X8(x)
Avi Kivity83babbc2010-07-26 14:37:39 +0300101
Avi Kivityd65b1de2010-07-29 15:11:35 +0300102struct opcode {
103 u32 flags;
Avi Kivity120df892010-07-29 15:11:39 +0300104 union {
Avi Kivityef65c882010-07-29 15:11:51 +0300105 int (*execute)(struct x86_emulate_ctxt *ctxt);
Avi Kivity120df892010-07-29 15:11:39 +0300106 struct opcode *group;
107 struct group_dual *gdual;
108 } u;
109};
110
111struct group_dual {
112 struct opcode mod012[8];
113 struct opcode mod3[8];
Avi Kivityd65b1de2010-07-29 15:11:35 +0300114};
115
Avi Kivity6aa8b732006-12-10 02:21:36 -0800116/* EFLAGS bit definitions. */
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200117#define EFLG_ID (1<<21)
118#define EFLG_VIP (1<<20)
119#define EFLG_VIF (1<<19)
120#define EFLG_AC (1<<18)
Andre Przywarab1d86142009-06-17 15:50:32 +0200121#define EFLG_VM (1<<17)
122#define EFLG_RF (1<<16)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200123#define EFLG_IOPL (3<<12)
124#define EFLG_NT (1<<14)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800125#define EFLG_OF (1<<11)
126#define EFLG_DF (1<<10)
Andre Przywarab1d86142009-06-17 15:50:32 +0200127#define EFLG_IF (1<<9)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200128#define EFLG_TF (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800129#define EFLG_SF (1<<7)
130#define EFLG_ZF (1<<6)
131#define EFLG_AF (1<<4)
132#define EFLG_PF (1<<2)
133#define EFLG_CF (1<<0)
134
Mohammed Gamal62bd4302010-07-28 12:38:40 +0300135#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
136#define EFLG_RESERVED_ONE_MASK 2
137
Avi Kivity6aa8b732006-12-10 02:21:36 -0800138/*
139 * Instruction emulation:
140 * Most instructions are emulated directly via a fragment of inline assembly
141 * code. This allows us to save/restore EFLAGS and thus very easily pick up
142 * any modified flags.
143 */
144
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800145#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800146#define _LO32 "k" /* force 32-bit operand */
147#define _STK "%%rsp" /* stack pointer */
148#elif defined(__i386__)
149#define _LO32 "" /* force 32-bit operand */
150#define _STK "%%esp" /* stack pointer */
151#endif
152
153/*
154 * These EFLAGS bits are restored from saved value during emulation, and
155 * any changes are written back to the saved value after emulation.
156 */
157#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
158
159/* Before executing instruction: restore necessary bits in EFLAGS. */
Avi Kivitye934c9c2007-12-06 16:15:02 +0200160#define _PRE_EFLAGS(_sav, _msk, _tmp) \
161 /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
162 "movl %"_sav",%"_LO32 _tmp"; " \
163 "push %"_tmp"; " \
164 "push %"_tmp"; " \
165 "movl %"_msk",%"_LO32 _tmp"; " \
166 "andl %"_LO32 _tmp",("_STK"); " \
167 "pushf; " \
168 "notl %"_LO32 _tmp"; " \
169 "andl %"_LO32 _tmp",("_STK"); " \
170 "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
171 "pop %"_tmp"; " \
172 "orl %"_LO32 _tmp",("_STK"); " \
173 "popf; " \
174 "pop %"_sav"; "
Avi Kivity6aa8b732006-12-10 02:21:36 -0800175
176/* After executing instruction: write-back necessary bits in EFLAGS. */
177#define _POST_EFLAGS(_sav, _msk, _tmp) \
178 /* _sav |= EFLAGS & _msk; */ \
179 "pushf; " \
180 "pop %"_tmp"; " \
181 "andl %"_msk",%"_LO32 _tmp"; " \
182 "orl %"_LO32 _tmp",%"_sav"; "
183
Avi Kivitydda96d82008-11-26 15:14:10 +0200184#ifdef CONFIG_X86_64
185#define ON64(x) x
186#else
187#define ON64(x)
188#endif
189
Avi Kivityb3b3d252010-08-16 17:49:52 +0300190#define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200191 do { \
192 __asm__ __volatile__ ( \
193 _PRE_EFLAGS("0", "4", "2") \
194 _op _suffix " %"_x"3,%1; " \
195 _POST_EFLAGS("0", "4", "2") \
Avi Kivityfb2c2642010-08-16 17:50:56 +0300196 : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
Avi Kivity6b7ad612008-11-26 15:30:45 +0200197 "=&r" (_tmp) \
198 : _y ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivityf3fd92f2008-11-29 20:38:12 +0200199 } while (0)
Avi Kivity6b7ad612008-11-26 15:30:45 +0200200
201
Avi Kivity6aa8b732006-12-10 02:21:36 -0800202/* Raw emulation: instruction has two explicit operands. */
203#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200204 do { \
205 unsigned long _tmp; \
206 \
207 switch ((_dst).bytes) { \
208 case 2: \
Avi Kivityb3b3d252010-08-16 17:49:52 +0300209 ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
Avi Kivity6b7ad612008-11-26 15:30:45 +0200210 break; \
211 case 4: \
Avi Kivityb3b3d252010-08-16 17:49:52 +0300212 ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
Avi Kivity6b7ad612008-11-26 15:30:45 +0200213 break; \
214 case 8: \
Avi Kivityb3b3d252010-08-16 17:49:52 +0300215 ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200216 break; \
217 } \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800218 } while (0)
219
220#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
221 do { \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200222 unsigned long _tmp; \
Mike Dayd77c26f2007-10-08 09:02:08 -0400223 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800224 case 1: \
Avi Kivityb3b3d252010-08-16 17:49:52 +0300225 ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800226 break; \
227 default: \
228 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
229 _wx, _wy, _lx, _ly, _qx, _qy); \
230 break; \
231 } \
232 } while (0)
233
234/* Source operand is byte-sized and may be restricted to just %cl. */
235#define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
236 __emulate_2op(_op, _src, _dst, _eflags, \
237 "b", "c", "b", "c", "b", "c", "b", "c")
238
239/* Source operand is byte, word, long or quad sized. */
240#define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
241 __emulate_2op(_op, _src, _dst, _eflags, \
242 "b", "q", "w", "r", _LO32, "r", "", "r")
243
244/* Source operand is word, long or quad sized. */
245#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
246 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
247 "w", "r", _LO32, "r", "", "r")
248
Guillaume Thouvenind1752262008-12-04 14:29:00 +0100249/* Instruction has three operands and one operand is stored in ECX register */
250#define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
251 do { \
252 unsigned long _tmp; \
253 _type _clv = (_cl).val; \
254 _type _srcv = (_src).val; \
255 _type _dstv = (_dst).val; \
256 \
257 __asm__ __volatile__ ( \
258 _PRE_EFLAGS("0", "5", "2") \
259 _op _suffix " %4,%1 \n" \
260 _POST_EFLAGS("0", "5", "2") \
261 : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
262 : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
263 ); \
264 \
265 (_cl).val = (unsigned long) _clv; \
266 (_src).val = (unsigned long) _srcv; \
267 (_dst).val = (unsigned long) _dstv; \
268 } while (0)
269
270#define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
271 do { \
272 switch ((_dst).bytes) { \
273 case 2: \
274 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
275 "w", unsigned short); \
276 break; \
277 case 4: \
278 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
279 "l", unsigned int); \
280 break; \
281 case 8: \
282 ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
283 "q", unsigned long)); \
284 break; \
285 } \
286 } while (0)
287
Avi Kivitydda96d82008-11-26 15:14:10 +0200288#define __emulate_1op(_op, _dst, _eflags, _suffix) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800289 do { \
290 unsigned long _tmp; \
291 \
Avi Kivitydda96d82008-11-26 15:14:10 +0200292 __asm__ __volatile__ ( \
293 _PRE_EFLAGS("0", "3", "2") \
294 _op _suffix " %1; " \
295 _POST_EFLAGS("0", "3", "2") \
296 : "=m" (_eflags), "+m" ((_dst).val), \
297 "=&r" (_tmp) \
298 : "i" (EFLAGS_MASK)); \
299 } while (0)
300
301/* Instruction has only one explicit operand (no source operand). */
302#define emulate_1op(_op, _dst, _eflags) \
303 do { \
Mike Dayd77c26f2007-10-08 09:02:08 -0400304 switch ((_dst).bytes) { \
Avi Kivitydda96d82008-11-26 15:14:10 +0200305 case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
306 case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
307 case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
308 case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800309 } \
310 } while (0)
311
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +0300312#define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
313 do { \
314 unsigned long _tmp; \
315 \
316 __asm__ __volatile__ ( \
317 _PRE_EFLAGS("0", "4", "1") \
318 _op _suffix " %5; " \
319 _POST_EFLAGS("0", "4", "1") \
320 : "=m" (_eflags), "=&r" (_tmp), \
321 "+a" (_rax), "+d" (_rdx) \
322 : "i" (EFLAGS_MASK), "m" ((_src).val), \
323 "a" (_rax), "d" (_rdx)); \
324 } while (0)
325
Avi Kivityf6b35972010-08-26 11:59:00 +0300326#define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
327 do { \
328 unsigned long _tmp; \
329 \
330 __asm__ __volatile__ ( \
331 _PRE_EFLAGS("0", "5", "1") \
332 "1: \n\t" \
333 _op _suffix " %6; " \
334 "2: \n\t" \
335 _POST_EFLAGS("0", "5", "1") \
336 ".pushsection .fixup,\"ax\" \n\t" \
337 "3: movb $1, %4 \n\t" \
338 "jmp 2b \n\t" \
339 ".popsection \n\t" \
340 _ASM_EXTABLE(1b, 3b) \
341 : "=m" (_eflags), "=&r" (_tmp), \
342 "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
343 : "i" (EFLAGS_MASK), "m" ((_src).val), \
344 "a" (_rax), "d" (_rdx)); \
345 } while (0)
346
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +0300347/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
348#define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
349 do { \
350 switch((_src).bytes) { \
351 case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
352 case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "w"); break; \
353 case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
354 case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
355 } \
356 } while (0)
357
Avi Kivityf6b35972010-08-26 11:59:00 +0300358#define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
359 do { \
360 switch((_src).bytes) { \
361 case 1: \
362 __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
363 _eflags, "b", _ex); \
364 break; \
365 case 2: \
366 __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
367 _eflags, "w", _ex); \
368 break; \
369 case 4: \
370 __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
371 _eflags, "l", _ex); \
372 break; \
373 case 8: ON64( \
374 __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
375 _eflags, "q", _ex)); \
376 break; \
377 } \
378 } while (0)
379
Avi Kivity6aa8b732006-12-10 02:21:36 -0800380/* Fetch next part of the instruction being emulated. */
381#define insn_fetch(_type, _size, _eip) \
382({ unsigned long _x; \
Avi Kivity62266862007-11-20 13:15:52 +0200383 rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
Gleb Natapovaf5b4f72010-03-15 16:38:30 +0200384 if (rc != X86EMUL_CONTINUE) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800385 goto done; \
386 (_eip) += (_size); \
387 (_type)_x; \
388})
389
Gleb Natapov414e6272010-04-28 19:15:26 +0300390#define insn_fetch_arr(_arr, _size, _eip) \
391({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
392 if (rc != X86EMUL_CONTINUE) \
393 goto done; \
394 (_eip) += (_size); \
395})
396
Harvey Harrisonddcb2882008-02-18 11:12:48 -0800397static inline unsigned long ad_mask(struct decode_cache *c)
398{
399 return (1UL << (c->ad_bytes << 3)) - 1;
400}
401
Avi Kivity6aa8b732006-12-10 02:21:36 -0800402/* Access/update address held in a register, based on addressing mode. */
Harvey Harrisone4706772008-02-19 07:40:38 -0800403static inline unsigned long
404address_mask(struct decode_cache *c, unsigned long reg)
405{
406 if (c->ad_bytes == sizeof(unsigned long))
407 return reg;
408 else
409 return reg & ad_mask(c);
410}
411
412static inline unsigned long
413register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
414{
415 return base + address_mask(c, reg);
416}
417
Harvey Harrison7a9572752008-02-19 07:40:41 -0800418static inline void
419register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
420{
421 if (c->ad_bytes == sizeof(unsigned long))
422 *reg += inc;
423 else
424 *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
425}
Avi Kivity6aa8b732006-12-10 02:21:36 -0800426
Harvey Harrison7a9572752008-02-19 07:40:41 -0800427static inline void jmp_rel(struct decode_cache *c, int rel)
428{
429 register_address_increment(c, &c->eip, rel);
430}
Nitin A Kamble098c9372007-08-19 11:00:36 +0300431
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300432static void set_seg_override(struct decode_cache *c, int seg)
433{
434 c->has_seg_override = true;
435 c->seg_override = seg;
436}
437
Gleb Natapov79168fd2010-04-28 19:15:30 +0300438static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
439 struct x86_emulate_ops *ops, int seg)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300440{
441 if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
442 return 0;
443
Gleb Natapov79168fd2010-04-28 19:15:30 +0300444 return ops->get_cached_segment_base(seg, ctxt->vcpu);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300445}
446
447static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +0300448 struct x86_emulate_ops *ops,
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300449 struct decode_cache *c)
450{
451 if (!c->has_seg_override)
452 return 0;
453
Gleb Natapov79168fd2010-04-28 19:15:30 +0300454 return seg_base(ctxt, ops, c->seg_override);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300455}
456
Gleb Natapov79168fd2010-04-28 19:15:30 +0300457static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
458 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300459{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300460 return seg_base(ctxt, ops, VCPU_SREG_ES);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300461}
462
Gleb Natapov79168fd2010-04-28 19:15:30 +0300463static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
464 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300465{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300466 return seg_base(ctxt, ops, VCPU_SREG_SS);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300467}
468
Gleb Natapov54b84862010-04-28 19:15:44 +0300469static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
470 u32 error, bool valid)
471{
472 ctxt->exception = vec;
473 ctxt->error_code = error;
474 ctxt->error_code_valid = valid;
Gleb Natapov54b84862010-04-28 19:15:44 +0300475}
476
477static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
478{
479 emulate_exception(ctxt, GP_VECTOR, err, true);
480}
481
Joerg Roedel8df25a32010-09-10 17:30:46 +0200482static void emulate_pf(struct x86_emulate_ctxt *ctxt)
Gleb Natapov54b84862010-04-28 19:15:44 +0300483{
Joerg Roedel8df25a32010-09-10 17:30:46 +0200484 emulate_exception(ctxt, PF_VECTOR, 0, true);
Gleb Natapov54b84862010-04-28 19:15:44 +0300485}
486
487static void emulate_ud(struct x86_emulate_ctxt *ctxt)
488{
489 emulate_exception(ctxt, UD_VECTOR, 0, false);
490}
491
492static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
493{
494 emulate_exception(ctxt, TS_VECTOR, err, true);
495}
496
Avi Kivity34d1f492010-08-26 11:59:01 +0300497static int emulate_de(struct x86_emulate_ctxt *ctxt)
498{
499 emulate_exception(ctxt, DE_VECTOR, 0, false);
500 return X86EMUL_PROPAGATE_FAULT;
501}
502
Avi Kivity62266862007-11-20 13:15:52 +0200503static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
504 struct x86_emulate_ops *ops,
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300505 unsigned long eip, u8 *dest)
Avi Kivity62266862007-11-20 13:15:52 +0200506{
507 struct fetch_cache *fc = &ctxt->decode.fetch;
508 int rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300509 int size, cur_size;
Avi Kivity62266862007-11-20 13:15:52 +0200510
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300511 if (eip == fc->end) {
512 cur_size = fc->end - fc->start;
513 size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
514 rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
515 size, ctxt->vcpu, NULL);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900516 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200517 return rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300518 fc->end += size;
Avi Kivity62266862007-11-20 13:15:52 +0200519 }
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300520 *dest = fc->data[eip - fc->start];
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900521 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200522}
523
524static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
525 struct x86_emulate_ops *ops,
526 unsigned long eip, void *dest, unsigned size)
527{
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900528 int rc;
Avi Kivity62266862007-11-20 13:15:52 +0200529
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200530 /* x86 instructions are limited to 15 bytes. */
Gleb Natapov063db062010-03-18 15:20:06 +0200531 if (eip + size - ctxt->eip > 15)
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200532 return X86EMUL_UNHANDLEABLE;
Avi Kivity62266862007-11-20 13:15:52 +0200533 while (size--) {
534 rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900535 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200536 return rc;
537 }
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900538 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200539}
540
Rusty Russell1e3c5cb2007-07-17 23:16:11 +1000541/*
542 * Given the 'reg' portion of a ModRM byte, and a register block, return a
543 * pointer into the block that addresses the relevant register.
544 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
545 */
546static void *decode_register(u8 modrm_reg, unsigned long *regs,
547 int highbyte_regs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800548{
549 void *p;
550
551 p = &regs[modrm_reg];
552 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
553 p = (unsigned char *)&regs[modrm_reg & 3] + 1;
554 return p;
555}
556
557static int read_descriptor(struct x86_emulate_ctxt *ctxt,
558 struct x86_emulate_ops *ops,
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300559 ulong addr,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800560 u16 *size, unsigned long *address, int op_bytes)
561{
562 int rc;
563
564 if (op_bytes == 2)
565 op_bytes = 3;
566 *address = 0;
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300567 rc = ops->read_std(addr, (unsigned long *)size, 2, ctxt->vcpu, NULL);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +0900568 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800569 return rc;
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300570 rc = ops->read_std(addr + 2, address, op_bytes, ctxt->vcpu, NULL);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800571 return rc;
572}
573
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300574static int test_cc(unsigned int condition, unsigned int flags)
575{
576 int rc = 0;
577
578 switch ((condition & 15) >> 1) {
579 case 0: /* o */
580 rc |= (flags & EFLG_OF);
581 break;
582 case 1: /* b/c/nae */
583 rc |= (flags & EFLG_CF);
584 break;
585 case 2: /* z/e */
586 rc |= (flags & EFLG_ZF);
587 break;
588 case 3: /* be/na */
589 rc |= (flags & (EFLG_CF|EFLG_ZF));
590 break;
591 case 4: /* s */
592 rc |= (flags & EFLG_SF);
593 break;
594 case 5: /* p/pe */
595 rc |= (flags & EFLG_PF);
596 break;
597 case 7: /* le/ng */
598 rc |= (flags & EFLG_ZF);
599 /* fall through */
600 case 6: /* l/nge */
601 rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
602 break;
603 }
604
605 /* Odd condition identifiers (lsb == 1) have inverted sense. */
606 return (!!rc ^ (condition & 1));
607}
608
Avi Kivity91ff3cb2010-08-01 12:53:09 +0300609static void fetch_register_operand(struct operand *op)
610{
611 switch (op->bytes) {
612 case 1:
613 op->val = *(u8 *)op->addr.reg;
614 break;
615 case 2:
616 op->val = *(u16 *)op->addr.reg;
617 break;
618 case 4:
619 op->val = *(u32 *)op->addr.reg;
620 break;
621 case 8:
622 op->val = *(u64 *)op->addr.reg;
623 break;
624 }
625}
626
Avi Kivity3c118e22007-10-31 10:27:04 +0200627static void decode_register_operand(struct operand *op,
628 struct decode_cache *c,
Avi Kivity3c118e22007-10-31 10:27:04 +0200629 int inhibit_bytereg)
630{
Avi Kivity33615aa2007-10-31 11:15:56 +0200631 unsigned reg = c->modrm_reg;
Avi Kivity9f1ef3f2007-10-31 11:21:06 +0200632 int highbyte_regs = c->rex_prefix == 0;
Avi Kivity33615aa2007-10-31 11:15:56 +0200633
634 if (!(c->d & ModRM))
635 reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
Avi Kivity3c118e22007-10-31 10:27:04 +0200636 op->type = OP_REG;
637 if ((c->d & ByteOp) && !inhibit_bytereg) {
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300638 op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
Avi Kivity3c118e22007-10-31 10:27:04 +0200639 op->bytes = 1;
640 } else {
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300641 op->addr.reg = decode_register(reg, c->regs, 0);
Avi Kivity3c118e22007-10-31 10:27:04 +0200642 op->bytes = c->op_bytes;
Avi Kivity3c118e22007-10-31 10:27:04 +0200643 }
Avi Kivity91ff3cb2010-08-01 12:53:09 +0300644 fetch_register_operand(op);
Avi Kivity3c118e22007-10-31 10:27:04 +0200645 op->orig_val = op->val;
646}
647
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200648static int decode_modrm(struct x86_emulate_ctxt *ctxt,
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300649 struct x86_emulate_ops *ops,
650 struct operand *op)
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200651{
652 struct decode_cache *c = &ctxt->decode;
653 u8 sib;
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700654 int index_reg = 0, base_reg = 0, scale;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900655 int rc = X86EMUL_CONTINUE;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300656 ulong modrm_ea = 0;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200657
658 if (c->rex_prefix) {
659 c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
660 index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
661 c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
662 }
663
664 c->modrm = insn_fetch(u8, 1, c->eip);
665 c->modrm_mod |= (c->modrm & 0xc0) >> 6;
666 c->modrm_reg |= (c->modrm & 0x38) >> 3;
667 c->modrm_rm |= (c->modrm & 0x07);
Avi Kivity09ee57c2010-08-01 12:07:29 +0300668 c->modrm_seg = VCPU_SREG_DS;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200669
670 if (c->modrm_mod == 3) {
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300671 op->type = OP_REG;
672 op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
673 op->addr.reg = decode_register(c->modrm_rm,
Avi Kivity107d6d22008-05-05 14:58:26 +0300674 c->regs, c->d & ByteOp);
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300675 fetch_register_operand(op);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200676 return rc;
677 }
678
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300679 op->type = OP_MEM;
680
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200681 if (c->ad_bytes == 2) {
682 unsigned bx = c->regs[VCPU_REGS_RBX];
683 unsigned bp = c->regs[VCPU_REGS_RBP];
684 unsigned si = c->regs[VCPU_REGS_RSI];
685 unsigned di = c->regs[VCPU_REGS_RDI];
686
687 /* 16-bit ModR/M decode. */
688 switch (c->modrm_mod) {
689 case 0:
690 if (c->modrm_rm == 6)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300691 modrm_ea += insn_fetch(u16, 2, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200692 break;
693 case 1:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300694 modrm_ea += insn_fetch(s8, 1, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200695 break;
696 case 2:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300697 modrm_ea += insn_fetch(u16, 2, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200698 break;
699 }
700 switch (c->modrm_rm) {
701 case 0:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300702 modrm_ea += bx + si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200703 break;
704 case 1:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300705 modrm_ea += bx + di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200706 break;
707 case 2:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300708 modrm_ea += bp + si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200709 break;
710 case 3:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300711 modrm_ea += bp + di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200712 break;
713 case 4:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300714 modrm_ea += si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200715 break;
716 case 5:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300717 modrm_ea += di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200718 break;
719 case 6:
720 if (c->modrm_mod != 0)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300721 modrm_ea += bp;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200722 break;
723 case 7:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300724 modrm_ea += bx;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200725 break;
726 }
727 if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
728 (c->modrm_rm == 6 && c->modrm_mod != 0))
Avi Kivity09ee57c2010-08-01 12:07:29 +0300729 c->modrm_seg = VCPU_SREG_SS;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300730 modrm_ea = (u16)modrm_ea;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200731 } else {
732 /* 32/64-bit ModR/M decode. */
Avi Kivity84411d82008-06-15 21:53:26 -0700733 if ((c->modrm_rm & 7) == 4) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200734 sib = insn_fetch(u8, 1, c->eip);
735 index_reg |= (sib >> 3) & 7;
736 base_reg |= sib & 7;
737 scale = sib >> 6;
738
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700739 if ((base_reg & 7) == 5 && c->modrm_mod == 0)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300740 modrm_ea += insn_fetch(s32, 4, c->eip);
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700741 else
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300742 modrm_ea += c->regs[base_reg];
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700743 if (index_reg != 4)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300744 modrm_ea += c->regs[index_reg] << scale;
Avi Kivity84411d82008-06-15 21:53:26 -0700745 } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
746 if (ctxt->mode == X86EMUL_MODE_PROT64)
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700747 c->rip_relative = 1;
Avi Kivity84411d82008-06-15 21:53:26 -0700748 } else
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300749 modrm_ea += c->regs[c->modrm_rm];
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200750 switch (c->modrm_mod) {
751 case 0:
752 if (c->modrm_rm == 5)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300753 modrm_ea += insn_fetch(s32, 4, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200754 break;
755 case 1:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300756 modrm_ea += insn_fetch(s8, 1, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200757 break;
758 case 2:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300759 modrm_ea += insn_fetch(s32, 4, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200760 break;
761 }
762 }
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300763 op->addr.mem = modrm_ea;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200764done:
765 return rc;
766}
767
768static int decode_abs(struct x86_emulate_ctxt *ctxt,
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300769 struct x86_emulate_ops *ops,
770 struct operand *op)
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200771{
772 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900773 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200774
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300775 op->type = OP_MEM;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200776 switch (c->ad_bytes) {
777 case 2:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300778 op->addr.mem = insn_fetch(u16, 2, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200779 break;
780 case 4:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300781 op->addr.mem = insn_fetch(u32, 4, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200782 break;
783 case 8:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300784 op->addr.mem = insn_fetch(u64, 8, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200785 break;
786 }
787done:
788 return rc;
789}
790
Wei Yongjun35c843c2010-08-09 11:34:56 +0800791static void fetch_bit_operand(struct decode_cache *c)
792{
Sheng Yang7129eec2010-09-28 16:33:32 +0800793 long sv = 0, mask;
Wei Yongjun35c843c2010-08-09 11:34:56 +0800794
Wei Yongjun3885f182010-08-09 11:37:37 +0800795 if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
Wei Yongjun35c843c2010-08-09 11:34:56 +0800796 mask = ~(c->dst.bytes * 8 - 1);
797
798 if (c->src.bytes == 2)
799 sv = (s16)c->src.val & (s16)mask;
800 else if (c->src.bytes == 4)
801 sv = (s32)c->src.val & (s32)mask;
802
803 c->dst.addr.mem += (sv >> 3);
804 }
Wei Yongjunba7ff2b2010-08-09 11:39:14 +0800805
806 /* only subword offset */
807 c->src.val &= (c->dst.bytes << 3) - 1;
Wei Yongjun35c843c2010-08-09 11:34:56 +0800808}
809
Gleb Natapov9de41572010-04-28 19:15:22 +0300810static int read_emulated(struct x86_emulate_ctxt *ctxt,
811 struct x86_emulate_ops *ops,
812 unsigned long addr, void *dest, unsigned size)
813{
814 int rc;
815 struct read_cache *mc = &ctxt->decode.mem_read;
Gleb Natapov8fe681e2010-04-28 19:15:37 +0300816 u32 err;
Gleb Natapov9de41572010-04-28 19:15:22 +0300817
818 while (size) {
819 int n = min(size, 8u);
820 size -= n;
821 if (mc->pos < mc->end)
822 goto read_cached;
823
Gleb Natapov8fe681e2010-04-28 19:15:37 +0300824 rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
825 ctxt->vcpu);
826 if (rc == X86EMUL_PROPAGATE_FAULT)
Joerg Roedel8df25a32010-09-10 17:30:46 +0200827 emulate_pf(ctxt);
Gleb Natapov9de41572010-04-28 19:15:22 +0300828 if (rc != X86EMUL_CONTINUE)
829 return rc;
830 mc->end += n;
831
832 read_cached:
833 memcpy(dest, mc->data + mc->pos, n);
834 mc->pos += n;
835 dest += n;
836 addr += n;
837 }
838 return X86EMUL_CONTINUE;
839}
840
Gleb Natapov7b262e92010-03-18 15:20:27 +0200841static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
842 struct x86_emulate_ops *ops,
843 unsigned int size, unsigned short port,
844 void *dest)
845{
846 struct read_cache *rc = &ctxt->decode.io_read;
847
848 if (rc->pos == rc->end) { /* refill pio read ahead */
849 struct decode_cache *c = &ctxt->decode;
850 unsigned int in_page, n;
851 unsigned int count = c->rep_prefix ?
852 address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
853 in_page = (ctxt->eflags & EFLG_DF) ?
854 offset_in_page(c->regs[VCPU_REGS_RDI]) :
855 PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
856 n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
857 count);
858 if (n == 0)
859 n = 1;
860 rc->pos = rc->end = 0;
861 if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
862 return 0;
863 rc->end = n * size;
864 }
865
866 memcpy(dest, rc->data + rc->pos, size);
867 rc->pos += size;
868 return 1;
869}
870
Gleb Natapov38ba30b2010-03-18 15:20:17 +0200871static u32 desc_limit_scaled(struct desc_struct *desc)
872{
873 u32 limit = get_desc_limit(desc);
874
875 return desc->g ? (limit << 12) | 0xfff : limit;
876}
877
878static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
879 struct x86_emulate_ops *ops,
880 u16 selector, struct desc_ptr *dt)
881{
882 if (selector & 1 << 2) {
883 struct desc_struct desc;
884 memset (dt, 0, sizeof *dt);
885 if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
886 return;
887
888 dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
889 dt->address = get_desc_base(&desc);
890 } else
891 ops->get_gdt(dt, ctxt->vcpu);
892}
893
894/* allowed just for 8 bytes segments */
895static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
896 struct x86_emulate_ops *ops,
897 u16 selector, struct desc_struct *desc)
898{
899 struct desc_ptr dt;
900 u16 index = selector >> 3;
901 int ret;
902 u32 err;
903 ulong addr;
904
905 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
906
907 if (dt.size < index * 8 + 7) {
Gleb Natapov54b84862010-04-28 19:15:44 +0300908 emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +0200909 return X86EMUL_PROPAGATE_FAULT;
910 }
911 addr = dt.address + index * 8;
912 ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
913 if (ret == X86EMUL_PROPAGATE_FAULT)
Joerg Roedel8df25a32010-09-10 17:30:46 +0200914 emulate_pf(ctxt);
Gleb Natapov38ba30b2010-03-18 15:20:17 +0200915
916 return ret;
917}
918
919/* allowed just for 8 bytes segments */
920static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
921 struct x86_emulate_ops *ops,
922 u16 selector, struct desc_struct *desc)
923{
924 struct desc_ptr dt;
925 u16 index = selector >> 3;
926 u32 err;
927 ulong addr;
928 int ret;
929
930 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
931
932 if (dt.size < index * 8 + 7) {
Gleb Natapov54b84862010-04-28 19:15:44 +0300933 emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +0200934 return X86EMUL_PROPAGATE_FAULT;
935 }
936
937 addr = dt.address + index * 8;
938 ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
939 if (ret == X86EMUL_PROPAGATE_FAULT)
Joerg Roedel8df25a32010-09-10 17:30:46 +0200940 emulate_pf(ctxt);
Gleb Natapov38ba30b2010-03-18 15:20:17 +0200941
942 return ret;
943}
944
945static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
946 struct x86_emulate_ops *ops,
947 u16 selector, int seg)
948{
949 struct desc_struct seg_desc;
950 u8 dpl, rpl, cpl;
951 unsigned err_vec = GP_VECTOR;
952 u32 err_code = 0;
953 bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
954 int ret;
955
956 memset(&seg_desc, 0, sizeof seg_desc);
957
958 if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
959 || ctxt->mode == X86EMUL_MODE_REAL) {
960 /* set real mode segment descriptor */
961 set_desc_base(&seg_desc, selector << 4);
962 set_desc_limit(&seg_desc, 0xffff);
963 seg_desc.type = 3;
964 seg_desc.p = 1;
965 seg_desc.s = 1;
966 goto load;
967 }
968
969 /* NULL selector is not valid for TR, CS and SS */
970 if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
971 && null_selector)
972 goto exception;
973
974 /* TR should be in GDT only */
975 if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
976 goto exception;
977
978 if (null_selector) /* for NULL selector skip all following checks */
979 goto load;
980
981 ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
982 if (ret != X86EMUL_CONTINUE)
983 return ret;
984
985 err_code = selector & 0xfffc;
986 err_vec = GP_VECTOR;
987
988 /* can't load system descriptor into segment selecor */
989 if (seg <= VCPU_SREG_GS && !seg_desc.s)
990 goto exception;
991
992 if (!seg_desc.p) {
993 err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
994 goto exception;
995 }
996
997 rpl = selector & 3;
998 dpl = seg_desc.dpl;
999 cpl = ops->cpl(ctxt->vcpu);
1000
1001 switch (seg) {
1002 case VCPU_SREG_SS:
1003 /*
1004 * segment is not a writable data segment or segment
1005 * selector's RPL != CPL or segment selector's RPL != CPL
1006 */
1007 if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
1008 goto exception;
1009 break;
1010 case VCPU_SREG_CS:
1011 if (!(seg_desc.type & 8))
1012 goto exception;
1013
1014 if (seg_desc.type & 4) {
1015 /* conforming */
1016 if (dpl > cpl)
1017 goto exception;
1018 } else {
1019 /* nonconforming */
1020 if (rpl > cpl || dpl != cpl)
1021 goto exception;
1022 }
1023 /* CS(RPL) <- CPL */
1024 selector = (selector & 0xfffc) | cpl;
1025 break;
1026 case VCPU_SREG_TR:
1027 if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
1028 goto exception;
1029 break;
1030 case VCPU_SREG_LDTR:
1031 if (seg_desc.s || seg_desc.type != 2)
1032 goto exception;
1033 break;
1034 default: /* DS, ES, FS, or GS */
1035 /*
1036 * segment is not a data or readable code segment or
1037 * ((segment is a data or nonconforming code segment)
1038 * and (both RPL and CPL > DPL))
1039 */
1040 if ((seg_desc.type & 0xa) == 0x8 ||
1041 (((seg_desc.type & 0xc) != 0xc) &&
1042 (rpl > dpl && cpl > dpl)))
1043 goto exception;
1044 break;
1045 }
1046
1047 if (seg_desc.s) {
1048 /* mark segment as accessed */
1049 seg_desc.type |= 1;
1050 ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
1051 if (ret != X86EMUL_CONTINUE)
1052 return ret;
1053 }
1054load:
1055 ops->set_segment_selector(selector, seg, ctxt->vcpu);
1056 ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
1057 return X86EMUL_CONTINUE;
1058exception:
Gleb Natapov54b84862010-04-28 19:15:44 +03001059 emulate_exception(ctxt, err_vec, err_code, true);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001060 return X86EMUL_PROPAGATE_FAULT;
1061}
1062
Wei Yongjun31be40b2010-08-17 09:17:30 +08001063static void write_register_operand(struct operand *op)
1064{
1065 /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
1066 switch (op->bytes) {
1067 case 1:
1068 *(u8 *)op->addr.reg = (u8)op->val;
1069 break;
1070 case 2:
1071 *(u16 *)op->addr.reg = (u16)op->val;
1072 break;
1073 case 4:
1074 *op->addr.reg = (u32)op->val;
1075 break; /* 64b: zero-extend */
1076 case 8:
1077 *op->addr.reg = op->val;
1078 break;
1079 }
1080}
1081
Wei Yongjunc37eda12010-06-15 09:03:33 +08001082static inline int writeback(struct x86_emulate_ctxt *ctxt,
1083 struct x86_emulate_ops *ops)
1084{
1085 int rc;
1086 struct decode_cache *c = &ctxt->decode;
1087 u32 err;
1088
1089 switch (c->dst.type) {
1090 case OP_REG:
Wei Yongjun31be40b2010-08-17 09:17:30 +08001091 write_register_operand(&c->dst);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001092 break;
1093 case OP_MEM:
1094 if (c->lock_prefix)
1095 rc = ops->cmpxchg_emulated(
Avi Kivity1a6440aef2010-08-01 12:35:10 +03001096 c->dst.addr.mem,
Wei Yongjunc37eda12010-06-15 09:03:33 +08001097 &c->dst.orig_val,
1098 &c->dst.val,
1099 c->dst.bytes,
1100 &err,
1101 ctxt->vcpu);
1102 else
1103 rc = ops->write_emulated(
Avi Kivity1a6440aef2010-08-01 12:35:10 +03001104 c->dst.addr.mem,
Wei Yongjunc37eda12010-06-15 09:03:33 +08001105 &c->dst.val,
1106 c->dst.bytes,
1107 &err,
1108 ctxt->vcpu);
1109 if (rc == X86EMUL_PROPAGATE_FAULT)
Joerg Roedel8df25a32010-09-10 17:30:46 +02001110 emulate_pf(ctxt);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001111 if (rc != X86EMUL_CONTINUE)
1112 return rc;
1113 break;
1114 case OP_NONE:
1115 /* no writeback */
1116 break;
1117 default:
1118 break;
1119 }
1120 return X86EMUL_CONTINUE;
1121}
1122
Gleb Natapov79168fd2010-04-28 19:15:30 +03001123static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
1124 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001125{
1126 struct decode_cache *c = &ctxt->decode;
1127
1128 c->dst.type = OP_MEM;
1129 c->dst.bytes = c->op_bytes;
1130 c->dst.val = c->src.val;
Harvey Harrison7a9572752008-02-19 07:40:41 -08001131 register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
Avi Kivity1a6440aef2010-08-01 12:35:10 +03001132 c->dst.addr.mem = register_address(c, ss_base(ctxt, ops),
1133 c->regs[VCPU_REGS_RSP]);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001134}
1135
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001136static int emulate_pop(struct x86_emulate_ctxt *ctxt,
Avi Kivity350f69d2009-01-05 11:12:40 +02001137 struct x86_emulate_ops *ops,
1138 void *dest, int len)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001139{
1140 struct decode_cache *c = &ctxt->decode;
1141 int rc;
1142
Gleb Natapov79168fd2010-04-28 19:15:30 +03001143 rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
Gleb Natapov9de41572010-04-28 19:15:22 +03001144 c->regs[VCPU_REGS_RSP]),
1145 dest, len);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09001146 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001147 return rc;
1148
Avi Kivity350f69d2009-01-05 11:12:40 +02001149 register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001150 return rc;
1151}
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001152
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001153static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1154 struct x86_emulate_ops *ops,
1155 void *dest, int len)
1156{
1157 int rc;
1158 unsigned long val, change_mask;
1159 int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02001160 int cpl = ops->cpl(ctxt->vcpu);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001161
1162 rc = emulate_pop(ctxt, ops, &val, len);
1163 if (rc != X86EMUL_CONTINUE)
1164 return rc;
1165
1166 change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1167 | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1168
1169 switch(ctxt->mode) {
1170 case X86EMUL_MODE_PROT64:
1171 case X86EMUL_MODE_PROT32:
1172 case X86EMUL_MODE_PROT16:
1173 if (cpl == 0)
1174 change_mask |= EFLG_IOPL;
1175 if (cpl <= iopl)
1176 change_mask |= EFLG_IF;
1177 break;
1178 case X86EMUL_MODE_VM86:
1179 if (iopl < 3) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001180 emulate_gp(ctxt, 0);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001181 return X86EMUL_PROPAGATE_FAULT;
1182 }
1183 change_mask |= EFLG_IF;
1184 break;
1185 default: /* real mode */
1186 change_mask |= (EFLG_IOPL | EFLG_IF);
1187 break;
1188 }
1189
1190 *(unsigned long *)dest =
1191 (ctxt->eflags & ~change_mask) | (val & change_mask);
1192
Joerg Roedeld47f00a2010-09-10 17:30:56 +02001193 if (rc == X86EMUL_PROPAGATE_FAULT)
1194 emulate_pf(ctxt);
1195
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001196 return rc;
1197}
1198
Gleb Natapov79168fd2010-04-28 19:15:30 +03001199static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
1200 struct x86_emulate_ops *ops, int seg)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001201{
1202 struct decode_cache *c = &ctxt->decode;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001203
Gleb Natapov79168fd2010-04-28 19:15:30 +03001204 c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001205
Gleb Natapov79168fd2010-04-28 19:15:30 +03001206 emulate_push(ctxt, ops);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001207}
1208
1209static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
1210 struct x86_emulate_ops *ops, int seg)
1211{
1212 struct decode_cache *c = &ctxt->decode;
1213 unsigned long selector;
1214 int rc;
1215
1216 rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001217 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001218 return rc;
1219
Gleb Natapov2e873022010-03-18 15:20:18 +02001220 rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001221 return rc;
1222}
1223
Wei Yongjunc37eda12010-06-15 09:03:33 +08001224static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001225 struct x86_emulate_ops *ops)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001226{
1227 struct decode_cache *c = &ctxt->decode;
1228 unsigned long old_esp = c->regs[VCPU_REGS_RSP];
Wei Yongjunc37eda12010-06-15 09:03:33 +08001229 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001230 int reg = VCPU_REGS_RAX;
1231
1232 while (reg <= VCPU_REGS_RDI) {
1233 (reg == VCPU_REGS_RSP) ?
1234 (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
1235
Gleb Natapov79168fd2010-04-28 19:15:30 +03001236 emulate_push(ctxt, ops);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001237
1238 rc = writeback(ctxt, ops);
1239 if (rc != X86EMUL_CONTINUE)
1240 return rc;
1241
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001242 ++reg;
1243 }
Wei Yongjunc37eda12010-06-15 09:03:33 +08001244
1245 /* Disable writeback. */
1246 c->dst.type = OP_NONE;
1247
1248 return rc;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001249}
1250
1251static int emulate_popa(struct x86_emulate_ctxt *ctxt,
1252 struct x86_emulate_ops *ops)
1253{
1254 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001255 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001256 int reg = VCPU_REGS_RDI;
1257
1258 while (reg >= VCPU_REGS_RAX) {
1259 if (reg == VCPU_REGS_RSP) {
1260 register_address_increment(c, &c->regs[VCPU_REGS_RSP],
1261 c->op_bytes);
1262 --reg;
1263 }
1264
1265 rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001266 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001267 break;
1268 --reg;
1269 }
1270 return rc;
1271}
1272
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001273int emulate_int_real(struct x86_emulate_ctxt *ctxt,
1274 struct x86_emulate_ops *ops, int irq)
1275{
1276 struct decode_cache *c = &ctxt->decode;
Avi Kivity5c56e1c2010-08-17 11:17:51 +03001277 int rc;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001278 struct desc_ptr dt;
1279 gva_t cs_addr;
1280 gva_t eip_addr;
1281 u16 cs, eip;
1282 u32 err;
1283
1284 /* TODO: Add limit checks */
1285 c->src.val = ctxt->eflags;
1286 emulate_push(ctxt, ops);
Avi Kivity5c56e1c2010-08-17 11:17:51 +03001287 rc = writeback(ctxt, ops);
1288 if (rc != X86EMUL_CONTINUE)
1289 return rc;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001290
1291 ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
1292
1293 c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
1294 emulate_push(ctxt, ops);
Avi Kivity5c56e1c2010-08-17 11:17:51 +03001295 rc = writeback(ctxt, ops);
1296 if (rc != X86EMUL_CONTINUE)
1297 return rc;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001298
1299 c->src.val = c->eip;
1300 emulate_push(ctxt, ops);
Avi Kivity5c56e1c2010-08-17 11:17:51 +03001301 rc = writeback(ctxt, ops);
1302 if (rc != X86EMUL_CONTINUE)
1303 return rc;
1304
1305 c->dst.type = OP_NONE;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001306
1307 ops->get_idt(&dt, ctxt->vcpu);
1308
1309 eip_addr = dt.address + (irq << 2);
1310 cs_addr = dt.address + (irq << 2) + 2;
1311
1312 rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &err);
1313 if (rc != X86EMUL_CONTINUE)
1314 return rc;
1315
1316 rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &err);
1317 if (rc != X86EMUL_CONTINUE)
1318 return rc;
1319
1320 rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
1321 if (rc != X86EMUL_CONTINUE)
1322 return rc;
1323
1324 c->eip = eip;
1325
1326 return rc;
1327}
1328
1329static int emulate_int(struct x86_emulate_ctxt *ctxt,
1330 struct x86_emulate_ops *ops, int irq)
1331{
1332 switch(ctxt->mode) {
1333 case X86EMUL_MODE_REAL:
1334 return emulate_int_real(ctxt, ops, irq);
1335 case X86EMUL_MODE_VM86:
1336 case X86EMUL_MODE_PROT16:
1337 case X86EMUL_MODE_PROT32:
1338 case X86EMUL_MODE_PROT64:
1339 default:
1340 /* Protected mode interrupts unimplemented yet */
1341 return X86EMUL_UNHANDLEABLE;
1342 }
1343}
1344
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001345static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
1346 struct x86_emulate_ops *ops)
1347{
1348 struct decode_cache *c = &ctxt->decode;
1349 int rc = X86EMUL_CONTINUE;
1350 unsigned long temp_eip = 0;
1351 unsigned long temp_eflags = 0;
1352 unsigned long cs = 0;
1353 unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
1354 EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
1355 EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
1356 unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1357
1358 /* TODO: Add stack limit check */
1359
1360 rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
1361
1362 if (rc != X86EMUL_CONTINUE)
1363 return rc;
1364
1365 if (temp_eip & ~0xffff) {
1366 emulate_gp(ctxt, 0);
1367 return X86EMUL_PROPAGATE_FAULT;
1368 }
1369
1370 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
1371
1372 if (rc != X86EMUL_CONTINUE)
1373 return rc;
1374
1375 rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
1376
1377 if (rc != X86EMUL_CONTINUE)
1378 return rc;
1379
1380 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
1381
1382 if (rc != X86EMUL_CONTINUE)
1383 return rc;
1384
1385 c->eip = temp_eip;
1386
1387
1388 if (c->op_bytes == 4)
1389 ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1390 else if (c->op_bytes == 2) {
1391 ctxt->eflags &= ~0xffff;
1392 ctxt->eflags |= temp_eflags;
1393 }
1394
1395 ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
1396 ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
1397
1398 return rc;
1399}
1400
1401static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
1402 struct x86_emulate_ops* ops)
1403{
1404 switch(ctxt->mode) {
1405 case X86EMUL_MODE_REAL:
1406 return emulate_iret_real(ctxt, ops);
1407 case X86EMUL_MODE_VM86:
1408 case X86EMUL_MODE_PROT16:
1409 case X86EMUL_MODE_PROT32:
1410 case X86EMUL_MODE_PROT64:
1411 default:
1412 /* iret from protected mode unimplemented yet */
1413 return X86EMUL_UNHANDLEABLE;
1414 }
1415}
1416
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001417static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
1418 struct x86_emulate_ops *ops)
1419{
1420 struct decode_cache *c = &ctxt->decode;
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001421
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001422 return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001423}
1424
Laurent Vivier05f086f2007-09-24 11:10:55 +02001425static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001426{
Laurent Vivier05f086f2007-09-24 11:10:55 +02001427 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001428 switch (c->modrm_reg) {
1429 case 0: /* rol */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001430 emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001431 break;
1432 case 1: /* ror */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001433 emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001434 break;
1435 case 2: /* rcl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001436 emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001437 break;
1438 case 3: /* rcr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001439 emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001440 break;
1441 case 4: /* sal/shl */
1442 case 6: /* sal/shl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001443 emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001444 break;
1445 case 5: /* shr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001446 emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001447 break;
1448 case 7: /* sar */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001449 emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001450 break;
1451 }
1452}
1453
1454static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
Laurent Vivier05f086f2007-09-24 11:10:55 +02001455 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001456{
1457 struct decode_cache *c = &ctxt->decode;
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +03001458 unsigned long *rax = &c->regs[VCPU_REGS_RAX];
1459 unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
Avi Kivity34d1f492010-08-26 11:59:01 +03001460 u8 de = 0;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001461
1462 switch (c->modrm_reg) {
1463 case 0 ... 1: /* test */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001464 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001465 break;
1466 case 2: /* not */
1467 c->dst.val = ~c->dst.val;
1468 break;
1469 case 3: /* neg */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001470 emulate_1op("neg", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001471 break;
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +03001472 case 4: /* mul */
1473 emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
1474 break;
1475 case 5: /* imul */
1476 emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
1477 break;
1478 case 6: /* div */
Avi Kivity34d1f492010-08-26 11:59:01 +03001479 emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
1480 ctxt->eflags, de);
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +03001481 break;
1482 case 7: /* idiv */
Avi Kivity34d1f492010-08-26 11:59:01 +03001483 emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
1484 ctxt->eflags, de);
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +03001485 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001486 default:
Mohammed Gamal8c5eee32010-08-08 21:11:38 +03001487 return X86EMUL_UNHANDLEABLE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001488 }
Avi Kivity34d1f492010-08-26 11:59:01 +03001489 if (de)
1490 return emulate_de(ctxt);
Mohammed Gamal8c5eee32010-08-08 21:11:38 +03001491 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001492}
1493
1494static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
Laurent Viviera01af5e2007-09-24 11:10:56 +02001495 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001496{
1497 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001498
1499 switch (c->modrm_reg) {
1500 case 0: /* inc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001501 emulate_1op("inc", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001502 break;
1503 case 1: /* dec */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001504 emulate_1op("dec", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001505 break;
Mohammed Gamald19292e2008-09-08 21:47:19 +03001506 case 2: /* call near abs */ {
1507 long int old_eip;
1508 old_eip = c->eip;
1509 c->eip = c->src.val;
1510 c->src.val = old_eip;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001511 emulate_push(ctxt, ops);
Mohammed Gamald19292e2008-09-08 21:47:19 +03001512 break;
1513 }
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001514 case 4: /* jmp abs */
Avi Kivityfd607542008-01-18 13:12:26 +02001515 c->eip = c->src.val;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001516 break;
1517 case 6: /* push */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001518 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001519 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001520 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001521 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001522}
1523
1524static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001525 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001526{
1527 struct decode_cache *c = &ctxt->decode;
Avi Kivity16518d52010-08-26 14:31:30 +03001528 u64 old = c->dst.orig_val64;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001529
1530 if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
1531 ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001532 c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1533 c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
Laurent Vivier05f086f2007-09-24 11:10:55 +02001534 ctxt->eflags &= ~EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001535 } else {
Avi Kivity16518d52010-08-26 14:31:30 +03001536 c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
1537 (u32) c->regs[VCPU_REGS_RBX];
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001538
Laurent Vivier05f086f2007-09-24 11:10:55 +02001539 ctxt->eflags |= EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001540 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001541 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001542}
1543
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001544static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
1545 struct x86_emulate_ops *ops)
1546{
1547 struct decode_cache *c = &ctxt->decode;
1548 int rc;
1549 unsigned long cs;
1550
1551 rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001552 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001553 return rc;
1554 if (c->op_bytes == 4)
1555 c->eip = (u32)c->eip;
1556 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001557 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001558 return rc;
Gleb Natapov2e873022010-03-18 15:20:18 +02001559 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001560 return rc;
1561}
1562
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08001563static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
1564 struct x86_emulate_ops *ops, int seg)
1565{
1566 struct decode_cache *c = &ctxt->decode;
1567 unsigned short sel;
1568 int rc;
1569
1570 memcpy(&sel, c->src.valptr + c->op_bytes, 2);
1571
1572 rc = load_segment_descriptor(ctxt, ops, sel, seg);
1573 if (rc != X86EMUL_CONTINUE)
1574 return rc;
1575
1576 c->dst.val = c->src.val;
1577 return rc;
1578}
1579
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001580static inline void
1581setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001582 struct x86_emulate_ops *ops, struct desc_struct *cs,
1583 struct desc_struct *ss)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001584{
Gleb Natapov79168fd2010-04-28 19:15:30 +03001585 memset(cs, 0, sizeof(struct desc_struct));
1586 ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
1587 memset(ss, 0, sizeof(struct desc_struct));
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001588
1589 cs->l = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001590 set_desc_base(cs, 0); /* flat segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001591 cs->g = 1; /* 4kb granularity */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001592 set_desc_limit(cs, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001593 cs->type = 0x0b; /* Read, Execute, Accessed */
1594 cs->s = 1;
1595 cs->dpl = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001596 cs->p = 1;
1597 cs->d = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001598
Gleb Natapov79168fd2010-04-28 19:15:30 +03001599 set_desc_base(ss, 0); /* flat segment */
1600 set_desc_limit(ss, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001601 ss->g = 1; /* 4kb granularity */
1602 ss->s = 1;
1603 ss->type = 0x03; /* Read/Write, Accessed */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001604 ss->d = 1; /* 32bit stack segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001605 ss->dpl = 0;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001606 ss->p = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001607}
1608
1609static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001610emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001611{
1612 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001613 struct desc_struct cs, ss;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001614 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001615 u16 cs_sel, ss_sel;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001616
1617 /* syscall is not available in real mode */
Gleb Natapov2e901c42010-03-18 15:20:12 +02001618 if (ctxt->mode == X86EMUL_MODE_REAL ||
1619 ctxt->mode == X86EMUL_MODE_VM86) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001620 emulate_ud(ctxt);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001621 return X86EMUL_PROPAGATE_FAULT;
1622 }
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001623
Gleb Natapov79168fd2010-04-28 19:15:30 +03001624 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001625
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001626 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001627 msr_data >>= 32;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001628 cs_sel = (u16)(msr_data & 0xfffc);
1629 ss_sel = (u16)(msr_data + 8);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001630
1631 if (is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03001632 cs.d = 0;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001633 cs.l = 1;
1634 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03001635 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
1636 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1637 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
1638 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001639
1640 c->regs[VCPU_REGS_RCX] = c->eip;
1641 if (is_long_mode(ctxt->vcpu)) {
1642#ifdef CONFIG_X86_64
1643 c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
1644
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001645 ops->get_msr(ctxt->vcpu,
1646 ctxt->mode == X86EMUL_MODE_PROT64 ?
1647 MSR_LSTAR : MSR_CSTAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001648 c->eip = msr_data;
1649
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001650 ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001651 ctxt->eflags &= ~(msr_data | EFLG_RF);
1652#endif
1653 } else {
1654 /* legacy mode */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001655 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001656 c->eip = (u32)msr_data;
1657
1658 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
1659 }
1660
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001661 return X86EMUL_CONTINUE;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001662}
1663
Andre Przywara8c604352009-06-18 12:56:01 +02001664static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001665emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara8c604352009-06-18 12:56:01 +02001666{
1667 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001668 struct desc_struct cs, ss;
Andre Przywara8c604352009-06-18 12:56:01 +02001669 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001670 u16 cs_sel, ss_sel;
Andre Przywara8c604352009-06-18 12:56:01 +02001671
Gleb Natapova0044752010-02-10 14:21:31 +02001672 /* inject #GP if in real mode */
1673 if (ctxt->mode == X86EMUL_MODE_REAL) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001674 emulate_gp(ctxt, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001675 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02001676 }
1677
1678 /* XXX sysenter/sysexit have not been tested in 64bit mode.
1679 * Therefore, we inject an #UD.
1680 */
Gleb Natapov2e901c42010-03-18 15:20:12 +02001681 if (ctxt->mode == X86EMUL_MODE_PROT64) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001682 emulate_ud(ctxt);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001683 return X86EMUL_PROPAGATE_FAULT;
1684 }
Andre Przywara8c604352009-06-18 12:56:01 +02001685
Gleb Natapov79168fd2010-04-28 19:15:30 +03001686 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara8c604352009-06-18 12:56:01 +02001687
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001688 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02001689 switch (ctxt->mode) {
1690 case X86EMUL_MODE_PROT32:
1691 if ((msr_data & 0xfffc) == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001692 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001693 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02001694 }
1695 break;
1696 case X86EMUL_MODE_PROT64:
1697 if (msr_data == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001698 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001699 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02001700 }
1701 break;
1702 }
1703
1704 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001705 cs_sel = (u16)msr_data;
1706 cs_sel &= ~SELECTOR_RPL_MASK;
1707 ss_sel = cs_sel + 8;
1708 ss_sel &= ~SELECTOR_RPL_MASK;
Andre Przywara8c604352009-06-18 12:56:01 +02001709 if (ctxt->mode == X86EMUL_MODE_PROT64
1710 || is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03001711 cs.d = 0;
Andre Przywara8c604352009-06-18 12:56:01 +02001712 cs.l = 1;
1713 }
1714
Gleb Natapov79168fd2010-04-28 19:15:30 +03001715 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
1716 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1717 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
1718 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara8c604352009-06-18 12:56:01 +02001719
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001720 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02001721 c->eip = msr_data;
1722
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001723 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02001724 c->regs[VCPU_REGS_RSP] = msr_data;
1725
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001726 return X86EMUL_CONTINUE;
Andre Przywara8c604352009-06-18 12:56:01 +02001727}
1728
Andre Przywara4668f052009-06-18 12:56:02 +02001729static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001730emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara4668f052009-06-18 12:56:02 +02001731{
1732 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001733 struct desc_struct cs, ss;
Andre Przywara4668f052009-06-18 12:56:02 +02001734 u64 msr_data;
1735 int usermode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001736 u16 cs_sel, ss_sel;
Andre Przywara4668f052009-06-18 12:56:02 +02001737
Gleb Natapova0044752010-02-10 14:21:31 +02001738 /* inject #GP if in real mode or Virtual 8086 mode */
1739 if (ctxt->mode == X86EMUL_MODE_REAL ||
1740 ctxt->mode == X86EMUL_MODE_VM86) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001741 emulate_gp(ctxt, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001742 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02001743 }
1744
Gleb Natapov79168fd2010-04-28 19:15:30 +03001745 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara4668f052009-06-18 12:56:02 +02001746
1747 if ((c->rex_prefix & 0x8) != 0x0)
1748 usermode = X86EMUL_MODE_PROT64;
1749 else
1750 usermode = X86EMUL_MODE_PROT32;
1751
1752 cs.dpl = 3;
1753 ss.dpl = 3;
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001754 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara4668f052009-06-18 12:56:02 +02001755 switch (usermode) {
1756 case X86EMUL_MODE_PROT32:
Gleb Natapov79168fd2010-04-28 19:15:30 +03001757 cs_sel = (u16)(msr_data + 16);
Andre Przywara4668f052009-06-18 12:56:02 +02001758 if ((msr_data & 0xfffc) == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001759 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001760 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02001761 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03001762 ss_sel = (u16)(msr_data + 24);
Andre Przywara4668f052009-06-18 12:56:02 +02001763 break;
1764 case X86EMUL_MODE_PROT64:
Gleb Natapov79168fd2010-04-28 19:15:30 +03001765 cs_sel = (u16)(msr_data + 32);
Andre Przywara4668f052009-06-18 12:56:02 +02001766 if (msr_data == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001767 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001768 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02001769 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03001770 ss_sel = cs_sel + 8;
1771 cs.d = 0;
Andre Przywara4668f052009-06-18 12:56:02 +02001772 cs.l = 1;
1773 break;
1774 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03001775 cs_sel |= SELECTOR_RPL_MASK;
1776 ss_sel |= SELECTOR_RPL_MASK;
Andre Przywara4668f052009-06-18 12:56:02 +02001777
Gleb Natapov79168fd2010-04-28 19:15:30 +03001778 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
1779 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1780 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
1781 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara4668f052009-06-18 12:56:02 +02001782
Gleb Natapovbdb475a2010-04-28 19:15:41 +03001783 c->eip = c->regs[VCPU_REGS_RDX];
1784 c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
Andre Przywara4668f052009-06-18 12:56:02 +02001785
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001786 return X86EMUL_CONTINUE;
Andre Przywara4668f052009-06-18 12:56:02 +02001787}
1788
Gleb Natapov9c537242010-03-18 15:20:05 +02001789static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
1790 struct x86_emulate_ops *ops)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001791{
1792 int iopl;
1793 if (ctxt->mode == X86EMUL_MODE_REAL)
1794 return false;
1795 if (ctxt->mode == X86EMUL_MODE_VM86)
1796 return true;
1797 iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02001798 return ops->cpl(ctxt->vcpu) > iopl;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001799}
1800
1801static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
1802 struct x86_emulate_ops *ops,
1803 u16 port, u16 len)
1804{
Gleb Natapov79168fd2010-04-28 19:15:30 +03001805 struct desc_struct tr_seg;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001806 int r;
1807 u16 io_bitmap_ptr;
1808 u8 perm, bit_idx = port & 0x7;
1809 unsigned mask = (1 << len) - 1;
1810
Gleb Natapov79168fd2010-04-28 19:15:30 +03001811 ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
1812 if (!tr_seg.p)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001813 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001814 if (desc_limit_scaled(&tr_seg) < 103)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001815 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001816 r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
1817 ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001818 if (r != X86EMUL_CONTINUE)
1819 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001820 if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001821 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001822 r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
1823 &perm, 1, ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001824 if (r != X86EMUL_CONTINUE)
1825 return false;
1826 if ((perm >> bit_idx) & mask)
1827 return false;
1828 return true;
1829}
1830
1831static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
1832 struct x86_emulate_ops *ops,
1833 u16 port, u16 len)
1834{
Gleb Natapov4fc40f02010-08-02 12:47:51 +03001835 if (ctxt->perm_ok)
1836 return true;
1837
Gleb Natapov9c537242010-03-18 15:20:05 +02001838 if (emulator_bad_iopl(ctxt, ops))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001839 if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
1840 return false;
Gleb Natapov4fc40f02010-08-02 12:47:51 +03001841
1842 ctxt->perm_ok = true;
1843
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001844 return true;
1845}
1846
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001847static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
1848 struct x86_emulate_ops *ops,
1849 struct tss_segment_16 *tss)
1850{
1851 struct decode_cache *c = &ctxt->decode;
1852
1853 tss->ip = c->eip;
1854 tss->flag = ctxt->eflags;
1855 tss->ax = c->regs[VCPU_REGS_RAX];
1856 tss->cx = c->regs[VCPU_REGS_RCX];
1857 tss->dx = c->regs[VCPU_REGS_RDX];
1858 tss->bx = c->regs[VCPU_REGS_RBX];
1859 tss->sp = c->regs[VCPU_REGS_RSP];
1860 tss->bp = c->regs[VCPU_REGS_RBP];
1861 tss->si = c->regs[VCPU_REGS_RSI];
1862 tss->di = c->regs[VCPU_REGS_RDI];
1863
1864 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
1865 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
1866 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
1867 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
1868 tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
1869}
1870
1871static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
1872 struct x86_emulate_ops *ops,
1873 struct tss_segment_16 *tss)
1874{
1875 struct decode_cache *c = &ctxt->decode;
1876 int ret;
1877
1878 c->eip = tss->ip;
1879 ctxt->eflags = tss->flag | 2;
1880 c->regs[VCPU_REGS_RAX] = tss->ax;
1881 c->regs[VCPU_REGS_RCX] = tss->cx;
1882 c->regs[VCPU_REGS_RDX] = tss->dx;
1883 c->regs[VCPU_REGS_RBX] = tss->bx;
1884 c->regs[VCPU_REGS_RSP] = tss->sp;
1885 c->regs[VCPU_REGS_RBP] = tss->bp;
1886 c->regs[VCPU_REGS_RSI] = tss->si;
1887 c->regs[VCPU_REGS_RDI] = tss->di;
1888
1889 /*
1890 * SDM says that segment selectors are loaded before segment
1891 * descriptors
1892 */
1893 ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
1894 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
1895 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
1896 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
1897 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
1898
1899 /*
1900 * Now load segment descriptors. If fault happenes at this stage
1901 * it is handled in a context of new task
1902 */
1903 ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
1904 if (ret != X86EMUL_CONTINUE)
1905 return ret;
1906 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
1907 if (ret != X86EMUL_CONTINUE)
1908 return ret;
1909 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
1910 if (ret != X86EMUL_CONTINUE)
1911 return ret;
1912 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
1913 if (ret != X86EMUL_CONTINUE)
1914 return ret;
1915 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
1916 if (ret != X86EMUL_CONTINUE)
1917 return ret;
1918
1919 return X86EMUL_CONTINUE;
1920}
1921
1922static int task_switch_16(struct x86_emulate_ctxt *ctxt,
1923 struct x86_emulate_ops *ops,
1924 u16 tss_selector, u16 old_tss_sel,
1925 ulong old_tss_base, struct desc_struct *new_desc)
1926{
1927 struct tss_segment_16 tss_seg;
1928 int ret;
1929 u32 err, new_tss_base = get_desc_base(new_desc);
1930
1931 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
1932 &err);
1933 if (ret == X86EMUL_PROPAGATE_FAULT) {
1934 /* FIXME: need to provide precise fault address */
Joerg Roedel8df25a32010-09-10 17:30:46 +02001935 emulate_pf(ctxt);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001936 return ret;
1937 }
1938
1939 save_state_to_tss16(ctxt, ops, &tss_seg);
1940
1941 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
1942 &err);
1943 if (ret == X86EMUL_PROPAGATE_FAULT) {
1944 /* FIXME: need to provide precise fault address */
Joerg Roedel8df25a32010-09-10 17:30:46 +02001945 emulate_pf(ctxt);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001946 return ret;
1947 }
1948
1949 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
1950 &err);
1951 if (ret == X86EMUL_PROPAGATE_FAULT) {
1952 /* FIXME: need to provide precise fault address */
Joerg Roedel8df25a32010-09-10 17:30:46 +02001953 emulate_pf(ctxt);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001954 return ret;
1955 }
1956
1957 if (old_tss_sel != 0xffff) {
1958 tss_seg.prev_task_link = old_tss_sel;
1959
1960 ret = ops->write_std(new_tss_base,
1961 &tss_seg.prev_task_link,
1962 sizeof tss_seg.prev_task_link,
1963 ctxt->vcpu, &err);
1964 if (ret == X86EMUL_PROPAGATE_FAULT) {
1965 /* FIXME: need to provide precise fault address */
Joerg Roedel8df25a32010-09-10 17:30:46 +02001966 emulate_pf(ctxt);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001967 return ret;
1968 }
1969 }
1970
1971 return load_state_from_tss16(ctxt, ops, &tss_seg);
1972}
1973
1974static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
1975 struct x86_emulate_ops *ops,
1976 struct tss_segment_32 *tss)
1977{
1978 struct decode_cache *c = &ctxt->decode;
1979
1980 tss->cr3 = ops->get_cr(3, ctxt->vcpu);
1981 tss->eip = c->eip;
1982 tss->eflags = ctxt->eflags;
1983 tss->eax = c->regs[VCPU_REGS_RAX];
1984 tss->ecx = c->regs[VCPU_REGS_RCX];
1985 tss->edx = c->regs[VCPU_REGS_RDX];
1986 tss->ebx = c->regs[VCPU_REGS_RBX];
1987 tss->esp = c->regs[VCPU_REGS_RSP];
1988 tss->ebp = c->regs[VCPU_REGS_RBP];
1989 tss->esi = c->regs[VCPU_REGS_RSI];
1990 tss->edi = c->regs[VCPU_REGS_RDI];
1991
1992 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
1993 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
1994 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
1995 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
1996 tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
1997 tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
1998 tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
1999}
2000
2001static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
2002 struct x86_emulate_ops *ops,
2003 struct tss_segment_32 *tss)
2004{
2005 struct decode_cache *c = &ctxt->decode;
2006 int ret;
2007
Gleb Natapov0f122442010-04-28 19:15:31 +03002008 if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002009 emulate_gp(ctxt, 0);
Gleb Natapov0f122442010-04-28 19:15:31 +03002010 return X86EMUL_PROPAGATE_FAULT;
2011 }
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002012 c->eip = tss->eip;
2013 ctxt->eflags = tss->eflags | 2;
2014 c->regs[VCPU_REGS_RAX] = tss->eax;
2015 c->regs[VCPU_REGS_RCX] = tss->ecx;
2016 c->regs[VCPU_REGS_RDX] = tss->edx;
2017 c->regs[VCPU_REGS_RBX] = tss->ebx;
2018 c->regs[VCPU_REGS_RSP] = tss->esp;
2019 c->regs[VCPU_REGS_RBP] = tss->ebp;
2020 c->regs[VCPU_REGS_RSI] = tss->esi;
2021 c->regs[VCPU_REGS_RDI] = tss->edi;
2022
2023 /*
2024 * SDM says that segment selectors are loaded before segment
2025 * descriptors
2026 */
2027 ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
2028 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
2029 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
2030 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
2031 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
2032 ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
2033 ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
2034
2035 /*
2036 * Now load segment descriptors. If fault happenes at this stage
2037 * it is handled in a context of new task
2038 */
2039 ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
2040 if (ret != X86EMUL_CONTINUE)
2041 return ret;
2042 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
2043 if (ret != X86EMUL_CONTINUE)
2044 return ret;
2045 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
2046 if (ret != X86EMUL_CONTINUE)
2047 return ret;
2048 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
2049 if (ret != X86EMUL_CONTINUE)
2050 return ret;
2051 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
2052 if (ret != X86EMUL_CONTINUE)
2053 return ret;
2054 ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
2055 if (ret != X86EMUL_CONTINUE)
2056 return ret;
2057 ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
2058 if (ret != X86EMUL_CONTINUE)
2059 return ret;
2060
2061 return X86EMUL_CONTINUE;
2062}
2063
2064static int task_switch_32(struct x86_emulate_ctxt *ctxt,
2065 struct x86_emulate_ops *ops,
2066 u16 tss_selector, u16 old_tss_sel,
2067 ulong old_tss_base, struct desc_struct *new_desc)
2068{
2069 struct tss_segment_32 tss_seg;
2070 int ret;
2071 u32 err, new_tss_base = get_desc_base(new_desc);
2072
2073 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2074 &err);
2075 if (ret == X86EMUL_PROPAGATE_FAULT) {
2076 /* FIXME: need to provide precise fault address */
Joerg Roedel8df25a32010-09-10 17:30:46 +02002077 emulate_pf(ctxt);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002078 return ret;
2079 }
2080
2081 save_state_to_tss32(ctxt, ops, &tss_seg);
2082
2083 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2084 &err);
2085 if (ret == X86EMUL_PROPAGATE_FAULT) {
2086 /* FIXME: need to provide precise fault address */
Joerg Roedel8df25a32010-09-10 17:30:46 +02002087 emulate_pf(ctxt);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002088 return ret;
2089 }
2090
2091 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2092 &err);
2093 if (ret == X86EMUL_PROPAGATE_FAULT) {
2094 /* FIXME: need to provide precise fault address */
Joerg Roedel8df25a32010-09-10 17:30:46 +02002095 emulate_pf(ctxt);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002096 return ret;
2097 }
2098
2099 if (old_tss_sel != 0xffff) {
2100 tss_seg.prev_task_link = old_tss_sel;
2101
2102 ret = ops->write_std(new_tss_base,
2103 &tss_seg.prev_task_link,
2104 sizeof tss_seg.prev_task_link,
2105 ctxt->vcpu, &err);
2106 if (ret == X86EMUL_PROPAGATE_FAULT) {
2107 /* FIXME: need to provide precise fault address */
Joerg Roedel8df25a32010-09-10 17:30:46 +02002108 emulate_pf(ctxt);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002109 return ret;
2110 }
2111 }
2112
2113 return load_state_from_tss32(ctxt, ops, &tss_seg);
2114}
2115
2116static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002117 struct x86_emulate_ops *ops,
2118 u16 tss_selector, int reason,
2119 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002120{
2121 struct desc_struct curr_tss_desc, next_tss_desc;
2122 int ret;
2123 u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
2124 ulong old_tss_base =
Gleb Natapov5951c442010-04-28 19:15:29 +03002125 ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
Gleb Natapovceffb452010-03-18 15:20:19 +02002126 u32 desc_limit;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002127
2128 /* FIXME: old_tss_base == ~0 ? */
2129
2130 ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
2131 if (ret != X86EMUL_CONTINUE)
2132 return ret;
2133 ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
2134 if (ret != X86EMUL_CONTINUE)
2135 return ret;
2136
2137 /* FIXME: check that next_tss_desc is tss */
2138
2139 if (reason != TASK_SWITCH_IRET) {
2140 if ((tss_selector & 3) > next_tss_desc.dpl ||
2141 ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002142 emulate_gp(ctxt, 0);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002143 return X86EMUL_PROPAGATE_FAULT;
2144 }
2145 }
2146
Gleb Natapovceffb452010-03-18 15:20:19 +02002147 desc_limit = desc_limit_scaled(&next_tss_desc);
2148 if (!next_tss_desc.p ||
2149 ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
2150 desc_limit < 0x2b)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002151 emulate_ts(ctxt, tss_selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002152 return X86EMUL_PROPAGATE_FAULT;
2153 }
2154
2155 if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
2156 curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2157 write_segment_descriptor(ctxt, ops, old_tss_sel,
2158 &curr_tss_desc);
2159 }
2160
2161 if (reason == TASK_SWITCH_IRET)
2162 ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
2163
2164 /* set back link to prev task only if NT bit is set in eflags
2165 note that old_tss_sel is not used afetr this point */
2166 if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
2167 old_tss_sel = 0xffff;
2168
2169 if (next_tss_desc.type & 8)
2170 ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
2171 old_tss_base, &next_tss_desc);
2172 else
2173 ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
2174 old_tss_base, &next_tss_desc);
Jan Kiszka0760d442010-04-14 15:50:57 +02002175 if (ret != X86EMUL_CONTINUE)
2176 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002177
2178 if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
2179 ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
2180
2181 if (reason != TASK_SWITCH_IRET) {
2182 next_tss_desc.type |= (1 << 1); /* set busy flag */
2183 write_segment_descriptor(ctxt, ops, tss_selector,
2184 &next_tss_desc);
2185 }
2186
2187 ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
2188 ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
2189 ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
2190
Jan Kiszkae269fb22010-04-14 15:51:09 +02002191 if (has_error_code) {
2192 struct decode_cache *c = &ctxt->decode;
2193
2194 c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
2195 c->lock_prefix = 0;
2196 c->src.val = (unsigned long) error_code;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002197 emulate_push(ctxt, ops);
Jan Kiszkae269fb22010-04-14 15:51:09 +02002198 }
2199
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002200 return ret;
2201}
2202
2203int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002204 u16 tss_selector, int reason,
2205 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002206{
Avi Kivity9aabc882010-07-29 15:11:50 +03002207 struct x86_emulate_ops *ops = ctxt->ops;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002208 struct decode_cache *c = &ctxt->decode;
2209 int rc;
2210
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002211 c->eip = ctxt->eip;
Jan Kiszkae269fb22010-04-14 15:51:09 +02002212 c->dst.type = OP_NONE;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002213
Jan Kiszkae269fb22010-04-14 15:51:09 +02002214 rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
2215 has_error_code, error_code);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002216
2217 if (rc == X86EMUL_CONTINUE) {
Jan Kiszkae269fb22010-04-14 15:51:09 +02002218 rc = writeback(ctxt, ops);
Gleb Natapov95c55882010-04-28 19:15:39 +03002219 if (rc == X86EMUL_CONTINUE)
2220 ctxt->eip = c->eip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002221 }
2222
Gleb Natapov19d04432010-04-15 12:29:50 +03002223 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002224}
2225
Gleb Natapova682e352010-03-18 15:20:21 +02002226static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
Gleb Natapovd9271122010-03-18 15:20:22 +02002227 int reg, struct operand *op)
Gleb Natapova682e352010-03-18 15:20:21 +02002228{
2229 struct decode_cache *c = &ctxt->decode;
2230 int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
2231
Gleb Natapovd9271122010-03-18 15:20:22 +02002232 register_address_increment(c, &c->regs[reg], df * op->bytes);
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002233 op->addr.mem = register_address(c, base, c->regs[reg]);
Gleb Natapova682e352010-03-18 15:20:21 +02002234}
2235
Avi Kivity63540382010-07-29 15:11:55 +03002236static int em_push(struct x86_emulate_ctxt *ctxt)
2237{
2238 emulate_push(ctxt, ctxt->ops);
2239 return X86EMUL_CONTINUE;
2240}
2241
Avi Kivity7af04fc2010-08-18 14:16:35 +03002242static int em_das(struct x86_emulate_ctxt *ctxt)
2243{
2244 struct decode_cache *c = &ctxt->decode;
2245 u8 al, old_al;
2246 bool af, cf, old_cf;
2247
2248 cf = ctxt->eflags & X86_EFLAGS_CF;
2249 al = c->dst.val;
2250
2251 old_al = al;
2252 old_cf = cf;
2253 cf = false;
2254 af = ctxt->eflags & X86_EFLAGS_AF;
2255 if ((al & 0x0f) > 9 || af) {
2256 al -= 6;
2257 cf = old_cf | (al >= 250);
2258 af = true;
2259 } else {
2260 af = false;
2261 }
2262 if (old_al > 0x99 || old_cf) {
2263 al -= 0x60;
2264 cf = true;
2265 }
2266
2267 c->dst.val = al;
2268 /* Set PF, ZF, SF */
2269 c->src.type = OP_IMM;
2270 c->src.val = 0;
2271 c->src.bytes = 1;
2272 emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
2273 ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
2274 if (cf)
2275 ctxt->eflags |= X86_EFLAGS_CF;
2276 if (af)
2277 ctxt->eflags |= X86_EFLAGS_AF;
2278 return X86EMUL_CONTINUE;
2279}
2280
Avi Kivity0ef753b2010-08-18 14:51:45 +03002281static int em_call_far(struct x86_emulate_ctxt *ctxt)
2282{
2283 struct decode_cache *c = &ctxt->decode;
2284 u16 sel, old_cs;
2285 ulong old_eip;
2286 int rc;
2287
2288 old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2289 old_eip = c->eip;
2290
2291 memcpy(&sel, c->src.valptr + c->op_bytes, 2);
2292 if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
2293 return X86EMUL_CONTINUE;
2294
2295 c->eip = 0;
2296 memcpy(&c->eip, c->src.valptr, c->op_bytes);
2297
2298 c->src.val = old_cs;
2299 emulate_push(ctxt, ctxt->ops);
2300 rc = writeback(ctxt, ctxt->ops);
2301 if (rc != X86EMUL_CONTINUE)
2302 return rc;
2303
2304 c->src.val = old_eip;
2305 emulate_push(ctxt, ctxt->ops);
2306 rc = writeback(ctxt, ctxt->ops);
2307 if (rc != X86EMUL_CONTINUE)
2308 return rc;
2309
2310 c->dst.type = OP_NONE;
2311
2312 return X86EMUL_CONTINUE;
2313}
2314
Avi Kivity40ece7c2010-08-18 15:12:09 +03002315static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
2316{
2317 struct decode_cache *c = &ctxt->decode;
2318 int rc;
2319
2320 c->dst.type = OP_REG;
2321 c->dst.addr.reg = &c->eip;
2322 c->dst.bytes = c->op_bytes;
2323 rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
2324 if (rc != X86EMUL_CONTINUE)
2325 return rc;
2326 register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
2327 return X86EMUL_CONTINUE;
2328}
2329
Avi Kivity5c82aa22010-08-18 18:31:43 +03002330static int em_imul(struct x86_emulate_ctxt *ctxt)
2331{
2332 struct decode_cache *c = &ctxt->decode;
2333
2334 emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
2335 return X86EMUL_CONTINUE;
2336}
2337
Avi Kivityf3a1b9f2010-08-18 18:25:25 +03002338static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
2339{
2340 struct decode_cache *c = &ctxt->decode;
2341
2342 c->dst.val = c->src2.val;
Avi Kivity5c82aa22010-08-18 18:31:43 +03002343 return em_imul(ctxt);
Avi Kivityf3a1b9f2010-08-18 18:25:25 +03002344}
2345
Avi Kivity61429142010-08-19 15:13:00 +03002346static int em_cwd(struct x86_emulate_ctxt *ctxt)
2347{
2348 struct decode_cache *c = &ctxt->decode;
2349
2350 c->dst.type = OP_REG;
2351 c->dst.bytes = c->src.bytes;
2352 c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
2353 c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
2354
2355 return X86EMUL_CONTINUE;
2356}
2357
Avi Kivity48bb5d32010-08-18 18:54:34 +03002358static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
2359{
2360 unsigned cpl = ctxt->ops->cpl(ctxt->vcpu);
2361 struct decode_cache *c = &ctxt->decode;
2362 u64 tsc = 0;
2363
2364 if (cpl > 0 && (ctxt->ops->get_cr(4, ctxt->vcpu) & X86_CR4_TSD)) {
2365 emulate_gp(ctxt, 0);
2366 return X86EMUL_PROPAGATE_FAULT;
2367 }
2368 ctxt->ops->get_msr(ctxt->vcpu, MSR_IA32_TSC, &tsc);
2369 c->regs[VCPU_REGS_RAX] = (u32)tsc;
2370 c->regs[VCPU_REGS_RDX] = tsc >> 32;
2371 return X86EMUL_CONTINUE;
2372}
2373
Avi Kivityb9eac5f2010-08-03 14:46:56 +03002374static int em_mov(struct x86_emulate_ctxt *ctxt)
2375{
2376 struct decode_cache *c = &ctxt->decode;
2377 c->dst.val = c->src.val;
2378 return X86EMUL_CONTINUE;
2379}
2380
Avi Kivity73fba5f2010-07-29 15:11:53 +03002381#define D(_y) { .flags = (_y) }
2382#define N D(0)
2383#define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
2384#define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
2385#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
2386
Avi Kivity8d8f4e92010-08-26 11:56:06 +03002387#define D2bv(_f) D((_f) | ByteOp), D(_f)
2388#define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
2389
Avi Kivity6230f7f2010-08-26 18:34:55 +03002390#define D6ALU(_f) D2bv((_f) | DstMem | SrcReg | ModRM), \
2391 D2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock), \
2392 D2bv(((_f) & ~Lock) | DstAcc | SrcImm)
2393
2394
Avi Kivity73fba5f2010-07-29 15:11:53 +03002395static struct opcode group1[] = {
2396 X7(D(Lock)), N
2397};
2398
2399static struct opcode group1A[] = {
2400 D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
2401};
2402
2403static struct opcode group3[] = {
2404 D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
2405 D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +03002406 X4(D(SrcMem | ModRM)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002407};
2408
2409static struct opcode group4[] = {
2410 D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
2411 N, N, N, N, N, N,
2412};
2413
2414static struct opcode group5[] = {
2415 D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
Avi Kivity0ef753b2010-08-18 14:51:45 +03002416 D(SrcMem | ModRM | Stack),
2417 I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002418 D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
2419 D(SrcMem | ModRM | Stack), N,
2420};
2421
2422static struct group_dual group7 = { {
2423 N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
2424 D(SrcNone | ModRM | DstMem | Mov), N,
Avi Kivity5a506b12010-08-01 15:10:29 +03002425 D(SrcMem16 | ModRM | Mov | Priv),
2426 D(SrcMem | ModRM | ByteOp | Priv | NoAccess),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002427}, {
2428 D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
2429 D(SrcNone | ModRM | DstMem | Mov), N,
2430 D(SrcMem16 | ModRM | Mov | Priv), N,
2431} };
2432
2433static struct opcode group8[] = {
2434 N, N, N, N,
2435 D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
2436 D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
2437};
2438
2439static struct group_dual group9 = { {
2440 N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
2441}, {
2442 N, N, N, N, N, N, N, N,
2443} };
2444
Avi Kivitya4d4a7c2010-08-03 15:05:46 +03002445static struct opcode group11[] = {
2446 I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
2447};
2448
Avi Kivity73fba5f2010-07-29 15:11:53 +03002449static struct opcode opcode_table[256] = {
2450 /* 0x00 - 0x07 */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002451 D6ALU(Lock),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002452 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2453 /* 0x08 - 0x0F */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002454 D6ALU(Lock),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002455 D(ImplicitOps | Stack | No64), N,
2456 /* 0x10 - 0x17 */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002457 D6ALU(Lock),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002458 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2459 /* 0x18 - 0x1F */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002460 D6ALU(Lock),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002461 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2462 /* 0x20 - 0x27 */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002463 D6ALU(Lock), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03002464 /* 0x28 - 0x2F */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002465 D6ALU(Lock), N, I(ByteOp | DstAcc | No64, em_das),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002466 /* 0x30 - 0x37 */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002467 D6ALU(Lock), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03002468 /* 0x38 - 0x3F */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002469 D6ALU(0), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03002470 /* 0x40 - 0x4F */
2471 X16(D(DstReg)),
2472 /* 0x50 - 0x57 */
Avi Kivity63540382010-07-29 15:11:55 +03002473 X8(I(SrcReg | Stack, em_push)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002474 /* 0x58 - 0x5F */
2475 X8(D(DstReg | Stack)),
2476 /* 0x60 - 0x67 */
2477 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2478 N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
2479 N, N, N, N,
2480 /* 0x68 - 0x6F */
Avi Kivityd46164d2010-08-18 19:29:33 +03002481 I(SrcImm | Mov | Stack, em_push),
2482 I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
Avi Kivityf3a1b9f2010-08-18 18:25:25 +03002483 I(SrcImmByte | Mov | Stack, em_push),
2484 I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
Avi Kivity48fe67b2010-08-26 11:56:08 +03002485 D2bv(DstDI | Mov | String), /* insb, insw/insd */
2486 D2bv(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
Avi Kivity73fba5f2010-07-29 15:11:53 +03002487 /* 0x70 - 0x7F */
2488 X16(D(SrcImmByte)),
2489 /* 0x80 - 0x87 */
2490 G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
2491 G(DstMem | SrcImm | ModRM | Group, group1),
2492 G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
2493 G(DstMem | SrcImmByte | ModRM | Group, group1),
Avi Kivity76e8e682010-08-26 11:56:09 +03002494 D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002495 /* 0x88 - 0x8F */
Avi Kivityb9eac5f2010-08-03 14:46:56 +03002496 I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
2497 I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
Avi Kivity342fc632010-08-01 15:13:22 +03002498 D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002499 D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
2500 /* 0x90 - 0x97 */
Avi Kivity3d9e77d2010-08-01 12:41:59 +03002501 X8(D(SrcAcc | DstReg)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002502 /* 0x98 - 0x9F */
Avi Kivity61429142010-08-19 15:13:00 +03002503 D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
Wei Yongjuncc4feed2010-08-25 14:10:53 +08002504 I(SrcImmFAddr | No64, em_call_far), N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03002505 D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
2506 /* 0xA0 - 0xA7 */
Avi Kivityb9eac5f2010-08-03 14:46:56 +03002507 I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
2508 I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
2509 I2bv(SrcSI | DstDI | Mov | String, em_mov),
2510 D2bv(SrcSI | DstDI | String),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002511 /* 0xA8 - 0xAF */
Avi Kivity50748612010-08-26 11:56:10 +03002512 D2bv(DstAcc | SrcImm),
Avi Kivityb9eac5f2010-08-03 14:46:56 +03002513 I2bv(SrcAcc | DstDI | Mov | String, em_mov),
2514 I2bv(SrcSI | DstAcc | Mov | String, em_mov),
Avi Kivity48fe67b2010-08-26 11:56:08 +03002515 D2bv(SrcAcc | DstDI | String),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002516 /* 0xB0 - 0xB7 */
Avi Kivityb9eac5f2010-08-03 14:46:56 +03002517 X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002518 /* 0xB8 - 0xBF */
Avi Kivityb9eac5f2010-08-03 14:46:56 +03002519 X8(I(DstReg | SrcImm | Mov, em_mov)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002520 /* 0xC0 - 0xC7 */
Avi Kivityd2c6c7a2010-08-26 11:56:11 +03002521 D2bv(DstMem | SrcImmByte | ModRM),
Avi Kivity40ece7c2010-08-18 15:12:09 +03002522 I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
2523 D(ImplicitOps | Stack),
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08002524 D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
Avi Kivitya4d4a7c2010-08-03 15:05:46 +03002525 G(ByteOp, group11), G(0, group11),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002526 /* 0xC8 - 0xCF */
2527 N, N, N, D(ImplicitOps | Stack),
2528 D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
2529 /* 0xD0 - 0xD7 */
Avi Kivityd2c6c7a2010-08-26 11:56:11 +03002530 D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002531 N, N, N, N,
2532 /* 0xD8 - 0xDF */
2533 N, N, N, N, N, N, N, N,
2534 /* 0xE0 - 0xE7 */
Wei Yongjune4abac62010-08-19 14:25:48 +08002535 X4(D(SrcImmByte)),
Avi Kivityd269e392010-08-26 11:56:12 +03002536 D2bv(SrcImmUByte | DstAcc), D2bv(SrcAcc | DstImmUByte),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002537 /* 0xE8 - 0xEF */
2538 D(SrcImm | Stack), D(SrcImm | ImplicitOps),
2539 D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
Avi Kivityd269e392010-08-26 11:56:12 +03002540 D2bv(SrcNone | DstAcc), D2bv(SrcAcc | ImplicitOps),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002541 /* 0xF0 - 0xF7 */
2542 N, N, N, N,
2543 D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
2544 /* 0xF8 - 0xFF */
Mohammed Gamal8744aa92010-08-05 15:42:49 +03002545 D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002546 D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
2547};
2548
2549static struct opcode twobyte_table[256] = {
2550 /* 0x00 - 0x0F */
2551 N, GD(0, &group7), N, N,
2552 N, D(ImplicitOps), D(ImplicitOps | Priv), N,
2553 D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
2554 N, D(ImplicitOps | ModRM), N, N,
2555 /* 0x10 - 0x1F */
2556 N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
2557 /* 0x20 - 0x2F */
Avi Kivityb27f3852010-08-01 14:25:22 +03002558 D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
2559 D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002560 N, N, N, N,
2561 N, N, N, N, N, N, N, N,
2562 /* 0x30 - 0x3F */
Avi Kivity48bb5d32010-08-18 18:54:34 +03002563 D(ImplicitOps | Priv), I(ImplicitOps, em_rdtsc),
2564 D(ImplicitOps | Priv), N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03002565 D(ImplicitOps), D(ImplicitOps | Priv), N, N,
2566 N, N, N, N, N, N, N, N,
2567 /* 0x40 - 0x4F */
2568 X16(D(DstReg | SrcMem | ModRM | Mov)),
2569 /* 0x50 - 0x5F */
2570 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2571 /* 0x60 - 0x6F */
2572 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2573 /* 0x70 - 0x7F */
2574 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2575 /* 0x80 - 0x8F */
2576 X16(D(SrcImm)),
2577 /* 0x90 - 0x9F */
Wei Yongjunee45b582010-08-06 17:10:07 +08002578 X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002579 /* 0xA0 - 0xA7 */
2580 D(ImplicitOps | Stack), D(ImplicitOps | Stack),
2581 N, D(DstMem | SrcReg | ModRM | BitOp),
2582 D(DstMem | SrcReg | Src2ImmByte | ModRM),
2583 D(DstMem | SrcReg | Src2CL | ModRM), N, N,
2584 /* 0xA8 - 0xAF */
2585 D(ImplicitOps | Stack), D(ImplicitOps | Stack),
2586 N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
2587 D(DstMem | SrcReg | Src2ImmByte | ModRM),
2588 D(DstMem | SrcReg | Src2CL | ModRM),
Avi Kivity5c82aa22010-08-18 18:31:43 +03002589 D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002590 /* 0xB0 - 0xB7 */
Avi Kivity739ae402010-08-26 11:56:13 +03002591 D2bv(DstMem | SrcReg | ModRM | Lock),
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08002592 D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
2593 D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
2594 D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002595 /* 0xB8 - 0xBF */
2596 N, N,
Wei Yongjunba7ff2b2010-08-09 11:39:14 +08002597 G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
Wei Yongjund9574a22010-08-10 13:48:22 +08002598 D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2599 D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002600 /* 0xC0 - 0xCF */
Avi Kivity739ae402010-08-26 11:56:13 +03002601 D2bv(DstMem | SrcReg | ModRM | Lock),
Wei Yongjun92f738a2010-08-17 09:19:34 +08002602 N, D(DstMem | SrcReg | ModRM | Mov),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002603 N, N, N, GD(0, &group9),
2604 N, N, N, N, N, N, N, N,
2605 /* 0xD0 - 0xDF */
2606 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2607 /* 0xE0 - 0xEF */
2608 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2609 /* 0xF0 - 0xFF */
2610 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
2611};
2612
2613#undef D
2614#undef N
2615#undef G
2616#undef GD
2617#undef I
2618
Avi Kivity8d8f4e92010-08-26 11:56:06 +03002619#undef D2bv
2620#undef I2bv
Avi Kivity6230f7f2010-08-26 18:34:55 +03002621#undef D6ALU
Avi Kivity8d8f4e92010-08-26 11:56:06 +03002622
Avi Kivity39f21ee2010-08-18 19:20:21 +03002623static unsigned imm_size(struct decode_cache *c)
2624{
2625 unsigned size;
2626
2627 size = (c->d & ByteOp) ? 1 : c->op_bytes;
2628 if (size == 8)
2629 size = 4;
2630 return size;
2631}
2632
2633static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
2634 unsigned size, bool sign_extension)
2635{
2636 struct decode_cache *c = &ctxt->decode;
2637 struct x86_emulate_ops *ops = ctxt->ops;
2638 int rc = X86EMUL_CONTINUE;
2639
2640 op->type = OP_IMM;
2641 op->bytes = size;
2642 op->addr.mem = c->eip;
2643 /* NB. Immediates are sign-extended as necessary. */
2644 switch (op->bytes) {
2645 case 1:
2646 op->val = insn_fetch(s8, 1, c->eip);
2647 break;
2648 case 2:
2649 op->val = insn_fetch(s16, 2, c->eip);
2650 break;
2651 case 4:
2652 op->val = insn_fetch(s32, 4, c->eip);
2653 break;
2654 }
2655 if (!sign_extension) {
2656 switch (op->bytes) {
2657 case 1:
2658 op->val &= 0xff;
2659 break;
2660 case 2:
2661 op->val &= 0xffff;
2662 break;
2663 case 4:
2664 op->val &= 0xffffffff;
2665 break;
2666 }
2667 }
2668done:
2669 return rc;
2670}
2671
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002672int
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002673x86_decode_insn(struct x86_emulate_ctxt *ctxt)
2674{
2675 struct x86_emulate_ops *ops = ctxt->ops;
2676 struct decode_cache *c = &ctxt->decode;
2677 int rc = X86EMUL_CONTINUE;
2678 int mode = ctxt->mode;
2679 int def_op_bytes, def_ad_bytes, dual, goffset;
2680 struct opcode opcode, *g_mod012, *g_mod3;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002681 struct operand memop = { .type = OP_NONE };
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002682
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002683 c->eip = ctxt->eip;
2684 c->fetch.start = c->fetch.end = c->eip;
2685 ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
2686
2687 switch (mode) {
2688 case X86EMUL_MODE_REAL:
2689 case X86EMUL_MODE_VM86:
2690 case X86EMUL_MODE_PROT16:
2691 def_op_bytes = def_ad_bytes = 2;
2692 break;
2693 case X86EMUL_MODE_PROT32:
2694 def_op_bytes = def_ad_bytes = 4;
2695 break;
2696#ifdef CONFIG_X86_64
2697 case X86EMUL_MODE_PROT64:
2698 def_op_bytes = 4;
2699 def_ad_bytes = 8;
2700 break;
2701#endif
2702 default:
2703 return -1;
2704 }
2705
2706 c->op_bytes = def_op_bytes;
2707 c->ad_bytes = def_ad_bytes;
2708
2709 /* Legacy prefixes. */
2710 for (;;) {
2711 switch (c->b = insn_fetch(u8, 1, c->eip)) {
2712 case 0x66: /* operand-size override */
2713 /* switch between 2/4 bytes */
2714 c->op_bytes = def_op_bytes ^ 6;
2715 break;
2716 case 0x67: /* address-size override */
2717 if (mode == X86EMUL_MODE_PROT64)
2718 /* switch between 4/8 bytes */
2719 c->ad_bytes = def_ad_bytes ^ 12;
2720 else
2721 /* switch between 2/4 bytes */
2722 c->ad_bytes = def_ad_bytes ^ 6;
2723 break;
2724 case 0x26: /* ES override */
2725 case 0x2e: /* CS override */
2726 case 0x36: /* SS override */
2727 case 0x3e: /* DS override */
2728 set_seg_override(c, (c->b >> 3) & 3);
2729 break;
2730 case 0x64: /* FS override */
2731 case 0x65: /* GS override */
2732 set_seg_override(c, c->b & 7);
2733 break;
2734 case 0x40 ... 0x4f: /* REX */
2735 if (mode != X86EMUL_MODE_PROT64)
2736 goto done_prefixes;
2737 c->rex_prefix = c->b;
2738 continue;
2739 case 0xf0: /* LOCK */
2740 c->lock_prefix = 1;
2741 break;
2742 case 0xf2: /* REPNE/REPNZ */
2743 c->rep_prefix = REPNE_PREFIX;
2744 break;
2745 case 0xf3: /* REP/REPE/REPZ */
2746 c->rep_prefix = REPE_PREFIX;
2747 break;
2748 default:
2749 goto done_prefixes;
2750 }
2751
2752 /* Any legacy prefix after a REX prefix nullifies its effect. */
2753
2754 c->rex_prefix = 0;
2755 }
2756
2757done_prefixes:
2758
2759 /* REX prefix. */
Avi Kivity1e87e3e2010-08-01 14:42:51 +03002760 if (c->rex_prefix & 8)
2761 c->op_bytes = 8; /* REX.W */
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002762
2763 /* Opcode byte(s). */
2764 opcode = opcode_table[c->b];
Wei Yongjund3ad6242010-08-05 16:34:39 +08002765 /* Two-byte opcode? */
2766 if (c->b == 0x0f) {
2767 c->twobyte = 1;
2768 c->b = insn_fetch(u8, 1, c->eip);
2769 opcode = twobyte_table[c->b];
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002770 }
2771 c->d = opcode.flags;
2772
2773 if (c->d & Group) {
2774 dual = c->d & GroupDual;
2775 c->modrm = insn_fetch(u8, 1, c->eip);
2776 --c->eip;
2777
2778 if (c->d & GroupDual) {
2779 g_mod012 = opcode.u.gdual->mod012;
2780 g_mod3 = opcode.u.gdual->mod3;
2781 } else
2782 g_mod012 = g_mod3 = opcode.u.group;
2783
2784 c->d &= ~(Group | GroupDual);
2785
2786 goffset = (c->modrm >> 3) & 7;
2787
2788 if ((c->modrm >> 6) == 3)
2789 opcode = g_mod3[goffset];
2790 else
2791 opcode = g_mod012[goffset];
2792 c->d |= opcode.flags;
2793 }
2794
2795 c->execute = opcode.u.execute;
2796
2797 /* Unrecognised? */
Avi Kivityd53db5e2010-11-17 13:40:51 +02002798 if (c->d == 0 || (c->d & Undefined))
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002799 return -1;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002800
2801 if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
2802 c->op_bytes = 8;
2803
Avi Kivity7f9b4b72010-08-01 14:46:54 +03002804 if (c->d & Op3264) {
2805 if (mode == X86EMUL_MODE_PROT64)
2806 c->op_bytes = 8;
2807 else
2808 c->op_bytes = 4;
2809 }
2810
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002811 /* ModRM and SIB bytes. */
Avi Kivity09ee57c2010-08-01 12:07:29 +03002812 if (c->d & ModRM) {
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002813 rc = decode_modrm(ctxt, ops, &memop);
Avi Kivity09ee57c2010-08-01 12:07:29 +03002814 if (!c->has_seg_override)
2815 set_seg_override(c, c->modrm_seg);
2816 } else if (c->d & MemAbs)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002817 rc = decode_abs(ctxt, ops, &memop);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002818 if (rc != X86EMUL_CONTINUE)
2819 goto done;
2820
2821 if (!c->has_seg_override)
2822 set_seg_override(c, VCPU_SREG_DS);
2823
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002824 if (memop.type == OP_MEM && !(!c->twobyte && c->b == 0x8d))
2825 memop.addr.mem += seg_override_base(ctxt, ops, c);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002826
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002827 if (memop.type == OP_MEM && c->ad_bytes != 8)
2828 memop.addr.mem = (u32)memop.addr.mem;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002829
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002830 if (memop.type == OP_MEM && c->rip_relative)
2831 memop.addr.mem += c->eip;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002832
2833 /*
2834 * Decode and fetch the source operand: register, memory
2835 * or immediate.
2836 */
2837 switch (c->d & SrcMask) {
2838 case SrcNone:
2839 break;
2840 case SrcReg:
2841 decode_register_operand(&c->src, c, 0);
2842 break;
2843 case SrcMem16:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002844 memop.bytes = 2;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002845 goto srcmem_common;
2846 case SrcMem32:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002847 memop.bytes = 4;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002848 goto srcmem_common;
2849 case SrcMem:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002850 memop.bytes = (c->d & ByteOp) ? 1 :
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002851 c->op_bytes;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002852 srcmem_common:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002853 c->src = memop;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002854 break;
Avi Kivityb250e602010-08-18 15:11:24 +03002855 case SrcImmU16:
Avi Kivity39f21ee2010-08-18 19:20:21 +03002856 rc = decode_imm(ctxt, &c->src, 2, false);
2857 break;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002858 case SrcImm:
Avi Kivity39f21ee2010-08-18 19:20:21 +03002859 rc = decode_imm(ctxt, &c->src, imm_size(c), true);
2860 break;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002861 case SrcImmU:
Avi Kivity39f21ee2010-08-18 19:20:21 +03002862 rc = decode_imm(ctxt, &c->src, imm_size(c), false);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002863 break;
2864 case SrcImmByte:
Avi Kivity39f21ee2010-08-18 19:20:21 +03002865 rc = decode_imm(ctxt, &c->src, 1, true);
2866 break;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002867 case SrcImmUByte:
Avi Kivity39f21ee2010-08-18 19:20:21 +03002868 rc = decode_imm(ctxt, &c->src, 1, false);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002869 break;
2870 case SrcAcc:
2871 c->src.type = OP_REG;
2872 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002873 c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
Avi Kivity91ff3cb2010-08-01 12:53:09 +03002874 fetch_register_operand(&c->src);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002875 break;
2876 case SrcOne:
2877 c->src.bytes = 1;
2878 c->src.val = 1;
2879 break;
2880 case SrcSI:
2881 c->src.type = OP_MEM;
2882 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002883 c->src.addr.mem =
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002884 register_address(c, seg_override_base(ctxt, ops, c),
2885 c->regs[VCPU_REGS_RSI]);
2886 c->src.val = 0;
2887 break;
2888 case SrcImmFAddr:
2889 c->src.type = OP_IMM;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002890 c->src.addr.mem = c->eip;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002891 c->src.bytes = c->op_bytes + 2;
2892 insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
2893 break;
2894 case SrcMemFAddr:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002895 memop.bytes = c->op_bytes + 2;
2896 goto srcmem_common;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002897 break;
2898 }
2899
Avi Kivity39f21ee2010-08-18 19:20:21 +03002900 if (rc != X86EMUL_CONTINUE)
2901 goto done;
2902
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002903 /*
2904 * Decode and fetch the second source operand: register, memory
2905 * or immediate.
2906 */
2907 switch (c->d & Src2Mask) {
2908 case Src2None:
2909 break;
2910 case Src2CL:
2911 c->src2.bytes = 1;
2912 c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
2913 break;
2914 case Src2ImmByte:
Avi Kivity39f21ee2010-08-18 19:20:21 +03002915 rc = decode_imm(ctxt, &c->src2, 1, true);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002916 break;
2917 case Src2One:
2918 c->src2.bytes = 1;
2919 c->src2.val = 1;
2920 break;
Avi Kivity7db41eb2010-08-18 19:25:28 +03002921 case Src2Imm:
2922 rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
2923 break;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002924 }
2925
Avi Kivity39f21ee2010-08-18 19:20:21 +03002926 if (rc != X86EMUL_CONTINUE)
2927 goto done;
2928
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002929 /* Decode and fetch the destination operand: register or memory. */
2930 switch (c->d & DstMask) {
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002931 case DstReg:
2932 decode_register_operand(&c->dst, c,
2933 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
2934 break;
Wei Yongjun943858e2010-08-06 11:36:51 +08002935 case DstImmUByte:
2936 c->dst.type = OP_IMM;
2937 c->dst.addr.mem = c->eip;
2938 c->dst.bytes = 1;
2939 c->dst.val = insn_fetch(u8, 1, c->eip);
2940 break;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002941 case DstMem:
2942 case DstMem64:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002943 c->dst = memop;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002944 if ((c->d & DstMask) == DstMem64)
2945 c->dst.bytes = 8;
2946 else
2947 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Wei Yongjun35c843c2010-08-09 11:34:56 +08002948 if (c->d & BitOp)
2949 fetch_bit_operand(c);
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002950 c->dst.orig_val = c->dst.val;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002951 break;
2952 case DstAcc:
2953 c->dst.type = OP_REG;
2954 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002955 c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
Avi Kivity91ff3cb2010-08-01 12:53:09 +03002956 fetch_register_operand(&c->dst);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002957 c->dst.orig_val = c->dst.val;
2958 break;
2959 case DstDI:
2960 c->dst.type = OP_MEM;
2961 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002962 c->dst.addr.mem =
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002963 register_address(c, es_base(ctxt, ops),
2964 c->regs[VCPU_REGS_RDI]);
2965 c->dst.val = 0;
2966 break;
Wei Yongjun36089fe2010-08-04 15:38:18 +08002967 case ImplicitOps:
2968 /* Special instructions do their own operand decoding. */
2969 default:
2970 c->dst.type = OP_NONE; /* Disable writeback. */
2971 return 0;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002972 }
2973
2974done:
2975 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
2976}
2977
Gleb Natapov3e2f65d2010-08-25 12:47:42 +03002978static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
2979{
2980 struct decode_cache *c = &ctxt->decode;
2981
2982 /* The second termination condition only applies for REPE
2983 * and REPNE. Test if the repeat string operation prefix is
2984 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
2985 * corresponding termination condition according to:
2986 * - if REPE/REPZ and ZF = 0 then done
2987 * - if REPNE/REPNZ and ZF = 1 then done
2988 */
2989 if (((c->b == 0xa6) || (c->b == 0xa7) ||
2990 (c->b == 0xae) || (c->b == 0xaf))
2991 && (((c->rep_prefix == REPE_PREFIX) &&
2992 ((ctxt->eflags & EFLG_ZF) == 0))
2993 || ((c->rep_prefix == REPNE_PREFIX) &&
2994 ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
2995 return true;
2996
2997 return false;
2998}
2999
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003000int
Avi Kivity9aabc882010-07-29 15:11:50 +03003001x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003002{
Avi Kivity9aabc882010-07-29 15:11:50 +03003003 struct x86_emulate_ops *ops = ctxt->ops;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003004 u64 msr_data;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003005 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003006 int rc = X86EMUL_CONTINUE;
Gleb Natapov5cd21912010-03-18 15:20:26 +02003007 int saved_dst_type = c->dst.type;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03003008 int irq; /* Used for int 3, int, and into */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003009
Gleb Natapov9de41572010-04-28 19:15:22 +03003010 ctxt->decode.mem_read.pos = 0;
Glauber Costa310b5d32009-05-12 16:21:06 -04003011
Gleb Natapov1161624f12010-02-11 14:43:14 +02003012 if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003013 emulate_ud(ctxt);
Gleb Natapov1161624f12010-02-11 14:43:14 +02003014 goto done;
3015 }
3016
Gleb Natapovd380a5e2010-02-10 14:21:36 +02003017 /* LOCK prefix is allowed only with some instructions */
Gleb Natapova41ffb752010-03-18 15:20:14 +02003018 if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003019 emulate_ud(ctxt);
Gleb Natapovd380a5e2010-02-10 14:21:36 +02003020 goto done;
3021 }
3022
Avi Kivity081bca02010-08-26 11:06:15 +03003023 if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
3024 emulate_ud(ctxt);
3025 goto done;
3026 }
3027
Gleb Natapove92805a2010-02-10 14:21:35 +02003028 /* Privileged instruction can be executed only in CPL=0 */
Gleb Natapov9c537242010-03-18 15:20:05 +02003029 if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003030 emulate_gp(ctxt, 0);
Gleb Natapove92805a2010-02-10 14:21:35 +02003031 goto done;
3032 }
3033
Avi Kivityb9fa9d62007-11-27 19:05:37 +02003034 if (c->rep_prefix && (c->d & String)) {
3035 /* All REP prefixes have the same first termination condition */
Gleb Natapovc73e1972010-03-15 16:38:29 +02003036 if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
Gleb Natapov95c55882010-04-28 19:15:39 +03003037 ctxt->eip = c->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02003038 goto done;
3039 }
Avi Kivityb9fa9d62007-11-27 19:05:37 +02003040 }
3041
Wei Yongjunc483c022010-08-06 15:36:36 +08003042 if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
Avi Kivity1a6440aef2010-08-01 12:35:10 +03003043 rc = read_emulated(ctxt, ops, c->src.addr.mem,
Gleb Natapov414e6272010-04-28 19:15:26 +03003044 c->src.valptr, c->src.bytes);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09003045 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003046 goto done;
Avi Kivity16518d52010-08-26 14:31:30 +03003047 c->src.orig_val64 = c->src.val64;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003048 }
3049
Gleb Natapove35b7b92010-02-25 16:36:42 +02003050 if (c->src2.type == OP_MEM) {
Avi Kivity1a6440aef2010-08-01 12:35:10 +03003051 rc = read_emulated(ctxt, ops, c->src2.addr.mem,
Gleb Natapov9de41572010-04-28 19:15:22 +03003052 &c->src2.val, c->src2.bytes);
Gleb Natapove35b7b92010-02-25 16:36:42 +02003053 if (rc != X86EMUL_CONTINUE)
3054 goto done;
3055 }
3056
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003057 if ((c->d & DstMask) == ImplicitOps)
3058 goto special_insn;
3059
3060
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003061 if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
3062 /* optimisation - avoid slow emulated read if Mov */
Avi Kivity1a6440aef2010-08-01 12:35:10 +03003063 rc = read_emulated(ctxt, ops, c->dst.addr.mem,
Gleb Natapov9de41572010-04-28 19:15:22 +03003064 &c->dst.val, c->dst.bytes);
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003065 if (rc != X86EMUL_CONTINUE)
3066 goto done;
Avi Kivity038e51d2007-01-22 20:40:40 -08003067 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02003068 c->dst.orig_val = c->dst.val;
Avi Kivity038e51d2007-01-22 20:40:40 -08003069
Avi Kivity018a98d2007-11-27 19:30:56 +02003070special_insn:
3071
Avi Kivityef65c882010-07-29 15:11:51 +03003072 if (c->execute) {
3073 rc = c->execute(ctxt);
3074 if (rc != X86EMUL_CONTINUE)
3075 goto done;
3076 goto writeback;
3077 }
3078
Laurent Viviere4e03de2007-09-18 11:52:50 +02003079 if (c->twobyte)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003080 goto twobyte_insn;
3081
Laurent Viviere4e03de2007-09-18 11:52:50 +02003082 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003083 case 0x00 ... 0x05:
3084 add: /* add */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003085 emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003086 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003087 case 0x06: /* push es */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003088 emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003089 break;
3090 case 0x07: /* pop es */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003091 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003092 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003093 case 0x08 ... 0x0d:
3094 or: /* or */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003095 emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003096 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003097 case 0x0e: /* push cs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003098 emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003099 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003100 case 0x10 ... 0x15:
3101 adc: /* adc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003102 emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003103 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003104 case 0x16: /* push ss */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003105 emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003106 break;
3107 case 0x17: /* pop ss */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003108 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003109 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003110 case 0x18 ... 0x1d:
3111 sbb: /* sbb */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003112 emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003113 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003114 case 0x1e: /* push ds */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003115 emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003116 break;
3117 case 0x1f: /* pop ds */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003118 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003119 break;
Guillaume Thouveninaa3a8162008-09-12 13:52:18 +02003120 case 0x20 ... 0x25:
Avi Kivity6aa8b732006-12-10 02:21:36 -08003121 and: /* and */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003122 emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003123 break;
3124 case 0x28 ... 0x2d:
3125 sub: /* sub */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003126 emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003127 break;
3128 case 0x30 ... 0x35:
3129 xor: /* xor */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003130 emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003131 break;
3132 case 0x38 ... 0x3d:
3133 cmp: /* cmp */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003134 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003135 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02003136 case 0x40 ... 0x47: /* inc r16/r32 */
3137 emulate_1op("inc", c->dst, ctxt->eflags);
3138 break;
3139 case 0x48 ... 0x4f: /* dec r16/r32 */
3140 emulate_1op("dec", c->dst, ctxt->eflags);
3141 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02003142 case 0x58 ... 0x5f: /* pop reg */
3143 pop_instruction:
Avi Kivity350f69d2009-01-05 11:12:40 +02003144 rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
Avi Kivity33615aa2007-10-31 11:15:56 +02003145 break;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02003146 case 0x60: /* pusha */
Wei Yongjunc37eda12010-06-15 09:03:33 +08003147 rc = emulate_pusha(ctxt, ops);
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02003148 break;
3149 case 0x61: /* popa */
3150 rc = emulate_popa(ctxt, ops);
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02003151 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003152 case 0x63: /* movsxd */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003153 if (ctxt->mode != X86EMUL_MODE_PROT64)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003154 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003155 c->dst.val = (s32) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003156 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003157 case 0x6c: /* insb */
3158 case 0x6d: /* insw/insd */
Wei Yongjuna13a63f2010-08-06 11:46:12 +08003159 c->src.val = c->regs[VCPU_REGS_RDX];
3160 goto do_io_in;
Avi Kivity018a98d2007-11-27 19:30:56 +02003161 case 0x6e: /* outsb */
3162 case 0x6f: /* outsw/outsd */
Wei Yongjuna13a63f2010-08-06 11:46:12 +08003163 c->dst.val = c->regs[VCPU_REGS_RDX];
3164 goto do_io_out;
Gleb Natapov79729952010-03-18 15:20:24 +02003165 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03003166 case 0x70 ... 0x7f: /* jcc (short) */
Avi Kivity018a98d2007-11-27 19:30:56 +02003167 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03003168 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02003169 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003170 case 0x80 ... 0x83: /* Grp1 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003171 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003172 case 0:
3173 goto add;
3174 case 1:
3175 goto or;
3176 case 2:
3177 goto adc;
3178 case 3:
3179 goto sbb;
3180 case 4:
3181 goto and;
3182 case 5:
3183 goto sub;
3184 case 6:
3185 goto xor;
3186 case 7:
3187 goto cmp;
3188 }
3189 break;
3190 case 0x84 ... 0x85:
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03003191 test:
Laurent Vivier05f086f2007-09-24 11:10:55 +02003192 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003193 break;
3194 case 0x86 ... 0x87: /* xchg */
Mohammed Gamalb13354f2008-06-15 19:37:38 +03003195 xchg:
Avi Kivity6aa8b732006-12-10 02:21:36 -08003196 /* Write back the register source. */
Wei Yongjun31be40b2010-08-17 09:17:30 +08003197 c->src.val = c->dst.val;
3198 write_register_operand(&c->src);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003199 /*
3200 * Write back the memory destination with implicit LOCK
3201 * prefix.
3202 */
Wei Yongjun31be40b2010-08-17 09:17:30 +08003203 c->dst.val = c->src.orig_val;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003204 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003205 break;
Gleb Natapov79168fd2010-04-28 19:15:30 +03003206 case 0x8c: /* mov r/m, sreg */
3207 if (c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003208 emulate_ud(ctxt);
Gleb Natapov5e3ae6c2010-03-18 15:20:07 +02003209 goto done;
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02003210 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03003211 c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02003212 break;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03003213 case 0x8d: /* lea r16/r32, m */
Avi Kivity342fc632010-08-01 15:13:22 +03003214 c->dst.val = c->src.addr.mem;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03003215 break;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02003216 case 0x8e: { /* mov seg, r/m16 */
3217 uint16_t sel;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02003218
3219 sel = c->src.val;
Gleb Natapov8b9f4412010-02-18 12:14:59 +02003220
Gleb Natapovc6975182010-02-18 12:15:01 +02003221 if (c->modrm_reg == VCPU_SREG_CS ||
3222 c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003223 emulate_ud(ctxt);
Gleb Natapov8b9f4412010-02-18 12:14:59 +02003224 goto done;
3225 }
3226
Glauber Costa310b5d32009-05-12 16:21:06 -04003227 if (c->modrm_reg == VCPU_SREG_SS)
Gleb Natapov95cb2292010-04-28 19:15:43 +03003228 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa310b5d32009-05-12 16:21:06 -04003229
Gleb Natapov2e873022010-03-18 15:20:18 +02003230 rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
Guillaume Thouvenin42571982008-05-27 14:49:15 +02003231
3232 c->dst.type = OP_NONE; /* Disable writeback. */
3233 break;
3234 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003235 case 0x8f: /* pop (sole member of Grp1a) */
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003236 rc = emulate_grp1a(ctxt, ops);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003237 break;
Avi Kivity3d9e77d2010-08-01 12:41:59 +03003238 case 0x90 ... 0x97: /* nop / xchg reg, rax */
3239 if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
Mohammed Gamal34698d82010-08-04 14:41:04 +03003240 break;
Mohammed Gamalb13354f2008-06-15 19:37:38 +03003241 goto xchg;
Wei Yongjune8b6fa72010-08-18 16:43:13 +08003242 case 0x98: /* cbw/cwde/cdqe */
3243 switch (c->op_bytes) {
3244 case 2: c->dst.val = (s8)c->dst.val; break;
3245 case 4: c->dst.val = (s16)c->dst.val; break;
3246 case 8: c->dst.val = (s32)c->dst.val; break;
3247 }
3248 break;
Nitin A Kamblefd2a7602007-08-28 18:22:47 -07003249 case 0x9c: /* pushf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003250 c->src.val = (unsigned long) ctxt->eflags;
Gleb Natapov79168fd2010-04-28 19:15:30 +03003251 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003252 break;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03003253 case 0x9d: /* popf */
Avi Kivity2b48cc72008-11-29 20:36:13 +02003254 c->dst.type = OP_REG;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03003255 c->dst.addr.reg = &ctxt->eflags;
Avi Kivity2b48cc72008-11-29 20:36:13 +02003256 c->dst.bytes = c->op_bytes;
Gleb Natapovd4c6a152010-02-10 14:21:34 +02003257 rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02003258 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003259 case 0xa6 ... 0xa7: /* cmps */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01003260 c->dst.type = OP_NONE; /* Disable writeback. */
Gleb Natapova682e352010-03-18 15:20:21 +02003261 goto cmp;
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03003262 case 0xa8 ... 0xa9: /* test ax, imm */
3263 goto test;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003264 case 0xae ... 0xaf: /* scas */
Avi Kivityf6b33fc2010-08-17 11:20:37 +03003265 goto cmp;
Avi Kivity018a98d2007-11-27 19:30:56 +02003266 case 0xc0 ... 0xc1:
3267 emulate_grp2(ctxt);
3268 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003269 case 0xc3: /* ret */
Avi Kivitycf5de4f2008-11-28 00:14:07 +02003270 c->dst.type = OP_REG;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03003271 c->dst.addr.reg = &c->eip;
Avi Kivitycf5de4f2008-11-28 00:14:07 +02003272 c->dst.bytes = c->op_bytes;
Avi Kivity111de5d2007-11-27 19:14:21 +02003273 goto pop_instruction;
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08003274 case 0xc4: /* les */
3275 rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08003276 break;
3277 case 0xc5: /* lds */
3278 rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08003279 break;
Avi Kivitya77ab5e2009-01-05 13:27:34 +02003280 case 0xcb: /* ret far */
3281 rc = emulate_ret_far(ctxt, ops);
Avi Kivitya77ab5e2009-01-05 13:27:34 +02003282 break;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03003283 case 0xcc: /* int3 */
3284 irq = 3;
3285 goto do_interrupt;
3286 case 0xcd: /* int n */
3287 irq = c->src.val;
3288 do_interrupt:
3289 rc = emulate_int(ctxt, ops, irq);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03003290 break;
3291 case 0xce: /* into */
3292 if (ctxt->eflags & EFLG_OF) {
3293 irq = 4;
3294 goto do_interrupt;
3295 }
3296 break;
Mohammed Gamal62bd4302010-07-28 12:38:40 +03003297 case 0xcf: /* iret */
3298 rc = emulate_iret(ctxt, ops);
Mohammed Gamal62bd4302010-07-28 12:38:40 +03003299 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003300 case 0xd0 ... 0xd1: /* Grp2 */
Avi Kivity018a98d2007-11-27 19:30:56 +02003301 emulate_grp2(ctxt);
3302 break;
3303 case 0xd2 ... 0xd3: /* Grp2 */
3304 c->src.val = c->regs[VCPU_REGS_RCX];
3305 emulate_grp2(ctxt);
3306 break;
Wei Yongjunf2f31842010-08-18 16:38:21 +08003307 case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
3308 register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
3309 if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
3310 (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
3311 jmp_rel(c, c->src.val);
3312 break;
Wei Yongjune4abac62010-08-19 14:25:48 +08003313 case 0xe3: /* jcxz/jecxz/jrcxz */
3314 if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
3315 jmp_rel(c, c->src.val);
3316 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003317 case 0xe4: /* inb */
3318 case 0xe5: /* in */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003319 goto do_io_in;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003320 case 0xe6: /* outb */
3321 case 0xe7: /* out */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003322 goto do_io_out;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003323 case 0xe8: /* call (near) */ {
Gleb Natapovd53c4772009-04-12 13:36:36 +03003324 long int rel = c->src.val;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003325 c->src.val = (unsigned long) c->eip;
Harvey Harrison7a9572752008-02-19 07:40:41 -08003326 jmp_rel(c, rel);
Gleb Natapov79168fd2010-04-28 19:15:30 +03003327 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003328 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003329 }
3330 case 0xe9: /* jmp rel */
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003331 goto jmp;
Gleb Natapov414e6272010-04-28 19:15:26 +03003332 case 0xea: { /* jmp far */
3333 unsigned short sel;
Gleb Natapovea798492010-02-25 16:36:43 +02003334 jump_far:
Gleb Natapov414e6272010-04-28 19:15:26 +03003335 memcpy(&sel, c->src.valptr + c->op_bytes, 2);
3336
3337 if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
Gleb Natapovc6975182010-02-18 12:15:01 +02003338 goto done;
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003339
Gleb Natapov414e6272010-04-28 19:15:26 +03003340 c->eip = 0;
3341 memcpy(&c->eip, c->src.valptr, c->op_bytes);
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003342 break;
Gleb Natapov414e6272010-04-28 19:15:26 +03003343 }
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003344 case 0xeb:
3345 jmp: /* jmp rel short */
Harvey Harrison7a9572752008-02-19 07:40:41 -08003346 jmp_rel(c, c->src.val);
Laurent Viviera01af5e2007-09-24 11:10:56 +02003347 c->dst.type = OP_NONE; /* Disable writeback. */
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003348 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003349 case 0xec: /* in al,dx */
3350 case 0xed: /* in (e/r)ax,dx */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003351 c->src.val = c->regs[VCPU_REGS_RDX];
3352 do_io_in:
3353 c->dst.bytes = min(c->dst.bytes, 4u);
3354 if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003355 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003356 goto done;
3357 }
Gleb Natapov7b262e92010-03-18 15:20:27 +02003358 if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
3359 &c->dst.val))
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003360 goto done; /* IO is needed */
3361 break;
Wei Yongjunce7a0ad2010-07-06 16:50:21 +08003362 case 0xee: /* out dx,al */
3363 case 0xef: /* out dx,(e/r)ax */
Wei Yongjun41167be2010-08-06 11:45:12 +08003364 c->dst.val = c->regs[VCPU_REGS_RDX];
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003365 do_io_out:
Wei Yongjun41167be2010-08-06 11:45:12 +08003366 c->src.bytes = min(c->src.bytes, 4u);
3367 if (!emulator_io_permited(ctxt, ops, c->dst.val,
3368 c->src.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003369 emulate_gp(ctxt, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003370 goto done;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003371 }
Wei Yongjun41167be2010-08-06 11:45:12 +08003372 ops->pio_out_emulated(c->src.bytes, c->dst.val,
3373 &c->src.val, 1, ctxt->vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003374 c->dst.type = OP_NONE; /* Disable writeback. */
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01003375 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003376 case 0xf4: /* hlt */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003377 ctxt->vcpu->arch.halt_request = 1;
Mohammed Gamal19fdfa02008-07-06 16:51:26 +03003378 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003379 case 0xf5: /* cmc */
3380 /* complement carry flag from eflags reg */
3381 ctxt->eflags ^= EFLG_CF;
Avi Kivity111de5d2007-11-27 19:14:21 +02003382 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003383 case 0xf6 ... 0xf7: /* Grp3 */
Avi Kivity34d1f492010-08-26 11:59:01 +03003384 rc = emulate_grp3(ctxt, ops);
Avi Kivity018a98d2007-11-27 19:30:56 +02003385 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003386 case 0xf8: /* clc */
3387 ctxt->eflags &= ~EFLG_CF;
Avi Kivity111de5d2007-11-27 19:14:21 +02003388 break;
Mohammed Gamal8744aa92010-08-05 15:42:49 +03003389 case 0xf9: /* stc */
3390 ctxt->eflags |= EFLG_CF;
3391 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003392 case 0xfa: /* cli */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003393 if (emulator_bad_iopl(ctxt, ops)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003394 emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003395 goto done;
Wei Yongjun36089fe2010-08-04 15:38:18 +08003396 } else
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003397 ctxt->eflags &= ~X86_EFLAGS_IF;
Avi Kivity111de5d2007-11-27 19:14:21 +02003398 break;
3399 case 0xfb: /* sti */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003400 if (emulator_bad_iopl(ctxt, ops)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003401 emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003402 goto done;
3403 } else {
Gleb Natapov95cb2292010-04-28 19:15:43 +03003404 ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003405 ctxt->eflags |= X86_EFLAGS_IF;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003406 }
Avi Kivity111de5d2007-11-27 19:14:21 +02003407 break;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03003408 case 0xfc: /* cld */
3409 ctxt->eflags &= ~EFLG_DF;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03003410 break;
3411 case 0xfd: /* std */
3412 ctxt->eflags |= EFLG_DF;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03003413 break;
Gleb Natapovea798492010-02-25 16:36:43 +02003414 case 0xfe: /* Grp4 */
3415 grp45:
Avi Kivity018a98d2007-11-27 19:30:56 +02003416 rc = emulate_grp45(ctxt, ops);
Avi Kivity018a98d2007-11-27 19:30:56 +02003417 break;
Gleb Natapovea798492010-02-25 16:36:43 +02003418 case 0xff: /* Grp5 */
3419 if (c->modrm_reg == 5)
3420 goto jump_far;
3421 goto grp45;
Avi Kivity91269b82010-07-25 14:51:16 +03003422 default:
3423 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003424 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003425
Avi Kivity7d9ddae2010-08-30 17:12:28 +03003426 if (rc != X86EMUL_CONTINUE)
3427 goto done;
3428
Avi Kivity018a98d2007-11-27 19:30:56 +02003429writeback:
3430 rc = writeback(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003431 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02003432 goto done;
3433
Gleb Natapov5cd21912010-03-18 15:20:26 +02003434 /*
3435 * restore dst type in case the decoding will be reused
3436 * (happens for string instruction )
3437 */
3438 c->dst.type = saved_dst_type;
3439
Gleb Natapova682e352010-03-18 15:20:21 +02003440 if ((c->d & SrcMask) == SrcSI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03003441 string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
3442 VCPU_REGS_RSI, &c->src);
Gleb Natapova682e352010-03-18 15:20:21 +02003443
3444 if ((c->d & DstMask) == DstDI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03003445 string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
3446 &c->dst);
Gleb Natapovd9271122010-03-18 15:20:22 +02003447
Gleb Natapov5cd21912010-03-18 15:20:26 +02003448 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov6e2fb2c2010-08-25 12:47:41 +03003449 struct read_cache *r = &ctxt->decode.io_read;
Gleb Natapovd9271122010-03-18 15:20:22 +02003450 register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
Gleb Natapov3e2f65d2010-08-25 12:47:42 +03003451
Gleb Natapovd2ddd1c2010-08-25 12:47:43 +03003452 if (!string_insn_completed(ctxt)) {
3453 /*
3454 * Re-enter guest when pio read ahead buffer is empty
3455 * or, if it is not used, after each 1024 iteration.
3456 */
3457 if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
3458 (r->end == 0 || r->end != r->pos)) {
3459 /*
3460 * Reset read cache. Usually happens before
3461 * decode, but since instruction is restarted
3462 * we have to do it here.
3463 */
3464 ctxt->decode.mem_read.end = 0;
3465 return EMULATION_RESTART;
3466 }
3467 goto done; /* skip rip writeback */
Avi Kivity0fa6ccb2010-08-17 11:22:17 +03003468 }
Gleb Natapov5cd21912010-03-18 15:20:26 +02003469 }
Gleb Natapovd2ddd1c2010-08-25 12:47:43 +03003470
3471 ctxt->eip = c->eip;
Avi Kivity018a98d2007-11-27 19:30:56 +02003472
3473done:
Gleb Natapovd2ddd1c2010-08-25 12:47:43 +03003474 return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003475
3476twobyte_insn:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003477 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003478 case 0x01: /* lgdt, lidt, lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003479 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003480 u16 size;
3481 unsigned long address;
3482
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003483 case 0: /* vmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003484 if (c->modrm_mod != 3 || c->modrm_rm != 1)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003485 goto cannot_emulate;
3486
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003487 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003488 if (rc != X86EMUL_CONTINUE)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003489 goto done;
3490
Avi Kivity33e38852008-05-21 15:34:25 +03003491 /* Let the processor re-execute the fixed hypercall */
Gleb Natapov063db062010-03-18 15:20:06 +02003492 c->eip = ctxt->eip;
Avi Kivity16286d02008-04-14 14:40:50 +03003493 /* Disable writeback. */
3494 c->dst.type = OP_NONE;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003495 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003496 case 2: /* lgdt */
Avi Kivity1a6440aef2010-08-01 12:35:10 +03003497 rc = read_descriptor(ctxt, ops, c->src.addr.mem,
Laurent Viviere4e03de2007-09-18 11:52:50 +02003498 &size, &address, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003499 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003500 goto done;
3501 realmode_lgdt(ctxt->vcpu, size, address);
Avi Kivity16286d02008-04-14 14:40:50 +03003502 /* Disable writeback. */
3503 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003504 break;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003505 case 3: /* lidt/vmmcall */
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003506 if (c->modrm_mod == 3) {
3507 switch (c->modrm_rm) {
3508 case 1:
3509 rc = kvm_fix_hypercall(ctxt->vcpu);
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003510 break;
3511 default:
3512 goto cannot_emulate;
3513 }
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003514 } else {
Avi Kivity1a6440aef2010-08-01 12:35:10 +03003515 rc = read_descriptor(ctxt, ops, c->src.addr.mem,
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003516 &size, &address,
Laurent Viviere4e03de2007-09-18 11:52:50 +02003517 c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003518 if (rc != X86EMUL_CONTINUE)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003519 goto done;
3520 realmode_lidt(ctxt->vcpu, size, address);
3521 }
Avi Kivity16286d02008-04-14 14:40:50 +03003522 /* Disable writeback. */
3523 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003524 break;
3525 case 4: /* smsw */
Avi Kivity16286d02008-04-14 14:40:50 +03003526 c->dst.bytes = 2;
Gleb Natapov52a46612010-03-18 15:20:03 +02003527 c->dst.val = ops->get_cr(0, ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003528 break;
3529 case 6: /* lmsw */
Avi Kivity9928ff62010-08-01 18:35:24 +03003530 ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
Gleb Natapov93a152b2010-03-18 15:20:04 +02003531 (c->src.val & 0x0f), ctxt->vcpu);
Avi Kivitydc7457e2008-04-30 16:13:36 +03003532 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003533 break;
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003534 case 5: /* not defined */
Gleb Natapov54b84862010-04-28 19:15:44 +03003535 emulate_ud(ctxt);
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003536 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003537 case 7: /* invlpg*/
Avi Kivity1f6f0582010-08-01 15:19:22 +03003538 emulate_invlpg(ctxt->vcpu, c->src.addr.mem);
Avi Kivity16286d02008-04-14 14:40:50 +03003539 /* Disable writeback. */
3540 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003541 break;
3542 default:
3543 goto cannot_emulate;
3544 }
3545 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003546 case 0x05: /* syscall */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003547 rc = emulate_syscall(ctxt, ops);
Andre Przywarae99f0502009-06-17 15:50:33 +02003548 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003549 case 0x06:
3550 emulate_clts(ctxt->vcpu);
Avi Kivity018a98d2007-11-27 19:30:56 +02003551 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003552 case 0x09: /* wbinvd */
Sheng Yangf5f48ee2010-06-30 12:25:15 +08003553 kvm_emulate_wbinvd(ctxt->vcpu);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08003554 break;
3555 case 0x08: /* invd */
Avi Kivity018a98d2007-11-27 19:30:56 +02003556 case 0x0d: /* GrpP (prefetch) */
3557 case 0x18: /* Grp16 (prefetch/nop) */
Avi Kivity018a98d2007-11-27 19:30:56 +02003558 break;
3559 case 0x20: /* mov cr, reg */
Gleb Natapov6aebfa62010-03-18 15:20:10 +02003560 switch (c->modrm_reg) {
3561 case 1:
3562 case 5 ... 7:
3563 case 9 ... 15:
Gleb Natapov54b84862010-04-28 19:15:44 +03003564 emulate_ud(ctxt);
Gleb Natapov6aebfa62010-03-18 15:20:10 +02003565 goto done;
3566 }
Avi Kivity1a0c7d42010-08-01 14:25:22 +03003567 c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
Avi Kivity018a98d2007-11-27 19:30:56 +02003568 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003569 case 0x21: /* mov from dr to reg */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003570 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3571 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003572 emulate_ud(ctxt);
Gleb Natapov1e470be2010-03-18 15:20:11 +02003573 goto done;
3574 }
Avi Kivityb27f3852010-08-01 14:25:22 +03003575 ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003576 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003577 case 0x22: /* mov reg, cr */
Avi Kivity1a0c7d42010-08-01 14:25:22 +03003578 if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003579 emulate_gp(ctxt, 0);
Gleb Natapov0f122442010-04-28 19:15:31 +03003580 goto done;
3581 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003582 c->dst.type = OP_NONE;
3583 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003584 case 0x23: /* mov from reg to dr */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003585 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3586 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003587 emulate_ud(ctxt);
Gleb Natapov1e470be2010-03-18 15:20:11 +02003588 goto done;
3589 }
Gleb Natapov35aa5372010-04-28 19:15:27 +03003590
Avi Kivityb27f3852010-08-01 14:25:22 +03003591 if (ops->set_dr(c->modrm_reg, c->src.val &
Gleb Natapov338dbc92010-04-28 19:15:32 +03003592 ((ctxt->mode == X86EMUL_MODE_PROT64) ?
3593 ~0ULL : ~0U), ctxt->vcpu) < 0) {
3594 /* #UD condition is already handled by the code above */
Gleb Natapov54b84862010-04-28 19:15:44 +03003595 emulate_gp(ctxt, 0);
Gleb Natapov338dbc92010-04-28 19:15:32 +03003596 goto done;
3597 }
3598
Laurent Viviera01af5e2007-09-24 11:10:56 +02003599 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003600 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003601 case 0x30:
3602 /* wrmsr */
3603 msr_data = (u32)c->regs[VCPU_REGS_RAX]
3604 | ((u64)c->regs[VCPU_REGS_RDX] << 32);
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003605 if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003606 emulate_gp(ctxt, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003607 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003608 }
3609 rc = X86EMUL_CONTINUE;
Avi Kivity018a98d2007-11-27 19:30:56 +02003610 break;
3611 case 0x32:
3612 /* rdmsr */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003613 if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003614 emulate_gp(ctxt, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003615 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003616 } else {
3617 c->regs[VCPU_REGS_RAX] = (u32)msr_data;
3618 c->regs[VCPU_REGS_RDX] = msr_data >> 32;
3619 }
3620 rc = X86EMUL_CONTINUE;
Avi Kivity018a98d2007-11-27 19:30:56 +02003621 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003622 case 0x34: /* sysenter */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003623 rc = emulate_sysenter(ctxt, ops);
Andre Przywarae99f0502009-06-17 15:50:33 +02003624 break;
3625 case 0x35: /* sysexit */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003626 rc = emulate_sysexit(ctxt, ops);
Andre Przywarae99f0502009-06-17 15:50:33 +02003627 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003628 case 0x40 ... 0x4f: /* cmov */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003629 c->dst.val = c->dst.orig_val = c->src.val;
Laurent Viviera01af5e2007-09-24 11:10:56 +02003630 if (!test_cc(c->b, ctxt->eflags))
3631 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003632 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03003633 case 0x80 ... 0x8f: /* jnz rel, etc*/
Avi Kivity018a98d2007-11-27 19:30:56 +02003634 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03003635 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02003636 break;
Wei Yongjunee45b582010-08-06 17:10:07 +08003637 case 0x90 ... 0x9f: /* setcc r/m8 */
3638 c->dst.val = test_cc(c->b, ctxt->eflags);
3639 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003640 case 0xa0: /* push fs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003641 emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003642 break;
3643 case 0xa1: /* pop fs */
3644 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003645 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003646 case 0xa3:
3647 bt: /* bt */
Qing Hee4f8e032007-09-24 17:22:13 +08003648 c->dst.type = OP_NONE;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003649 /* only subword offset */
3650 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003651 emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003652 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003653 case 0xa4: /* shld imm8, r, r/m */
3654 case 0xa5: /* shld cl, r, r/m */
3655 emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
3656 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003657 case 0xa8: /* push gs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003658 emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003659 break;
3660 case 0xa9: /* pop gs */
3661 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003662 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003663 case 0xab:
3664 bts: /* bts */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003665 emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003666 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003667 case 0xac: /* shrd imm8, r, r/m */
3668 case 0xad: /* shrd cl, r, r/m */
3669 emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
3670 break;
Glauber Costa2a7c5b82008-07-10 17:08:15 -03003671 case 0xae: /* clflush */
3672 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003673 case 0xb0 ... 0xb1: /* cmpxchg */
3674 /*
3675 * Save real source value, then compare EAX against
3676 * destination.
3677 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003678 c->src.orig_val = c->src.val;
3679 c->src.val = c->regs[VCPU_REGS_RAX];
Laurent Vivier05f086f2007-09-24 11:10:55 +02003680 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
3681 if (ctxt->eflags & EFLG_ZF) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003682 /* Success: write back to memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003683 c->dst.val = c->src.orig_val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003684 } else {
3685 /* Failure: write the value we saw to EAX. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003686 c->dst.type = OP_REG;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03003687 c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08003688 }
3689 break;
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08003690 case 0xb2: /* lss */
3691 rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08003692 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003693 case 0xb3:
3694 btr: /* btr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003695 emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003696 break;
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08003697 case 0xb4: /* lfs */
3698 rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08003699 break;
3700 case 0xb5: /* lgs */
3701 rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08003702 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003703 case 0xb6 ... 0xb7: /* movzx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003704 c->dst.bytes = c->op_bytes;
3705 c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
3706 : (u16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003707 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003708 case 0xba: /* Grp8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003709 switch (c->modrm_reg & 3) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003710 case 0:
3711 goto bt;
3712 case 1:
3713 goto bts;
3714 case 2:
3715 goto btr;
3716 case 3:
3717 goto btc;
3718 }
3719 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003720 case 0xbb:
3721 btc: /* btc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003722 emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003723 break;
Wei Yongjund9574a22010-08-10 13:48:22 +08003724 case 0xbc: { /* bsf */
3725 u8 zf;
3726 __asm__ ("bsf %2, %0; setz %1"
3727 : "=r"(c->dst.val), "=q"(zf)
3728 : "r"(c->src.val));
3729 ctxt->eflags &= ~X86_EFLAGS_ZF;
3730 if (zf) {
3731 ctxt->eflags |= X86_EFLAGS_ZF;
3732 c->dst.type = OP_NONE; /* Disable writeback. */
3733 }
3734 break;
3735 }
3736 case 0xbd: { /* bsr */
3737 u8 zf;
3738 __asm__ ("bsr %2, %0; setz %1"
3739 : "=r"(c->dst.val), "=q"(zf)
3740 : "r"(c->src.val));
3741 ctxt->eflags &= ~X86_EFLAGS_ZF;
3742 if (zf) {
3743 ctxt->eflags |= X86_EFLAGS_ZF;
3744 c->dst.type = OP_NONE; /* Disable writeback. */
3745 }
3746 break;
3747 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003748 case 0xbe ... 0xbf: /* movsx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003749 c->dst.bytes = c->op_bytes;
3750 c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
3751 (s16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003752 break;
Wei Yongjun92f738a2010-08-17 09:19:34 +08003753 case 0xc0 ... 0xc1: /* xadd */
3754 emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
3755 /* Write back the register source. */
3756 c->src.val = c->dst.orig_val;
3757 write_register_operand(&c->src);
3758 break;
Sheng Yanga012e652007-10-15 14:24:20 +08003759 case 0xc3: /* movnti */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003760 c->dst.bytes = c->op_bytes;
3761 c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
3762 (u64) c->src.val;
Sheng Yanga012e652007-10-15 14:24:20 +08003763 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003764 case 0xc7: /* Grp9 (cmpxchg8b) */
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003765 rc = emulate_grp9(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003766 break;
Avi Kivity91269b82010-07-25 14:51:16 +03003767 default:
3768 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003769 }
Avi Kivity7d9ddae2010-08-30 17:12:28 +03003770
3771 if (rc != X86EMUL_CONTINUE)
3772 goto done;
3773
Avi Kivity6aa8b732006-12-10 02:21:36 -08003774 goto writeback;
3775
3776cannot_emulate:
Avi Kivity6aa8b732006-12-10 02:21:36 -08003777 return -1;
3778}