blob: 76ea748324f5c7016795f4eb3931bc2432a92423 [file] [log] [blame]
Thomas Gleixner7d828062011-04-03 11:42:53 +02001/*
2 * Library implementing the most common irq chip callback functions
3 *
4 * Copyright (C) 2011, Thomas Gleixner
5 */
6#include <linux/io.h>
7#include <linux/irq.h>
8#include <linux/slab.h>
Paul Gortmaker6e5fdee2011-05-26 16:00:52 -04009#include <linux/export.h>
Thomas Gleixner088f40b2013-05-06 14:30:27 +000010#include <linux/irqdomain.h>
Thomas Gleixner7d828062011-04-03 11:42:53 +020011#include <linux/interrupt.h>
12#include <linux/kernel_stat.h>
Thomas Gleixnercfefd212011-04-15 22:36:08 +020013#include <linux/syscore_ops.h>
Thomas Gleixner7d828062011-04-03 11:42:53 +020014
15#include "internals.h"
16
Thomas Gleixnercfefd212011-04-15 22:36:08 +020017static LIST_HEAD(gc_list);
18static DEFINE_RAW_SPINLOCK(gc_lock);
19
Thomas Gleixner7d828062011-04-03 11:42:53 +020020/**
21 * irq_gc_noop - NOOP function
22 * @d: irq_data
23 */
24void irq_gc_noop(struct irq_data *d)
25{
26}
27
28/**
29 * irq_gc_mask_disable_reg - Mask chip via disable register
30 * @d: irq_data
31 *
32 * Chip has separate enable/disable registers instead of a single mask
33 * register.
34 */
35void irq_gc_mask_disable_reg(struct irq_data *d)
36{
37 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +000038 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +000039 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +020040
41 irq_gc_lock(gc);
Gerlando Falautocfeaa932013-05-06 14:30:17 +000042 irq_reg_writel(mask, gc->reg_base + ct->regs.disable);
Gerlando Falauto899f0e62013-05-06 14:30:19 +000043 *ct->mask_cache &= ~mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +020044 irq_gc_unlock(gc);
45}
46
47/**
48 * irq_gc_mask_set_mask_bit - Mask chip via setting bit in mask register
49 * @d: irq_data
50 *
51 * Chip has a single mask register. Values of this register are cached
52 * and protected by gc->lock
53 */
54void irq_gc_mask_set_bit(struct irq_data *d)
55{
56 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +000057 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +000058 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +020059
60 irq_gc_lock(gc);
Gerlando Falauto899f0e62013-05-06 14:30:19 +000061 *ct->mask_cache |= mask;
62 irq_reg_writel(*ct->mask_cache, gc->reg_base + ct->regs.mask);
Thomas Gleixner7d828062011-04-03 11:42:53 +020063 irq_gc_unlock(gc);
64}
Fabio Estevamd55f0cc2013-06-28 00:23:09 -030065EXPORT_SYMBOL_GPL(irq_gc_mask_set_bit);
Thomas Gleixner7d828062011-04-03 11:42:53 +020066
67/**
68 * irq_gc_mask_set_mask_bit - Mask chip via clearing bit in mask register
69 * @d: irq_data
70 *
71 * Chip has a single mask register. Values of this register are cached
72 * and protected by gc->lock
73 */
74void irq_gc_mask_clr_bit(struct irq_data *d)
75{
76 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +000077 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +000078 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +020079
80 irq_gc_lock(gc);
Gerlando Falauto899f0e62013-05-06 14:30:19 +000081 *ct->mask_cache &= ~mask;
82 irq_reg_writel(*ct->mask_cache, gc->reg_base + ct->regs.mask);
Thomas Gleixner7d828062011-04-03 11:42:53 +020083 irq_gc_unlock(gc);
84}
Fabio Estevamd55f0cc2013-06-28 00:23:09 -030085EXPORT_SYMBOL_GPL(irq_gc_mask_clr_bit);
Thomas Gleixner7d828062011-04-03 11:42:53 +020086
87/**
88 * irq_gc_unmask_enable_reg - Unmask chip via enable register
89 * @d: irq_data
90 *
91 * Chip has separate enable/disable registers instead of a single mask
92 * register.
93 */
94void irq_gc_unmask_enable_reg(struct irq_data *d)
95{
96 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +000097 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +000098 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +020099
100 irq_gc_lock(gc);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000101 irq_reg_writel(mask, gc->reg_base + ct->regs.enable);
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000102 *ct->mask_cache |= mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200103 irq_gc_unlock(gc);
104}
105
106/**
Simon Guinot659fb322011-07-06 12:41:31 -0400107 * irq_gc_ack_set_bit - Ack pending interrupt via setting bit
Thomas Gleixner7d828062011-04-03 11:42:53 +0200108 * @d: irq_data
109 */
Simon Guinot659fb322011-07-06 12:41:31 -0400110void irq_gc_ack_set_bit(struct irq_data *d)
Thomas Gleixner7d828062011-04-03 11:42:53 +0200111{
112 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000113 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +0000114 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200115
116 irq_gc_lock(gc);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000117 irq_reg_writel(mask, gc->reg_base + ct->regs.ack);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200118 irq_gc_unlock(gc);
119}
Fabio Estevamd55f0cc2013-06-28 00:23:09 -0300120EXPORT_SYMBOL_GPL(irq_gc_ack_set_bit);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200121
122/**
Simon Guinot659fb322011-07-06 12:41:31 -0400123 * irq_gc_ack_clr_bit - Ack pending interrupt via clearing bit
124 * @d: irq_data
125 */
126void irq_gc_ack_clr_bit(struct irq_data *d)
127{
128 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000129 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +0000130 u32 mask = ~d->mask;
Simon Guinot659fb322011-07-06 12:41:31 -0400131
132 irq_gc_lock(gc);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000133 irq_reg_writel(mask, gc->reg_base + ct->regs.ack);
Simon Guinot659fb322011-07-06 12:41:31 -0400134 irq_gc_unlock(gc);
135}
136
137/**
Thomas Gleixner7d828062011-04-03 11:42:53 +0200138 * irq_gc_mask_disable_reg_and_ack- Mask and ack pending interrupt
139 * @d: irq_data
140 */
141void irq_gc_mask_disable_reg_and_ack(struct irq_data *d)
142{
143 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000144 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +0000145 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200146
147 irq_gc_lock(gc);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000148 irq_reg_writel(mask, gc->reg_base + ct->regs.mask);
149 irq_reg_writel(mask, gc->reg_base + ct->regs.ack);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200150 irq_gc_unlock(gc);
151}
152
153/**
154 * irq_gc_eoi - EOI interrupt
155 * @d: irq_data
156 */
157void irq_gc_eoi(struct irq_data *d)
158{
159 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000160 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +0000161 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200162
163 irq_gc_lock(gc);
Gerlando Falautocfeaa932013-05-06 14:30:17 +0000164 irq_reg_writel(mask, gc->reg_base + ct->regs.eoi);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200165 irq_gc_unlock(gc);
166}
167
168/**
169 * irq_gc_set_wake - Set/clr wake bit for an interrupt
170 * @d: irq_data
171 *
172 * For chips where the wake from suspend functionality is not
173 * configured in a separate register and the wakeup active state is
174 * just stored in a bitmask.
175 */
176int irq_gc_set_wake(struct irq_data *d, unsigned int on)
177{
178 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Thomas Gleixner966dc732013-05-06 14:30:22 +0000179 u32 mask = d->mask;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200180
181 if (!(mask & gc->wake_enabled))
182 return -EINVAL;
183
184 irq_gc_lock(gc);
185 if (on)
186 gc->wake_active |= mask;
187 else
188 gc->wake_active &= ~mask;
189 irq_gc_unlock(gc);
190 return 0;
191}
192
Thomas Gleixner3528d822013-05-06 14:30:25 +0000193static void
194irq_init_generic_chip(struct irq_chip_generic *gc, const char *name,
195 int num_ct, unsigned int irq_base,
196 void __iomem *reg_base, irq_flow_handler_t handler)
197{
198 raw_spin_lock_init(&gc->lock);
199 gc->num_ct = num_ct;
200 gc->irq_base = irq_base;
201 gc->reg_base = reg_base;
202 gc->chip_types->chip.name = name;
203 gc->chip_types->handler = handler;
204}
205
Thomas Gleixner7d828062011-04-03 11:42:53 +0200206/**
207 * irq_alloc_generic_chip - Allocate a generic chip and initialize it
208 * @name: Name of the irq chip
209 * @num_ct: Number of irq_chip_type instances associated with this
210 * @irq_base: Interrupt base nr for this chip
211 * @reg_base: Register base address (virtual)
212 * @handler: Default flow handler associated with this chip
213 *
214 * Returns an initialized irq_chip_generic structure. The chip defaults
215 * to the primary (index 0) irq_chip_type and @handler
216 */
217struct irq_chip_generic *
218irq_alloc_generic_chip(const char *name, int num_ct, unsigned int irq_base,
219 void __iomem *reg_base, irq_flow_handler_t handler)
220{
221 struct irq_chip_generic *gc;
222 unsigned long sz = sizeof(*gc) + num_ct * sizeof(struct irq_chip_type);
223
224 gc = kzalloc(sz, GFP_KERNEL);
225 if (gc) {
Thomas Gleixner3528d822013-05-06 14:30:25 +0000226 irq_init_generic_chip(gc, name, num_ct, irq_base, reg_base,
227 handler);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200228 }
229 return gc;
230}
Nobuhiro Iwamatsu825de2e2011-10-17 11:08:46 +0900231EXPORT_SYMBOL_GPL(irq_alloc_generic_chip);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200232
Thomas Gleixner3528d822013-05-06 14:30:25 +0000233static void
234irq_gc_init_mask_cache(struct irq_chip_generic *gc, enum irq_gc_flags flags)
235{
236 struct irq_chip_type *ct = gc->chip_types;
237 u32 *mskptr = &gc->mask_cache, mskreg = ct->regs.mask;
238 int i;
239
240 for (i = 0; i < gc->num_ct; i++) {
241 if (flags & IRQ_GC_MASK_CACHE_PER_TYPE) {
242 mskptr = &ct[i].mask_cache_priv;
243 mskreg = ct[i].regs.mask;
244 }
245 ct[i].mask_cache = mskptr;
246 if (flags & IRQ_GC_INIT_MASK_CACHE)
247 *mskptr = irq_reg_readl(gc->reg_base + mskreg);
248 }
249}
250
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000251/**
252 * irq_alloc_domain_generic_chip - Allocate generic chips for an irq domain
253 * @d: irq domain for which to allocate chips
254 * @irqs_per_chip: Number of interrupts each chip handles
255 * @num_ct: Number of irq_chip_type instances associated with this
256 * @name: Name of the irq chip
257 * @handler: Default flow handler associated with these chips
258 * @clr: IRQ_* bits to clear in the mapping function
259 * @set: IRQ_* bits to set in the mapping function
James Hogan6fff8312013-06-18 15:08:33 +0100260 * @gcflags: Generic chip specific setup flags
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000261 */
262int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
263 int num_ct, const char *name,
264 irq_flow_handler_t handler,
265 unsigned int clr, unsigned int set,
266 enum irq_gc_flags gcflags)
267{
268 struct irq_domain_chip_generic *dgc;
269 struct irq_chip_generic *gc;
270 int numchips, sz, i;
271 unsigned long flags;
272 void *tmp;
273
274 if (d->gc)
275 return -EBUSY;
276
277 if (d->revmap_type != IRQ_DOMAIN_MAP_LINEAR)
278 return -EINVAL;
279
280 numchips = d->revmap_data.linear.size / irqs_per_chip;
281 if (!numchips)
282 return -EINVAL;
283
284 /* Allocate a pointer, generic chip and chiptypes for each chip */
285 sz = sizeof(*dgc) + numchips * sizeof(gc);
286 sz += numchips * (sizeof(*gc) + num_ct * sizeof(struct irq_chip_type));
287
288 tmp = dgc = kzalloc(sz, GFP_KERNEL);
289 if (!dgc)
290 return -ENOMEM;
291 dgc->irqs_per_chip = irqs_per_chip;
292 dgc->num_chips = numchips;
293 dgc->irq_flags_to_set = set;
294 dgc->irq_flags_to_clear = clr;
295 dgc->gc_flags = gcflags;
296 d->gc = dgc;
297
298 /* Calc pointer to the first generic chip */
299 tmp += sizeof(*dgc) + numchips * sizeof(gc);
300 for (i = 0; i < numchips; i++) {
301 /* Store the pointer to the generic chip */
302 dgc->gc[i] = gc = tmp;
303 irq_init_generic_chip(gc, name, num_ct, i * irqs_per_chip,
304 NULL, handler);
305 gc->domain = d;
306 raw_spin_lock_irqsave(&gc_lock, flags);
307 list_add_tail(&gc->list, &gc_list);
308 raw_spin_unlock_irqrestore(&gc_lock, flags);
309 /* Calc pointer to the next generic chip */
310 tmp += sizeof(*gc) + num_ct * sizeof(struct irq_chip_type);
311 }
312 return 0;
313}
314EXPORT_SYMBOL_GPL(irq_alloc_domain_generic_chips);
315
316/**
317 * irq_get_domain_generic_chip - Get a pointer to the generic chip of a hw_irq
318 * @d: irq domain pointer
319 * @hw_irq: Hardware interrupt number
320 */
321struct irq_chip_generic *
322irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq)
323{
324 struct irq_domain_chip_generic *dgc = d->gc;
325 int idx;
326
327 if (!dgc)
328 return NULL;
329 idx = hw_irq / dgc->irqs_per_chip;
330 if (idx >= dgc->num_chips)
331 return NULL;
332 return dgc->gc[idx];
333}
334EXPORT_SYMBOL_GPL(irq_get_domain_generic_chip);
335
Thomas Gleixner7d828062011-04-03 11:42:53 +0200336/*
337 * Separate lockdep class for interrupt chip which can nest irq_desc
338 * lock.
339 */
340static struct lock_class_key irq_nested_lock_class;
341
342/**
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000343 * irq_map_generic_chip - Map a generic chip for an irq domain
344 */
345static int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
346 irq_hw_number_t hw_irq)
347{
348 struct irq_data *data = irq_get_irq_data(virq);
349 struct irq_domain_chip_generic *dgc = d->gc;
350 struct irq_chip_generic *gc;
351 struct irq_chip_type *ct;
352 struct irq_chip *chip;
353 unsigned long flags;
354 int idx;
355
356 if (!d->gc)
357 return -ENODEV;
358
359 idx = hw_irq / dgc->irqs_per_chip;
360 if (idx >= dgc->num_chips)
361 return -EINVAL;
362 gc = dgc->gc[idx];
363
364 idx = hw_irq % dgc->irqs_per_chip;
365
Grant Likelye8bd8342013-05-29 03:10:52 +0100366 if (test_bit(idx, &gc->unused))
367 return -ENOTSUPP;
368
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000369 if (test_bit(idx, &gc->installed))
370 return -EBUSY;
371
372 ct = gc->chip_types;
373 chip = &ct->chip;
374
375 /* We only init the cache for the first mapping of a generic chip */
376 if (!gc->installed) {
377 raw_spin_lock_irqsave(&gc->lock, flags);
378 irq_gc_init_mask_cache(gc, dgc->gc_flags);
379 raw_spin_unlock_irqrestore(&gc->lock, flags);
380 }
381
382 /* Mark the interrupt as installed */
383 set_bit(idx, &gc->installed);
384
385 if (dgc->gc_flags & IRQ_GC_INIT_NESTED_LOCK)
386 irq_set_lockdep_class(virq, &irq_nested_lock_class);
387
388 if (chip->irq_calc_mask)
389 chip->irq_calc_mask(data);
390 else
391 data->mask = 1 << idx;
392
393 irq_set_chip_and_handler(virq, chip, ct->handler);
394 irq_set_chip_data(virq, gc);
395 irq_modify_status(virq, dgc->irq_flags_to_clear, dgc->irq_flags_to_set);
396 return 0;
397}
398
399struct irq_domain_ops irq_generic_chip_ops = {
400 .map = irq_map_generic_chip,
401 .xlate = irq_domain_xlate_onetwocell,
402};
403EXPORT_SYMBOL_GPL(irq_generic_chip_ops);
404
405/**
Thomas Gleixner7d828062011-04-03 11:42:53 +0200406 * irq_setup_generic_chip - Setup a range of interrupts with a generic chip
407 * @gc: Generic irq chip holding all data
408 * @msk: Bitmask holding the irqs to initialize relative to gc->irq_base
409 * @flags: Flags for initialization
410 * @clr: IRQ_* bits to clear
411 * @set: IRQ_* bits to set
412 *
413 * Set up max. 32 interrupts starting from gc->irq_base. Note, this
414 * initializes all interrupts to the primary irq_chip_type and its
415 * associated handler.
416 */
417void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
418 enum irq_gc_flags flags, unsigned int clr,
419 unsigned int set)
420{
421 struct irq_chip_type *ct = gc->chip_types;
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000422 struct irq_chip *chip = &ct->chip;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200423 unsigned int i;
424
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200425 raw_spin_lock(&gc_lock);
426 list_add_tail(&gc->list, &gc_list);
427 raw_spin_unlock(&gc_lock);
428
Thomas Gleixner3528d822013-05-06 14:30:25 +0000429 irq_gc_init_mask_cache(gc, flags);
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000430
Thomas Gleixner7d828062011-04-03 11:42:53 +0200431 for (i = gc->irq_base; msk; msk >>= 1, i++) {
jhbird.choi@samsung.com1dd75f92011-07-21 15:29:14 +0900432 if (!(msk & 0x01))
Thomas Gleixner7d828062011-04-03 11:42:53 +0200433 continue;
434
435 if (flags & IRQ_GC_INIT_NESTED_LOCK)
436 irq_set_lockdep_class(i, &irq_nested_lock_class);
437
Thomas Gleixner966dc732013-05-06 14:30:22 +0000438 if (!(flags & IRQ_GC_NO_MASK)) {
439 struct irq_data *d = irq_get_irq_data(i);
440
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000441 if (chip->irq_calc_mask)
442 chip->irq_calc_mask(d);
443 else
444 d->mask = 1 << (i - gc->irq_base);
Thomas Gleixner966dc732013-05-06 14:30:22 +0000445 }
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000446 irq_set_chip_and_handler(i, chip, ct->handler);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200447 irq_set_chip_data(i, gc);
448 irq_modify_status(i, clr, set);
449 }
450 gc->irq_cnt = i - gc->irq_base;
451}
Nobuhiro Iwamatsu825de2e2011-10-17 11:08:46 +0900452EXPORT_SYMBOL_GPL(irq_setup_generic_chip);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200453
454/**
455 * irq_setup_alt_chip - Switch to alternative chip
456 * @d: irq_data for this interrupt
457 * @type Flow type to be initialized
458 *
459 * Only to be called from chip->irq_set_type() callbacks.
460 */
461int irq_setup_alt_chip(struct irq_data *d, unsigned int type)
462{
463 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
464 struct irq_chip_type *ct = gc->chip_types;
465 unsigned int i;
466
467 for (i = 0; i < gc->num_ct; i++, ct++) {
468 if (ct->type & type) {
469 d->chip = &ct->chip;
470 irq_data_to_desc(d)->handle_irq = ct->handler;
471 return 0;
472 }
473 }
474 return -EINVAL;
475}
Nobuhiro Iwamatsu825de2e2011-10-17 11:08:46 +0900476EXPORT_SYMBOL_GPL(irq_setup_alt_chip);
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200477
478/**
479 * irq_remove_generic_chip - Remove a chip
480 * @gc: Generic irq chip holding all data
481 * @msk: Bitmask holding the irqs to initialize relative to gc->irq_base
482 * @clr: IRQ_* bits to clear
483 * @set: IRQ_* bits to set
484 *
485 * Remove up to 32 interrupts starting from gc->irq_base.
486 */
487void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
488 unsigned int clr, unsigned int set)
489{
490 unsigned int i = gc->irq_base;
491
492 raw_spin_lock(&gc_lock);
493 list_del(&gc->list);
494 raw_spin_unlock(&gc_lock);
495
496 for (; msk; msk >>= 1, i++) {
jhbird.choi@samsung.com1dd75f92011-07-21 15:29:14 +0900497 if (!(msk & 0x01))
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200498 continue;
499
500 /* Remove handler first. That will mask the irq line */
501 irq_set_handler(i, NULL);
502 irq_set_chip(i, &no_irq_chip);
503 irq_set_chip_data(i, NULL);
504 irq_modify_status(i, clr, set);
505 }
506}
Nobuhiro Iwamatsu825de2e2011-10-17 11:08:46 +0900507EXPORT_SYMBOL_GPL(irq_remove_generic_chip);
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200508
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000509static struct irq_data *irq_gc_get_irq_data(struct irq_chip_generic *gc)
510{
511 unsigned int virq;
512
513 if (!gc->domain)
514 return irq_get_irq_data(gc->irq_base);
515
516 /*
517 * We don't know which of the irqs has been actually
518 * installed. Use the first one.
519 */
520 if (!gc->installed)
521 return NULL;
522
523 virq = irq_find_mapping(gc->domain, gc->irq_base + __ffs(gc->installed));
524 return virq ? irq_get_irq_data(virq) : NULL;
525}
526
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200527#ifdef CONFIG_PM
528static int irq_gc_suspend(void)
529{
530 struct irq_chip_generic *gc;
531
532 list_for_each_entry(gc, &gc_list, list) {
533 struct irq_chip_type *ct = gc->chip_types;
534
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000535 if (ct->chip.irq_suspend) {
536 struct irq_data *data = irq_gc_get_irq_data(gc);
537
538 if (data)
539 ct->chip.irq_suspend(data);
540 }
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200541 }
542 return 0;
543}
544
545static void irq_gc_resume(void)
546{
547 struct irq_chip_generic *gc;
548
549 list_for_each_entry(gc, &gc_list, list) {
550 struct irq_chip_type *ct = gc->chip_types;
551
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000552 if (ct->chip.irq_resume) {
553 struct irq_data *data = irq_gc_get_irq_data(gc);
554
555 if (data)
556 ct->chip.irq_resume(data);
557 }
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200558 }
559}
560#else
561#define irq_gc_suspend NULL
562#define irq_gc_resume NULL
563#endif
564
565static void irq_gc_shutdown(void)
566{
567 struct irq_chip_generic *gc;
568
569 list_for_each_entry(gc, &gc_list, list) {
570 struct irq_chip_type *ct = gc->chip_types;
571
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000572 if (ct->chip.irq_pm_shutdown) {
573 struct irq_data *data = irq_gc_get_irq_data(gc);
574
575 if (data)
576 ct->chip.irq_pm_shutdown(data);
577 }
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200578 }
579}
580
581static struct syscore_ops irq_gc_syscore_ops = {
582 .suspend = irq_gc_suspend,
583 .resume = irq_gc_resume,
584 .shutdown = irq_gc_shutdown,
585};
586
587static int __init irq_gc_init_ops(void)
588{
589 register_syscore_ops(&irq_gc_syscore_ops);
590 return 0;
591}
592device_initcall(irq_gc_init_ops);