blob: e838479d2d957be5908d5c5204c5437b49c22ef9 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Shannon Nelson8c47eaa2010-01-13 01:49:34 +00004 Copyright(c) 1999 - 2010 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/types.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/vmalloc.h>
33#include <linux/string.h>
34#include <linux/in.h>
35#include <linux/ip.h>
36#include <linux/tcp.h>
Lucy Liu60127862009-07-22 14:07:33 +000037#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070038#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <net/checksum.h>
41#include <net/ip6_checksum.h>
42#include <linux/ethtool.h>
43#include <linux/if_vlan.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000044#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070045
46#include "ixgbe.h"
47#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000048#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000049#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070050
51char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070052static const char ixgbe_driver_string[] =
Joe Perchese8e9f692010-09-07 21:34:53 +000053 "Intel(R) 10 Gigabit PCI Express Network Driver";
Auke Kok9a799d72007-09-15 14:07:45 -070054
Don Skidmore99faf682010-07-19 14:00:47 +000055#define DRV_VERSION "2.0.84-k2"
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070056const char ixgbe_driver_version[] = DRV_VERSION;
Shannon Nelson8c47eaa2010-01-13 01:49:34 +000057static char ixgbe_copyright[] = "Copyright (c) 1999-2010 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070058
59static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070060 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000061 [board_82599] = &ixgbe_82599_info,
Auke Kok9a799d72007-09-15 14:07:45 -070062};
63
64/* ixgbe_pci_tbl - PCI Device ID Table
65 *
66 * Wildcard entries (PCI_ANY_ID) should come last
67 * Last entry must be all 0s
68 *
69 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
70 * Class, Class Mask, private data (not used) }
71 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000072static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
Don Skidmore1e336d02009-01-26 20:57:51 -080073 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598),
74 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070075 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT),
Auke Kok3957d632007-10-31 15:22:10 -070076 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070077 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT),
Auke Kok3957d632007-10-31 15:22:10 -070078 board_82598 },
Jesse Brandeburg0befdb32008-10-31 00:46:40 -070079 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT),
80 board_82598 },
Peter P Waskiewicz Jr3845bec2009-07-16 15:50:52 +000081 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2),
82 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070083 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4),
Auke Kok3957d632007-10-31 15:22:10 -070084 board_82598 },
Jesse Brandeburg8d792cd2008-08-08 16:24:19 -070085 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT),
86 board_82598 },
Donald Skidmorec4900be2008-11-20 21:11:42 -080087 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT),
88 board_82598 },
89 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM),
90 board_82598 },
Jesse Brandeburgb95f5fc2008-09-11 19:58:59 -070091 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR),
92 board_82598 },
Donald Skidmorec4900be2008-11-20 21:11:42 -080093 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM),
94 board_82598 },
Don Skidmore2f21bdd2009-02-01 01:18:23 -080095 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX),
96 board_82598 },
PJ Waskiewicze8e26352009-02-27 15:45:05 +000097 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4),
98 board_82599 },
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +000099 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM),
100 board_82599 },
Don Skidmore74757d42009-12-08 07:22:23 +0000101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR),
102 board_82599 },
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP),
104 board_82599 },
Don Skidmore38ad1c82009-10-08 15:35:58 +0000105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM),
106 board_82599 },
Don Skidmoredbfec662009-10-02 08:58:25 +0000107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ),
108 board_82599 },
Peter P Waskiewicz Jr89111842009-09-14 07:47:49 +0000109 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4),
110 board_82599 },
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700111 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM),
112 board_82599 },
Don Skidmore312eb932009-10-02 08:58:04 +0000113 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE),
114 board_82599 },
Auke Kok9a799d72007-09-15 14:07:45 -0700115
116 /* required last entry */
117 {0, }
118};
119MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
120
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400121#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800122static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +0000123 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800124static struct notifier_block dca_notifier = {
125 .notifier_call = ixgbe_notify_dca,
126 .next = NULL,
127 .priority = 0
128};
129#endif
130
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000131#ifdef CONFIG_PCI_IOV
132static unsigned int max_vfs;
133module_param(max_vfs, uint, 0);
Joe Perchese8e9f692010-09-07 21:34:53 +0000134MODULE_PARM_DESC(max_vfs,
135 "Maximum number of virtual functions to allocate per physical function");
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000136#endif /* CONFIG_PCI_IOV */
137
Auke Kok9a799d72007-09-15 14:07:45 -0700138MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
139MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
140MODULE_LICENSE("GPL");
141MODULE_VERSION(DRV_VERSION);
142
143#define DEFAULT_DEBUG_LEVEL_SHIFT 3
144
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000145static inline void ixgbe_disable_sriov(struct ixgbe_adapter *adapter)
146{
147 struct ixgbe_hw *hw = &adapter->hw;
148 u32 gcr;
149 u32 gpie;
150 u32 vmdctl;
151
152#ifdef CONFIG_PCI_IOV
153 /* disable iov and allow time for transactions to clear */
154 pci_disable_sriov(adapter->pdev);
155#endif
156
157 /* turn off device IOV mode */
158 gcr = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
159 gcr &= ~(IXGBE_GCR_EXT_SRIOV);
160 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr);
161 gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
162 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
163 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
164
165 /* set default pool back to 0 */
166 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
167 vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
168 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
169
170 /* take a breather then clean up driver data */
171 msleep(100);
Joe Perchese8e9f692010-09-07 21:34:53 +0000172
173 kfree(adapter->vfinfo);
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000174 adapter->vfinfo = NULL;
175
176 adapter->num_vfs = 0;
177 adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
178}
179
Taku Izumidcd79ae2010-04-27 14:39:53 +0000180struct ixgbe_reg_info {
181 u32 ofs;
182 char *name;
183};
184
185static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
186
187 /* General Registers */
188 {IXGBE_CTRL, "CTRL"},
189 {IXGBE_STATUS, "STATUS"},
190 {IXGBE_CTRL_EXT, "CTRL_EXT"},
191
192 /* Interrupt Registers */
193 {IXGBE_EICR, "EICR"},
194
195 /* RX Registers */
196 {IXGBE_SRRCTL(0), "SRRCTL"},
197 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
198 {IXGBE_RDLEN(0), "RDLEN"},
199 {IXGBE_RDH(0), "RDH"},
200 {IXGBE_RDT(0), "RDT"},
201 {IXGBE_RXDCTL(0), "RXDCTL"},
202 {IXGBE_RDBAL(0), "RDBAL"},
203 {IXGBE_RDBAH(0), "RDBAH"},
204
205 /* TX Registers */
206 {IXGBE_TDBAL(0), "TDBAL"},
207 {IXGBE_TDBAH(0), "TDBAH"},
208 {IXGBE_TDLEN(0), "TDLEN"},
209 {IXGBE_TDH(0), "TDH"},
210 {IXGBE_TDT(0), "TDT"},
211 {IXGBE_TXDCTL(0), "TXDCTL"},
212
213 /* List Terminator */
214 {}
215};
216
217
218/*
219 * ixgbe_regdump - register printout routine
220 */
221static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
222{
223 int i = 0, j = 0;
224 char rname[16];
225 u32 regs[64];
226
227 switch (reginfo->ofs) {
228 case IXGBE_SRRCTL(0):
229 for (i = 0; i < 64; i++)
230 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
231 break;
232 case IXGBE_DCA_RXCTRL(0):
233 for (i = 0; i < 64; i++)
234 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
235 break;
236 case IXGBE_RDLEN(0):
237 for (i = 0; i < 64; i++)
238 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
239 break;
240 case IXGBE_RDH(0):
241 for (i = 0; i < 64; i++)
242 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
243 break;
244 case IXGBE_RDT(0):
245 for (i = 0; i < 64; i++)
246 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
247 break;
248 case IXGBE_RXDCTL(0):
249 for (i = 0; i < 64; i++)
250 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
251 break;
252 case IXGBE_RDBAL(0):
253 for (i = 0; i < 64; i++)
254 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
255 break;
256 case IXGBE_RDBAH(0):
257 for (i = 0; i < 64; i++)
258 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
259 break;
260 case IXGBE_TDBAL(0):
261 for (i = 0; i < 64; i++)
262 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
263 break;
264 case IXGBE_TDBAH(0):
265 for (i = 0; i < 64; i++)
266 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
267 break;
268 case IXGBE_TDLEN(0):
269 for (i = 0; i < 64; i++)
270 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
271 break;
272 case IXGBE_TDH(0):
273 for (i = 0; i < 64; i++)
274 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
275 break;
276 case IXGBE_TDT(0):
277 for (i = 0; i < 64; i++)
278 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
279 break;
280 case IXGBE_TXDCTL(0):
281 for (i = 0; i < 64; i++)
282 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
283 break;
284 default:
Joe Perchesc7689572010-09-07 21:35:17 +0000285 pr_info("%-15s %08x\n", reginfo->name,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000286 IXGBE_READ_REG(hw, reginfo->ofs));
287 return;
288 }
289
290 for (i = 0; i < 8; i++) {
291 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
Joe Perchesc7689572010-09-07 21:35:17 +0000292 pr_err("%-15s", rname);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000293 for (j = 0; j < 8; j++)
Joe Perchesc7689572010-09-07 21:35:17 +0000294 pr_cont(" %08x", regs[i*8+j]);
295 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000296 }
297
298}
299
300/*
301 * ixgbe_dump - Print registers, tx-rings and rx-rings
302 */
303static void ixgbe_dump(struct ixgbe_adapter *adapter)
304{
305 struct net_device *netdev = adapter->netdev;
306 struct ixgbe_hw *hw = &adapter->hw;
307 struct ixgbe_reg_info *reginfo;
308 int n = 0;
309 struct ixgbe_ring *tx_ring;
310 struct ixgbe_tx_buffer *tx_buffer_info;
311 union ixgbe_adv_tx_desc *tx_desc;
312 struct my_u0 { u64 a; u64 b; } *u0;
313 struct ixgbe_ring *rx_ring;
314 union ixgbe_adv_rx_desc *rx_desc;
315 struct ixgbe_rx_buffer *rx_buffer_info;
316 u32 staterr;
317 int i = 0;
318
319 if (!netif_msg_hw(adapter))
320 return;
321
322 /* Print netdevice Info */
323 if (netdev) {
324 dev_info(&adapter->pdev->dev, "Net device Info\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000325 pr_info("Device Name state "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000326 "trans_start last_rx\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000327 pr_info("%-15s %016lX %016lX %016lX\n",
328 netdev->name,
329 netdev->state,
330 netdev->trans_start,
331 netdev->last_rx);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000332 }
333
334 /* Print Registers */
335 dev_info(&adapter->pdev->dev, "Register Dump\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000336 pr_info(" Register Name Value\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000337 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
338 reginfo->name; reginfo++) {
339 ixgbe_regdump(hw, reginfo);
340 }
341
342 /* Print TX Ring Summary */
343 if (!netdev || !netif_running(netdev))
344 goto exit;
345
346 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000347 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000348 for (n = 0; n < adapter->num_tx_queues; n++) {
349 tx_ring = adapter->tx_ring[n];
350 tx_buffer_info =
351 &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Joe Perchesc7689572010-09-07 21:35:17 +0000352 pr_info(" %5d %5X %5X %016llX %04X %3X %016llX\n",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000353 n, tx_ring->next_to_use, tx_ring->next_to_clean,
354 (u64)tx_buffer_info->dma,
355 tx_buffer_info->length,
356 tx_buffer_info->next_to_watch,
357 (u64)tx_buffer_info->time_stamp);
358 }
359
360 /* Print TX Rings */
361 if (!netif_msg_tx_done(adapter))
362 goto rx_ring_summary;
363
364 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
365
366 /* Transmit Descriptor Formats
367 *
368 * Advanced Transmit Descriptor
369 * +--------------------------------------------------------------+
370 * 0 | Buffer Address [63:0] |
371 * +--------------------------------------------------------------+
372 * 8 | PAYLEN | PORTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
373 * +--------------------------------------------------------------+
374 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
375 */
376
377 for (n = 0; n < adapter->num_tx_queues; n++) {
378 tx_ring = adapter->tx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000379 pr_info("------------------------------------\n");
380 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
381 pr_info("------------------------------------\n");
382 pr_info("T [desc] [address 63:0 ] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000383 "[PlPOIdStDDt Ln] [bi->dma ] "
384 "leng ntw timestamp bi->skb\n");
385
386 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Alexander Duyck31f05a22010-08-19 13:40:31 +0000387 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000388 tx_buffer_info = &tx_ring->tx_buffer_info[i];
389 u0 = (struct my_u0 *)tx_desc;
Joe Perchesc7689572010-09-07 21:35:17 +0000390 pr_info("T [0x%03X] %016llX %016llX %016llX"
Taku Izumidcd79ae2010-04-27 14:39:53 +0000391 " %04X %3X %016llX %p", i,
392 le64_to_cpu(u0->a),
393 le64_to_cpu(u0->b),
394 (u64)tx_buffer_info->dma,
395 tx_buffer_info->length,
396 tx_buffer_info->next_to_watch,
397 (u64)tx_buffer_info->time_stamp,
398 tx_buffer_info->skb);
399 if (i == tx_ring->next_to_use &&
400 i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000401 pr_cont(" NTC/U\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000402 else if (i == tx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000403 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000404 else if (i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000405 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000406 else
Joe Perchesc7689572010-09-07 21:35:17 +0000407 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000408
409 if (netif_msg_pktdata(adapter) &&
410 tx_buffer_info->dma != 0)
411 print_hex_dump(KERN_INFO, "",
412 DUMP_PREFIX_ADDRESS, 16, 1,
413 phys_to_virt(tx_buffer_info->dma),
414 tx_buffer_info->length, true);
415 }
416 }
417
418 /* Print RX Rings Summary */
419rx_ring_summary:
420 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000421 pr_info("Queue [NTU] [NTC]\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000422 for (n = 0; n < adapter->num_rx_queues; n++) {
423 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000424 pr_info("%5d %5X %5X\n",
425 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000426 }
427
428 /* Print RX Rings */
429 if (!netif_msg_rx_status(adapter))
430 goto exit;
431
432 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
433
434 /* Advanced Receive Descriptor (Read) Format
435 * 63 1 0
436 * +-----------------------------------------------------+
437 * 0 | Packet Buffer Address [63:1] |A0/NSE|
438 * +----------------------------------------------+------+
439 * 8 | Header Buffer Address [63:1] | DD |
440 * +-----------------------------------------------------+
441 *
442 *
443 * Advanced Receive Descriptor (Write-Back) Format
444 *
445 * 63 48 47 32 31 30 21 20 16 15 4 3 0
446 * +------------------------------------------------------+
447 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
448 * | Checksum Ident | | | | Type | Type |
449 * +------------------------------------------------------+
450 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
451 * +------------------------------------------------------+
452 * 63 48 47 32 31 20 19 0
453 */
454 for (n = 0; n < adapter->num_rx_queues; n++) {
455 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000456 pr_info("------------------------------------\n");
457 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
458 pr_info("------------------------------------\n");
459 pr_info("R [desc] [ PktBuf A0] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000460 "[ HeadBuf DD] [bi->dma ] [bi->skb] "
461 "<-- Adv Rx Read format\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000462 pr_info("RWB[desc] [PcsmIpSHl PtRs] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000463 "[vl er S cks ln] ---------------- [bi->skb] "
464 "<-- Adv Rx Write-Back format\n");
465
466 for (i = 0; i < rx_ring->count; i++) {
467 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +0000468 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000469 u0 = (struct my_u0 *)rx_desc;
470 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
471 if (staterr & IXGBE_RXD_STAT_DD) {
472 /* Descriptor Done */
Joe Perchesc7689572010-09-07 21:35:17 +0000473 pr_info("RWB[0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000474 "%016llX ---------------- %p", i,
475 le64_to_cpu(u0->a),
476 le64_to_cpu(u0->b),
477 rx_buffer_info->skb);
478 } else {
Joe Perchesc7689572010-09-07 21:35:17 +0000479 pr_info("R [0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000480 "%016llX %016llX %p", i,
481 le64_to_cpu(u0->a),
482 le64_to_cpu(u0->b),
483 (u64)rx_buffer_info->dma,
484 rx_buffer_info->skb);
485
486 if (netif_msg_pktdata(adapter)) {
487 print_hex_dump(KERN_INFO, "",
488 DUMP_PREFIX_ADDRESS, 16, 1,
489 phys_to_virt(rx_buffer_info->dma),
490 rx_ring->rx_buf_len, true);
491
492 if (rx_ring->rx_buf_len
493 < IXGBE_RXBUFFER_2048)
494 print_hex_dump(KERN_INFO, "",
495 DUMP_PREFIX_ADDRESS, 16, 1,
496 phys_to_virt(
497 rx_buffer_info->page_dma +
498 rx_buffer_info->page_offset
499 ),
500 PAGE_SIZE/2, true);
501 }
502 }
503
504 if (i == rx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000505 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000506 else if (i == rx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000507 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000508 else
Joe Perchesc7689572010-09-07 21:35:17 +0000509 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000510
511 }
512 }
513
514exit:
515 return;
516}
517
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800518static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
519{
520 u32 ctrl_ext;
521
522 /* Let firmware take over control of h/w */
523 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
524 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000525 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800526}
527
528static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
529{
530 u32 ctrl_ext;
531
532 /* Let firmware know the driver has taken over */
533 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
534 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000535 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800536}
Auke Kok9a799d72007-09-15 14:07:45 -0700537
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000538/*
539 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
540 * @adapter: pointer to adapter struct
541 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
542 * @queue: queue to map the corresponding interrupt to
543 * @msix_vector: the vector to map to the corresponding queue
544 *
545 */
546static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
Joe Perchese8e9f692010-09-07 21:34:53 +0000547 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700548{
549 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000550 struct ixgbe_hw *hw = &adapter->hw;
551 switch (hw->mac.type) {
552 case ixgbe_mac_82598EB:
553 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
554 if (direction == -1)
555 direction = 0;
556 index = (((direction * 64) + queue) >> 2) & 0x1F;
557 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
558 ivar &= ~(0xFF << (8 * (queue & 0x3)));
559 ivar |= (msix_vector << (8 * (queue & 0x3)));
560 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
561 break;
562 case ixgbe_mac_82599EB:
563 if (direction == -1) {
564 /* other causes */
565 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
566 index = ((queue & 1) * 8);
567 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
568 ivar &= ~(0xFF << index);
569 ivar |= (msix_vector << index);
570 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
571 break;
572 } else {
573 /* tx or rx causes */
574 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
575 index = ((16 * (queue & 1)) + (8 * direction));
576 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
577 ivar &= ~(0xFF << index);
578 ivar |= (msix_vector << index);
579 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
580 break;
581 }
582 default:
583 break;
584 }
Auke Kok9a799d72007-09-15 14:07:45 -0700585}
586
Alexander Duyckfe49f042009-06-04 16:00:09 +0000587static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000588 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +0000589{
590 u32 mask;
591
592 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
593 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
594 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
595 } else {
596 mask = (qmask & 0xFFFFFFFF);
597 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
598 mask = (qmask >> 32);
599 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
600 }
601}
602
Alexander Duyck84418e32010-08-19 13:40:54 +0000603void ixgbe_unmap_and_free_tx_resource(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000604 struct ixgbe_tx_buffer
605 *tx_buffer_info)
Auke Kok9a799d72007-09-15 14:07:45 -0700606{
Alexander Duycke5a43542009-12-02 16:46:56 +0000607 if (tx_buffer_info->dma) {
608 if (tx_buffer_info->mapped_as_page)
Nick Nunley1b507732010-04-27 13:10:27 +0000609 dma_unmap_page(&adapter->pdev->dev,
Alexander Duycke5a43542009-12-02 16:46:56 +0000610 tx_buffer_info->dma,
611 tx_buffer_info->length,
Nick Nunley1b507732010-04-27 13:10:27 +0000612 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +0000613 else
Nick Nunley1b507732010-04-27 13:10:27 +0000614 dma_unmap_single(&adapter->pdev->dev,
Alexander Duycke5a43542009-12-02 16:46:56 +0000615 tx_buffer_info->dma,
616 tx_buffer_info->length,
Nick Nunley1b507732010-04-27 13:10:27 +0000617 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +0000618 tx_buffer_info->dma = 0;
619 }
Auke Kok9a799d72007-09-15 14:07:45 -0700620 if (tx_buffer_info->skb) {
621 dev_kfree_skb_any(tx_buffer_info->skb);
622 tx_buffer_info->skb = NULL;
623 }
Alexander Duyck44df32c2009-03-31 21:34:23 +0000624 tx_buffer_info->time_stamp = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700625 /* tx_buffer_info must be completely set up in the transmit path */
626}
627
Yi Zou26f23d82009-11-06 12:56:00 +0000628/**
John Fastabend7483d9d2010-05-18 16:00:10 +0000629 * ixgbe_tx_xon_state - check the tx ring xon state
Yi Zou26f23d82009-11-06 12:56:00 +0000630 * @adapter: the ixgbe adapter
631 * @tx_ring: the corresponding tx_ring
632 *
633 * If not in DCB mode, checks TFCS.TXOFF, otherwise, find out the
634 * corresponding TC of this tx_ring when checking TFCS.
635 *
John Fastabend7483d9d2010-05-18 16:00:10 +0000636 * Returns : true if in xon state (currently not paused)
Yi Zou26f23d82009-11-06 12:56:00 +0000637 */
John Fastabend7483d9d2010-05-18 16:00:10 +0000638static inline bool ixgbe_tx_xon_state(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000639 struct ixgbe_ring *tx_ring)
Yi Zou26f23d82009-11-06 12:56:00 +0000640{
Yi Zou26f23d82009-11-06 12:56:00 +0000641 u32 txoff = IXGBE_TFCS_TXOFF;
642
643#ifdef CONFIG_IXGBE_DCB
John Fastabendca739482010-06-03 17:03:45 +0000644 if (adapter->dcb_cfg.pfc_mode_enable) {
Jaswinder Singh Rajput30b768322009-11-20 04:02:27 +0000645 int tc;
Yi Zou26f23d82009-11-06 12:56:00 +0000646 int reg_idx = tx_ring->reg_idx;
647 int dcb_i = adapter->ring_feature[RING_F_DCB].indices;
648
PJ Waskiewicz6837e892010-01-06 17:50:29 +0000649 switch (adapter->hw.mac.type) {
650 case ixgbe_mac_82598EB:
Yi Zou26f23d82009-11-06 12:56:00 +0000651 tc = reg_idx >> 2;
652 txoff = IXGBE_TFCS_TXOFF0;
PJ Waskiewicz6837e892010-01-06 17:50:29 +0000653 break;
654 case ixgbe_mac_82599EB:
Yi Zou26f23d82009-11-06 12:56:00 +0000655 tc = 0;
656 txoff = IXGBE_TFCS_TXOFF;
657 if (dcb_i == 8) {
658 /* TC0, TC1 */
659 tc = reg_idx >> 5;
660 if (tc == 2) /* TC2, TC3 */
661 tc += (reg_idx - 64) >> 4;
662 else if (tc == 3) /* TC4, TC5, TC6, TC7 */
663 tc += 1 + ((reg_idx - 96) >> 3);
664 } else if (dcb_i == 4) {
665 /* TC0, TC1 */
666 tc = reg_idx >> 6;
667 if (tc == 1) {
668 tc += (reg_idx - 64) >> 5;
669 if (tc == 2) /* TC2, TC3 */
670 tc += (reg_idx - 96) >> 4;
671 }
672 }
PJ Waskiewicz6837e892010-01-06 17:50:29 +0000673 break;
674 default:
675 tc = 0;
Yi Zou26f23d82009-11-06 12:56:00 +0000676 }
677 txoff <<= tc;
678 }
679#endif
680 return IXGBE_READ_REG(&adapter->hw, IXGBE_TFCS) & txoff;
681}
682
Auke Kok9a799d72007-09-15 14:07:45 -0700683static inline bool ixgbe_check_tx_hang(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000684 struct ixgbe_ring *tx_ring,
685 unsigned int eop)
Auke Kok9a799d72007-09-15 14:07:45 -0700686{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700687 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700688
Auke Kok9a799d72007-09-15 14:07:45 -0700689 /* Detect a transmit hang in hardware, this serializes the
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700690 * check with the clearing of time_stamp and movement of eop */
Auke Kok9a799d72007-09-15 14:07:45 -0700691 adapter->detect_tx_hung = false;
Alexander Duyck44df32c2009-03-31 21:34:23 +0000692 if (tx_ring->tx_buffer_info[eop].time_stamp &&
Auke Kok9a799d72007-09-15 14:07:45 -0700693 time_after(jiffies, tx_ring->tx_buffer_info[eop].time_stamp + HZ) &&
John Fastabend7483d9d2010-05-18 16:00:10 +0000694 ixgbe_tx_xon_state(adapter, tx_ring)) {
Auke Kok9a799d72007-09-15 14:07:45 -0700695 /* detected Tx unit hang */
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700696 union ixgbe_adv_tx_desc *tx_desc;
Alexander Duyck31f05a22010-08-19 13:40:31 +0000697 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
Emil Tantilov396e7992010-07-01 20:05:12 +0000698 e_err(drv, "Detected Tx Unit Hang\n"
Emil Tantilov849c4542010-06-03 16:53:41 +0000699 " Tx Queue <%d>\n"
700 " TDH, TDT <%x>, <%x>\n"
701 " next_to_use <%x>\n"
702 " next_to_clean <%x>\n"
703 "tx_buffer_info[next_to_clean]\n"
704 " time_stamp <%lx>\n"
705 " jiffies <%lx>\n",
706 tx_ring->queue_index,
707 IXGBE_READ_REG(hw, tx_ring->head),
708 IXGBE_READ_REG(hw, tx_ring->tail),
709 tx_ring->next_to_use, eop,
710 tx_ring->tx_buffer_info[eop].time_stamp, jiffies);
Auke Kok9a799d72007-09-15 14:07:45 -0700711 return true;
712 }
713
714 return false;
715}
716
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700717#define IXGBE_MAX_TXD_PWR 14
718#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800719
720/* Tx Descriptors needed, worst case */
721#define TXD_USE_COUNT(S) (((S) >> IXGBE_MAX_TXD_PWR) + \
722 (((S) & (IXGBE_MAX_DATA_PER_TXD - 1)) ? 1 : 0))
723#define DESC_NEEDED (TXD_USE_COUNT(IXGBE_MAX_DATA_PER_TXD) /* skb->data */ + \
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700724 MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE) + 1) /* for context */
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800725
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700726static void ixgbe_tx_timeout(struct net_device *netdev);
727
Auke Kok9a799d72007-09-15 14:07:45 -0700728/**
729 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +0000730 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700731 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -0700732 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +0000733static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +0000734 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700735{
Alexander Duyckfe49f042009-06-04 16:00:09 +0000736 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700737 struct net_device *netdev = adapter->netdev;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800738 union ixgbe_adv_tx_desc *tx_desc, *eop_desc;
739 struct ixgbe_tx_buffer *tx_buffer_info;
740 unsigned int i, eop, count = 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700741 unsigned int total_bytes = 0, total_packets = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700742
743 i = tx_ring->next_to_clean;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800744 eop = tx_ring->tx_buffer_info[i].next_to_watch;
Alexander Duyck31f05a22010-08-19 13:40:31 +0000745 eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800746
747 while ((eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)) &&
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +0000748 (count < tx_ring->work_limit)) {
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800749 bool cleaned = false;
Jeff Kirsher2d0bb1c2010-08-08 16:02:31 +0000750 rmb(); /* read buffer_info after eop_desc */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800751 for ( ; !cleaned; count++) {
Alexander Duyck31f05a22010-08-19 13:40:31 +0000752 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -0700753 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -0700754
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800755 tx_desc->wb.status = 0;
Alexander Duyck8ad494b2010-11-16 19:26:47 -0800756 cleaned = (i == eop);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800757
Auke Kok9a799d72007-09-15 14:07:45 -0700758 i++;
759 if (i == tx_ring->count)
760 i = 0;
Alexander Duyck8ad494b2010-11-16 19:26:47 -0800761
762 if (cleaned && tx_buffer_info->skb) {
763 total_bytes += tx_buffer_info->bytecount;
764 total_packets += tx_buffer_info->gso_segs;
765 }
766
767 ixgbe_unmap_and_free_tx_resource(adapter,
768 tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -0700769 }
770
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800771 eop = tx_ring->tx_buffer_info[i].next_to_watch;
Alexander Duyck31f05a22010-08-19 13:40:31 +0000772 eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800773 }
774
Auke Kok9a799d72007-09-15 14:07:45 -0700775 tx_ring->next_to_clean = i;
776
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800777#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700778 if (unlikely(count && netif_carrier_ok(netdev) &&
Joe Perchese8e9f692010-09-07 21:34:53 +0000779 (IXGBE_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800780 /* Make sure that anybody stopping the queue after this
781 * sees the new next_to_clean.
782 */
783 smp_mb();
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800784 if (__netif_subqueue_stopped(netdev, tx_ring->queue_index) &&
785 !test_bit(__IXGBE_DOWN, &adapter->state)) {
786 netif_wake_subqueue(netdev, tx_ring->queue_index);
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000787 ++tx_ring->restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800788 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800789 }
Auke Kok9a799d72007-09-15 14:07:45 -0700790
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700791 if (adapter->detect_tx_hung) {
792 if (ixgbe_check_tx_hang(adapter, tx_ring, i)) {
793 /* schedule immediate reset if we believe we hung */
Emil Tantilov396e7992010-07-01 20:05:12 +0000794 e_info(probe, "tx hang %d detected, resetting "
795 "adapter\n", adapter->tx_timeout_count + 1);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700796 ixgbe_tx_timeout(adapter->netdev);
797 }
798 }
Auke Kok9a799d72007-09-15 14:07:45 -0700799
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700800 /* re-arm the interrupt */
Alexander Duyckfe49f042009-06-04 16:00:09 +0000801 if (count >= tx_ring->work_limit)
802 ixgbe_irq_rearm_queues(adapter, ((u64)1 << q_vector->v_idx));
Auke Kok9a799d72007-09-15 14:07:45 -0700803
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700804 tx_ring->total_bytes += total_bytes;
805 tx_ring->total_packets += total_packets;
Eric Dumazetde1036b2010-10-20 23:00:04 +0000806 u64_stats_update_begin(&tx_ring->syncp);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700807 tx_ring->stats.packets += total_packets;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800808 tx_ring->stats.bytes += total_bytes;
Eric Dumazetde1036b2010-10-20 23:00:04 +0000809 u64_stats_update_end(&tx_ring->syncp);
Eric Dumazet807540b2010-09-23 05:40:09 +0000810 return count < tx_ring->work_limit;
Auke Kok9a799d72007-09-15 14:07:45 -0700811}
812
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400813#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800814static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000815 struct ixgbe_ring *rx_ring)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800816{
817 u32 rxctrl;
818 int cpu = get_cpu();
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000819 int q = rx_ring->reg_idx;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800820
Jesse Brandeburg3a581072008-08-26 04:27:08 -0700821 if (rx_ring->cpu != cpu) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800822 rxctrl = IXGBE_READ_REG(&adapter->hw, IXGBE_DCA_RXCTRL(q));
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000823 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
824 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK;
825 rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
826 } else if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
827 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK_82599;
828 rxctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
Joe Perchese8e9f692010-09-07 21:34:53 +0000829 IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599);
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000830 }
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800831 rxctrl |= IXGBE_DCA_RXCTRL_DESC_DCA_EN;
832 rxctrl |= IXGBE_DCA_RXCTRL_HEAD_DCA_EN;
Don Skidmore15005a32009-01-19 16:54:13 -0800833 rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_RRO_EN);
834 rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_WRO_EN |
Joe Perchese8e9f692010-09-07 21:34:53 +0000835 IXGBE_DCA_RXCTRL_DESC_HSRO_EN);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800836 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_RXCTRL(q), rxctrl);
Jesse Brandeburg3a581072008-08-26 04:27:08 -0700837 rx_ring->cpu = cpu;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800838 }
839 put_cpu();
840}
841
842static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000843 struct ixgbe_ring *tx_ring)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800844{
845 u32 txctrl;
846 int cpu = get_cpu();
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000847 int q = tx_ring->reg_idx;
Don Skidmoreee5f7842009-11-06 12:56:20 +0000848 struct ixgbe_hw *hw = &adapter->hw;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800849
Jesse Brandeburg3a581072008-08-26 04:27:08 -0700850 if (tx_ring->cpu != cpu) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000851 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
Don Skidmoreee5f7842009-11-06 12:56:20 +0000852 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(q));
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000853 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK;
854 txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
Don Skidmoreee5f7842009-11-06 12:56:20 +0000855 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
856 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(q), txctrl);
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000857 } else if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
Don Skidmoreee5f7842009-11-06 12:56:20 +0000858 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(q));
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000859 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK_82599;
860 txctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
Joe Perchese8e9f692010-09-07 21:34:53 +0000861 IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599);
Don Skidmoreee5f7842009-11-06 12:56:20 +0000862 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
863 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(q), txctrl);
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000864 }
Jesse Brandeburg3a581072008-08-26 04:27:08 -0700865 tx_ring->cpu = cpu;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800866 }
867 put_cpu();
868}
869
870static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
871{
872 int i;
873
874 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
875 return;
876
Alexander Duycke35ec122009-05-21 13:07:12 +0000877 /* always use CB2 mode, difference is masked in the CB driver */
878 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
879
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800880 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000881 adapter->tx_ring[i]->cpu = -1;
882 ixgbe_update_tx_dca(adapter, adapter->tx_ring[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800883 }
884 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000885 adapter->rx_ring[i]->cpu = -1;
886 ixgbe_update_rx_dca(adapter, adapter->rx_ring[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800887 }
888}
889
890static int __ixgbe_notify_dca(struct device *dev, void *data)
891{
892 struct net_device *netdev = dev_get_drvdata(dev);
893 struct ixgbe_adapter *adapter = netdev_priv(netdev);
894 unsigned long event = *(unsigned long *)data;
895
896 switch (event) {
897 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700898 /* if we're already enabled, don't do it again */
899 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
900 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +0300901 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700902 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800903 ixgbe_setup_dca(adapter);
904 break;
905 }
906 /* Fall Through since DCA is disabled. */
907 case DCA_PROVIDER_REMOVE:
908 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
909 dca_remove_requester(dev);
910 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
911 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
912 }
913 break;
914 }
915
Denis V. Lunev652f0932008-03-27 14:39:17 +0300916 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800917}
918
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400919#endif /* CONFIG_IXGBE_DCA */
Auke Kok9a799d72007-09-15 14:07:45 -0700920/**
921 * ixgbe_receive_skb - Send a completed packet up the stack
922 * @adapter: board private structure
923 * @skb: packet to send up
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -0700924 * @status: hardware indication of status of receive
925 * @rx_ring: rx descriptor ring (for a specific queue) to setup
926 * @rx_desc: rx descriptor
Auke Kok9a799d72007-09-15 14:07:45 -0700927 **/
Herbert Xu78b6f4c2009-01-18 21:49:45 -0800928static void ixgbe_receive_skb(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +0000929 struct sk_buff *skb, u8 status,
930 struct ixgbe_ring *ring,
931 union ixgbe_adv_rx_desc *rx_desc)
Auke Kok9a799d72007-09-15 14:07:45 -0700932{
Herbert Xu78b6f4c2009-01-18 21:49:45 -0800933 struct ixgbe_adapter *adapter = q_vector->adapter;
934 struct napi_struct *napi = &q_vector->napi;
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -0700935 bool is_vlan = (status & IXGBE_RXD_STAT_VP);
936 u16 tag = le16_to_cpu(rx_desc->wb.upper.vlan);
Auke Kok9a799d72007-09-15 14:07:45 -0700937
Jesse Grossf62bbb52010-10-20 13:56:10 +0000938 if (is_vlan && (tag & VLAN_VID_MASK))
939 __vlan_hwaccel_put_tag(skb, tag);
940
941 if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
942 napi_gro_receive(napi, skb);
943 else
944 netif_rx(skb);
Auke Kok9a799d72007-09-15 14:07:45 -0700945}
946
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -0800947/**
948 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
949 * @adapter: address of board private structure
950 * @status_err: hardware indication of status of receive
951 * @skb: skb currently being received and modified
952 **/
Auke Kok9a799d72007-09-15 14:07:45 -0700953static inline void ixgbe_rx_checksum(struct ixgbe_adapter *adapter,
Don Skidmore8bae1b22009-07-23 18:00:39 +0000954 union ixgbe_adv_rx_desc *rx_desc,
955 struct sk_buff *skb)
Auke Kok9a799d72007-09-15 14:07:45 -0700956{
Don Skidmore8bae1b22009-07-23 18:00:39 +0000957 u32 status_err = le32_to_cpu(rx_desc->wb.upper.status_error);
958
Eric Dumazetbc8acf22010-09-02 13:07:41 -0700959 skb_checksum_none_assert(skb);
Auke Kok9a799d72007-09-15 14:07:45 -0700960
Jesse Brandeburg712744b2008-08-26 04:26:56 -0700961 /* Rx csum disabled */
962 if (!(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
Auke Kok9a799d72007-09-15 14:07:45 -0700963 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -0800964
965 /* if IP and error */
966 if ((status_err & IXGBE_RXD_STAT_IPCS) &&
967 (status_err & IXGBE_RXDADV_ERR_IPE)) {
Auke Kok9a799d72007-09-15 14:07:45 -0700968 adapter->hw_csum_rx_error++;
969 return;
970 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -0800971
972 if (!(status_err & IXGBE_RXD_STAT_L4CS))
973 return;
974
975 if (status_err & IXGBE_RXDADV_ERR_TCPE) {
Don Skidmore8bae1b22009-07-23 18:00:39 +0000976 u16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
977
978 /*
979 * 82599 errata, UDP frames with a 0 checksum can be marked as
980 * checksum errors.
981 */
982 if ((pkt_info & IXGBE_RXDADV_PKTTYPE_UDP) &&
983 (adapter->hw.mac.type == ixgbe_mac_82599EB))
984 return;
985
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -0800986 adapter->hw_csum_rx_error++;
987 return;
988 }
989
Auke Kok9a799d72007-09-15 14:07:45 -0700990 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -0800991 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -0700992}
993
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000994static inline void ixgbe_release_rx_desc(struct ixgbe_hw *hw,
Joe Perchese8e9f692010-09-07 21:34:53 +0000995 struct ixgbe_ring *rx_ring, u32 val)
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000996{
997 /*
998 * Force memory writes to complete before letting h/w
999 * know there are new descriptors to fetch. (Only
1000 * applicable for weak-ordered memory model archs,
1001 * such as IA-64).
1002 */
1003 wmb();
1004 IXGBE_WRITE_REG(hw, IXGBE_RDT(rx_ring->reg_idx), val);
1005}
1006
Auke Kok9a799d72007-09-15 14:07:45 -07001007/**
1008 * ixgbe_alloc_rx_buffers - Replace used receive buffers; packet split
1009 * @adapter: address of board private structure
1010 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00001011void ixgbe_alloc_rx_buffers(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001012 struct ixgbe_ring *rx_ring,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001013 u16 cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001014{
Auke Kok9a799d72007-09-15 14:07:45 -07001015 struct pci_dev *pdev = adapter->pdev;
1016 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001017 struct ixgbe_rx_buffer *bi;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001018 struct sk_buff *skb;
1019 u16 i = rx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07001020
1021 while (cleaned_count--) {
Alexander Duyck31f05a22010-08-19 13:40:31 +00001022 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001023 bi = &rx_ring->rx_buffer_info[i];
1024 skb = bi->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001025
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001026 if (!skb) {
1027 skb = netdev_alloc_skb_ip_align(adapter->netdev,
1028 rx_ring->rx_buf_len);
Auke Kok9a799d72007-09-15 14:07:45 -07001029 if (!skb) {
1030 adapter->alloc_rx_buff_failed++;
1031 goto no_buffers;
1032 }
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001033 /* initialize queue mapping */
1034 skb_record_rx_queue(skb, rx_ring->queue_index);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001035 bi->skb = skb;
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001036 }
Auke Kok9a799d72007-09-15 14:07:45 -07001037
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001038 if (!bi->dma) {
1039 bi->dma = dma_map_single(&pdev->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001040 skb->data,
Joe Perchese8e9f692010-09-07 21:34:53 +00001041 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00001042 DMA_FROM_DEVICE);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001043 if (dma_mapping_error(&pdev->dev, bi->dma)) {
1044 adapter->alloc_rx_buff_failed++;
1045 bi->dma = 0;
1046 goto no_buffers;
1047 }
Auke Kok9a799d72007-09-15 14:07:45 -07001048 }
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001049
Yi Zou6e455b892009-08-06 13:05:44 +00001050 if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001051 if (!bi->page) {
1052 bi->page = netdev_alloc_page(adapter->netdev);
1053 if (!bi->page) {
1054 adapter->alloc_rx_page_failed++;
1055 goto no_buffers;
1056 }
1057 }
1058
1059 if (!bi->page_dma) {
1060 /* use a half page if we're re-using */
1061 bi->page_offset ^= PAGE_SIZE / 2;
1062 bi->page_dma = dma_map_page(&pdev->dev,
1063 bi->page,
1064 bi->page_offset,
1065 PAGE_SIZE / 2,
1066 DMA_FROM_DEVICE);
1067 if (dma_mapping_error(&pdev->dev,
1068 bi->page_dma)) {
1069 adapter->alloc_rx_page_failed++;
1070 bi->page_dma = 0;
1071 goto no_buffers;
1072 }
1073 }
1074
1075 /* Refresh the desc even if buffer_addrs didn't change
1076 * because each write-back erases this info. */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001077 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
1078 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07001079 } else {
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001080 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
Alexander Duyck84418e32010-08-19 13:40:54 +00001081 rx_desc->read.hdr_addr = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001082 }
1083
1084 i++;
1085 if (i == rx_ring->count)
1086 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001087 }
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001088
Auke Kok9a799d72007-09-15 14:07:45 -07001089no_buffers:
1090 if (rx_ring->next_to_use != i) {
1091 rx_ring->next_to_use = i;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001092 ixgbe_release_rx_desc(&adapter->hw, rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001093 }
1094}
1095
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001096static inline u16 ixgbe_get_hdr_info(union ixgbe_adv_rx_desc *rx_desc)
1097{
1098 return rx_desc->wb.lower.lo_dword.hs_rss.hdr_info;
1099}
1100
1101static inline u16 ixgbe_get_pkt_info(union ixgbe_adv_rx_desc *rx_desc)
1102{
1103 return rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1104}
1105
Alexander Duyckf8212f92009-04-27 22:42:37 +00001106static inline u32 ixgbe_get_rsc_count(union ixgbe_adv_rx_desc *rx_desc)
1107{
1108 return (le32_to_cpu(rx_desc->wb.lower.lo_dword.data) &
Joe Perchese8e9f692010-09-07 21:34:53 +00001109 IXGBE_RXDADV_RSCCNT_MASK) >>
1110 IXGBE_RXDADV_RSCCNT_SHIFT;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001111}
1112
1113/**
1114 * ixgbe_transform_rsc_queue - change rsc queue into a full packet
1115 * @skb: pointer to the last skb in the rsc queue
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00001116 * @count: pointer to number of packets coalesced in this context
Alexander Duyckf8212f92009-04-27 22:42:37 +00001117 *
1118 * This function changes a queue full of hw rsc buffers into a completed
1119 * packet. It uses the ->prev pointers to find the first packet and then
1120 * turns it into the frag list owner.
1121 **/
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00001122static inline struct sk_buff *ixgbe_transform_rsc_queue(struct sk_buff *skb,
Joe Perchese8e9f692010-09-07 21:34:53 +00001123 u64 *count)
Alexander Duyckf8212f92009-04-27 22:42:37 +00001124{
1125 unsigned int frag_list_size = 0;
1126
1127 while (skb->prev) {
1128 struct sk_buff *prev = skb->prev;
1129 frag_list_size += skb->len;
1130 skb->prev = NULL;
1131 skb = prev;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00001132 *count += 1;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001133 }
1134
1135 skb_shinfo(skb)->frag_list = skb->next;
1136 skb->next = NULL;
1137 skb->len += frag_list_size;
1138 skb->data_len += frag_list_size;
1139 skb->truesize += frag_list_size;
1140 return skb;
1141}
1142
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001143struct ixgbe_rsc_cb {
1144 dma_addr_t dma;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001145 bool delay_unmap;
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001146};
1147
1148#define IXGBE_RSC_CB(skb) ((struct ixgbe_rsc_cb *)(skb)->cb)
1149
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001150static bool ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001151 struct ixgbe_ring *rx_ring,
1152 int *work_done, int work_to_do)
Auke Kok9a799d72007-09-15 14:07:45 -07001153{
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001154 struct ixgbe_adapter *adapter = q_vector->adapter;
Auke Kok9a799d72007-09-15 14:07:45 -07001155 struct pci_dev *pdev = adapter->pdev;
1156 union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
1157 struct ixgbe_rx_buffer *rx_buffer_info, *next_buffer;
1158 struct sk_buff *skb;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001159 unsigned int i, rsc_count = 0;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001160 u32 len, staterr;
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001161 u16 hdr_info;
1162 bool cleaned = false;
Auke Kok9a799d72007-09-15 14:07:45 -07001163 int cleaned_count = 0;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001164 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Yi Zou3d8fd382009-06-08 14:38:44 +00001165#ifdef IXGBE_FCOE
1166 int ddp_bytes = 0;
1167#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -07001168
1169 i = rx_ring->next_to_clean;
Alexander Duyck31f05a22010-08-19 13:40:31 +00001170 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001171 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
1172 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -07001173
1174 while (staterr & IXGBE_RXD_STAT_DD) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001175 u32 upper_len = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001176 if (*work_done >= work_to_do)
1177 break;
1178 (*work_done)++;
1179
Milton Miller3c945e52010-02-19 17:44:42 +00001180 rmb(); /* read descriptor and rx_buffer_info after status DD */
Yi Zou6e455b892009-08-06 13:05:44 +00001181 if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001182 hdr_info = le16_to_cpu(ixgbe_get_hdr_info(rx_desc));
1183 len = (hdr_info & IXGBE_RXDADV_HDRBUFLEN_MASK) >>
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001184 IXGBE_RXDADV_HDRBUFLEN_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07001185 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
Shannon Nelson0b746e02010-05-18 16:00:03 +00001186 if ((len > IXGBE_RX_HDR_SIZE) ||
1187 (upper_len && !(hdr_info & IXGBE_RXDADV_SPH)))
1188 len = IXGBE_RX_HDR_SIZE;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001189 } else {
Auke Kok9a799d72007-09-15 14:07:45 -07001190 len = le16_to_cpu(rx_desc->wb.upper.length);
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001191 }
Auke Kok9a799d72007-09-15 14:07:45 -07001192
1193 cleaned = true;
1194 skb = rx_buffer_info->skb;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00001195 prefetch(skb->data);
Auke Kok9a799d72007-09-15 14:07:45 -07001196 rx_buffer_info->skb = NULL;
1197
Alexander Duyck21fa4e62009-06-04 15:59:49 +00001198 if (rx_buffer_info->dma) {
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001199 if ((adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
1200 (!(staterr & IXGBE_RXD_STAT_EOP)) &&
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001201 (!(skb->prev))) {
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001202 /*
1203 * When HWRSC is enabled, delay unmapping
1204 * of the first packet. It carries the
1205 * header information, HW may still
1206 * access the header after the writeback.
1207 * Only unmap it when EOP is reached
1208 */
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001209 IXGBE_RSC_CB(skb)->delay_unmap = true;
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001210 IXGBE_RSC_CB(skb)->dma = rx_buffer_info->dma;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001211 } else {
Nick Nunley1b507732010-04-27 13:10:27 +00001212 dma_unmap_single(&pdev->dev,
Joe Perchese8e9f692010-09-07 21:34:53 +00001213 rx_buffer_info->dma,
1214 rx_ring->rx_buf_len,
1215 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001216 }
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00001217 rx_buffer_info->dma = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001218 skb_put(skb, len);
1219 }
1220
1221 if (upper_len) {
Nick Nunley1b507732010-04-27 13:10:27 +00001222 dma_unmap_page(&pdev->dev, rx_buffer_info->page_dma,
1223 PAGE_SIZE / 2, DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07001224 rx_buffer_info->page_dma = 0;
1225 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
Joe Perchese8e9f692010-09-07 21:34:53 +00001226 rx_buffer_info->page,
1227 rx_buffer_info->page_offset,
1228 upper_len);
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001229
1230 if ((rx_ring->rx_buf_len > (PAGE_SIZE / 2)) ||
1231 (page_count(rx_buffer_info->page) != 1))
1232 rx_buffer_info->page = NULL;
1233 else
1234 get_page(rx_buffer_info->page);
Auke Kok9a799d72007-09-15 14:07:45 -07001235
1236 skb->len += upper_len;
1237 skb->data_len += upper_len;
1238 skb->truesize += upper_len;
1239 }
1240
1241 i++;
1242 if (i == rx_ring->count)
1243 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001244
Alexander Duyck31f05a22010-08-19 13:40:31 +00001245 next_rxd = IXGBE_RX_DESC_ADV(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001246 prefetch(next_rxd);
Auke Kok9a799d72007-09-15 14:07:45 -07001247 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001248
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00001249 if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
Alexander Duyckf8212f92009-04-27 22:42:37 +00001250 rsc_count = ixgbe_get_rsc_count(rx_desc);
1251
1252 if (rsc_count) {
1253 u32 nextp = (staterr & IXGBE_RXDADV_NEXTP_MASK) >>
1254 IXGBE_RXDADV_NEXTP_SHIFT;
1255 next_buffer = &rx_ring->rx_buffer_info[nextp];
Alexander Duyckf8212f92009-04-27 22:42:37 +00001256 } else {
1257 next_buffer = &rx_ring->rx_buffer_info[i];
1258 }
1259
Auke Kok9a799d72007-09-15 14:07:45 -07001260 if (staterr & IXGBE_RXD_STAT_EOP) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001261 if (skb->prev)
Joe Perchese8e9f692010-09-07 21:34:53 +00001262 skb = ixgbe_transform_rsc_queue(skb,
1263 &(rx_ring->rsc_count));
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00001264 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001265 if (IXGBE_RSC_CB(skb)->delay_unmap) {
Nick Nunley1b507732010-04-27 13:10:27 +00001266 dma_unmap_single(&pdev->dev,
1267 IXGBE_RSC_CB(skb)->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00001268 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00001269 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00001270 IXGBE_RSC_CB(skb)->dma = 0;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001271 IXGBE_RSC_CB(skb)->delay_unmap = false;
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00001272 }
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00001273 if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED)
Joe Perchese8e9f692010-09-07 21:34:53 +00001274 rx_ring->rsc_count +=
1275 skb_shinfo(skb)->nr_frags;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00001276 else
1277 rx_ring->rsc_count++;
1278 rx_ring->rsc_flush++;
1279 }
Eric Dumazetde1036b2010-10-20 23:00:04 +00001280 u64_stats_update_begin(&rx_ring->syncp);
Auke Kok9a799d72007-09-15 14:07:45 -07001281 rx_ring->stats.packets++;
1282 rx_ring->stats.bytes += skb->len;
Eric Dumazetde1036b2010-10-20 23:00:04 +00001283 u64_stats_update_end(&rx_ring->syncp);
Auke Kok9a799d72007-09-15 14:07:45 -07001284 } else {
Yi Zou6e455b892009-08-06 13:05:44 +00001285 if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001286 rx_buffer_info->skb = next_buffer->skb;
1287 rx_buffer_info->dma = next_buffer->dma;
1288 next_buffer->skb = skb;
1289 next_buffer->dma = 0;
1290 } else {
1291 skb->next = next_buffer->skb;
1292 skb->next->prev = skb;
1293 }
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00001294 rx_ring->non_eop_descs++;
Auke Kok9a799d72007-09-15 14:07:45 -07001295 goto next_desc;
1296 }
1297
1298 if (staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK) {
1299 dev_kfree_skb_irq(skb);
1300 goto next_desc;
1301 }
1302
Don Skidmore8bae1b22009-07-23 18:00:39 +00001303 ixgbe_rx_checksum(adapter, rx_desc, skb);
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001304
1305 /* probably a little skewed due to removing CRC */
1306 total_rx_bytes += skb->len;
1307 total_rx_packets++;
1308
Jesse Brandeburg74ce8dd2008-09-11 20:03:23 -07001309 skb->protocol = eth_type_trans(skb, adapter->netdev);
Yi Zou332d4a72009-05-13 13:11:53 +00001310#ifdef IXGBE_FCOE
1311 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Yi Zou3d8fd382009-06-08 14:38:44 +00001312 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
1313 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
1314 if (!ddp_bytes)
Yi Zou332d4a72009-05-13 13:11:53 +00001315 goto next_desc;
Yi Zou3d8fd382009-06-08 14:38:44 +00001316 }
Yi Zou332d4a72009-05-13 13:11:53 +00001317#endif /* IXGBE_FCOE */
Alexander Duyckfdaff1c2009-05-06 10:43:47 +00001318 ixgbe_receive_skb(q_vector, skb, staterr, rx_ring, rx_desc);
Auke Kok9a799d72007-09-15 14:07:45 -07001319
1320next_desc:
1321 rx_desc->wb.upper.status_error = 0;
1322
1323 /* return some buffers to hardware, one at a time is too slow */
1324 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
1325 ixgbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
1326 cleaned_count = 0;
1327 }
1328
1329 /* use prefetched values */
1330 rx_desc = next_rxd;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001331 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -07001332
1333 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001334 }
1335
Auke Kok9a799d72007-09-15 14:07:45 -07001336 rx_ring->next_to_clean = i;
1337 cleaned_count = IXGBE_DESC_UNUSED(rx_ring);
1338
1339 if (cleaned_count)
1340 ixgbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
1341
Yi Zou3d8fd382009-06-08 14:38:44 +00001342#ifdef IXGBE_FCOE
1343 /* include DDPed FCoE data */
1344 if (ddp_bytes > 0) {
1345 unsigned int mss;
1346
1347 mss = adapter->netdev->mtu - sizeof(struct fcoe_hdr) -
1348 sizeof(struct fc_frame_header) -
1349 sizeof(struct fcoe_crc_eof);
1350 if (mss > 512)
1351 mss &= ~511;
1352 total_rx_bytes += ddp_bytes;
1353 total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
1354 }
1355#endif /* IXGBE_FCOE */
1356
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001357 rx_ring->total_packets += total_rx_packets;
1358 rx_ring->total_bytes += total_rx_bytes;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001359
Auke Kok9a799d72007-09-15 14:07:45 -07001360 return cleaned;
1361}
1362
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001363static int ixgbe_clean_rxonly(struct napi_struct *, int);
Auke Kok9a799d72007-09-15 14:07:45 -07001364/**
1365 * ixgbe_configure_msix - Configure MSI-X hardware
1366 * @adapter: board private structure
1367 *
1368 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
1369 * interrupts.
1370 **/
1371static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
1372{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001373 struct ixgbe_q_vector *q_vector;
1374 int i, j, q_vectors, v_idx, r_idx;
1375 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07001376
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001377 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1378
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001379 /*
1380 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001381 * corresponding register.
1382 */
1383 for (v_idx = 0; v_idx < q_vectors; v_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00001384 q_vector = adapter->q_vector[v_idx];
Akinobu Mita984b3f52010-03-05 13:41:37 -08001385 /* XXX for_each_set_bit(...) */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001386 r_idx = find_first_bit(q_vector->rxr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001387 adapter->num_rx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001388
1389 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001390 j = adapter->rx_ring[r_idx]->reg_idx;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001391 ixgbe_set_ivar(adapter, 0, j, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001392 r_idx = find_next_bit(q_vector->rxr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001393 adapter->num_rx_queues,
1394 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001395 }
1396 r_idx = find_first_bit(q_vector->txr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001397 adapter->num_tx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001398
1399 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001400 j = adapter->tx_ring[r_idx]->reg_idx;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001401 ixgbe_set_ivar(adapter, 1, j, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001402 r_idx = find_next_bit(q_vector->txr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001403 adapter->num_tx_queues,
1404 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001405 }
1406
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001407 if (q_vector->txr_count && !q_vector->rxr_count)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001408 /* tx only */
1409 q_vector->eitr = adapter->tx_eitr_param;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001410 else if (q_vector->rxr_count)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001411 /* rx or mixed */
1412 q_vector->eitr = adapter->rx_eitr_param;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001413
Alexander Duyckfe49f042009-06-04 16:00:09 +00001414 ixgbe_write_eitr(q_vector);
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00001415 /* If Flow Director is enabled, set interrupt affinity */
1416 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
1417 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
1418 /*
1419 * Allocate the affinity_hint cpumask, assign the mask
1420 * for this vector, and set our affinity_hint for
1421 * this irq.
1422 */
1423 if (!alloc_cpumask_var(&q_vector->affinity_mask,
1424 GFP_KERNEL))
1425 return;
1426 cpumask_set_cpu(v_idx, q_vector->affinity_mask);
1427 irq_set_affinity_hint(adapter->msix_entries[v_idx].vector,
1428 q_vector->affinity_mask);
1429 }
Auke Kok9a799d72007-09-15 14:07:45 -07001430 }
1431
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001432 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
1433 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
Joe Perchese8e9f692010-09-07 21:34:53 +00001434 v_idx);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001435 else if (adapter->hw.mac.type == ixgbe_mac_82599EB)
1436 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001437 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07001438
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07001439 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001440 mask = IXGBE_EIMS_ENABLE_MASK;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00001441 if (adapter->num_vfs)
1442 mask &= ~(IXGBE_EIMS_OTHER |
1443 IXGBE_EIMS_MAILBOX |
1444 IXGBE_EIMS_LSC);
1445 else
1446 mask &= ~(IXGBE_EIMS_OTHER | IXGBE_EIMS_LSC);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001447 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07001448}
1449
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001450enum latency_range {
1451 lowest_latency = 0,
1452 low_latency = 1,
1453 bulk_latency = 2,
1454 latency_invalid = 255
1455};
1456
1457/**
1458 * ixgbe_update_itr - update the dynamic ITR value based on statistics
1459 * @adapter: pointer to adapter
1460 * @eitr: eitr setting (ints per sec) to give last timeslice
1461 * @itr_setting: current throttle rate in ints/second
1462 * @packets: the number of packets during this measurement interval
1463 * @bytes: the number of bytes during this measurement interval
1464 *
1465 * Stores a new ITR value based on packets and byte
1466 * counts during the last interrupt. The advantage of per interrupt
1467 * computation is faster updates and more accurate ITR for the current
1468 * traffic pattern. Constants in this function were computed
1469 * based on theoretical maximum wire speed and thresholds were set based
1470 * on testing data as well as attempting to minimize response time
1471 * while increasing bulk throughput.
1472 * this functionality is controlled by the InterruptThrottleRate module
1473 * parameter (see ixgbe_param.c)
1474 **/
1475static u8 ixgbe_update_itr(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001476 u32 eitr, u8 itr_setting,
1477 int packets, int bytes)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001478{
1479 unsigned int retval = itr_setting;
1480 u32 timepassed_us;
1481 u64 bytes_perint;
1482
1483 if (packets == 0)
1484 goto update_itr_done;
1485
1486
1487 /* simple throttlerate management
1488 * 0-20MB/s lowest (100000 ints/s)
1489 * 20-100MB/s low (20000 ints/s)
1490 * 100-1249MB/s bulk (8000 ints/s)
1491 */
1492 /* what was last interrupt timeslice? */
1493 timepassed_us = 1000000/eitr;
1494 bytes_perint = bytes / timepassed_us; /* bytes/usec */
1495
1496 switch (itr_setting) {
1497 case lowest_latency:
1498 if (bytes_perint > adapter->eitr_low)
1499 retval = low_latency;
1500 break;
1501 case low_latency:
1502 if (bytes_perint > adapter->eitr_high)
1503 retval = bulk_latency;
1504 else if (bytes_perint <= adapter->eitr_low)
1505 retval = lowest_latency;
1506 break;
1507 case bulk_latency:
1508 if (bytes_perint <= adapter->eitr_high)
1509 retval = low_latency;
1510 break;
1511 }
1512
1513update_itr_done:
1514 return retval;
1515}
1516
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001517/**
1518 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00001519 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001520 *
1521 * This function is made to be called by ethtool and by the driver
1522 * when it needs to update EITR registers at runtime. Hardware
1523 * specific quirks/differences are taken care of here.
1524 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00001525void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001526{
Alexander Duyckfe49f042009-06-04 16:00:09 +00001527 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001528 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001529 int v_idx = q_vector->v_idx;
1530 u32 itr_reg = EITR_INTS_PER_SEC_TO_REG(q_vector->eitr);
1531
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001532 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
1533 /* must write high and low 16 bits to reset counter */
1534 itr_reg |= (itr_reg << 16);
1535 } else if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
1536 /*
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00001537 * 82599 can support a value of zero, so allow it for
1538 * max interrupt rate, but there is an errata where it can
1539 * not be zero with RSC
1540 */
1541 if (itr_reg == 8 &&
1542 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
1543 itr_reg = 0;
1544
1545 /*
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001546 * set the WDIS bit to not clear the timer bits and cause an
1547 * immediate assertion of the interrupt
1548 */
1549 itr_reg |= IXGBE_EITR_CNT_WDIS;
1550 }
1551 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
1552}
1553
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001554static void ixgbe_set_itr_msix(struct ixgbe_q_vector *q_vector)
1555{
1556 struct ixgbe_adapter *adapter = q_vector->adapter;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001557 u32 new_itr;
1558 u8 current_itr, ret_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001559 int i, r_idx;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001560 struct ixgbe_ring *rx_ring, *tx_ring;
1561
1562 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
1563 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001564 tx_ring = adapter->tx_ring[r_idx];
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001565 ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
Joe Perchese8e9f692010-09-07 21:34:53 +00001566 q_vector->tx_itr,
1567 tx_ring->total_packets,
1568 tx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001569 /* if the result for this queue would decrease interrupt
1570 * rate for this vector then use that result */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001571 q_vector->tx_itr = ((q_vector->tx_itr > ret_itr) ?
Joe Perchese8e9f692010-09-07 21:34:53 +00001572 q_vector->tx_itr - 1 : ret_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001573 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001574 r_idx + 1);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001575 }
1576
1577 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1578 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001579 rx_ring = adapter->rx_ring[r_idx];
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001580 ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
Joe Perchese8e9f692010-09-07 21:34:53 +00001581 q_vector->rx_itr,
1582 rx_ring->total_packets,
1583 rx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001584 /* if the result for this queue would decrease interrupt
1585 * rate for this vector then use that result */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001586 q_vector->rx_itr = ((q_vector->rx_itr > ret_itr) ?
Joe Perchese8e9f692010-09-07 21:34:53 +00001587 q_vector->rx_itr - 1 : ret_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001588 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001589 r_idx + 1);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001590 }
1591
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001592 current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001593
1594 switch (current_itr) {
1595 /* counts and packets in update_itr are dependent on these numbers */
1596 case lowest_latency:
1597 new_itr = 100000;
1598 break;
1599 case low_latency:
1600 new_itr = 20000; /* aka hwitr = ~200 */
1601 break;
1602 case bulk_latency:
1603 default:
1604 new_itr = 8000;
1605 break;
1606 }
1607
1608 if (new_itr != q_vector->eitr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00001609 /* do an exponential smoothing */
1610 new_itr = ((q_vector->eitr * 90)/100) + ((new_itr * 10)/100);
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001611
1612 /* save the algorithm value here, not the smoothed one */
1613 q_vector->eitr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001614
1615 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001616 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001617}
1618
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001619/**
1620 * ixgbe_check_overtemp_task - worker thread to check over tempurature
1621 * @work: pointer to work_struct containing our data
1622 **/
1623static void ixgbe_check_overtemp_task(struct work_struct *work)
1624{
1625 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00001626 struct ixgbe_adapter,
1627 check_overtemp_task);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001628 struct ixgbe_hw *hw = &adapter->hw;
1629 u32 eicr = adapter->interrupt_event;
1630
Joe Perches7ca647b2010-09-07 21:35:40 +00001631 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
1632 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001633
Joe Perches7ca647b2010-09-07 21:35:40 +00001634 switch (hw->device_id) {
1635 case IXGBE_DEV_ID_82599_T3_LOM: {
1636 u32 autoneg;
1637 bool link_up = false;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001638
Joe Perches7ca647b2010-09-07 21:35:40 +00001639 if (hw->mac.ops.check_link)
1640 hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
1641
1642 if (((eicr & IXGBE_EICR_GPI_SDP0) && (!link_up)) ||
1643 (eicr & IXGBE_EICR_LSC))
1644 /* Check if this is due to overtemp */
1645 if (hw->phy.ops.check_overtemp(hw) == IXGBE_ERR_OVERTEMP)
1646 break;
1647 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001648 }
Joe Perches7ca647b2010-09-07 21:35:40 +00001649 default:
1650 if (!(eicr & IXGBE_EICR_GPI_SDP0))
1651 return;
1652 break;
1653 }
1654 e_crit(drv,
1655 "Network adapter has been stopped because it has over heated. "
1656 "Restart the computer. If the problem persists, "
1657 "power off the system and replace the adapter\n");
1658 /* write to clear the interrupt */
1659 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP0);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001660}
1661
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001662static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
1663{
1664 struct ixgbe_hw *hw = &adapter->hw;
1665
1666 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
1667 (eicr & IXGBE_EICR_GPI_SDP1)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00001668 e_crit(probe, "Fan has stopped, replace the adapter\n");
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001669 /* write to clear the interrupt */
1670 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
1671 }
1672}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001673
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001674static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
1675{
1676 struct ixgbe_hw *hw = &adapter->hw;
1677
1678 if (eicr & IXGBE_EICR_GPI_SDP1) {
1679 /* Clear the interrupt */
1680 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
1681 schedule_work(&adapter->multispeed_fiber_task);
1682 } else if (eicr & IXGBE_EICR_GPI_SDP2) {
1683 /* Clear the interrupt */
1684 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
1685 schedule_work(&adapter->sfp_config_module_task);
1686 } else {
1687 /* Interrupt isn't for us... */
1688 return;
1689 }
1690}
1691
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001692static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
1693{
1694 struct ixgbe_hw *hw = &adapter->hw;
1695
1696 adapter->lsc_int++;
1697 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
1698 adapter->link_check_timeout = jiffies;
1699 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1700 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00001701 IXGBE_WRITE_FLUSH(hw);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001702 schedule_work(&adapter->watchdog_task);
1703 }
1704}
1705
Auke Kok9a799d72007-09-15 14:07:45 -07001706static irqreturn_t ixgbe_msix_lsc(int irq, void *data)
1707{
1708 struct net_device *netdev = data;
1709 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1710 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore54037502009-02-21 15:42:56 -08001711 u32 eicr;
1712
1713 /*
1714 * Workaround for Silicon errata. Use clear-by-write instead
1715 * of clear-by-read. Reading with EICS will return the
1716 * interrupt causes without clearing, which later be done
1717 * with the write to EICR.
1718 */
1719 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
1720 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Auke Kok9a799d72007-09-15 14:07:45 -07001721
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001722 if (eicr & IXGBE_EICR_LSC)
1723 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001724
Greg Rose1cdd1ec2010-01-09 02:26:46 +00001725 if (eicr & IXGBE_EICR_MAILBOX)
1726 ixgbe_msg_task(adapter);
1727
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001728 if (hw->mac.type == ixgbe_mac_82598EB)
1729 ixgbe_check_fan_failure(adapter, eicr);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001730
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001731 if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001732 ixgbe_check_sfp_event(adapter, eicr);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001733 adapter->interrupt_event = eicr;
1734 if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
1735 ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)))
1736 schedule_work(&adapter->check_overtemp_task);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001737
1738 /* Handle Flow Director Full threshold interrupt */
1739 if (eicr & IXGBE_EICR_FLOW_DIR) {
1740 int i;
1741 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_FLOW_DIR);
1742 /* Disable transmits before FDIR Re-initialization */
1743 netif_tx_stop_all_queues(netdev);
1744 for (i = 0; i < adapter->num_tx_queues; i++) {
1745 struct ixgbe_ring *tx_ring =
Joe Perchese8e9f692010-09-07 21:34:53 +00001746 adapter->tx_ring[i];
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001747 if (test_and_clear_bit(__IXGBE_FDIR_INIT_DONE,
Joe Perchese8e9f692010-09-07 21:34:53 +00001748 &tx_ring->reinit_state))
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001749 schedule_work(&adapter->fdir_reinit_task);
1750 }
1751 }
1752 }
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001753 if (!test_bit(__IXGBE_DOWN, &adapter->state))
1754 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_OTHER);
Auke Kok9a799d72007-09-15 14:07:45 -07001755
1756 return IRQ_HANDLED;
1757}
1758
Alexander Duyckfe49f042009-06-04 16:00:09 +00001759static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
1760 u64 qmask)
1761{
1762 u32 mask;
1763
1764 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
1765 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
1766 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
1767 } else {
1768 mask = (qmask & 0xFFFFFFFF);
1769 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS_EX(0), mask);
1770 mask = (qmask >> 32);
1771 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS_EX(1), mask);
1772 }
1773 /* skip the flush */
1774}
1775
1776static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001777 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +00001778{
1779 u32 mask;
1780
1781 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
1782 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
1783 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, mask);
1784 } else {
1785 mask = (qmask & 0xFFFFFFFF);
1786 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), mask);
1787 mask = (qmask >> 32);
1788 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), mask);
1789 }
1790 /* skip the flush */
1791}
1792
Auke Kok9a799d72007-09-15 14:07:45 -07001793static irqreturn_t ixgbe_msix_clean_tx(int irq, void *data)
1794{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001795 struct ixgbe_q_vector *q_vector = data;
1796 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001797 struct ixgbe_ring *tx_ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001798 int i, r_idx;
Auke Kok9a799d72007-09-15 14:07:45 -07001799
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001800 if (!q_vector->txr_count)
1801 return IRQ_HANDLED;
1802
1803 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
1804 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001805 tx_ring = adapter->tx_ring[r_idx];
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001806 tx_ring->total_bytes = 0;
1807 tx_ring->total_packets = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001808 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001809 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001810 }
1811
Jesse Brandeburg9b471442009-12-03 11:33:54 +00001812 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck91281fd2009-06-04 16:00:27 +00001813 napi_schedule(&q_vector->napi);
1814
Auke Kok9a799d72007-09-15 14:07:45 -07001815 return IRQ_HANDLED;
1816}
1817
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001818/**
1819 * ixgbe_msix_clean_rx - single unshared vector rx clean (all queues)
1820 * @irq: unused
1821 * @data: pointer to our q_vector struct for this interrupt vector
1822 **/
Auke Kok9a799d72007-09-15 14:07:45 -07001823static irqreturn_t ixgbe_msix_clean_rx(int irq, void *data)
1824{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001825 struct ixgbe_q_vector *q_vector = data;
1826 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001827 struct ixgbe_ring *rx_ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001828 int r_idx;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001829 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07001830
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001831 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001832 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001833 rx_ring = adapter->rx_ring[r_idx];
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001834 rx_ring->total_bytes = 0;
1835 rx_ring->total_packets = 0;
1836 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001837 r_idx + 1);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001838 }
1839
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001840 if (!q_vector->rxr_count)
1841 return IRQ_HANDLED;
1842
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001843 /* disable interrupts on this vector only */
Jesse Brandeburg9b471442009-12-03 11:33:54 +00001844 /* EIAM disabled interrupts (on this vector) for us */
Ben Hutchings288379f2009-01-19 16:43:59 -08001845 napi_schedule(&q_vector->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001846
Auke Kok9a799d72007-09-15 14:07:45 -07001847 return IRQ_HANDLED;
1848}
1849
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001850static irqreturn_t ixgbe_msix_clean_many(int irq, void *data)
1851{
Alexander Duyck91281fd2009-06-04 16:00:27 +00001852 struct ixgbe_q_vector *q_vector = data;
1853 struct ixgbe_adapter *adapter = q_vector->adapter;
1854 struct ixgbe_ring *ring;
1855 int r_idx;
1856 int i;
1857
1858 if (!q_vector->txr_count && !q_vector->rxr_count)
1859 return IRQ_HANDLED;
1860
1861 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
1862 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001863 ring = adapter->tx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00001864 ring->total_bytes = 0;
1865 ring->total_packets = 0;
1866 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001867 r_idx + 1);
Alexander Duyck91281fd2009-06-04 16:00:27 +00001868 }
1869
1870 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1871 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001872 ring = adapter->rx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00001873 ring->total_bytes = 0;
1874 ring->total_packets = 0;
1875 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001876 r_idx + 1);
Alexander Duyck91281fd2009-06-04 16:00:27 +00001877 }
1878
Jesse Brandeburg9b471442009-12-03 11:33:54 +00001879 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck91281fd2009-06-04 16:00:27 +00001880 napi_schedule(&q_vector->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001881
1882 return IRQ_HANDLED;
1883}
1884
1885/**
1886 * ixgbe_clean_rxonly - msix (aka one shot) rx clean routine
1887 * @napi: napi struct with our devices info in it
1888 * @budget: amount of work driver is allowed to do this pass, in packets
1889 *
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001890 * This function is optimized for cleaning one queue only on a single
1891 * q_vector!!!
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001892 **/
Auke Kok9a799d72007-09-15 14:07:45 -07001893static int ixgbe_clean_rxonly(struct napi_struct *napi, int budget)
1894{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001895 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00001896 container_of(napi, struct ixgbe_q_vector, napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001897 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001898 struct ixgbe_ring *rx_ring = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001899 int work_done = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001900 long r_idx;
Auke Kok9a799d72007-09-15 14:07:45 -07001901
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001902 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001903 rx_ring = adapter->rx_ring[r_idx];
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001904#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001905 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001906 ixgbe_update_rx_dca(adapter, rx_ring);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001907#endif
Auke Kok9a799d72007-09-15 14:07:45 -07001908
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001909 ixgbe_clean_rx_irq(q_vector, rx_ring, &work_done, budget);
Auke Kok9a799d72007-09-15 14:07:45 -07001910
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001911 /* If all Rx work done, exit the polling mode */
1912 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08001913 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001914 if (adapter->rx_itr_setting & 1)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001915 ixgbe_set_itr_msix(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07001916 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyckfe49f042009-06-04 16:00:09 +00001917 ixgbe_irq_enable_queues(adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001918 ((u64)1 << q_vector->v_idx));
Auke Kok9a799d72007-09-15 14:07:45 -07001919 }
1920
1921 return work_done;
1922}
1923
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001924/**
Alexander Duyck91281fd2009-06-04 16:00:27 +00001925 * ixgbe_clean_rxtx_many - msix (aka one shot) rx clean routine
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001926 * @napi: napi struct with our devices info in it
1927 * @budget: amount of work driver is allowed to do this pass, in packets
1928 *
1929 * This function will clean more than one rx queue associated with a
1930 * q_vector.
1931 **/
Alexander Duyck91281fd2009-06-04 16:00:27 +00001932static int ixgbe_clean_rxtx_many(struct napi_struct *napi, int budget)
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001933{
1934 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00001935 container_of(napi, struct ixgbe_q_vector, napi);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001936 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyck91281fd2009-06-04 16:00:27 +00001937 struct ixgbe_ring *ring = NULL;
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001938 int work_done = 0, i;
1939 long r_idx;
Alexander Duyck91281fd2009-06-04 16:00:27 +00001940 bool tx_clean_complete = true;
1941
1942 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
1943 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001944 ring = adapter->tx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00001945#ifdef CONFIG_IXGBE_DCA
1946 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1947 ixgbe_update_tx_dca(adapter, ring);
1948#endif
1949 tx_clean_complete &= ixgbe_clean_tx_irq(q_vector, ring);
1950 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001951 r_idx + 1);
Alexander Duyck91281fd2009-06-04 16:00:27 +00001952 }
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001953
1954 /* attempt to distribute budget to each queue fairly, but don't allow
1955 * the budget to go below 1 because we'll exit polling */
1956 budget /= (q_vector->rxr_count ?: 1);
1957 budget = max(budget, 1);
1958 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1959 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001960 ring = adapter->rx_ring[r_idx];
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001961#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001962 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
Alexander Duyck91281fd2009-06-04 16:00:27 +00001963 ixgbe_update_rx_dca(adapter, ring);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001964#endif
Alexander Duyck91281fd2009-06-04 16:00:27 +00001965 ixgbe_clean_rx_irq(q_vector, ring, &work_done, budget);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001966 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001967 r_idx + 1);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001968 }
1969
1970 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001971 ring = adapter->rx_ring[r_idx];
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001972 /* If all Rx work done, exit the polling mode */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07001973 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08001974 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001975 if (adapter->rx_itr_setting & 1)
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001976 ixgbe_set_itr_msix(q_vector);
1977 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyckfe49f042009-06-04 16:00:09 +00001978 ixgbe_irq_enable_queues(adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001979 ((u64)1 << q_vector->v_idx));
Jesse Brandeburgf0848272008-09-11 19:59:42 -07001980 return 0;
1981 }
1982
1983 return work_done;
1984}
Alexander Duyck91281fd2009-06-04 16:00:27 +00001985
1986/**
1987 * ixgbe_clean_txonly - msix (aka one shot) tx clean routine
1988 * @napi: napi struct with our devices info in it
1989 * @budget: amount of work driver is allowed to do this pass, in packets
1990 *
1991 * This function is optimized for cleaning one queue only on a single
1992 * q_vector!!!
1993 **/
1994static int ixgbe_clean_txonly(struct napi_struct *napi, int budget)
1995{
1996 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00001997 container_of(napi, struct ixgbe_q_vector, napi);
Alexander Duyck91281fd2009-06-04 16:00:27 +00001998 struct ixgbe_adapter *adapter = q_vector->adapter;
1999 struct ixgbe_ring *tx_ring = NULL;
2000 int work_done = 0;
2001 long r_idx;
2002
2003 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002004 tx_ring = adapter->tx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00002005#ifdef CONFIG_IXGBE_DCA
2006 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2007 ixgbe_update_tx_dca(adapter, tx_ring);
2008#endif
2009
2010 if (!ixgbe_clean_tx_irq(q_vector, tx_ring))
2011 work_done = budget;
2012
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002013 /* If all Tx work done, exit the polling mode */
Alexander Duyck91281fd2009-06-04 16:00:27 +00002014 if (work_done < budget) {
2015 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002016 if (adapter->tx_itr_setting & 1)
Alexander Duyck91281fd2009-06-04 16:00:27 +00002017 ixgbe_set_itr_msix(q_vector);
2018 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perchese8e9f692010-09-07 21:34:53 +00002019 ixgbe_irq_enable_queues(adapter,
2020 ((u64)1 << q_vector->v_idx));
Alexander Duyck91281fd2009-06-04 16:00:27 +00002021 }
2022
2023 return work_done;
2024}
2025
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002026static inline void map_vector_to_rxq(struct ixgbe_adapter *a, int v_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00002027 int r_idx)
Auke Kok9a799d72007-09-15 14:07:45 -07002028{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002029 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
2030
2031 set_bit(r_idx, q_vector->rxr_idx);
2032 q_vector->rxr_count++;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002033}
Auke Kok9a799d72007-09-15 14:07:45 -07002034
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002035static inline void map_vector_to_txq(struct ixgbe_adapter *a, int v_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00002036 int t_idx)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002037{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002038 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
2039
2040 set_bit(t_idx, q_vector->txr_idx);
2041 q_vector->txr_count++;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002042}
Auke Kok9a799d72007-09-15 14:07:45 -07002043
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002044/**
2045 * ixgbe_map_rings_to_vectors - Maps descriptor rings to vectors
2046 * @adapter: board private structure to initialize
2047 * @vectors: allotted vector count for descriptor rings
2048 *
2049 * This function maps descriptor rings to the queue-specific vectors
2050 * we were allotted through the MSI-X enabling code. Ideally, we'd have
2051 * one vector per ring/queue, but on a constrained vector budget, we
2052 * group the rings as "efficiently" as possible. You would add new
2053 * mapping configurations in here.
2054 **/
2055static int ixgbe_map_rings_to_vectors(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002056 int vectors)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002057{
2058 int v_start = 0;
2059 int rxr_idx = 0, txr_idx = 0;
2060 int rxr_remaining = adapter->num_rx_queues;
2061 int txr_remaining = adapter->num_tx_queues;
2062 int i, j;
2063 int rqpv, tqpv;
2064 int err = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07002065
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002066 /* No mapping required if MSI-X is disabled. */
2067 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
Auke Kok9a799d72007-09-15 14:07:45 -07002068 goto out;
2069
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002070 /*
2071 * The ideal configuration...
2072 * We have enough vectors to map one per queue.
2073 */
2074 if (vectors == adapter->num_rx_queues + adapter->num_tx_queues) {
2075 for (; rxr_idx < rxr_remaining; v_start++, rxr_idx++)
2076 map_vector_to_rxq(adapter, v_start, rxr_idx);
2077
2078 for (; txr_idx < txr_remaining; v_start++, txr_idx++)
2079 map_vector_to_txq(adapter, v_start, txr_idx);
2080
2081 goto out;
2082 }
2083
2084 /*
2085 * If we don't have enough vectors for a 1-to-1
2086 * mapping, we'll have to group them so there are
2087 * multiple queues per vector.
2088 */
2089 /* Re-adjusting *qpv takes care of the remainder. */
2090 for (i = v_start; i < vectors; i++) {
2091 rqpv = DIV_ROUND_UP(rxr_remaining, vectors - i);
2092 for (j = 0; j < rqpv; j++) {
2093 map_vector_to_rxq(adapter, i, rxr_idx);
2094 rxr_idx++;
2095 rxr_remaining--;
Auke Kok9a799d72007-09-15 14:07:45 -07002096 }
Auke Kok9a799d72007-09-15 14:07:45 -07002097 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002098 for (i = v_start; i < vectors; i++) {
2099 tqpv = DIV_ROUND_UP(txr_remaining, vectors - i);
2100 for (j = 0; j < tqpv; j++) {
2101 map_vector_to_txq(adapter, i, txr_idx);
2102 txr_idx++;
2103 txr_remaining--;
Auke Kok9a799d72007-09-15 14:07:45 -07002104 }
Auke Kok9a799d72007-09-15 14:07:45 -07002105 }
2106
Auke Kok9a799d72007-09-15 14:07:45 -07002107out:
Auke Kok9a799d72007-09-15 14:07:45 -07002108 return err;
2109}
2110
2111/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002112 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2113 * @adapter: board private structure
2114 *
2115 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2116 * interrupts from the kernel.
2117 **/
2118static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2119{
2120 struct net_device *netdev = adapter->netdev;
2121 irqreturn_t (*handler)(int, void *);
2122 int i, vector, q_vectors, err;
Joe Perchese8e9f692010-09-07 21:34:53 +00002123 int ri = 0, ti = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002124
2125 /* Decrement for Other and TCP Timer vectors */
2126 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2127
2128 /* Map the Tx/Rx rings to the vectors we were allotted. */
2129 err = ixgbe_map_rings_to_vectors(adapter, q_vectors);
2130 if (err)
2131 goto out;
2132
2133#define SET_HANDLER(_v) ((!(_v)->rxr_count) ? &ixgbe_msix_clean_tx : \
Joe Perchese8e9f692010-09-07 21:34:53 +00002134 (!(_v)->txr_count) ? &ixgbe_msix_clean_rx : \
2135 &ixgbe_msix_clean_many)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002136 for (vector = 0; vector < q_vectors; vector++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00002137 handler = SET_HANDLER(adapter->q_vector[vector]);
Robert Olssoncb13fc22008-11-25 16:43:52 -08002138
Joe Perchese8e9f692010-09-07 21:34:53 +00002139 if (handler == &ixgbe_msix_clean_rx) {
Robert Olssoncb13fc22008-11-25 16:43:52 -08002140 sprintf(adapter->name[vector], "%s-%s-%d",
2141 netdev->name, "rx", ri++);
Joe Perchese8e9f692010-09-07 21:34:53 +00002142 } else if (handler == &ixgbe_msix_clean_tx) {
Robert Olssoncb13fc22008-11-25 16:43:52 -08002143 sprintf(adapter->name[vector], "%s-%s-%d",
2144 netdev->name, "tx", ti++);
Joe Perchese8e9f692010-09-07 21:34:53 +00002145 } else
Robert Olssoncb13fc22008-11-25 16:43:52 -08002146 sprintf(adapter->name[vector], "%s-%s-%d",
2147 netdev->name, "TxRx", vector);
2148
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002149 err = request_irq(adapter->msix_entries[vector].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002150 handler, 0, adapter->name[vector],
2151 adapter->q_vector[vector]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002152 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002153 e_err(probe, "request_irq failed for MSIX interrupt "
Emil Tantilov849c4542010-06-03 16:53:41 +00002154 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002155 goto free_queue_irqs;
2156 }
2157 }
2158
2159 sprintf(adapter->name[vector], "%s:lsc", netdev->name);
2160 err = request_irq(adapter->msix_entries[vector].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002161 ixgbe_msix_lsc, 0, adapter->name[vector], netdev);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002162 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002163 e_err(probe, "request_irq for msix_lsc failed: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002164 goto free_queue_irqs;
2165 }
2166
2167 return 0;
2168
2169free_queue_irqs:
2170 for (i = vector - 1; i >= 0; i--)
2171 free_irq(adapter->msix_entries[--vector].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002172 adapter->q_vector[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002173 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2174 pci_disable_msix(adapter->pdev);
2175 kfree(adapter->msix_entries);
2176 adapter->msix_entries = NULL;
2177out:
2178 return err;
2179}
2180
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002181static void ixgbe_set_itr(struct ixgbe_adapter *adapter)
2182{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002183 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002184 u8 current_itr;
2185 u32 new_itr = q_vector->eitr;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002186 struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
2187 struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002188
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002189 q_vector->tx_itr = ixgbe_update_itr(adapter, new_itr,
Joe Perchese8e9f692010-09-07 21:34:53 +00002190 q_vector->tx_itr,
2191 tx_ring->total_packets,
2192 tx_ring->total_bytes);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002193 q_vector->rx_itr = ixgbe_update_itr(adapter, new_itr,
Joe Perchese8e9f692010-09-07 21:34:53 +00002194 q_vector->rx_itr,
2195 rx_ring->total_packets,
2196 rx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002197
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002198 current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002199
2200 switch (current_itr) {
2201 /* counts and packets in update_itr are dependent on these numbers */
2202 case lowest_latency:
2203 new_itr = 100000;
2204 break;
2205 case low_latency:
2206 new_itr = 20000; /* aka hwitr = ~200 */
2207 break;
2208 case bulk_latency:
2209 new_itr = 8000;
2210 break;
2211 default:
2212 break;
2213 }
2214
2215 if (new_itr != q_vector->eitr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00002216 /* do an exponential smoothing */
2217 new_itr = ((q_vector->eitr * 90)/100) + ((new_itr * 10)/100);
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002218
2219 /* save the algorithm value here, not the smoothed one */
2220 q_vector->eitr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002221
2222 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002223 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002224}
2225
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002226/**
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002227 * ixgbe_irq_enable - Enable default interrupt generation settings
2228 * @adapter: board private structure
2229 **/
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002230static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
2231 bool flush)
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002232{
2233 u32 mask;
Nelson, Shannon835462f2009-04-27 22:42:54 +00002234
2235 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002236 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
2237 mask |= IXGBE_EIMS_GPI_SDP0;
David S. Miller6ab33d52008-11-20 16:44:00 -08002238 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2239 mask |= IXGBE_EIMS_GPI_SDP1;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002240 if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
Jesse Brandeburg2a41ff82009-03-13 22:14:30 +00002241 mask |= IXGBE_EIMS_ECC;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002242 mask |= IXGBE_EIMS_GPI_SDP1;
2243 mask |= IXGBE_EIMS_GPI_SDP2;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002244 if (adapter->num_vfs)
2245 mask |= IXGBE_EIMS_MAILBOX;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002246 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00002247 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
2248 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
2249 mask |= IXGBE_EIMS_FLOW_DIR;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002250
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002251 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002252 if (queues)
2253 ixgbe_irq_enable_queues(adapter, ~0);
2254 if (flush)
2255 IXGBE_WRITE_FLUSH(&adapter->hw);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002256
2257 if (adapter->num_vfs > 32) {
2258 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
2259 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
2260 }
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002261}
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002262
2263/**
2264 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002265 * @irq: interrupt number
2266 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002267 **/
2268static irqreturn_t ixgbe_intr(int irq, void *data)
2269{
2270 struct net_device *netdev = data;
2271 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2272 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002273 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002274 u32 eicr;
2275
Don Skidmore54037502009-02-21 15:42:56 -08002276 /*
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002277 * Workaround for silicon errata on 82598. Mask the interrupts
Don Skidmore54037502009-02-21 15:42:56 -08002278 * before the read of EICR.
2279 */
2280 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2281
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002282 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
2283 * therefore no explict interrupt disable is necessary */
2284 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002285 if (!eicr) {
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002286 /*
2287 * shared interrupt alert!
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002288 * make sure interrupts are enabled because the read will
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002289 * have disabled interrupts due to EIAM
2290 * finish the workaround of silicon errata on 82598. Unmask
2291 * the interrupt that we masked before the EICR read.
2292 */
2293 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2294 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07002295 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002296 }
Auke Kok9a799d72007-09-15 14:07:45 -07002297
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002298 if (eicr & IXGBE_EICR_LSC)
2299 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002300
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002301 if (hw->mac.type == ixgbe_mac_82599EB)
2302 ixgbe_check_sfp_event(adapter, eicr);
2303
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002304 ixgbe_check_fan_failure(adapter, eicr);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002305 if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
2306 ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)))
2307 schedule_work(&adapter->check_overtemp_task);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002308
Alexander Duyck7a921c92009-05-06 10:43:28 +00002309 if (napi_schedule_prep(&(q_vector->napi))) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002310 adapter->tx_ring[0]->total_packets = 0;
2311 adapter->tx_ring[0]->total_bytes = 0;
2312 adapter->rx_ring[0]->total_packets = 0;
2313 adapter->rx_ring[0]->total_bytes = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002314 /* would disable interrupts here but EIAM disabled it */
Alexander Duyck7a921c92009-05-06 10:43:28 +00002315 __napi_schedule(&(q_vector->napi));
Auke Kok9a799d72007-09-15 14:07:45 -07002316 }
2317
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002318 /*
2319 * re-enable link(maybe) and non-queue interrupts, no flush.
2320 * ixgbe_poll will re-enable the queue interrupts
2321 */
2322
2323 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2324 ixgbe_irq_enable(adapter, false, false);
2325
Auke Kok9a799d72007-09-15 14:07:45 -07002326 return IRQ_HANDLED;
2327}
2328
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002329static inline void ixgbe_reset_q_vectors(struct ixgbe_adapter *adapter)
2330{
2331 int i, q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2332
2333 for (i = 0; i < q_vectors; i++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00002334 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002335 bitmap_zero(q_vector->rxr_idx, MAX_RX_QUEUES);
2336 bitmap_zero(q_vector->txr_idx, MAX_TX_QUEUES);
2337 q_vector->rxr_count = 0;
2338 q_vector->txr_count = 0;
2339 }
2340}
2341
Auke Kok9a799d72007-09-15 14:07:45 -07002342/**
2343 * ixgbe_request_irq - initialize interrupts
2344 * @adapter: board private structure
2345 *
2346 * Attempts to configure interrupts using the best available
2347 * capabilities of the hardware and kernel.
2348 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002349static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002350{
2351 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002352 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002353
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002354 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2355 err = ixgbe_request_msix_irqs(adapter);
2356 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
Joe Perchesa0607fd2009-11-18 23:29:17 -08002357 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Joe Perchese8e9f692010-09-07 21:34:53 +00002358 netdev->name, netdev);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002359 } else {
Joe Perchesa0607fd2009-11-18 23:29:17 -08002360 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Joe Perchese8e9f692010-09-07 21:34:53 +00002361 netdev->name, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002362 }
2363
Auke Kok9a799d72007-09-15 14:07:45 -07002364 if (err)
Emil Tantilov396e7992010-07-01 20:05:12 +00002365 e_err(probe, "request_irq failed, Error %d\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07002366
Auke Kok9a799d72007-09-15 14:07:45 -07002367 return err;
2368}
2369
2370static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2371{
2372 struct net_device *netdev = adapter->netdev;
2373
2374 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002375 int i, q_vectors;
Auke Kok9a799d72007-09-15 14:07:45 -07002376
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002377 q_vectors = adapter->num_msix_vectors;
2378
2379 i = q_vectors - 1;
Auke Kok9a799d72007-09-15 14:07:45 -07002380 free_irq(adapter->msix_entries[i].vector, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002381
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002382 i--;
2383 for (; i >= 0; i--) {
2384 free_irq(adapter->msix_entries[i].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002385 adapter->q_vector[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002386 }
2387
2388 ixgbe_reset_q_vectors(adapter);
2389 } else {
2390 free_irq(adapter->pdev->irq, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002391 }
2392}
2393
2394/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002395 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2396 * @adapter: board private structure
2397 **/
2398static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2399{
Nelson, Shannon835462f2009-04-27 22:42:54 +00002400 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
2401 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
2402 } else {
2403 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
2404 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002405 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002406 if (adapter->num_vfs > 32)
2407 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002408 }
2409 IXGBE_WRITE_FLUSH(&adapter->hw);
2410 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2411 int i;
2412 for (i = 0; i < adapter->num_msix_vectors; i++)
2413 synchronize_irq(adapter->msix_entries[i].vector);
2414 } else {
2415 synchronize_irq(adapter->pdev->irq);
2416 }
2417}
2418
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002419/**
Auke Kok9a799d72007-09-15 14:07:45 -07002420 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
2421 *
2422 **/
2423static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
2424{
Auke Kok9a799d72007-09-15 14:07:45 -07002425 struct ixgbe_hw *hw = &adapter->hw;
2426
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002427 IXGBE_WRITE_REG(hw, IXGBE_EITR(0),
Joe Perchese8e9f692010-09-07 21:34:53 +00002428 EITR_INTS_PER_SEC_TO_REG(adapter->rx_eitr_param));
Auke Kok9a799d72007-09-15 14:07:45 -07002429
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002430 ixgbe_set_ivar(adapter, 0, 0, 0);
2431 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002432
2433 map_vector_to_rxq(adapter, 0, 0);
2434 map_vector_to_txq(adapter, 0, 0);
2435
Emil Tantilov396e7992010-07-01 20:05:12 +00002436 e_info(hw, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07002437}
2438
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002439/**
2440 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
2441 * @adapter: board private structure
2442 * @ring: structure containing ring specific data
2443 *
2444 * Configure the Tx descriptor ring after a reset.
2445 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00002446void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
2447 struct ixgbe_ring *ring)
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002448{
2449 struct ixgbe_hw *hw = &adapter->hw;
2450 u64 tdba = ring->dma;
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002451 int wait_loop = 10;
2452 u32 txdctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002453 u16 reg_idx = ring->reg_idx;
2454
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002455 /* disable queue to avoid issues while updating state */
2456 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2457 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx),
2458 txdctl & ~IXGBE_TXDCTL_ENABLE);
2459 IXGBE_WRITE_FLUSH(hw);
2460
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002461 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00002462 (tdba & DMA_BIT_MASK(32)));
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002463 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
2464 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
2465 ring->count * sizeof(union ixgbe_adv_tx_desc));
2466 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
2467 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
2468 ring->head = IXGBE_TDH(reg_idx);
2469 ring->tail = IXGBE_TDT(reg_idx);
2470
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002471 /* configure fetching thresholds */
2472 if (adapter->rx_itr_setting == 0) {
2473 /* cannot set wthresh when itr==0 */
2474 txdctl &= ~0x007F0000;
2475 } else {
2476 /* enable WTHRESH=8 descriptors, to encourage burst writeback */
2477 txdctl |= (8 << 16);
2478 }
2479 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
2480 /* PThresh workaround for Tx hang with DFP enabled. */
2481 txdctl |= 32;
2482 }
2483
2484 /* reinitialize flowdirector state */
2485 set_bit(__IXGBE_FDIR_INIT_DONE, &ring->reinit_state);
2486
2487 /* enable queue */
2488 txdctl |= IXGBE_TXDCTL_ENABLE;
2489 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
2490
2491 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2492 if (hw->mac.type == ixgbe_mac_82598EB &&
2493 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2494 return;
2495
2496 /* poll to verify queue is enabled */
2497 do {
2498 msleep(1);
2499 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2500 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
2501 if (!wait_loop)
2502 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002503}
2504
Alexander Duyck120ff942010-08-19 13:34:50 +00002505static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
2506{
2507 struct ixgbe_hw *hw = &adapter->hw;
2508 u32 rttdcs;
2509 u32 mask;
2510
2511 if (hw->mac.type == ixgbe_mac_82598EB)
2512 return;
2513
2514 /* disable the arbiter while setting MTQC */
2515 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
2516 rttdcs |= IXGBE_RTTDCS_ARBDIS;
2517 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2518
2519 /* set transmit pool layout */
2520 mask = (IXGBE_FLAG_SRIOV_ENABLED | IXGBE_FLAG_DCB_ENABLED);
2521 switch (adapter->flags & mask) {
2522
2523 case (IXGBE_FLAG_SRIOV_ENABLED):
2524 IXGBE_WRITE_REG(hw, IXGBE_MTQC,
2525 (IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
2526 break;
2527
2528 case (IXGBE_FLAG_DCB_ENABLED):
2529 /* We enable 8 traffic classes, DCB only */
2530 IXGBE_WRITE_REG(hw, IXGBE_MTQC,
2531 (IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ));
2532 break;
2533
2534 default:
2535 IXGBE_WRITE_REG(hw, IXGBE_MTQC, IXGBE_MTQC_64Q_1PB);
2536 break;
2537 }
2538
2539 /* re-enable the arbiter */
2540 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
2541 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2542}
2543
Auke Kok9a799d72007-09-15 14:07:45 -07002544/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002545 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07002546 * @adapter: board private structure
2547 *
2548 * Configure the Tx unit of the MAC after a reset.
2549 **/
2550static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
2551{
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002552 struct ixgbe_hw *hw = &adapter->hw;
2553 u32 dmatxctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002554 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07002555
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002556 ixgbe_setup_mtqc(adapter);
2557
2558 if (hw->mac.type != ixgbe_mac_82598EB) {
2559 /* DMATXCTL.EN must be before Tx queues are enabled */
2560 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
2561 dmatxctl |= IXGBE_DMATXCTL_TE;
2562 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
2563 }
2564
Auke Kok9a799d72007-09-15 14:07:45 -07002565 /* Setup the HW Tx Head and Tail descriptor pointers */
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002566 for (i = 0; i < adapter->num_tx_queues; i++)
2567 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07002568}
2569
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002570#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07002571
Yi Zoua6616b42009-08-06 13:05:23 +00002572static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002573 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002574{
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002575 u32 srrctl;
Yi Zoua6616b42009-08-06 13:05:23 +00002576 int index;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002577 struct ixgbe_ring_feature *feature = adapter->ring_feature;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002578
Yi Zoua6616b42009-08-06 13:05:23 +00002579 index = rx_ring->reg_idx;
2580 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
2581 unsigned long mask;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002582 mask = (unsigned long) feature[RING_F_RSS].mask;
Alexander Duyck3be1adf2008-08-30 00:29:10 -07002583 index = index & mask;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002584 }
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002585 srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(index));
2586
2587 srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
2588 srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002589 if (adapter->num_vfs)
2590 srrctl |= IXGBE_SRRCTL_DROP_EN;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002591
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002592 srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
2593 IXGBE_SRRCTL_BSIZEHDR_MASK;
2594
Yi Zou6e455b892009-08-06 13:05:44 +00002595 if (rx_ring->flags & IXGBE_RING_RX_PS_ENABLED) {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002596#if (PAGE_SIZE / 2) > IXGBE_MAX_RXBUFFER
2597 srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2598#else
2599 srrctl |= (PAGE_SIZE / 2) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2600#endif
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002601 srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002602 } else {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002603 srrctl |= ALIGN(rx_ring->rx_buf_len, 1024) >>
2604 IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002605 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002606 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002607
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002608 IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(index), srrctl);
2609}
2610
Alexander Duyck05abb122010-08-19 13:35:41 +00002611static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002612{
Alexander Duyck05abb122010-08-19 13:35:41 +00002613 struct ixgbe_hw *hw = &adapter->hw;
2614 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
Joe Perchese8e9f692010-09-07 21:34:53 +00002615 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
2616 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Alexander Duyck05abb122010-08-19 13:35:41 +00002617 u32 mrqc = 0, reta = 0;
2618 u32 rxcsum;
2619 int i, j;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002620 int mask;
2621
Alexander Duyck05abb122010-08-19 13:35:41 +00002622 /* Fill out hash function seeds */
2623 for (i = 0; i < 10; i++)
2624 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002625
Alexander Duyck05abb122010-08-19 13:35:41 +00002626 /* Fill out redirection table */
2627 for (i = 0, j = 0; i < 128; i++, j++) {
2628 if (j == adapter->ring_feature[RING_F_RSS].indices)
2629 j = 0;
2630 /* reta = 4-byte sliding window of
2631 * 0x00..(indices-1)(indices-1)00..etc. */
2632 reta = (reta << 8) | (j * 0x11);
2633 if ((i & 3) == 3)
2634 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
2635 }
2636
2637 /* Disable indicating checksum in descriptor, enables RSS hash */
2638 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
2639 rxcsum |= IXGBE_RXCSUM_PCSD;
2640 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
2641
2642 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
2643 mask = adapter->flags & IXGBE_FLAG_RSS_ENABLED;
2644 else
2645 mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002646#ifdef CONFIG_IXGBE_DCB
Alexander Duyck05abb122010-08-19 13:35:41 +00002647 | IXGBE_FLAG_DCB_ENABLED
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002648#endif
Alexander Duyck05abb122010-08-19 13:35:41 +00002649 | IXGBE_FLAG_SRIOV_ENABLED
2650 );
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002651
2652 switch (mask) {
2653 case (IXGBE_FLAG_RSS_ENABLED):
2654 mrqc = IXGBE_MRQC_RSSEN;
2655 break;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002656 case (IXGBE_FLAG_SRIOV_ENABLED):
2657 mrqc = IXGBE_MRQC_VMDQEN;
2658 break;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002659#ifdef CONFIG_IXGBE_DCB
2660 case (IXGBE_FLAG_DCB_ENABLED):
2661 mrqc = IXGBE_MRQC_RT8TCEN;
2662 break;
2663#endif /* CONFIG_IXGBE_DCB */
2664 default:
2665 break;
2666 }
2667
Alexander Duyck05abb122010-08-19 13:35:41 +00002668 /* Perform hash on these packet types */
2669 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
2670 | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
2671 | IXGBE_MRQC_RSS_FIELD_IPV6
2672 | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
2673
2674 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002675}
2676
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07002677/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002678 * ixgbe_configure_rscctl - enable RSC for the indicated ring
2679 * @adapter: address of board private structure
2680 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002681 **/
Alexander Duyck73670962010-08-19 13:38:34 +00002682static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
2683 struct ixgbe_ring *ring)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002684{
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002685 struct ixgbe_hw *hw = &adapter->hw;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002686 u32 rscctrl;
Mallikarjuna R Chilakalaedd2ea52009-11-23 10:45:11 -08002687 int rx_buf_len;
Alexander Duyck73670962010-08-19 13:38:34 +00002688 u16 reg_idx = ring->reg_idx;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002689
Alexander Duyck73670962010-08-19 13:38:34 +00002690 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
2691 return;
2692
2693 rx_buf_len = ring->rx_buf_len;
2694 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002695 rscctrl |= IXGBE_RSCCTL_RSCEN;
2696 /*
2697 * we must limit the number of descriptors so that the
2698 * total size of max desc * buf_len is not greater
2699 * than 65535
2700 */
Alexander Duyck73670962010-08-19 13:38:34 +00002701 if (ring->flags & IXGBE_RING_RX_PS_ENABLED) {
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002702#if (MAX_SKB_FRAGS > 16)
2703 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2704#elif (MAX_SKB_FRAGS > 8)
2705 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2706#elif (MAX_SKB_FRAGS > 4)
2707 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2708#else
2709 rscctrl |= IXGBE_RSCCTL_MAXDESC_1;
2710#endif
2711 } else {
2712 if (rx_buf_len < IXGBE_RXBUFFER_4096)
2713 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2714 else if (rx_buf_len < IXGBE_RXBUFFER_8192)
2715 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2716 else
2717 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2718 }
Alexander Duyck73670962010-08-19 13:38:34 +00002719 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002720}
2721
Alexander Duyck9e10e042010-08-19 13:40:06 +00002722/**
2723 * ixgbe_set_uta - Set unicast filter table address
2724 * @adapter: board private structure
2725 *
2726 * The unicast table address is a register array of 32-bit registers.
2727 * The table is meant to be used in a way similar to how the MTA is used
2728 * however due to certain limitations in the hardware it is necessary to
2729 * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
2730 * enable bit to allow vlan tag stripping when promiscuous mode is enabled
2731 **/
2732static void ixgbe_set_uta(struct ixgbe_adapter *adapter)
2733{
2734 struct ixgbe_hw *hw = &adapter->hw;
2735 int i;
2736
2737 /* The UTA table only exists on 82599 hardware and newer */
2738 if (hw->mac.type < ixgbe_mac_82599EB)
2739 return;
2740
2741 /* we only need to do this if VMDq is enabled */
2742 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2743 return;
2744
2745 for (i = 0; i < 128; i++)
2746 IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
2747}
2748
2749#define IXGBE_MAX_RX_DESC_POLL 10
2750static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
2751 struct ixgbe_ring *ring)
2752{
2753 struct ixgbe_hw *hw = &adapter->hw;
2754 int reg_idx = ring->reg_idx;
2755 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
2756 u32 rxdctl;
2757
2758 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2759 if (hw->mac.type == ixgbe_mac_82598EB &&
2760 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2761 return;
2762
2763 do {
2764 msleep(1);
2765 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2766 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
2767
2768 if (!wait_loop) {
2769 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
2770 "the polling period\n", reg_idx);
2771 }
2772}
2773
Alexander Duyck84418e32010-08-19 13:40:54 +00002774void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
2775 struct ixgbe_ring *ring)
Alexander Duyckacd37172010-08-19 13:36:05 +00002776{
2777 struct ixgbe_hw *hw = &adapter->hw;
2778 u64 rdba = ring->dma;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002779 u32 rxdctl;
Alexander Duyckacd37172010-08-19 13:36:05 +00002780 u16 reg_idx = ring->reg_idx;
2781
Alexander Duyck9e10e042010-08-19 13:40:06 +00002782 /* disable queue to avoid issues while updating state */
2783 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2784 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx),
2785 rxdctl & ~IXGBE_RXDCTL_ENABLE);
2786 IXGBE_WRITE_FLUSH(hw);
2787
Alexander Duyckacd37172010-08-19 13:36:05 +00002788 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
2789 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
2790 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
2791 ring->count * sizeof(union ixgbe_adv_rx_desc));
2792 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
2793 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
2794 ring->head = IXGBE_RDH(reg_idx);
2795 ring->tail = IXGBE_RDT(reg_idx);
Alexander Duyck9e10e042010-08-19 13:40:06 +00002796
2797 ixgbe_configure_srrctl(adapter, ring);
2798 ixgbe_configure_rscctl(adapter, ring);
2799
2800 if (hw->mac.type == ixgbe_mac_82598EB) {
2801 /*
2802 * enable cache line friendly hardware writes:
2803 * PTHRESH=32 descriptors (half the internal cache),
2804 * this also removes ugly rx_no_buffer_count increment
2805 * HTHRESH=4 descriptors (to minimize latency on fetch)
2806 * WTHRESH=8 burst writeback up to two cache lines
2807 */
2808 rxdctl &= ~0x3FFFFF;
2809 rxdctl |= 0x080420;
2810 }
2811
2812 /* enable receive descriptor ring */
2813 rxdctl |= IXGBE_RXDCTL_ENABLE;
2814 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
2815
2816 ixgbe_rx_desc_queue_enable(adapter, ring);
2817 ixgbe_alloc_rx_buffers(adapter, ring, IXGBE_DESC_UNUSED(ring));
Alexander Duyckacd37172010-08-19 13:36:05 +00002818}
2819
Alexander Duyck48654522010-08-19 13:36:27 +00002820static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
2821{
2822 struct ixgbe_hw *hw = &adapter->hw;
2823 int p;
2824
2825 /* PSRTYPE must be initialized in non 82598 adapters */
2826 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00002827 IXGBE_PSRTYPE_UDPHDR |
2828 IXGBE_PSRTYPE_IPV4HDR |
Alexander Duyck48654522010-08-19 13:36:27 +00002829 IXGBE_PSRTYPE_L2HDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00002830 IXGBE_PSRTYPE_IPV6HDR;
Alexander Duyck48654522010-08-19 13:36:27 +00002831
2832 if (hw->mac.type == ixgbe_mac_82598EB)
2833 return;
2834
2835 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED)
2836 psrtype |= (adapter->num_rx_queues_per_pool << 29);
2837
2838 for (p = 0; p < adapter->num_rx_pools; p++)
2839 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(adapter->num_vfs + p),
2840 psrtype);
2841}
2842
Alexander Duyckf5b4a522010-08-19 13:38:57 +00002843static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
2844{
2845 struct ixgbe_hw *hw = &adapter->hw;
2846 u32 gcr_ext;
2847 u32 vt_reg_bits;
2848 u32 reg_offset, vf_shift;
2849 u32 vmdctl;
2850
2851 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2852 return;
2853
2854 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
2855 vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN | IXGBE_VT_CTL_REPLEN;
2856 vt_reg_bits |= (adapter->num_vfs << IXGBE_VT_CTL_POOL_SHIFT);
2857 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);
2858
2859 vf_shift = adapter->num_vfs % 32;
2860 reg_offset = (adapter->num_vfs > 32) ? 1 : 0;
2861
2862 /* Enable only the PF's pool for Tx/Rx */
2863 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
2864 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), 0);
2865 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
2866 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), 0);
2867 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
2868
2869 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
2870 hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);
2871
2872 /*
2873 * Set up VF register offsets for selected VT Mode,
2874 * i.e. 32 or 64 VFs for SR-IOV
2875 */
2876 gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
2877 gcr_ext |= IXGBE_GCR_EXT_MSIX_EN;
2878 gcr_ext |= IXGBE_GCR_EXT_VT_MODE_64;
2879 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
2880
2881 /* enable Tx loopback for VF/PF communication */
2882 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
2883}
2884
Alexander Duyck477de6e2010-08-19 13:38:11 +00002885static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002886{
Auke Kok9a799d72007-09-15 14:07:45 -07002887 struct ixgbe_hw *hw = &adapter->hw;
2888 struct net_device *netdev = adapter->netdev;
2889 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07002890 int rx_buf_len;
Alexander Duyck477de6e2010-08-19 13:38:11 +00002891 struct ixgbe_ring *rx_ring;
2892 int i;
2893 u32 mhadd, hlreg0;
Alexander Duyck48654522010-08-19 13:36:27 +00002894
Auke Kok9a799d72007-09-15 14:07:45 -07002895 /* Decide whether to use packet split mode or not */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002896 /* Do not use packet split if we're in SR-IOV Mode */
2897 if (!adapter->num_vfs)
2898 adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;
Auke Kok9a799d72007-09-15 14:07:45 -07002899
2900 /* Set the RX buffer length according to the mode */
2901 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07002902 rx_buf_len = IXGBE_RX_HDR_SIZE;
Auke Kok9a799d72007-09-15 14:07:45 -07002903 } else {
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00002904 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
Alexander Duyckf8212f92009-04-27 22:42:37 +00002905 (netdev->mtu <= ETH_DATA_LEN))
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07002906 rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
Auke Kok9a799d72007-09-15 14:07:45 -07002907 else
Alexander Duyck477de6e2010-08-19 13:38:11 +00002908 rx_buf_len = ALIGN(max_frame + VLAN_HLEN, 1024);
2909 }
2910
2911#ifdef IXGBE_FCOE
2912 /* adjust max frame to be able to do baby jumbo for FCoE */
2913 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
2914 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
2915 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
2916
2917#endif /* IXGBE_FCOE */
2918 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
2919 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
2920 mhadd &= ~IXGBE_MHADD_MFS_MASK;
2921 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
2922
2923 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
Auke Kok9a799d72007-09-15 14:07:45 -07002924 }
2925
Auke Kok9a799d72007-09-15 14:07:45 -07002926 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck477de6e2010-08-19 13:38:11 +00002927 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
2928 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Auke Kok9a799d72007-09-15 14:07:45 -07002929 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
2930
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002931 /*
2932 * Setup the HW Rx Head and Tail Descriptor Pointers and
2933 * the Base and Length of the Rx Descriptor Ring
2934 */
Auke Kok9a799d72007-09-15 14:07:45 -07002935 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002936 rx_ring = adapter->rx_ring[i];
Yi Zoua6616b42009-08-06 13:05:23 +00002937 rx_ring->rx_buf_len = rx_buf_len;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002938
Yi Zou6e455b892009-08-06 13:05:44 +00002939 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)
2940 rx_ring->flags |= IXGBE_RING_RX_PS_ENABLED;
Peter P Waskiewicz Jr1b3ff022009-09-14 07:47:27 +00002941 else
2942 rx_ring->flags &= ~IXGBE_RING_RX_PS_ENABLED;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002943
Yi Zou63f39bd2009-05-17 12:34:35 +00002944#ifdef IXGBE_FCOE
Joe Perchese8e9f692010-09-07 21:34:53 +00002945 if (netdev->features & NETIF_F_FCOE_MTU) {
Yi Zou63f39bd2009-05-17 12:34:35 +00002946 struct ixgbe_ring_feature *f;
2947 f = &adapter->ring_feature[RING_F_FCOE];
Yi Zou6e455b892009-08-06 13:05:44 +00002948 if ((i >= f->mask) && (i < f->mask + f->indices)) {
2949 rx_ring->flags &= ~IXGBE_RING_RX_PS_ENABLED;
2950 if (rx_buf_len < IXGBE_FCOE_JUMBO_FRAME_SIZE)
2951 rx_ring->rx_buf_len =
Joe Perchese8e9f692010-09-07 21:34:53 +00002952 IXGBE_FCOE_JUMBO_FRAME_SIZE;
Yi Zou6e455b892009-08-06 13:05:44 +00002953 }
Yi Zou63f39bd2009-05-17 12:34:35 +00002954 }
Yi Zou63f39bd2009-05-17 12:34:35 +00002955#endif /* IXGBE_FCOE */
Alexander Duyck477de6e2010-08-19 13:38:11 +00002956 }
2957
2958}
2959
Alexander Duyck73670962010-08-19 13:38:34 +00002960static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
2961{
2962 struct ixgbe_hw *hw = &adapter->hw;
2963 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
2964
2965 switch (hw->mac.type) {
2966 case ixgbe_mac_82598EB:
2967 /*
2968 * For VMDq support of different descriptor types or
2969 * buffer sizes through the use of multiple SRRCTL
2970 * registers, RDRXCTL.MVMEN must be set to 1
2971 *
2972 * also, the manual doesn't mention it clearly but DCA hints
2973 * will only use queue 0's tags unless this bit is set. Side
2974 * effects of setting this bit are only that SRRCTL must be
2975 * fully programmed [0..15]
2976 */
2977 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
2978 break;
2979 case ixgbe_mac_82599EB:
2980 /* Disable RSC for ACK packets */
2981 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
2982 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
2983 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
2984 /* hardware requires some bits to be set by default */
2985 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
2986 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
2987 break;
2988 default:
2989 /* We should do nothing since we don't know this hardware */
2990 return;
2991 }
2992
2993 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
2994}
2995
Alexander Duyck477de6e2010-08-19 13:38:11 +00002996/**
2997 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
2998 * @adapter: board private structure
2999 *
3000 * Configure the Rx unit of the MAC after a reset.
3001 **/
3002static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
3003{
3004 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003005 int i;
3006 u32 rxctrl;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003007
3008 /* disable receives while setting up the descriptors */
3009 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3010 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3011
3012 ixgbe_setup_psrtype(adapter);
Alexander Duyck73670962010-08-19 13:38:34 +00003013 ixgbe_setup_rdrxctl(adapter);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003014
Alexander Duyck9e10e042010-08-19 13:40:06 +00003015 /* Program registers for the distribution of queues */
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003016 ixgbe_setup_mrqc(adapter);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003017
Alexander Duyck9e10e042010-08-19 13:40:06 +00003018 ixgbe_set_uta(adapter);
3019
Alexander Duyck477de6e2010-08-19 13:38:11 +00003020 /* set_rx_buffer_len must be called before ring initialization */
3021 ixgbe_set_rx_buffer_len(adapter);
3022
3023 /*
3024 * Setup the HW Rx Head and Tail Descriptor Pointers and
3025 * the Base and Length of the Rx Descriptor Ring
3026 */
Alexander Duyck9e10e042010-08-19 13:40:06 +00003027 for (i = 0; i < adapter->num_rx_queues; i++)
3028 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003029
Alexander Duyck9e10e042010-08-19 13:40:06 +00003030 /* disable drop enable for 82598 parts */
3031 if (hw->mac.type == ixgbe_mac_82598EB)
3032 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3033
3034 /* enable all receives */
3035 rxctrl |= IXGBE_RXCTRL_RXEN;
3036 hw->mac.ops.enable_rx_dma(hw, rxctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003037}
3038
Auke Kok9a799d72007-09-15 14:07:45 -07003039static void ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
3040{
3041 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003042 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003043 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003044
3045 /* add VID to filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003046 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003047 set_bit(vid, adapter->active_vlans);
Auke Kok9a799d72007-09-15 14:07:45 -07003048}
3049
3050static void ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
3051{
3052 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003053 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003054 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003055
Auke Kok9a799d72007-09-15 14:07:45 -07003056 /* remove VID from filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003057 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003058 clear_bit(vid, adapter->active_vlans);
Auke Kok9a799d72007-09-15 14:07:45 -07003059}
3060
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003061/**
3062 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
3063 * @adapter: driver data
3064 */
3065static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
3066{
3067 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003068 u32 vlnctrl;
3069
3070 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3071 vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
3072 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3073}
3074
3075/**
3076 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
3077 * @adapter: driver data
3078 */
3079static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
3080{
3081 struct ixgbe_hw *hw = &adapter->hw;
3082 u32 vlnctrl;
3083
3084 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3085 vlnctrl |= IXGBE_VLNCTRL_VFE;
3086 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3087 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3088}
3089
3090/**
3091 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
3092 * @adapter: driver data
3093 */
3094static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
3095{
3096 struct ixgbe_hw *hw = &adapter->hw;
3097 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003098 int i, j;
3099
3100 switch (hw->mac.type) {
3101 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003102 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3103 vlnctrl &= ~IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003104 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3105 break;
3106 case ixgbe_mac_82599EB:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003107 for (i = 0; i < adapter->num_rx_queues; i++) {
3108 j = adapter->rx_ring[i]->reg_idx;
3109 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3110 vlnctrl &= ~IXGBE_RXDCTL_VME;
3111 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3112 }
3113 break;
3114 default:
3115 break;
3116 }
3117}
3118
3119/**
Jesse Grossf62bbb52010-10-20 13:56:10 +00003120 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003121 * @adapter: driver data
3122 */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003123static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003124{
3125 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003126 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003127 int i, j;
3128
3129 switch (hw->mac.type) {
3130 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003131 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3132 vlnctrl |= IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003133 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3134 break;
3135 case ixgbe_mac_82599EB:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003136 for (i = 0; i < adapter->num_rx_queues; i++) {
3137 j = adapter->rx_ring[i]->reg_idx;
3138 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3139 vlnctrl |= IXGBE_RXDCTL_VME;
3140 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3141 }
3142 break;
3143 default:
3144 break;
3145 }
3146}
3147
Auke Kok9a799d72007-09-15 14:07:45 -07003148static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3149{
Jesse Grossf62bbb52010-10-20 13:56:10 +00003150 u16 vid;
Auke Kok9a799d72007-09-15 14:07:45 -07003151
Jesse Grossf62bbb52010-10-20 13:56:10 +00003152 ixgbe_vlan_rx_add_vid(adapter->netdev, 0);
3153
3154 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
3155 ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
Auke Kok9a799d72007-09-15 14:07:45 -07003156}
3157
3158/**
Alexander Duyck28500622010-06-15 09:25:48 +00003159 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3160 * @netdev: network interface device structure
3161 *
3162 * Writes unicast address list to the RAR table.
3163 * Returns: -ENOMEM on failure/insufficient address space
3164 * 0 on no addresses written
3165 * X on writing X addresses to the RAR table
3166 **/
3167static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3168{
3169 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3170 struct ixgbe_hw *hw = &adapter->hw;
3171 unsigned int vfn = adapter->num_vfs;
3172 unsigned int rar_entries = hw->mac.num_rar_entries - (vfn + 1);
3173 int count = 0;
3174
3175 /* return ENOMEM indicating insufficient memory for addresses */
3176 if (netdev_uc_count(netdev) > rar_entries)
3177 return -ENOMEM;
3178
3179 if (!netdev_uc_empty(netdev) && rar_entries) {
3180 struct netdev_hw_addr *ha;
3181 /* return error if we do not support writing to RAR table */
3182 if (!hw->mac.ops.set_rar)
3183 return -ENOMEM;
3184
3185 netdev_for_each_uc_addr(ha, netdev) {
3186 if (!rar_entries)
3187 break;
3188 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
3189 vfn, IXGBE_RAH_AV);
3190 count++;
3191 }
3192 }
3193 /* write the addresses in reverse order to avoid write combining */
3194 for (; rar_entries > 0 ; rar_entries--)
3195 hw->mac.ops.clear_rar(hw, rar_entries);
3196
3197 return count;
3198}
3199
3200/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07003201 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07003202 * @netdev: network interface device structure
3203 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003204 * The set_rx_method entry point is called whenever the unicast/multicast
3205 * address list or the network interface flags are updated. This routine is
3206 * responsible for configuring the hardware for proper unicast, multicast and
3207 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003208 **/
Greg Rose7f870472010-01-09 02:25:29 +00003209void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003210{
3211 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3212 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck28500622010-06-15 09:25:48 +00003213 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
3214 int count;
Auke Kok9a799d72007-09-15 14:07:45 -07003215
3216 /* Check for Promiscuous and All Multicast modes */
3217
3218 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3219
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003220 /* set all bits that we expect to always be set */
3221 fctrl |= IXGBE_FCTRL_BAM;
3222 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3223 fctrl |= IXGBE_FCTRL_PMCF;
3224
Alexander Duyck28500622010-06-15 09:25:48 +00003225 /* clear the bits we are changing the status of */
3226 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3227
Auke Kok9a799d72007-09-15 14:07:45 -07003228 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003229 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003230 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Alexander Duyck28500622010-06-15 09:25:48 +00003231 vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003232 /* don't hardware filter vlans in promisc mode */
3233 ixgbe_vlan_filter_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003234 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003235 if (netdev->flags & IFF_ALLMULTI) {
3236 fctrl |= IXGBE_FCTRL_MPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003237 vmolr |= IXGBE_VMOLR_MPE;
3238 } else {
3239 /*
3240 * Write addresses to the MTA, if the attempt fails
3241 * then we should just turn on promiscous mode so
3242 * that we can at least receive multicast traffic
3243 */
3244 hw->mac.ops.update_mc_addr_list(hw, netdev);
3245 vmolr |= IXGBE_VMOLR_ROMPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003246 }
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003247 ixgbe_vlan_filter_enable(adapter);
Emil Tantilove433ea12010-05-13 17:33:00 +00003248 hw->addr_ctrl.user_set_promisc = false;
Alexander Duyck28500622010-06-15 09:25:48 +00003249 /*
3250 * Write addresses to available RAR registers, if there is not
3251 * sufficient space to store all the addresses then enable
3252 * unicast promiscous mode
3253 */
3254 count = ixgbe_write_uc_addr_list(netdev);
3255 if (count < 0) {
3256 fctrl |= IXGBE_FCTRL_UPE;
3257 vmolr |= IXGBE_VMOLR_ROPE;
3258 }
3259 }
3260
3261 if (adapter->num_vfs) {
3262 ixgbe_restore_vf_multicasts(adapter);
3263 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(adapter->num_vfs)) &
3264 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3265 IXGBE_VMOLR_ROPE);
3266 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(adapter->num_vfs), vmolr);
Auke Kok9a799d72007-09-15 14:07:45 -07003267 }
3268
3269 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003270
3271 if (netdev->features & NETIF_F_HW_VLAN_RX)
3272 ixgbe_vlan_strip_enable(adapter);
3273 else
3274 ixgbe_vlan_strip_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003275}
3276
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003277static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3278{
3279 int q_idx;
3280 struct ixgbe_q_vector *q_vector;
3281 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3282
3283 /* legacy and MSI only use one vector */
3284 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3285 q_vectors = 1;
3286
3287 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003288 struct napi_struct *napi;
Alexander Duyck7a921c92009-05-06 10:43:28 +00003289 q_vector = adapter->q_vector[q_idx];
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003290 napi = &q_vector->napi;
Alexander Duyck91281fd2009-06-04 16:00:27 +00003291 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3292 if (!q_vector->rxr_count || !q_vector->txr_count) {
3293 if (q_vector->txr_count == 1)
3294 napi->poll = &ixgbe_clean_txonly;
3295 else if (q_vector->rxr_count == 1)
3296 napi->poll = &ixgbe_clean_rxonly;
3297 }
3298 }
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003299
3300 napi_enable(napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003301 }
3302}
3303
3304static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
3305{
3306 int q_idx;
3307 struct ixgbe_q_vector *q_vector;
3308 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3309
3310 /* legacy and MSI only use one vector */
3311 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3312 q_vectors = 1;
3313
3314 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00003315 q_vector = adapter->q_vector[q_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003316 napi_disable(&q_vector->napi);
3317 }
3318}
3319
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003320#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08003321/*
3322 * ixgbe_configure_dcb - Configure DCB hardware
3323 * @adapter: ixgbe adapter struct
3324 *
3325 * This is called by the driver on open to configure the DCB hardware.
3326 * This is also called by the gennetlink interface when reconfiguring
3327 * the DCB state.
3328 */
3329static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
3330{
3331 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend98063072010-10-28 00:59:57 +00003332 int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003333 u32 txdctl;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003334 int i, j;
3335
Alexander Duyck67ebd792010-08-19 13:34:04 +00003336 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
3337 if (hw->mac.type == ixgbe_mac_82598EB)
3338 netif_set_gso_max_size(adapter->netdev, 65536);
3339 return;
3340 }
3341
3342 if (hw->mac.type == ixgbe_mac_82598EB)
3343 netif_set_gso_max_size(adapter->netdev, 32768);
3344
John Fastabend98063072010-10-28 00:59:57 +00003345#ifdef CONFIG_FCOE
3346 if (adapter->netdev->features & NETIF_F_FCOE_MTU)
3347 max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
3348#endif
3349
John Fastabend80ab1932010-11-16 19:26:45 -08003350 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
John Fastabend98063072010-10-28 00:59:57 +00003351 DCB_TX_CONFIG);
John Fastabend80ab1932010-11-16 19:26:45 -08003352 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
John Fastabend98063072010-10-28 00:59:57 +00003353 DCB_RX_CONFIG);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003354
3355 /* reconfigure the hardware */
3356 ixgbe_dcb_hw_config(&adapter->hw, &adapter->dcb_cfg);
3357
3358 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003359 j = adapter->tx_ring[i]->reg_idx;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003360 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(j));
3361 /* PThresh workaround for Tx hang with DFP enabled. */
3362 txdctl |= 32;
3363 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(j), txdctl);
3364 }
3365 /* Enable VLAN tag insert/strip */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003366 adapter->netdev->features |= NETIF_F_HW_VLAN_RX;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003367
Alexander Duyck2f90b862008-11-20 20:52:10 -08003368 hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
3369}
3370
3371#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003372static void ixgbe_configure(struct ixgbe_adapter *adapter)
3373{
3374 struct net_device *netdev = adapter->netdev;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003375 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003376 int i;
3377
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003378#ifdef CONFIG_IXGBE_DCB
Alexander Duyck67ebd792010-08-19 13:34:04 +00003379 ixgbe_configure_dcb(adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003380#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003381
Jesse Grossf62bbb52010-10-20 13:56:10 +00003382 ixgbe_set_rx_mode(netdev);
3383 ixgbe_restore_vlan(adapter);
3384
Yi Zoueacd73f2009-05-13 13:11:06 +00003385#ifdef IXGBE_FCOE
3386 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
3387 ixgbe_configure_fcoe(adapter);
3388
3389#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003390 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
3391 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003392 adapter->tx_ring[i]->atr_sample_rate =
Joe Perchese8e9f692010-09-07 21:34:53 +00003393 adapter->atr_sample_rate;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003394 ixgbe_init_fdir_signature_82599(hw, adapter->fdir_pballoc);
3395 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
3396 ixgbe_init_fdir_perfect_82599(hw, adapter->fdir_pballoc);
3397 }
Alexander Duyck933d41f2010-09-07 21:34:29 +00003398 ixgbe_configure_virtualization(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003399
Auke Kok9a799d72007-09-15 14:07:45 -07003400 ixgbe_configure_tx(adapter);
3401 ixgbe_configure_rx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003402}
3403
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003404static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
3405{
3406 switch (hw->phy.type) {
3407 case ixgbe_phy_sfp_avago:
3408 case ixgbe_phy_sfp_ftl:
3409 case ixgbe_phy_sfp_intel:
3410 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00003411 case ixgbe_phy_sfp_passive_tyco:
3412 case ixgbe_phy_sfp_passive_unknown:
3413 case ixgbe_phy_sfp_active_unknown:
3414 case ixgbe_phy_sfp_ftl_active:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003415 return true;
3416 default:
3417 return false;
3418 }
3419}
3420
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003421/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003422 * ixgbe_sfp_link_config - set up SFP+ link
3423 * @adapter: pointer to private adapter struct
3424 **/
3425static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
3426{
3427 struct ixgbe_hw *hw = &adapter->hw;
3428
3429 if (hw->phy.multispeed_fiber) {
3430 /*
3431 * In multispeed fiber setups, the device may not have
3432 * had a physical connection when the driver loaded.
3433 * If that's the case, the initial link configuration
3434 * couldn't get the MAC into 10G or 1G mode, so we'll
3435 * never have a link status change interrupt fire.
3436 * We need to try and force an autonegotiation
3437 * session, then bring up link.
3438 */
3439 hw->mac.ops.setup_sfp(hw);
3440 if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
3441 schedule_work(&adapter->multispeed_fiber_task);
3442 } else {
3443 /*
3444 * Direct Attach Cu and non-multispeed fiber modules
3445 * still need to be configured properly prior to
3446 * attempting link.
3447 */
3448 if (!(adapter->flags & IXGBE_FLAG_IN_SFP_MOD_TASK))
3449 schedule_work(&adapter->sfp_config_module_task);
3450 }
3451}
3452
3453/**
3454 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003455 * @hw: pointer to private hardware struct
3456 *
3457 * Returns 0 on success, negative on failure
3458 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003459static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003460{
3461 u32 autoneg;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003462 bool negotiation, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003463 u32 ret = IXGBE_ERR_LINK_SETUP;
3464
3465 if (hw->mac.ops.check_link)
3466 ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
3467
3468 if (ret)
3469 goto link_cfg_out;
3470
3471 if (hw->mac.ops.get_link_capabilities)
Joe Perchese8e9f692010-09-07 21:34:53 +00003472 ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
3473 &negotiation);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003474 if (ret)
3475 goto link_cfg_out;
3476
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003477 if (hw->mac.ops.setup_link)
3478 ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003479link_cfg_out:
3480 return ret;
3481}
3482
Alexander Duycka34bcff2010-08-19 13:39:20 +00003483static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003484{
Auke Kok9a799d72007-09-15 14:07:45 -07003485 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003486 u32 gpie = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003487
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003488 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duycka34bcff2010-08-19 13:39:20 +00003489 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
3490 IXGBE_GPIE_OCD;
3491 gpie |= IXGBE_GPIE_EIAME;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003492 /*
3493 * use EIAM to auto-mask when MSI-X interrupt is asserted
3494 * this saves a register write for every interrupt
3495 */
3496 switch (hw->mac.type) {
3497 case ixgbe_mac_82598EB:
3498 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
3499 break;
3500 default:
3501 case ixgbe_mac_82599EB:
3502 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
3503 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
3504 break;
3505 }
3506 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003507 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
3508 * specifically only auto mask tx and rx interrupts */
3509 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07003510 }
3511
Alexander Duycka34bcff2010-08-19 13:39:20 +00003512 /* XXX: to interrupt immediately for EICS writes, enable this */
3513 /* gpie |= IXGBE_GPIE_EIMEN; */
3514
3515 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3516 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
3517 gpie |= IXGBE_GPIE_VTMODE_64;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07003518 }
3519
Alexander Duycka34bcff2010-08-19 13:39:20 +00003520 /* Enable fan failure interrupt */
3521 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003522 gpie |= IXGBE_SDP1_GPIEN;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003523
Alexander Duycka34bcff2010-08-19 13:39:20 +00003524 if (hw->mac.type == ixgbe_mac_82599EB)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003525 gpie |= IXGBE_SDP1_GPIEN;
3526 gpie |= IXGBE_SDP2_GPIEN;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003527
3528 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
3529}
3530
3531static int ixgbe_up_complete(struct ixgbe_adapter *adapter)
3532{
3533 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003534 int err;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003535 u32 ctrl_ext;
3536
3537 ixgbe_get_hw_control(adapter);
3538 ixgbe_setup_gpie(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003539
Auke Kok9a799d72007-09-15 14:07:45 -07003540 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
3541 ixgbe_configure_msix(adapter);
3542 else
3543 ixgbe_configure_msi_and_legacy(adapter);
3544
Peter Waskiewicz61fac742010-04-27 00:38:15 +00003545 /* enable the optics */
3546 if (hw->phy.multispeed_fiber)
3547 hw->mac.ops.enable_tx_laser(hw);
3548
Auke Kok9a799d72007-09-15 14:07:45 -07003549 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003550 ixgbe_napi_enable_all(adapter);
3551
3552 /* clear any pending interrupts, may auto mask */
3553 IXGBE_READ_REG(hw, IXGBE_EICR);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00003554 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07003555
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003556 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00003557 * If this adapter has a fan, check to see if we had a failure
3558 * before we enabled the interrupt.
3559 */
3560 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
3561 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
3562 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00003563 e_crit(drv, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00003564 }
3565
3566 /*
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003567 * For hot-pluggable SFP+ devices, a new SFP+ module may have
Don Skidmore19343de2009-07-02 12:50:31 +00003568 * arrived before interrupts were enabled but after probe. Such
3569 * devices wouldn't have their type identified yet. We need to
3570 * kick off the SFP+ module setup first, then try to bring up link.
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003571 * If we're not hot-pluggable SFP+, we just need to configure link
3572 * and bring it up.
3573 */
Don Skidmore19343de2009-07-02 12:50:31 +00003574 if (hw->phy.type == ixgbe_phy_unknown) {
3575 err = hw->phy.ops.identify(hw);
3576 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Don Skidmore5da43c12009-07-02 12:50:52 +00003577 /*
3578 * Take the device down and schedule the sfp tasklet
3579 * which will unregister_netdev and log it.
3580 */
Don Skidmore19343de2009-07-02 12:50:31 +00003581 ixgbe_down(adapter);
Don Skidmore5da43c12009-07-02 12:50:52 +00003582 schedule_work(&adapter->sfp_config_module_task);
Don Skidmore19343de2009-07-02 12:50:31 +00003583 return err;
3584 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003585 }
3586
3587 if (ixgbe_is_sfp(hw)) {
3588 ixgbe_sfp_link_config(adapter);
3589 } else {
3590 err = ixgbe_non_sfp_link_config(hw);
3591 if (err)
Emil Tantilov396e7992010-07-01 20:05:12 +00003592 e_err(probe, "link_config FAILED %d\n", err);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003593 }
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003594
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003595 /* enable transmits */
Alexander Duyck477de6e2010-08-19 13:38:11 +00003596 netif_tx_start_all_queues(adapter->netdev);
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003597
Auke Kok9a799d72007-09-15 14:07:45 -07003598 /* bring the link up in the watchdog, this could race with our first
3599 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07003600 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
3601 adapter->link_check_timeout = jiffies;
Auke Kok9a799d72007-09-15 14:07:45 -07003602 mod_timer(&adapter->watchdog_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00003603
3604 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
3605 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
3606 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
3607 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
3608
Auke Kok9a799d72007-09-15 14:07:45 -07003609 return 0;
3610}
3611
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003612void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
3613{
3614 WARN_ON(in_interrupt());
3615 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
3616 msleep(1);
3617 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00003618 /*
3619 * If SR-IOV enabled then wait a bit before bringing the adapter
3620 * back up to give the VFs time to respond to the reset. The
3621 * two second wait is based upon the watchdog timer cycle in
3622 * the VF driver.
3623 */
3624 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3625 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003626 ixgbe_up(adapter);
3627 clear_bit(__IXGBE_RESETTING, &adapter->state);
3628}
3629
Auke Kok9a799d72007-09-15 14:07:45 -07003630int ixgbe_up(struct ixgbe_adapter *adapter)
3631{
3632 /* hardware has been reset, we need to reload some things */
3633 ixgbe_configure(adapter);
3634
3635 return ixgbe_up_complete(adapter);
3636}
3637
3638void ixgbe_reset(struct ixgbe_adapter *adapter)
3639{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003640 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore8ca783a2009-05-26 20:40:47 -07003641 int err;
3642
3643 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003644 switch (err) {
3645 case 0:
3646 case IXGBE_ERR_SFP_NOT_PRESENT:
3647 break;
3648 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
Emil Tantilov849c4542010-06-03 16:53:41 +00003649 e_dev_err("master disable timed out\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003650 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00003651 case IXGBE_ERR_EEPROM_VERSION:
3652 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00003653 e_dev_warn("This device is a pre-production adapter/LOM. "
3654 "Please be aware there may be issuesassociated with "
3655 "your hardware. If you are experiencing problems "
3656 "please contact your Intel or hardware "
3657 "representative who provided you with this "
3658 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00003659 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003660 default:
Emil Tantilov849c4542010-06-03 16:53:41 +00003661 e_dev_err("Hardware Error: %d\n", err);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003662 }
Auke Kok9a799d72007-09-15 14:07:45 -07003663
3664 /* reprogram the RAR[0] in case user changed it. */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00003665 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
3666 IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07003667}
3668
Auke Kok9a799d72007-09-15 14:07:45 -07003669/**
3670 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
3671 * @adapter: board private structure
3672 * @rx_ring: ring to free buffers from
3673 **/
3674static void ixgbe_clean_rx_ring(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00003675 struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07003676{
3677 struct pci_dev *pdev = adapter->pdev;
3678 unsigned long size;
3679 unsigned int i;
3680
Alexander Duyck84418e32010-08-19 13:40:54 +00003681 /* ring already cleared, nothing to do */
3682 if (!rx_ring->rx_buffer_info)
3683 return;
Auke Kok9a799d72007-09-15 14:07:45 -07003684
Alexander Duyck84418e32010-08-19 13:40:54 +00003685 /* Free all the Rx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07003686 for (i = 0; i < rx_ring->count; i++) {
3687 struct ixgbe_rx_buffer *rx_buffer_info;
3688
3689 rx_buffer_info = &rx_ring->rx_buffer_info[i];
3690 if (rx_buffer_info->dma) {
Nick Nunley1b507732010-04-27 13:10:27 +00003691 dma_unmap_single(&pdev->dev, rx_buffer_info->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00003692 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00003693 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07003694 rx_buffer_info->dma = 0;
3695 }
3696 if (rx_buffer_info->skb) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00003697 struct sk_buff *skb = rx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07003698 rx_buffer_info->skb = NULL;
Alexander Duyckf8212f92009-04-27 22:42:37 +00003699 do {
3700 struct sk_buff *this = skb;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00003701 if (IXGBE_RSC_CB(this)->delay_unmap) {
Nick Nunley1b507732010-04-27 13:10:27 +00003702 dma_unmap_single(&pdev->dev,
3703 IXGBE_RSC_CB(this)->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00003704 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00003705 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00003706 IXGBE_RSC_CB(this)->dma = 0;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00003707 IXGBE_RSC_CB(skb)->delay_unmap = false;
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00003708 }
Alexander Duyckf8212f92009-04-27 22:42:37 +00003709 skb = skb->prev;
3710 dev_kfree_skb(this);
3711 } while (skb);
Auke Kok9a799d72007-09-15 14:07:45 -07003712 }
3713 if (!rx_buffer_info->page)
3714 continue;
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00003715 if (rx_buffer_info->page_dma) {
Nick Nunley1b507732010-04-27 13:10:27 +00003716 dma_unmap_page(&pdev->dev, rx_buffer_info->page_dma,
3717 PAGE_SIZE / 2, DMA_FROM_DEVICE);
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00003718 rx_buffer_info->page_dma = 0;
3719 }
Auke Kok9a799d72007-09-15 14:07:45 -07003720 put_page(rx_buffer_info->page);
3721 rx_buffer_info->page = NULL;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07003722 rx_buffer_info->page_offset = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003723 }
3724
3725 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
3726 memset(rx_ring->rx_buffer_info, 0, size);
3727
3728 /* Zero out the descriptor ring */
3729 memset(rx_ring->desc, 0, rx_ring->size);
3730
3731 rx_ring->next_to_clean = 0;
3732 rx_ring->next_to_use = 0;
3733
Jesse Brandeburg9891ca72009-03-13 22:14:50 +00003734 if (rx_ring->head)
3735 writel(0, adapter->hw.hw_addr + rx_ring->head);
3736 if (rx_ring->tail)
3737 writel(0, adapter->hw.hw_addr + rx_ring->tail);
Auke Kok9a799d72007-09-15 14:07:45 -07003738}
3739
3740/**
3741 * ixgbe_clean_tx_ring - Free Tx Buffers
3742 * @adapter: board private structure
3743 * @tx_ring: ring to be cleaned
3744 **/
3745static void ixgbe_clean_tx_ring(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00003746 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07003747{
3748 struct ixgbe_tx_buffer *tx_buffer_info;
3749 unsigned long size;
3750 unsigned int i;
3751
Alexander Duyck84418e32010-08-19 13:40:54 +00003752 /* ring already cleared, nothing to do */
3753 if (!tx_ring->tx_buffer_info)
3754 return;
Auke Kok9a799d72007-09-15 14:07:45 -07003755
Alexander Duyck84418e32010-08-19 13:40:54 +00003756 /* Free all the Tx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07003757 for (i = 0; i < tx_ring->count; i++) {
3758 tx_buffer_info = &tx_ring->tx_buffer_info[i];
3759 ixgbe_unmap_and_free_tx_resource(adapter, tx_buffer_info);
3760 }
3761
3762 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
3763 memset(tx_ring->tx_buffer_info, 0, size);
3764
3765 /* Zero out the descriptor ring */
3766 memset(tx_ring->desc, 0, tx_ring->size);
3767
3768 tx_ring->next_to_use = 0;
3769 tx_ring->next_to_clean = 0;
3770
Jesse Brandeburg9891ca72009-03-13 22:14:50 +00003771 if (tx_ring->head)
3772 writel(0, adapter->hw.hw_addr + tx_ring->head);
3773 if (tx_ring->tail)
3774 writel(0, adapter->hw.hw_addr + tx_ring->tail);
Auke Kok9a799d72007-09-15 14:07:45 -07003775}
3776
3777/**
Auke Kok9a799d72007-09-15 14:07:45 -07003778 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
3779 * @adapter: board private structure
3780 **/
3781static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
3782{
3783 int i;
3784
3785 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003786 ixgbe_clean_rx_ring(adapter, adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07003787}
3788
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003789/**
3790 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
3791 * @adapter: board private structure
3792 **/
3793static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
3794{
3795 int i;
3796
3797 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003798 ixgbe_clean_tx_ring(adapter, adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003799}
3800
Auke Kok9a799d72007-09-15 14:07:45 -07003801void ixgbe_down(struct ixgbe_adapter *adapter)
3802{
3803 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003804 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003805 u32 rxctrl;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003806 u32 txdctl;
3807 int i, j;
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00003808 int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Auke Kok9a799d72007-09-15 14:07:45 -07003809
3810 /* signal that we are down to the interrupt handler */
3811 set_bit(__IXGBE_DOWN, &adapter->state);
3812
Greg Rose767081a2010-01-22 22:46:40 +00003813 /* disable receive for all VFs and wait one second */
3814 if (adapter->num_vfs) {
Greg Rose767081a2010-01-22 22:46:40 +00003815 /* ping all the active vfs to let them know we are going down */
3816 ixgbe_ping_all_vfs(adapter);
Greg Rose581d1aa2010-03-24 09:36:27 +00003817
Greg Rose767081a2010-01-22 22:46:40 +00003818 /* Disable all VFTE/VFRE TX/RX */
3819 ixgbe_disable_tx_rx(adapter);
Greg Rose581d1aa2010-03-24 09:36:27 +00003820
3821 /* Mark all the VFs as inactive */
3822 for (i = 0 ; i < adapter->num_vfs; i++)
3823 adapter->vfinfo[i].clear_to_send = 0;
Greg Rose767081a2010-01-22 22:46:40 +00003824 }
3825
Auke Kok9a799d72007-09-15 14:07:45 -07003826 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003827 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3828 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07003829
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003830 IXGBE_WRITE_FLUSH(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07003831 msleep(10);
3832
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003833 netif_tx_stop_all_queues(netdev);
3834
Don Skidmore0a1f87c2009-09-18 09:45:43 +00003835 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
3836 del_timer_sync(&adapter->sfp_timer);
Auke Kok9a799d72007-09-15 14:07:45 -07003837 del_timer_sync(&adapter->watchdog_timer);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07003838 cancel_work_sync(&adapter->watchdog_task);
Auke Kok9a799d72007-09-15 14:07:45 -07003839
John Fastabendc0dfb902010-04-27 02:13:39 +00003840 netif_carrier_off(netdev);
3841 netif_tx_disable(netdev);
3842
3843 ixgbe_irq_disable(adapter);
3844
3845 ixgbe_napi_disable_all(adapter);
3846
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00003847 /* Cleanup the affinity_hint CPU mask memory and callback */
3848 for (i = 0; i < num_q_vectors; i++) {
3849 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
3850 /* clear the affinity_mask in the IRQ descriptor */
3851 irq_set_affinity_hint(adapter->msix_entries[i]. vector, NULL);
3852 /* release the CPU mask memory */
3853 free_cpumask_var(q_vector->affinity_mask);
3854 }
3855
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003856 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
3857 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
3858 cancel_work_sync(&adapter->fdir_reinit_task);
3859
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07003860 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
3861 cancel_work_sync(&adapter->check_overtemp_task);
3862
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003863 /* disable transmits in the hardware now that interrupts are off */
3864 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003865 j = adapter->tx_ring[i]->reg_idx;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003866 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(j));
3867 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(j),
Joe Perchese8e9f692010-09-07 21:34:53 +00003868 (txdctl & ~IXGBE_TXDCTL_ENABLE));
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003869 }
PJ Waskiewicz88512532009-03-13 22:15:10 +00003870 /* Disable the Tx DMA engine on 82599 */
3871 if (hw->mac.type == ixgbe_mac_82599EB)
3872 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
Joe Perchese8e9f692010-09-07 21:34:53 +00003873 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
3874 ~IXGBE_DMATXCTL_TE));
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003875
John Fastabend9f756f02010-06-29 18:28:36 +00003876 /* power down the optics */
3877 if (hw->phy.multispeed_fiber)
3878 hw->mac.ops.disable_tx_laser(hw);
3879
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00003880 /* clear n-tuple filters that are cached */
3881 ethtool_ntuple_flush(netdev);
3882
Paul Larson6f4a0e42008-06-24 17:00:56 -07003883 if (!pci_channel_offline(adapter->pdev))
3884 ixgbe_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003885 ixgbe_clean_all_tx_rings(adapter);
3886 ixgbe_clean_all_rx_rings(adapter);
3887
Jeff Garzik5dd2d332008-10-16 05:09:31 -04003888#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07003889 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00003890 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07003891#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003892}
3893
Auke Kok9a799d72007-09-15 14:07:45 -07003894/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003895 * ixgbe_poll - NAPI Rx polling callback
3896 * @napi: structure for representing this polling device
3897 * @budget: how many packets driver is allowed to clean
3898 *
3899 * This function is used for legacy and MSI, NAPI mode
Auke Kok9a799d72007-09-15 14:07:45 -07003900 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003901static int ixgbe_poll(struct napi_struct *napi, int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07003902{
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00003903 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00003904 container_of(napi, struct ixgbe_q_vector, napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003905 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00003906 int tx_clean_complete, work_done = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003907
Jeff Garzik5dd2d332008-10-16 05:09:31 -04003908#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08003909 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003910 ixgbe_update_tx_dca(adapter, adapter->tx_ring[0]);
3911 ixgbe_update_rx_dca(adapter, adapter->rx_ring[0]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08003912 }
3913#endif
3914
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003915 tx_clean_complete = ixgbe_clean_tx_irq(q_vector, adapter->tx_ring[0]);
3916 ixgbe_clean_rx_irq(q_vector, adapter->rx_ring[0], &work_done, budget);
Auke Kok9a799d72007-09-15 14:07:45 -07003917
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00003918 if (!tx_clean_complete)
David S. Millerd2c7ddd2008-01-15 22:43:24 -08003919 work_done = budget;
3920
David S. Miller53e52c72008-01-07 21:06:12 -08003921 /* If budget not fully consumed, exit the polling mode */
3922 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08003923 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00003924 if (adapter->rx_itr_setting & 1)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08003925 ixgbe_set_itr(adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003926 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Nelson, Shannon835462f2009-04-27 22:42:54 +00003927 ixgbe_irq_enable_queues(adapter, IXGBE_EIMS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07003928 }
Auke Kok9a799d72007-09-15 14:07:45 -07003929 return work_done;
3930}
3931
3932/**
3933 * ixgbe_tx_timeout - Respond to a Tx Hang
3934 * @netdev: network interface device structure
3935 **/
3936static void ixgbe_tx_timeout(struct net_device *netdev)
3937{
3938 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3939
3940 /* Do the reset outside of interrupt context */
3941 schedule_work(&adapter->reset_task);
3942}
3943
3944static void ixgbe_reset_task(struct work_struct *work)
3945{
3946 struct ixgbe_adapter *adapter;
3947 adapter = container_of(work, struct ixgbe_adapter, reset_task);
3948
Alexander Duyck2f90b862008-11-20 20:52:10 -08003949 /* If we're already down or resetting, just bail */
3950 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
3951 test_bit(__IXGBE_RESETTING, &adapter->state))
3952 return;
3953
Auke Kok9a799d72007-09-15 14:07:45 -07003954 adapter->tx_timeout_count++;
3955
Taku Izumidcd79ae2010-04-27 14:39:53 +00003956 ixgbe_dump(adapter);
3957 netdev_err(adapter->netdev, "Reset adapter\n");
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003958 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003959}
3960
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003961#ifdef CONFIG_IXGBE_DCB
3962static inline bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
Jesse Brandeburgb9804972008-09-11 20:00:29 -07003963{
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003964 bool ret = false;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003965 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_DCB];
Jesse Brandeburgb9804972008-09-11 20:00:29 -07003966
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003967 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
3968 return ret;
3969
3970 f->mask = 0x7 << 3;
3971 adapter->num_rx_queues = f->indices;
3972 adapter->num_tx_queues = f->indices;
3973 ret = true;
Jesse Brandeburgb9804972008-09-11 20:00:29 -07003974
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003975 return ret;
3976}
3977#endif
3978
Jesse Brandeburg4df10462009-03-13 22:15:31 +00003979/**
3980 * ixgbe_set_rss_queues: Allocate queues for RSS
3981 * @adapter: board private structure to initialize
3982 *
3983 * This is our "base" multiqueue mode. RSS (Receive Side Scaling) will try
3984 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
3985 *
3986 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003987static inline bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
3988{
3989 bool ret = false;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003990 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_RSS];
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003991
3992 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003993 f->mask = 0xF;
3994 adapter->num_rx_queues = f->indices;
3995 adapter->num_tx_queues = f->indices;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003996 ret = true;
3997 } else {
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003998 ret = false;
3999 }
4000
4001 return ret;
4002}
4003
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004004/**
4005 * ixgbe_set_fdir_queues: Allocate queues for Flow Director
4006 * @adapter: board private structure to initialize
4007 *
4008 * Flow Director is an advanced Rx filter, attempting to get Rx flows back
4009 * to the original CPU that initiated the Tx session. This runs in addition
4010 * to RSS, so if a packet doesn't match an FDIR filter, we can still spread the
4011 * Rx load across CPUs using RSS.
4012 *
4013 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004014static inline bool ixgbe_set_fdir_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004015{
4016 bool ret = false;
4017 struct ixgbe_ring_feature *f_fdir = &adapter->ring_feature[RING_F_FDIR];
4018
4019 f_fdir->indices = min((int)num_online_cpus(), f_fdir->indices);
4020 f_fdir->mask = 0;
4021
4022 /* Flow Director must have RSS enabled */
4023 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
4024 ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
4025 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)))) {
4026 adapter->num_tx_queues = f_fdir->indices;
4027 adapter->num_rx_queues = f_fdir->indices;
4028 ret = true;
4029 } else {
4030 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
4031 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
4032 }
4033 return ret;
4034}
4035
Yi Zou0331a832009-05-17 12:33:52 +00004036#ifdef IXGBE_FCOE
4037/**
4038 * ixgbe_set_fcoe_queues: Allocate queues for Fiber Channel over Ethernet (FCoE)
4039 * @adapter: board private structure to initialize
4040 *
4041 * FCoE RX FCRETA can use up to 8 rx queues for up to 8 different exchanges.
4042 * The ring feature mask is not used as a mask for FCoE, as it can take any 8
4043 * rx queues out of the max number of rx queues, instead, it is used as the
4044 * index of the first rx queue used by FCoE.
4045 *
4046 **/
4047static inline bool ixgbe_set_fcoe_queues(struct ixgbe_adapter *adapter)
4048{
4049 bool ret = false;
4050 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
4051
4052 f->indices = min((int)num_online_cpus(), f->indices);
4053 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
Yi Zou8de8b2e2009-09-03 14:55:50 +00004054 adapter->num_rx_queues = 1;
4055 adapter->num_tx_queues = 1;
Yi Zou0331a832009-05-17 12:33:52 +00004056#ifdef CONFIG_IXGBE_DCB
4057 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00004058 e_info(probe, "FCoE enabled with DCB\n");
Yi Zou0331a832009-05-17 12:33:52 +00004059 ixgbe_set_dcb_queues(adapter);
4060 }
4061#endif
4062 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00004063 e_info(probe, "FCoE enabled with RSS\n");
Yi Zou8faa2a72009-07-09 02:29:50 +00004064 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
4065 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
4066 ixgbe_set_fdir_queues(adapter);
4067 else
4068 ixgbe_set_rss_queues(adapter);
Yi Zou0331a832009-05-17 12:33:52 +00004069 }
4070 /* adding FCoE rx rings to the end */
4071 f->mask = adapter->num_rx_queues;
4072 adapter->num_rx_queues += f->indices;
Yi Zou8de8b2e2009-09-03 14:55:50 +00004073 adapter->num_tx_queues += f->indices;
Yi Zou0331a832009-05-17 12:33:52 +00004074
4075 ret = true;
4076 }
4077
4078 return ret;
4079}
4080
4081#endif /* IXGBE_FCOE */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004082/**
4083 * ixgbe_set_sriov_queues: Allocate queues for IOV use
4084 * @adapter: board private structure to initialize
4085 *
4086 * IOV doesn't actually use anything, so just NAK the
4087 * request for now and let the other queue routines
4088 * figure out what to do.
4089 */
4090static inline bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
4091{
4092 return false;
4093}
4094
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004095/*
4096 * ixgbe_set_num_queues: Allocate queues for device, feature dependant
4097 * @adapter: board private structure to initialize
4098 *
4099 * This is the top level queue allocation routine. The order here is very
4100 * important, starting with the "most" number of features turned on at once,
4101 * and ending with the smallest set of features. This way large combinations
4102 * can be allocated if they're turned on, and smaller combinations are the
4103 * fallthrough conditions.
4104 *
4105 **/
Ben Hutchings847f53f2010-09-27 08:28:56 +00004106static int ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004107{
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004108 /* Start with base case */
4109 adapter->num_rx_queues = 1;
4110 adapter->num_tx_queues = 1;
4111 adapter->num_rx_pools = adapter->num_rx_queues;
4112 adapter->num_rx_queues_per_pool = 1;
4113
4114 if (ixgbe_set_sriov_queues(adapter))
Ben Hutchings847f53f2010-09-27 08:28:56 +00004115 goto done;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004116
Yi Zou0331a832009-05-17 12:33:52 +00004117#ifdef IXGBE_FCOE
4118 if (ixgbe_set_fcoe_queues(adapter))
4119 goto done;
4120
4121#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004122#ifdef CONFIG_IXGBE_DCB
4123 if (ixgbe_set_dcb_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004124 goto done;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004125
4126#endif
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004127 if (ixgbe_set_fdir_queues(adapter))
4128 goto done;
4129
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004130 if (ixgbe_set_rss_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004131 goto done;
4132
4133 /* fallback to base case */
4134 adapter->num_rx_queues = 1;
4135 adapter->num_tx_queues = 1;
4136
4137done:
Ben Hutchings847f53f2010-09-27 08:28:56 +00004138 /* Notify the stack of the (possibly) reduced queue counts. */
John Fastabendf0796d52010-07-01 13:21:57 +00004139 netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
Ben Hutchings847f53f2010-09-27 08:28:56 +00004140 return netif_set_real_num_rx_queues(adapter->netdev,
4141 adapter->num_rx_queues);
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004142}
4143
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004144static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00004145 int vectors)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004146{
4147 int err, vector_threshold;
4148
4149 /* We'll want at least 3 (vector_threshold):
4150 * 1) TxQ[0] Cleanup
4151 * 2) RxQ[0] Cleanup
4152 * 3) Other (Link Status Change, etc.)
4153 * 4) TCP Timer (optional)
4154 */
4155 vector_threshold = MIN_MSIX_COUNT;
4156
4157 /* The more we get, the more we will assign to Tx/Rx Cleanup
4158 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
4159 * Right now, we simply care about how many we'll get; we'll
4160 * set them up later while requesting irq's.
4161 */
4162 while (vectors >= vector_threshold) {
4163 err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
Joe Perchese8e9f692010-09-07 21:34:53 +00004164 vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004165 if (!err) /* Success in acquiring all requested vectors. */
4166 break;
4167 else if (err < 0)
4168 vectors = 0; /* Nasty failure, quit now */
4169 else /* err == number of vectors we should try again with */
4170 vectors = err;
4171 }
4172
4173 if (vectors < vector_threshold) {
4174 /* Can't allocate enough MSI-X interrupts? Oh well.
4175 * This just means we'll go with either a single MSI
4176 * vector or fall back to legacy interrupts.
4177 */
Emil Tantilov849c4542010-06-03 16:53:41 +00004178 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4179 "Unable to allocate MSI-X interrupts\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004180 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
4181 kfree(adapter->msix_entries);
4182 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004183 } else {
4184 adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -08004185 /*
4186 * Adjust for only the vectors we'll use, which is minimum
4187 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
4188 * vectors we were allocated.
4189 */
4190 adapter->num_msix_vectors = min(vectors,
Joe Perchese8e9f692010-09-07 21:34:53 +00004191 adapter->max_msix_q_vectors + NON_Q_VECTORS);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004192 }
4193}
4194
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004195/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004196 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004197 * @adapter: board private structure to initialize
4198 *
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004199 * Cache the descriptor ring offsets for RSS to the assigned rings.
4200 *
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004201 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004202static inline bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004203{
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004204 int i;
4205 bool ret = false;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004206
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004207 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4208 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004209 adapter->rx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004210 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004211 adapter->tx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004212 ret = true;
4213 } else {
4214 ret = false;
4215 }
4216
4217 return ret;
4218}
4219
4220#ifdef CONFIG_IXGBE_DCB
4221/**
4222 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
4223 * @adapter: board private structure to initialize
4224 *
4225 * Cache the descriptor ring offsets for DCB to the assigned rings.
4226 *
4227 **/
4228static inline bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
4229{
4230 int i;
4231 bool ret = false;
4232 int dcb_i = adapter->ring_feature[RING_F_DCB].indices;
4233
4234 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
4235 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
Alexander Duyck2f90b862008-11-20 20:52:10 -08004236 /* the number of queues is assumed to be symmetric */
4237 for (i = 0; i < dcb_i; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004238 adapter->rx_ring[i]->reg_idx = i << 3;
4239 adapter->tx_ring[i]->reg_idx = i << 2;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004240 }
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004241 ret = true;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004242 } else if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
PJ Waskiewiczf92ef202009-04-16 15:00:20 +00004243 if (dcb_i == 8) {
4244 /*
4245 * Tx TC0 starts at: descriptor queue 0
4246 * Tx TC1 starts at: descriptor queue 32
4247 * Tx TC2 starts at: descriptor queue 64
4248 * Tx TC3 starts at: descriptor queue 80
4249 * Tx TC4 starts at: descriptor queue 96
4250 * Tx TC5 starts at: descriptor queue 104
4251 * Tx TC6 starts at: descriptor queue 112
4252 * Tx TC7 starts at: descriptor queue 120
4253 *
4254 * Rx TC0-TC7 are offset by 16 queues each
4255 */
4256 for (i = 0; i < 3; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004257 adapter->tx_ring[i]->reg_idx = i << 5;
4258 adapter->rx_ring[i]->reg_idx = i << 4;
PJ Waskiewiczf92ef202009-04-16 15:00:20 +00004259 }
4260 for ( ; i < 5; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004261 adapter->tx_ring[i]->reg_idx =
Joe Perchese8e9f692010-09-07 21:34:53 +00004262 ((i + 2) << 4);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004263 adapter->rx_ring[i]->reg_idx = i << 4;
PJ Waskiewiczf92ef202009-04-16 15:00:20 +00004264 }
4265 for ( ; i < dcb_i; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004266 adapter->tx_ring[i]->reg_idx =
Joe Perchese8e9f692010-09-07 21:34:53 +00004267 ((i + 8) << 3);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004268 adapter->rx_ring[i]->reg_idx = i << 4;
PJ Waskiewiczf92ef202009-04-16 15:00:20 +00004269 }
4270
4271 ret = true;
4272 } else if (dcb_i == 4) {
4273 /*
4274 * Tx TC0 starts at: descriptor queue 0
4275 * Tx TC1 starts at: descriptor queue 64
4276 * Tx TC2 starts at: descriptor queue 96
4277 * Tx TC3 starts at: descriptor queue 112
4278 *
4279 * Rx TC0-TC3 are offset by 32 queues each
4280 */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004281 adapter->tx_ring[0]->reg_idx = 0;
4282 adapter->tx_ring[1]->reg_idx = 64;
4283 adapter->tx_ring[2]->reg_idx = 96;
4284 adapter->tx_ring[3]->reg_idx = 112;
PJ Waskiewiczf92ef202009-04-16 15:00:20 +00004285 for (i = 0 ; i < dcb_i; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004286 adapter->rx_ring[i]->reg_idx = i << 5;
PJ Waskiewiczf92ef202009-04-16 15:00:20 +00004287
4288 ret = true;
4289 } else {
4290 ret = false;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004291 }
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004292 } else {
4293 ret = false;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004294 }
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004295 } else {
4296 ret = false;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004297 }
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004298
4299 return ret;
4300}
4301#endif
4302
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004303/**
4304 * ixgbe_cache_ring_fdir - Descriptor ring to register mapping for Flow Director
4305 * @adapter: board private structure to initialize
4306 *
4307 * Cache the descriptor ring offsets for Flow Director to the assigned rings.
4308 *
4309 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004310static inline bool ixgbe_cache_ring_fdir(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004311{
4312 int i;
4313 bool ret = false;
4314
4315 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
4316 ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
4317 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))) {
4318 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004319 adapter->rx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004320 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004321 adapter->tx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004322 ret = true;
4323 }
4324
4325 return ret;
4326}
4327
Yi Zou0331a832009-05-17 12:33:52 +00004328#ifdef IXGBE_FCOE
4329/**
4330 * ixgbe_cache_ring_fcoe - Descriptor ring to register mapping for the FCoE
4331 * @adapter: board private structure to initialize
4332 *
4333 * Cache the descriptor ring offsets for FCoE mode to the assigned rings.
4334 *
4335 */
4336static inline bool ixgbe_cache_ring_fcoe(struct ixgbe_adapter *adapter)
4337{
Yi Zou8de8b2e2009-09-03 14:55:50 +00004338 int i, fcoe_rx_i = 0, fcoe_tx_i = 0;
Yi Zou0331a832009-05-17 12:33:52 +00004339 bool ret = false;
4340 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
4341
4342 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
4343#ifdef CONFIG_IXGBE_DCB
4344 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
Yi Zou8de8b2e2009-09-03 14:55:50 +00004345 struct ixgbe_fcoe *fcoe = &adapter->fcoe;
4346
Yi Zou0331a832009-05-17 12:33:52 +00004347 ixgbe_cache_ring_dcb(adapter);
Yi Zou8de8b2e2009-09-03 14:55:50 +00004348 /* find out queues in TC for FCoE */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004349 fcoe_rx_i = adapter->rx_ring[fcoe->tc]->reg_idx + 1;
4350 fcoe_tx_i = adapter->tx_ring[fcoe->tc]->reg_idx + 1;
Yi Zou8de8b2e2009-09-03 14:55:50 +00004351 /*
4352 * In 82599, the number of Tx queues for each traffic
4353 * class for both 8-TC and 4-TC modes are:
4354 * TCs : TC0 TC1 TC2 TC3 TC4 TC5 TC6 TC7
4355 * 8 TCs: 32 32 16 16 8 8 8 8
4356 * 4 TCs: 64 64 32 32
4357 * We have max 8 queues for FCoE, where 8 the is
4358 * FCoE redirection table size. If TC for FCoE is
4359 * less than or equal to TC3, we have enough queues
4360 * to add max of 8 queues for FCoE, so we start FCoE
4361 * tx descriptor from the next one, i.e., reg_idx + 1.
4362 * If TC for FCoE is above TC3, implying 8 TC mode,
4363 * and we need 8 for FCoE, we have to take all queues
4364 * in that traffic class for FCoE.
4365 */
4366 if ((f->indices == IXGBE_FCRETA_SIZE) && (fcoe->tc > 3))
4367 fcoe_tx_i--;
Yi Zou0331a832009-05-17 12:33:52 +00004368 }
4369#endif /* CONFIG_IXGBE_DCB */
4370 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Yi Zou8faa2a72009-07-09 02:29:50 +00004371 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
4372 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
4373 ixgbe_cache_ring_fdir(adapter);
4374 else
4375 ixgbe_cache_ring_rss(adapter);
4376
Yi Zou8de8b2e2009-09-03 14:55:50 +00004377 fcoe_rx_i = f->mask;
4378 fcoe_tx_i = f->mask;
Yi Zou0331a832009-05-17 12:33:52 +00004379 }
Yi Zou8de8b2e2009-09-03 14:55:50 +00004380 for (i = 0; i < f->indices; i++, fcoe_rx_i++, fcoe_tx_i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004381 adapter->rx_ring[f->mask + i]->reg_idx = fcoe_rx_i;
4382 adapter->tx_ring[f->mask + i]->reg_idx = fcoe_tx_i;
Yi Zou8de8b2e2009-09-03 14:55:50 +00004383 }
Yi Zou0331a832009-05-17 12:33:52 +00004384 ret = true;
4385 }
4386 return ret;
4387}
4388
4389#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004390/**
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004391 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
4392 * @adapter: board private structure to initialize
4393 *
4394 * SR-IOV doesn't use any descriptor rings but changes the default if
4395 * no other mapping is used.
4396 *
4397 */
4398static inline bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
4399{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004400 adapter->rx_ring[0]->reg_idx = adapter->num_vfs * 2;
4401 adapter->tx_ring[0]->reg_idx = adapter->num_vfs * 2;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004402 if (adapter->num_vfs)
4403 return true;
4404 else
4405 return false;
4406}
4407
4408/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004409 * ixgbe_cache_ring_register - Descriptor ring to register mapping
4410 * @adapter: board private structure to initialize
4411 *
4412 * Once we know the feature-set enabled for the device, we'll cache
4413 * the register offset the descriptor ring is assigned to.
4414 *
4415 * Note, the order the various feature calls is important. It must start with
4416 * the "most" features enabled at the same time, then trickle down to the
4417 * least amount of features turned on at once.
4418 **/
4419static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
4420{
4421 /* start with default case */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004422 adapter->rx_ring[0]->reg_idx = 0;
4423 adapter->tx_ring[0]->reg_idx = 0;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004424
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004425 if (ixgbe_cache_ring_sriov(adapter))
4426 return;
4427
Yi Zou0331a832009-05-17 12:33:52 +00004428#ifdef IXGBE_FCOE
4429 if (ixgbe_cache_ring_fcoe(adapter))
4430 return;
4431
4432#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004433#ifdef CONFIG_IXGBE_DCB
4434 if (ixgbe_cache_ring_dcb(adapter))
4435 return;
4436
4437#endif
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004438 if (ixgbe_cache_ring_fdir(adapter))
4439 return;
4440
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004441 if (ixgbe_cache_ring_rss(adapter))
4442 return;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004443}
4444
Auke Kok9a799d72007-09-15 14:07:45 -07004445/**
4446 * ixgbe_alloc_queues - Allocate memory for all rings
4447 * @adapter: board private structure to initialize
4448 *
4449 * We allocate one ring per queue at run-time since we don't know the
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004450 * number of queues at compile-time. The polling_netdev array is
4451 * intended for Multiqueue, but should work fine with a single queue.
Auke Kok9a799d72007-09-15 14:07:45 -07004452 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08004453static int ixgbe_alloc_queues(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004454{
4455 int i;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004456 int orig_node = adapter->node;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004457
4458 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004459 struct ixgbe_ring *ring = adapter->tx_ring[i];
4460 if (orig_node == -1) {
4461 int cur_node = next_online_node(adapter->node);
4462 if (cur_node == MAX_NUMNODES)
4463 cur_node = first_online_node;
4464 adapter->node = cur_node;
4465 }
4466 ring = kzalloc_node(sizeof(struct ixgbe_ring), GFP_KERNEL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004467 adapter->node);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004468 if (!ring)
4469 ring = kzalloc(sizeof(struct ixgbe_ring), GFP_KERNEL);
4470 if (!ring)
4471 goto err_tx_ring_allocation;
4472 ring->count = adapter->tx_ring_count;
4473 ring->queue_index = i;
4474 ring->numa_node = adapter->node;
4475
4476 adapter->tx_ring[i] = ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004477 }
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004478
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004479 /* Restore the adapter's original node */
4480 adapter->node = orig_node;
4481
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004482 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004483 struct ixgbe_ring *ring = adapter->rx_ring[i];
4484 if (orig_node == -1) {
4485 int cur_node = next_online_node(adapter->node);
4486 if (cur_node == MAX_NUMNODES)
4487 cur_node = first_online_node;
4488 adapter->node = cur_node;
4489 }
4490 ring = kzalloc_node(sizeof(struct ixgbe_ring), GFP_KERNEL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004491 adapter->node);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004492 if (!ring)
4493 ring = kzalloc(sizeof(struct ixgbe_ring), GFP_KERNEL);
4494 if (!ring)
4495 goto err_rx_ring_allocation;
4496 ring->count = adapter->rx_ring_count;
4497 ring->queue_index = i;
4498 ring->numa_node = adapter->node;
4499
4500 adapter->rx_ring[i] = ring;
Auke Kok9a799d72007-09-15 14:07:45 -07004501 }
4502
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004503 /* Restore the adapter's original node */
4504 adapter->node = orig_node;
4505
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004506 ixgbe_cache_ring_register(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004507
4508 return 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004509
4510err_rx_ring_allocation:
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004511 for (i = 0; i < adapter->num_tx_queues; i++)
4512 kfree(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004513err_tx_ring_allocation:
4514 return -ENOMEM;
4515}
4516
4517/**
4518 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
4519 * @adapter: board private structure to initialize
4520 *
4521 * Attempt to configure the interrupts using the best available
4522 * capabilities of the hardware and the kernel.
4523 **/
Al Virofeea6a52008-11-27 15:34:07 -08004524static int ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004525{
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004526 struct ixgbe_hw *hw = &adapter->hw;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004527 int err = 0;
4528 int vector, v_budget;
4529
4530 /*
4531 * It's easy to be greedy for MSI-X vectors, but it really
4532 * doesn't do us much good if we have a lot more vectors
4533 * than CPU's. So let's be conservative and only ask for
PJ Waskiewicz342bde12009-11-12 23:50:43 +00004534 * (roughly) the same number of vectors as there are CPU's.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004535 */
4536 v_budget = min(adapter->num_rx_queues + adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00004537 (int)num_online_cpus()) + NON_Q_VECTORS;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004538
4539 /*
4540 * At the same time, hardware can only support a maximum of
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004541 * hw.mac->max_msix_vectors vectors. With features
4542 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
4543 * descriptor queues supported by our device. Thus, we cap it off in
4544 * those rare cases where the cpu count also exceeds our vector limit.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004545 */
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004546 v_budget = min(v_budget, (int)hw->mac.max_msix_vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004547
4548 /* A failure in MSI-X entry allocation isn't fatal, but it does
4549 * mean we disable MSI-X capabilities of the adapter. */
4550 adapter->msix_entries = kcalloc(v_budget,
Joe Perchese8e9f692010-09-07 21:34:53 +00004551 sizeof(struct msix_entry), GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004552 if (adapter->msix_entries) {
4553 for (vector = 0; vector < v_budget; vector++)
4554 adapter->msix_entries[vector].entry = vector;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004555
Alexander Duyck7a921c92009-05-06 10:43:28 +00004556 ixgbe_acquire_msix_vectors(adapter, v_budget);
4557
4558 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4559 goto out;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004560 }
David S. Miller26d27842010-05-03 15:18:22 -07004561
Alexander Duyck7a921c92009-05-06 10:43:28 +00004562 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
4563 adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004564 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
4565 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
4566 adapter->atr_sample_rate = 0;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004567 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4568 ixgbe_disable_sriov(adapter);
4569
Ben Hutchings847f53f2010-09-27 08:28:56 +00004570 err = ixgbe_set_num_queues(adapter);
4571 if (err)
4572 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004573
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004574 err = pci_enable_msi(adapter->pdev);
4575 if (!err) {
4576 adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
4577 } else {
Emil Tantilov849c4542010-06-03 16:53:41 +00004578 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4579 "Unable to allocate MSI interrupt, "
4580 "falling back to legacy. Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004581 /* reset err */
4582 err = 0;
4583 }
4584
4585out:
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004586 return err;
4587}
4588
Alexander Duyck7a921c92009-05-06 10:43:28 +00004589/**
4590 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
4591 * @adapter: board private structure to initialize
4592 *
4593 * We allocate one q_vector per queue interrupt. If allocation fails we
4594 * return -ENOMEM.
4595 **/
4596static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
4597{
4598 int q_idx, num_q_vectors;
4599 struct ixgbe_q_vector *q_vector;
4600 int napi_vectors;
4601 int (*poll)(struct napi_struct *, int);
4602
4603 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
4604 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
4605 napi_vectors = adapter->num_rx_queues;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004606 poll = &ixgbe_clean_rxtx_many;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004607 } else {
4608 num_q_vectors = 1;
4609 napi_vectors = 1;
4610 poll = &ixgbe_poll;
4611 }
4612
4613 for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004614 q_vector = kzalloc_node(sizeof(struct ixgbe_q_vector),
Joe Perchese8e9f692010-09-07 21:34:53 +00004615 GFP_KERNEL, adapter->node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004616 if (!q_vector)
4617 q_vector = kzalloc(sizeof(struct ixgbe_q_vector),
Joe Perchese8e9f692010-09-07 21:34:53 +00004618 GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004619 if (!q_vector)
4620 goto err_out;
4621 q_vector->adapter = adapter;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004622 if (q_vector->txr_count && !q_vector->rxr_count)
4623 q_vector->eitr = adapter->tx_eitr_param;
4624 else
4625 q_vector->eitr = adapter->rx_eitr_param;
Alexander Duyckfe49f042009-06-04 16:00:09 +00004626 q_vector->v_idx = q_idx;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004627 netif_napi_add(adapter->netdev, &q_vector->napi, (*poll), 64);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004628 adapter->q_vector[q_idx] = q_vector;
4629 }
4630
4631 return 0;
4632
4633err_out:
4634 while (q_idx) {
4635 q_idx--;
4636 q_vector = adapter->q_vector[q_idx];
4637 netif_napi_del(&q_vector->napi);
4638 kfree(q_vector);
4639 adapter->q_vector[q_idx] = NULL;
4640 }
4641 return -ENOMEM;
4642}
4643
4644/**
4645 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
4646 * @adapter: board private structure to initialize
4647 *
4648 * This function frees the memory allocated to the q_vectors. In addition if
4649 * NAPI is enabled it will delete any references to the NAPI struct prior
4650 * to freeing the q_vector.
4651 **/
4652static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
4653{
4654 int q_idx, num_q_vectors;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004655
Alexander Duyck91281fd2009-06-04 16:00:27 +00004656 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Alexander Duyck7a921c92009-05-06 10:43:28 +00004657 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004658 else
Alexander Duyck7a921c92009-05-06 10:43:28 +00004659 num_q_vectors = 1;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004660
4661 for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
4662 struct ixgbe_q_vector *q_vector = adapter->q_vector[q_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00004663 adapter->q_vector[q_idx] = NULL;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004664 netif_napi_del(&q_vector->napi);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004665 kfree(q_vector);
4666 }
4667}
4668
Don Skidmore7b25cdb2009-08-25 04:47:32 +00004669static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004670{
4671 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
4672 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
4673 pci_disable_msix(adapter->pdev);
4674 kfree(adapter->msix_entries);
4675 adapter->msix_entries = NULL;
4676 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
4677 adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
4678 pci_disable_msi(adapter->pdev);
4679 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004680}
4681
4682/**
4683 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
4684 * @adapter: board private structure to initialize
4685 *
4686 * We determine which interrupt scheme to use based on...
4687 * - Kernel support (MSI, MSI-X)
4688 * - which can be user-defined (via MODULE_PARAM)
4689 * - Hardware queue count (num_*_queues)
4690 * - defined by miscellaneous hardware support/features (RSS, etc.)
4691 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08004692int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004693{
4694 int err;
4695
4696 /* Number of supported queues */
Ben Hutchings847f53f2010-09-27 08:28:56 +00004697 err = ixgbe_set_num_queues(adapter);
4698 if (err)
4699 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004700
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004701 err = ixgbe_set_interrupt_capability(adapter);
4702 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004703 e_dev_err("Unable to setup interrupt capabilities\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004704 goto err_set_interrupt;
4705 }
4706
Alexander Duyck7a921c92009-05-06 10:43:28 +00004707 err = ixgbe_alloc_q_vectors(adapter);
4708 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004709 e_dev_err("Unable to allocate memory for queue vectors\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00004710 goto err_alloc_q_vectors;
4711 }
4712
4713 err = ixgbe_alloc_queues(adapter);
4714 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004715 e_dev_err("Unable to allocate memory for queues\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00004716 goto err_alloc_queues;
4717 }
4718
Emil Tantilov849c4542010-06-03 16:53:41 +00004719 e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u\n",
Emil Tantilov396e7992010-07-01 20:05:12 +00004720 (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
4721 adapter->num_rx_queues, adapter->num_tx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004722
4723 set_bit(__IXGBE_DOWN, &adapter->state);
4724
4725 return 0;
4726
Alexander Duyck7a921c92009-05-06 10:43:28 +00004727err_alloc_queues:
4728 ixgbe_free_q_vectors(adapter);
4729err_alloc_q_vectors:
4730 ixgbe_reset_interrupt_capability(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004731err_set_interrupt:
Alexander Duyck7a921c92009-05-06 10:43:28 +00004732 return err;
4733}
4734
Eric Dumazet1a515022010-11-16 19:26:42 -08004735static void ring_free_rcu(struct rcu_head *head)
4736{
4737 kfree(container_of(head, struct ixgbe_ring, rcu));
4738}
4739
Alexander Duyck7a921c92009-05-06 10:43:28 +00004740/**
4741 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
4742 * @adapter: board private structure to clear interrupt scheme on
4743 *
4744 * We go through and clear interrupt specific resources and reset the structure
4745 * to pre-load conditions
4746 **/
4747void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
4748{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004749 int i;
4750
4751 for (i = 0; i < adapter->num_tx_queues; i++) {
4752 kfree(adapter->tx_ring[i]);
4753 adapter->tx_ring[i] = NULL;
4754 }
4755 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08004756 struct ixgbe_ring *ring = adapter->rx_ring[i];
4757
4758 /* ixgbe_get_stats64() might access this ring, we must wait
4759 * a grace period before freeing it.
4760 */
4761 call_rcu(&ring->rcu, ring_free_rcu);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004762 adapter->rx_ring[i] = NULL;
4763 }
Alexander Duyck7a921c92009-05-06 10:43:28 +00004764
4765 ixgbe_free_q_vectors(adapter);
4766 ixgbe_reset_interrupt_capability(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004767}
4768
4769/**
Donald Skidmorec4900be2008-11-20 21:11:42 -08004770 * ixgbe_sfp_timer - worker thread to find a missing module
4771 * @data: pointer to our adapter struct
4772 **/
4773static void ixgbe_sfp_timer(unsigned long data)
4774{
4775 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
4776
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004777 /*
4778 * Do the sfp_timer outside of interrupt context due to the
Donald Skidmorec4900be2008-11-20 21:11:42 -08004779 * delays that sfp+ detection requires
4780 */
4781 schedule_work(&adapter->sfp_task);
4782}
4783
4784/**
4785 * ixgbe_sfp_task - worker thread to find a missing module
4786 * @work: pointer to work_struct containing our data
4787 **/
4788static void ixgbe_sfp_task(struct work_struct *work)
4789{
4790 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00004791 struct ixgbe_adapter,
4792 sfp_task);
Donald Skidmorec4900be2008-11-20 21:11:42 -08004793 struct ixgbe_hw *hw = &adapter->hw;
4794
4795 if ((hw->phy.type == ixgbe_phy_nl) &&
4796 (hw->phy.sfp_type == ixgbe_sfp_type_not_present)) {
4797 s32 ret = hw->phy.ops.identify_sfp(hw);
Don Skidmore63d6e1d2009-07-02 12:50:12 +00004798 if (ret == IXGBE_ERR_SFP_NOT_PRESENT)
Donald Skidmorec4900be2008-11-20 21:11:42 -08004799 goto reschedule;
4800 ret = hw->phy.ops.reset(hw);
4801 if (ret == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004802 e_dev_err("failed to initialize because an unsupported "
4803 "SFP+ module type was detected.\n");
4804 e_dev_err("Reload the driver after installing a "
4805 "supported module.\n");
Donald Skidmorec4900be2008-11-20 21:11:42 -08004806 unregister_netdev(adapter->netdev);
4807 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00004808 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
Donald Skidmorec4900be2008-11-20 21:11:42 -08004809 }
4810 /* don't need this routine any more */
4811 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
4812 }
4813 return;
4814reschedule:
4815 if (test_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state))
4816 mod_timer(&adapter->sfp_timer,
Joe Perchese8e9f692010-09-07 21:34:53 +00004817 round_jiffies(jiffies + (2 * HZ)));
Donald Skidmorec4900be2008-11-20 21:11:42 -08004818}
4819
4820/**
Auke Kok9a799d72007-09-15 14:07:45 -07004821 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
4822 * @adapter: board private structure to initialize
4823 *
4824 * ixgbe_sw_init initializes the Adapter private data structure.
4825 * Fields are initialized based on PCI device information and
4826 * OS network device settings (MTU size).
4827 **/
4828static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
4829{
4830 struct ixgbe_hw *hw = &adapter->hw;
4831 struct pci_dev *pdev = adapter->pdev;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00004832 struct net_device *dev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004833 unsigned int rss;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004834#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08004835 int j;
4836 struct tc_configuration *tc;
4837#endif
John Fastabend16b61be2010-11-16 19:26:44 -08004838 int max_frame = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004839
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004840 /* PCI config space info */
4841
4842 hw->vendor_id = pdev->vendor;
4843 hw->device_id = pdev->device;
4844 hw->revision_id = pdev->revision;
4845 hw->subsystem_vendor_id = pdev->subsystem_vendor;
4846 hw->subsystem_device_id = pdev->subsystem_device;
4847
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004848 /* Set capability flags */
4849 rss = min(IXGBE_MAX_RSS_INDICES, (int)num_online_cpus());
4850 adapter->ring_feature[RING_F_RSS].indices = rss;
4851 adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004852 adapter->ring_feature[RING_F_DCB].indices = IXGBE_MAX_DCB_INDICES;
Don Skidmorebf069c92009-05-07 10:39:54 +00004853 if (hw->mac.type == ixgbe_mac_82598EB) {
4854 if (hw->device_id == IXGBE_DEV_ID_82598AT)
4855 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004856 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
Don Skidmorebf069c92009-05-07 10:39:54 +00004857 } else if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004858 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00004859 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
4860 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07004861 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
4862 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00004863 if (dev->features & NETIF_F_NTUPLE) {
4864 /* Flow Director perfect filter enabled */
4865 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
4866 adapter->atr_sample_rate = 0;
4867 spin_lock_init(&adapter->fdir_perfect_lock);
4868 } else {
4869 /* Flow Director hash filters enabled */
4870 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
4871 adapter->atr_sample_rate = 20;
4872 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004873 adapter->ring_feature[RING_F_FDIR].indices =
Joe Perchese8e9f692010-09-07 21:34:53 +00004874 IXGBE_MAX_FDIR_INDICES;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004875 adapter->fdir_pballoc = 0;
Yi Zoueacd73f2009-05-13 13:11:06 +00004876#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00004877 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
4878 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
4879 adapter->ring_feature[RING_F_FCOE].indices = 0;
Yi Zou61a0f422009-12-03 11:32:22 +00004880#ifdef CONFIG_IXGBE_DCB
Yi Zou6ee16522009-08-31 12:34:28 +00004881 /* Default traffic class to use for FCoE */
4882 adapter->fcoe.tc = IXGBE_FCOE_DEFTC;
John Fastabend56075a92010-07-26 20:41:31 +00004883 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
Yi Zou61a0f422009-12-03 11:32:22 +00004884#endif
Yi Zoueacd73f2009-05-13 13:11:06 +00004885#endif /* IXGBE_FCOE */
Alexander Duyckf8212f92009-04-27 22:42:37 +00004886 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08004887
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004888#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08004889 /* Configure DCB traffic classes */
4890 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
4891 tc = &adapter->dcb_cfg.tc_config[j];
4892 tc->path[DCB_TX_CONFIG].bwg_id = 0;
4893 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
4894 tc->path[DCB_RX_CONFIG].bwg_id = 0;
4895 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
4896 tc->dcb_pfc = pfc_disabled;
4897 }
4898 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
4899 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
4900 adapter->dcb_cfg.rx_pba_cfg = pba_equal;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00004901 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004902 adapter->dcb_cfg.round_robin_enable = false;
4903 adapter->dcb_set_bitmap = 0x00;
4904 ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
Joe Perchese8e9f692010-09-07 21:34:53 +00004905 adapter->ring_feature[RING_F_DCB].indices);
Alexander Duyck2f90b862008-11-20 20:52:10 -08004906
4907#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004908
4909 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00004910 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00004911 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00004912#ifdef CONFIG_DCB
4913 adapter->last_lfc_mode = hw->fc.current_mode;
4914#endif
John Fastabend16b61be2010-11-16 19:26:44 -08004915 hw->fc.high_water = FC_HIGH_WATER(max_frame);
4916 hw->fc.low_water = FC_LOW_WATER(max_frame);
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07004917 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
4918 hw->fc.send_xon = true;
Don Skidmore71fd5702009-03-31 21:35:05 +00004919 hw->fc.disable_fc_autoneg = false;
Auke Kok9a799d72007-09-15 14:07:45 -07004920
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004921 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004922 adapter->rx_itr_setting = 1;
4923 adapter->rx_eitr_param = 20000;
4924 adapter->tx_itr_setting = 1;
4925 adapter->tx_eitr_param = 10000;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004926
4927 /* set defaults for eitr in MegaBytes */
4928 adapter->eitr_low = 10;
4929 adapter->eitr_high = 20;
4930
4931 /* set default ring sizes */
4932 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
4933 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
4934
Auke Kok9a799d72007-09-15 14:07:45 -07004935 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004936 if (ixgbe_init_eeprom_params_generic(hw)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004937 e_dev_err("EEPROM initialization failed\n");
Auke Kok9a799d72007-09-15 14:07:45 -07004938 return -EIO;
4939 }
4940
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004941 /* enable rx csum by default */
Auke Kok9a799d72007-09-15 14:07:45 -07004942 adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;
4943
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004944 /* get assigned NUMA node */
4945 adapter->node = dev_to_node(&pdev->dev);
4946
Auke Kok9a799d72007-09-15 14:07:45 -07004947 set_bit(__IXGBE_DOWN, &adapter->state);
4948
4949 return 0;
4950}
4951
4952/**
4953 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
4954 * @adapter: board private structure
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004955 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07004956 *
4957 * Return 0 on success, negative on failure
4958 **/
4959int ixgbe_setup_tx_resources(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00004960 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004961{
4962 struct pci_dev *pdev = adapter->pdev;
4963 int size;
4964
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004965 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004966 tx_ring->tx_buffer_info = vmalloc_node(size, tx_ring->numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004967 if (!tx_ring->tx_buffer_info)
4968 tx_ring->tx_buffer_info = vmalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004969 if (!tx_ring->tx_buffer_info)
4970 goto err;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004971 memset(tx_ring->tx_buffer_info, 0, size);
Auke Kok9a799d72007-09-15 14:07:45 -07004972
4973 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08004974 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004975 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07004976
Nick Nunley1b507732010-04-27 13:10:27 +00004977 tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
4978 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004979 if (!tx_ring->desc)
4980 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004981
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004982 tx_ring->next_to_use = 0;
4983 tx_ring->next_to_clean = 0;
4984 tx_ring->work_limit = tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -07004985 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004986
4987err:
4988 vfree(tx_ring->tx_buffer_info);
4989 tx_ring->tx_buffer_info = NULL;
Emil Tantilov396e7992010-07-01 20:05:12 +00004990 e_err(probe, "Unable to allocate memory for the Tx descriptor ring\n");
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004991 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07004992}
4993
4994/**
Alexander Duyck69888672008-09-11 20:05:39 -07004995 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
4996 * @adapter: board private structure
4997 *
4998 * If this function returns with an error, then it's possible one or
4999 * more of the rings is populated (while the rest are not). It is the
5000 * callers duty to clean those orphaned rings.
5001 *
5002 * Return 0 on success, negative on failure
5003 **/
5004static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
5005{
5006 int i, err = 0;
5007
5008 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005009 err = ixgbe_setup_tx_resources(adapter, adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005010 if (!err)
5011 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00005012 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07005013 break;
5014 }
5015
5016 return err;
5017}
5018
5019/**
Auke Kok9a799d72007-09-15 14:07:45 -07005020 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
5021 * @adapter: board private structure
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005022 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005023 *
5024 * Returns 0 on success, negative on failure
5025 **/
5026int ixgbe_setup_rx_resources(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00005027 struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005028{
5029 struct pci_dev *pdev = adapter->pdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005030 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07005031
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005032 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005033 rx_ring->rx_buffer_info = vmalloc_node(size, adapter->node);
5034 if (!rx_ring->rx_buffer_info)
5035 rx_ring->rx_buffer_info = vmalloc(size);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005036 if (!rx_ring->rx_buffer_info) {
Emil Tantilov396e7992010-07-01 20:05:12 +00005037 e_err(probe, "vmalloc allocation failed for the Rx "
5038 "descriptor ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005039 goto alloc_failed;
Auke Kok9a799d72007-09-15 14:07:45 -07005040 }
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005041 memset(rx_ring->rx_buffer_info, 0, size);
Auke Kok9a799d72007-09-15 14:07:45 -07005042
Auke Kok9a799d72007-09-15 14:07:45 -07005043 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005044 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
5045 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005046
Nick Nunley1b507732010-04-27 13:10:27 +00005047 rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
5048 &rx_ring->dma, GFP_KERNEL);
Auke Kok9a799d72007-09-15 14:07:45 -07005049
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005050 if (!rx_ring->desc) {
Emil Tantilov396e7992010-07-01 20:05:12 +00005051 e_err(probe, "Memory allocation failed for the Rx "
5052 "descriptor ring\n");
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005053 vfree(rx_ring->rx_buffer_info);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005054 goto alloc_failed;
Auke Kok9a799d72007-09-15 14:07:45 -07005055 }
5056
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005057 rx_ring->next_to_clean = 0;
5058 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005059
5060 return 0;
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005061
5062alloc_failed:
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005063 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005064}
5065
5066/**
Alexander Duyck69888672008-09-11 20:05:39 -07005067 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
5068 * @adapter: board private structure
5069 *
5070 * If this function returns with an error, then it's possible one or
5071 * more of the rings is populated (while the rest are not). It is the
5072 * callers duty to clean those orphaned rings.
5073 *
5074 * Return 0 on success, negative on failure
5075 **/
5076
5077static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
5078{
5079 int i, err = 0;
5080
5081 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005082 err = ixgbe_setup_rx_resources(adapter, adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005083 if (!err)
5084 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00005085 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07005086 break;
5087 }
5088
5089 return err;
5090}
5091
5092/**
Auke Kok9a799d72007-09-15 14:07:45 -07005093 * ixgbe_free_tx_resources - Free Tx Resources per Queue
5094 * @adapter: board private structure
5095 * @tx_ring: Tx descriptor ring for a specific queue
5096 *
5097 * Free all transmit software resources
5098 **/
Jesse Brandeburgc431f972008-09-11 19:59:16 -07005099void ixgbe_free_tx_resources(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00005100 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005101{
5102 struct pci_dev *pdev = adapter->pdev;
5103
5104 ixgbe_clean_tx_ring(adapter, tx_ring);
5105
5106 vfree(tx_ring->tx_buffer_info);
5107 tx_ring->tx_buffer_info = NULL;
5108
Nick Nunley1b507732010-04-27 13:10:27 +00005109 dma_free_coherent(&pdev->dev, tx_ring->size, tx_ring->desc,
5110 tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005111
5112 tx_ring->desc = NULL;
5113}
5114
5115/**
5116 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
5117 * @adapter: board private structure
5118 *
5119 * Free all transmit software resources
5120 **/
5121static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
5122{
5123 int i;
5124
5125 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005126 if (adapter->tx_ring[i]->desc)
5127 ixgbe_free_tx_resources(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005128}
5129
5130/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005131 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07005132 * @adapter: board private structure
5133 * @rx_ring: ring to clean the resources from
5134 *
5135 * Free all receive software resources
5136 **/
Jesse Brandeburgc431f972008-09-11 19:59:16 -07005137void ixgbe_free_rx_resources(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00005138 struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005139{
5140 struct pci_dev *pdev = adapter->pdev;
5141
5142 ixgbe_clean_rx_ring(adapter, rx_ring);
5143
5144 vfree(rx_ring->rx_buffer_info);
5145 rx_ring->rx_buffer_info = NULL;
5146
Nick Nunley1b507732010-04-27 13:10:27 +00005147 dma_free_coherent(&pdev->dev, rx_ring->size, rx_ring->desc,
5148 rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005149
5150 rx_ring->desc = NULL;
5151}
5152
5153/**
5154 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
5155 * @adapter: board private structure
5156 *
5157 * Free all receive software resources
5158 **/
5159static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
5160{
5161 int i;
5162
5163 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005164 if (adapter->rx_ring[i]->desc)
5165 ixgbe_free_rx_resources(adapter, adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005166}
5167
5168/**
Auke Kok9a799d72007-09-15 14:07:45 -07005169 * ixgbe_change_mtu - Change the Maximum Transfer Unit
5170 * @netdev: network interface device structure
5171 * @new_mtu: new value for maximum frame size
5172 *
5173 * Returns 0 on success, negative on failure
5174 **/
5175static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
5176{
5177 struct ixgbe_adapter *adapter = netdev_priv(netdev);
John Fastabend16b61be2010-11-16 19:26:44 -08005178 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07005179 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
5180
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07005181 /* MTU < 68 is an error and causes problems on some kernels */
5182 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
Auke Kok9a799d72007-09-15 14:07:45 -07005183 return -EINVAL;
5184
Emil Tantilov396e7992010-07-01 20:05:12 +00005185 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005186 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07005187 netdev->mtu = new_mtu;
5188
John Fastabend16b61be2010-11-16 19:26:44 -08005189 hw->fc.high_water = FC_HIGH_WATER(max_frame);
5190 hw->fc.low_water = FC_LOW_WATER(max_frame);
5191
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08005192 if (netif_running(netdev))
5193 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005194
5195 return 0;
5196}
5197
5198/**
5199 * ixgbe_open - Called when a network interface is made active
5200 * @netdev: network interface device structure
5201 *
5202 * Returns 0 on success, negative value on failure
5203 *
5204 * The open entry point is called when a network interface is made
5205 * active by the system (IFF_UP). At this point all resources needed
5206 * for transmit and receive operations are allocated, the interrupt
5207 * handler is registered with the OS, the watchdog timer is started,
5208 * and the stack is notified that the interface is ready.
5209 **/
5210static int ixgbe_open(struct net_device *netdev)
5211{
5212 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5213 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07005214
Auke Kok4bebfaa2008-02-11 09:26:01 -08005215 /* disallow open during test */
5216 if (test_bit(__IXGBE_TESTING, &adapter->state))
5217 return -EBUSY;
5218
Jesse Brandeburg54386462009-04-17 20:44:27 +00005219 netif_carrier_off(netdev);
5220
Auke Kok9a799d72007-09-15 14:07:45 -07005221 /* allocate transmit descriptors */
5222 err = ixgbe_setup_all_tx_resources(adapter);
5223 if (err)
5224 goto err_setup_tx;
5225
Auke Kok9a799d72007-09-15 14:07:45 -07005226 /* allocate receive descriptors */
5227 err = ixgbe_setup_all_rx_resources(adapter);
5228 if (err)
5229 goto err_setup_rx;
5230
5231 ixgbe_configure(adapter);
5232
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005233 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005234 if (err)
5235 goto err_req_irq;
5236
Auke Kok9a799d72007-09-15 14:07:45 -07005237 err = ixgbe_up_complete(adapter);
5238 if (err)
5239 goto err_up;
5240
Jeff Kirsherd55b53f2008-07-18 04:33:03 -07005241 netif_tx_start_all_queues(netdev);
5242
Auke Kok9a799d72007-09-15 14:07:45 -07005243 return 0;
5244
5245err_up:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005246 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005247 ixgbe_free_irq(adapter);
5248err_req_irq:
Auke Kok9a799d72007-09-15 14:07:45 -07005249err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005250 ixgbe_free_all_rx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005251err_setup_tx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005252 ixgbe_free_all_tx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005253 ixgbe_reset(adapter);
5254
5255 return err;
5256}
5257
5258/**
5259 * ixgbe_close - Disables a network interface
5260 * @netdev: network interface device structure
5261 *
5262 * Returns 0, this is not allowed to fail
5263 *
5264 * The close entry point is called when an interface is de-activated
5265 * by the OS. The hardware is still under the drivers control, but
5266 * needs to be disabled. A global MAC reset is issued to stop the
5267 * hardware, and all transmit and receive resources are freed.
5268 **/
5269static int ixgbe_close(struct net_device *netdev)
5270{
5271 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005272
5273 ixgbe_down(adapter);
5274 ixgbe_free_irq(adapter);
5275
5276 ixgbe_free_all_tx_resources(adapter);
5277 ixgbe_free_all_rx_resources(adapter);
5278
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005279 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005280
5281 return 0;
5282}
5283
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005284#ifdef CONFIG_PM
5285static int ixgbe_resume(struct pci_dev *pdev)
5286{
5287 struct net_device *netdev = pci_get_drvdata(pdev);
5288 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5289 u32 err;
5290
5291 pci_set_power_state(pdev, PCI_D0);
5292 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08005293 /*
5294 * pci_restore_state clears dev->state_saved so call
5295 * pci_save_state to restore it.
5296 */
5297 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00005298
5299 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005300 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005301 e_dev_err("Cannot enable PCI device from suspend\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005302 return err;
5303 }
5304 pci_set_master(pdev);
5305
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005306 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005307
5308 err = ixgbe_init_interrupt_scheme(adapter);
5309 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005310 e_dev_err("Cannot initialize interrupts for device\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005311 return err;
5312 }
5313
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005314 ixgbe_reset(adapter);
5315
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00005316 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
5317
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005318 if (netif_running(netdev)) {
5319 err = ixgbe_open(adapter->netdev);
5320 if (err)
5321 return err;
5322 }
5323
5324 netif_device_attach(netdev);
5325
5326 return 0;
5327}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005328#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005329
5330static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005331{
5332 struct net_device *netdev = pci_get_drvdata(pdev);
5333 struct ixgbe_adapter *adapter = netdev_priv(netdev);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005334 struct ixgbe_hw *hw = &adapter->hw;
5335 u32 ctrl, fctrl;
5336 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005337#ifdef CONFIG_PM
5338 int retval = 0;
5339#endif
5340
5341 netif_device_detach(netdev);
5342
5343 if (netif_running(netdev)) {
5344 ixgbe_down(adapter);
5345 ixgbe_free_irq(adapter);
5346 ixgbe_free_all_tx_resources(adapter);
5347 ixgbe_free_all_rx_resources(adapter);
5348 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005349
5350#ifdef CONFIG_PM
5351 retval = pci_save_state(pdev);
5352 if (retval)
5353 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005354
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005355#endif
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005356 if (wufc) {
5357 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005358
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005359 /* turn on all-multi mode if wake on multicast is enabled */
5360 if (wufc & IXGBE_WUFC_MC) {
5361 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5362 fctrl |= IXGBE_FCTRL_MPE;
5363 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5364 }
5365
5366 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5367 ctrl |= IXGBE_CTRL_GIO_DIS;
5368 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5369
5370 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5371 } else {
5372 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5373 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5374 }
5375
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005376 if (wufc && hw->mac.type == ixgbe_mac_82599EB)
5377 pci_wake_from_d3(pdev, true);
5378 else
5379 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005380
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005381 *enable_wake = !!wufc;
5382
Andy Gospodarekfa378132010-06-29 18:28:12 +00005383 ixgbe_clear_interrupt_scheme(adapter);
5384
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005385 ixgbe_release_hw_control(adapter);
5386
5387 pci_disable_device(pdev);
5388
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005389 return 0;
5390}
5391
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005392#ifdef CONFIG_PM
5393static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5394{
5395 int retval;
5396 bool wake;
5397
5398 retval = __ixgbe_shutdown(pdev, &wake);
5399 if (retval)
5400 return retval;
5401
5402 if (wake) {
5403 pci_prepare_to_sleep(pdev);
5404 } else {
5405 pci_wake_from_d3(pdev, false);
5406 pci_set_power_state(pdev, PCI_D3hot);
5407 }
5408
5409 return 0;
5410}
5411#endif /* CONFIG_PM */
5412
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005413static void ixgbe_shutdown(struct pci_dev *pdev)
5414{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005415 bool wake;
5416
5417 __ixgbe_shutdown(pdev, &wake);
5418
5419 if (system_state == SYSTEM_POWER_OFF) {
5420 pci_wake_from_d3(pdev, wake);
5421 pci_set_power_state(pdev, PCI_D3hot);
5422 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005423}
5424
5425/**
Auke Kok9a799d72007-09-15 14:07:45 -07005426 * ixgbe_update_stats - Update the board statistics counters.
5427 * @adapter: board private structure
5428 **/
5429void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5430{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005431 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005432 struct ixgbe_hw *hw = &adapter->hw;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005433 u64 total_mpc = 0;
5434 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005435 u64 non_eop_descs = 0, restart_queue = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005436 struct ixgbe_hw_stats *hwstats = &adapter->stats;
Auke Kok9a799d72007-09-15 14:07:45 -07005437
Don Skidmored08935c2010-06-11 13:20:29 +00005438 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5439 test_bit(__IXGBE_RESETTING, &adapter->state))
5440 return;
5441
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005442 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005443 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005444 u64 rsc_flush = 0;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005445 for (i = 0; i < 16; i++)
5446 adapter->hw_rx_no_dma_resources +=
Joe Perches7ca647b2010-09-07 21:35:40 +00005447 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005448 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005449 rsc_count += adapter->rx_ring[i]->rsc_count;
5450 rsc_flush += adapter->rx_ring[i]->rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005451 }
5452 adapter->rsc_total_count = rsc_count;
5453 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005454 }
5455
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005456 /* gather some stats to the adapter struct that are per queue */
5457 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005458 restart_queue += adapter->tx_ring[i]->restart_queue;
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005459 adapter->restart_queue = restart_queue;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005460
5461 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005462 non_eop_descs += adapter->rx_ring[i]->non_eop_descs;
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005463 adapter->non_eop_descs = non_eop_descs;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005464
Joe Perches7ca647b2010-09-07 21:35:40 +00005465 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005466 for (i = 0; i < 8; i++) {
5467 /* for packet buffers not used, the register should read 0 */
5468 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5469 missed_rx += mpc;
Joe Perches7ca647b2010-09-07 21:35:40 +00005470 hwstats->mpc[i] += mpc;
5471 total_mpc += hwstats->mpc[i];
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005472 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005473 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5474 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5475 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5476 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5477 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005478 if (hw->mac.type == ixgbe_mac_82599EB) {
Joe Perches7ca647b2010-09-07 21:35:40 +00005479 hwstats->pxonrxc[i] +=
5480 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
5481 hwstats->pxoffrxc[i] +=
5482 IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
5483 hwstats->qprdc[i] += IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005484 } else {
Joe Perches7ca647b2010-09-07 21:35:40 +00005485 hwstats->pxonrxc[i] +=
5486 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
5487 hwstats->pxoffrxc[i] +=
5488 IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005489 }
Joe Perches7ca647b2010-09-07 21:35:40 +00005490 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5491 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005492 }
Joe Perches7ca647b2010-09-07 21:35:40 +00005493 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005494 /* work around hardware counting issue */
Joe Perches7ca647b2010-09-07 21:35:40 +00005495 hwstats->gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005496
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005497 /* 82598 hardware only has a 32 bit counter in the high register */
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005498 if (hw->mac.type == ixgbe_mac_82599EB) {
Ben Greearaad71912009-09-30 12:08:16 +00005499 u64 tmp;
Joe Perches7ca647b2010-09-07 21:35:40 +00005500 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Joe Perchese8e9f692010-09-07 21:34:53 +00005501 tmp = IXGBE_READ_REG(hw, IXGBE_GORCH) & 0xF;
5502 /* 4 high bits of GORC */
Joe Perches7ca647b2010-09-07 21:35:40 +00005503 hwstats->gorc += (tmp << 32);
5504 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Joe Perchese8e9f692010-09-07 21:34:53 +00005505 tmp = IXGBE_READ_REG(hw, IXGBE_GOTCH) & 0xF;
5506 /* 4 high bits of GOTC */
Joe Perches7ca647b2010-09-07 21:35:40 +00005507 hwstats->gotc += (tmp << 32);
5508 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
Joe Perchese8e9f692010-09-07 21:34:53 +00005509 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005510 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
5511 hwstats->lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
5512 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5513 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005514#ifdef IXGBE_FCOE
Joe Perches7ca647b2010-09-07 21:35:40 +00005515 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5516 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5517 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5518 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5519 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5520 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
Yi Zou6d455222009-05-13 13:12:16 +00005521#endif /* IXGBE_FCOE */
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005522 } else {
Joe Perches7ca647b2010-09-07 21:35:40 +00005523 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
5524 hwstats->lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
5525 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5526 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5527 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005528 }
Auke Kok9a799d72007-09-15 14:07:45 -07005529 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005530 hwstats->bprc += bprc;
5531 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005532 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005533 hwstats->mprc -= bprc;
5534 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5535 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5536 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5537 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5538 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5539 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5540 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5541 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005542 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005543 hwstats->lxontxc += lxon;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005544 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005545 hwstats->lxofftxc += lxoff;
5546 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5547 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5548 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005549 /*
5550 * 82598 errata - tx of flow control packets is included in tx counters
5551 */
5552 xon_off_tot = lxon + lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005553 hwstats->gptc -= xon_off_tot;
5554 hwstats->mptc -= xon_off_tot;
5555 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5556 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5557 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5558 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
5559 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5560 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5561 hwstats->ptc64 -= xon_off_tot;
5562 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5563 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5564 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5565 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5566 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5567 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
Auke Kok9a799d72007-09-15 14:07:45 -07005568
5569 /* Fill out the OS statistics structure */
Joe Perches7ca647b2010-09-07 21:35:40 +00005570 netdev->stats.multicast = hwstats->mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005571
5572 /* Rx Errors */
Joe Perches7ca647b2010-09-07 21:35:40 +00005573 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005574 netdev->stats.rx_dropped = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005575 netdev->stats.rx_length_errors = hwstats->rlec;
5576 netdev->stats.rx_crc_errors = hwstats->crcerrs;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005577 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07005578}
5579
5580/**
5581 * ixgbe_watchdog - Timer Call-back
5582 * @data: pointer to adapter cast into an unsigned long
5583 **/
5584static void ixgbe_watchdog(unsigned long data)
5585{
5586 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005587 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00005588 u64 eics = 0;
5589 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07005590
Alexander Duyckfe49f042009-06-04 16:00:09 +00005591 /*
5592 * Do the watchdog outside of interrupt context due to the lovely
5593 * delays that some of the newer hardware requires
5594 */
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005595
Alexander Duyckfe49f042009-06-04 16:00:09 +00005596 if (test_bit(__IXGBE_DOWN, &adapter->state))
5597 goto watchdog_short_circuit;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005598
Alexander Duyckfe49f042009-06-04 16:00:09 +00005599 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
5600 /*
5601 * for legacy and MSI interrupts don't set any bits
5602 * that are enabled for EIAM, because this operation
5603 * would set *both* EIMS and EICS for any bit in EIAM
5604 */
5605 IXGBE_WRITE_REG(hw, IXGBE_EICS,
5606 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
5607 goto watchdog_reschedule;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005608 }
5609
Alexander Duyckfe49f042009-06-04 16:00:09 +00005610 /* get one bit for every active tx/rx interrupt vector */
5611 for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
5612 struct ixgbe_q_vector *qv = adapter->q_vector[i];
5613 if (qv->rxr_count || qv->txr_count)
5614 eics |= ((u64)1 << i);
5615 }
5616
5617 /* Cause software interrupt to ensure rx rings are cleaned */
5618 ixgbe_irq_rearm_queues(adapter, eics);
5619
5620watchdog_reschedule:
5621 /* Reset the timer */
5622 mod_timer(&adapter->watchdog_timer, round_jiffies(jiffies + 2 * HZ));
5623
5624watchdog_short_circuit:
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005625 schedule_work(&adapter->watchdog_task);
5626}
5627
5628/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005629 * ixgbe_multispeed_fiber_task - worker thread to configure multispeed fiber
5630 * @work: pointer to work_struct containing our data
5631 **/
5632static void ixgbe_multispeed_fiber_task(struct work_struct *work)
5633{
5634 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00005635 struct ixgbe_adapter,
5636 multispeed_fiber_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005637 struct ixgbe_hw *hw = &adapter->hw;
5638 u32 autoneg;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00005639 bool negotiation;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005640
5641 adapter->flags |= IXGBE_FLAG_IN_SFP_LINK_TASK;
Mallikarjuna R Chilakalaa1f25322009-06-30 11:44:36 +00005642 autoneg = hw->phy.autoneg_advertised;
5643 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00005644 hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +00005645 hw->mac.autotry_restart = false;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00005646 if (hw->mac.ops.setup_link)
5647 hw->mac.ops.setup_link(hw, autoneg, negotiation, true);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005648 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
5649 adapter->flags &= ~IXGBE_FLAG_IN_SFP_LINK_TASK;
5650}
5651
5652/**
5653 * ixgbe_sfp_config_module_task - worker thread to configure a new SFP+ module
5654 * @work: pointer to work_struct containing our data
5655 **/
5656static void ixgbe_sfp_config_module_task(struct work_struct *work)
5657{
5658 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00005659 struct ixgbe_adapter,
5660 sfp_config_module_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005661 struct ixgbe_hw *hw = &adapter->hw;
5662 u32 err;
5663
5664 adapter->flags |= IXGBE_FLAG_IN_SFP_MOD_TASK;
Don Skidmore63d6e1d2009-07-02 12:50:12 +00005665
5666 /* Time for electrical oscillations to settle down */
5667 msleep(100);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005668 err = hw->phy.ops.identify_sfp(hw);
Don Skidmore63d6e1d2009-07-02 12:50:12 +00005669
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005670 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005671 e_dev_err("failed to initialize because an unsupported SFP+ "
5672 "module type was detected.\n");
5673 e_dev_err("Reload the driver after installing a supported "
5674 "module.\n");
Don Skidmore63d6e1d2009-07-02 12:50:12 +00005675 unregister_netdev(adapter->netdev);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005676 return;
5677 }
5678 hw->mac.ops.setup_sfp(hw);
5679
Tony Breeds8d1c3c02009-04-09 22:29:10 +00005680 if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005681 /* This will also work for DA Twinax connections */
5682 schedule_work(&adapter->multispeed_fiber_task);
5683 adapter->flags &= ~IXGBE_FLAG_IN_SFP_MOD_TASK;
5684}
5685
5686/**
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005687 * ixgbe_fdir_reinit_task - worker thread to reinit FDIR filter table
5688 * @work: pointer to work_struct containing our data
5689 **/
5690static void ixgbe_fdir_reinit_task(struct work_struct *work)
5691{
5692 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00005693 struct ixgbe_adapter,
5694 fdir_reinit_task);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005695 struct ixgbe_hw *hw = &adapter->hw;
5696 int i;
5697
5698 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
5699 for (i = 0; i < adapter->num_tx_queues; i++)
5700 set_bit(__IXGBE_FDIR_INIT_DONE,
Joe Perchese8e9f692010-09-07 21:34:53 +00005701 &(adapter->tx_ring[i]->reinit_state));
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005702 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00005703 e_err(probe, "failed to finish FDIR re-initialization, "
Emil Tantilov849c4542010-06-03 16:53:41 +00005704 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005705 }
5706 /* Done FDIR Re-initialization, enable transmits */
5707 netif_tx_start_all_queues(adapter->netdev);
5708}
5709
John Fastabend10eec952010-02-03 14:23:32 +00005710static DEFINE_MUTEX(ixgbe_watchdog_lock);
5711
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005712/**
Alexander Duyck69888672008-09-11 20:05:39 -07005713 * ixgbe_watchdog_task - worker thread to bring link up
5714 * @work: pointer to work_struct containing our data
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005715 **/
5716static void ixgbe_watchdog_task(struct work_struct *work)
5717{
5718 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00005719 struct ixgbe_adapter,
5720 watchdog_task);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005721 struct net_device *netdev = adapter->netdev;
5722 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend10eec952010-02-03 14:23:32 +00005723 u32 link_speed;
5724 bool link_up;
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00005725 int i;
5726 struct ixgbe_ring *tx_ring;
5727 int some_tx_pending = 0;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005728
John Fastabend10eec952010-02-03 14:23:32 +00005729 mutex_lock(&ixgbe_watchdog_lock);
5730
5731 link_up = adapter->link_up;
5732 link_speed = adapter->link_speed;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005733
5734 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE) {
5735 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005736 if (link_up) {
5737#ifdef CONFIG_DCB
5738 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
5739 for (i = 0; i < MAX_TRAFFIC_CLASS; i++)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00005740 hw->mac.ops.fc_enable(hw, i);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005741 } else {
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00005742 hw->mac.ops.fc_enable(hw, 0);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005743 }
5744#else
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00005745 hw->mac.ops.fc_enable(hw, 0);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005746#endif
5747 }
5748
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005749 if (link_up ||
5750 time_after(jiffies, (adapter->link_check_timeout +
Joe Perchese8e9f692010-09-07 21:34:53 +00005751 IXGBE_TRY_LINK_TIMEOUT))) {
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005752 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005753 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005754 }
5755 adapter->link_up = link_up;
5756 adapter->link_speed = link_speed;
5757 }
Auke Kok9a799d72007-09-15 14:07:45 -07005758
5759 if (link_up) {
5760 if (!netif_carrier_ok(netdev)) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005761 bool flow_rx, flow_tx;
5762
5763 if (hw->mac.type == ixgbe_mac_82599EB) {
5764 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
5765 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
Peter P Waskiewicz Jr078788b2009-07-16 15:50:32 +00005766 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
5767 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005768 } else {
5769 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5770 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
Peter P Waskiewicz Jr078788b2009-07-16 15:50:32 +00005771 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
5772 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005773 }
5774
Emil Tantilov396e7992010-07-01 20:05:12 +00005775 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
Jeff Kirshera46e5342008-11-27 00:22:21 -08005776 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
Emil Tantilov849c4542010-06-03 16:53:41 +00005777 "10 Gbps" :
5778 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
5779 "1 Gbps" : "unknown speed")),
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005780 ((flow_rx && flow_tx) ? "RX/TX" :
Emil Tantilov849c4542010-06-03 16:53:41 +00005781 (flow_rx ? "RX" :
5782 (flow_tx ? "TX" : "None"))));
Auke Kok9a799d72007-09-15 14:07:45 -07005783
5784 netif_carrier_on(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005785 } else {
5786 /* Force detection of hung controller */
5787 adapter->detect_tx_hung = true;
5788 }
5789 } else {
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005790 adapter->link_up = false;
5791 adapter->link_speed = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005792 if (netif_carrier_ok(netdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00005793 e_info(drv, "NIC Link is Down\n");
Auke Kok9a799d72007-09-15 14:07:45 -07005794 netif_carrier_off(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005795 }
5796 }
5797
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00005798 if (!netif_carrier_ok(netdev)) {
5799 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005800 tx_ring = adapter->tx_ring[i];
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00005801 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
5802 some_tx_pending = 1;
5803 break;
5804 }
5805 }
5806
5807 if (some_tx_pending) {
5808 /* We've lost link, so the controller stops DMA,
5809 * but we've got queued Tx work that's never going
5810 * to get done, so reset controller to flush Tx.
5811 * (Do the reset outside of interrupt context).
5812 */
5813 schedule_work(&adapter->reset_task);
5814 }
5815 }
5816
Auke Kok9a799d72007-09-15 14:07:45 -07005817 ixgbe_update_stats(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00005818 mutex_unlock(&ixgbe_watchdog_lock);
Auke Kok9a799d72007-09-15 14:07:45 -07005819}
5820
Auke Kok9a799d72007-09-15 14:07:45 -07005821static int ixgbe_tso(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00005822 struct ixgbe_ring *tx_ring, struct sk_buff *skb,
Hao Zheng5e09a102010-11-11 13:47:59 +00005823 u32 tx_flags, u8 *hdr_len, __be16 protocol)
Auke Kok9a799d72007-09-15 14:07:45 -07005824{
5825 struct ixgbe_adv_tx_context_desc *context_desc;
5826 unsigned int i;
5827 int err;
5828 struct ixgbe_tx_buffer *tx_buffer_info;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07005829 u32 vlan_macip_lens = 0, type_tucmd_mlhl;
5830 u32 mss_l4len_idx, l4len;
Auke Kok9a799d72007-09-15 14:07:45 -07005831
5832 if (skb_is_gso(skb)) {
5833 if (skb_header_cloned(skb)) {
5834 err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
5835 if (err)
5836 return err;
5837 }
5838 l4len = tcp_hdrlen(skb);
5839 *hdr_len += l4len;
5840
Hao Zheng5e09a102010-11-11 13:47:59 +00005841 if (protocol == htons(ETH_P_IP)) {
Auke Kok9a799d72007-09-15 14:07:45 -07005842 struct iphdr *iph = ip_hdr(skb);
5843 iph->tot_len = 0;
5844 iph->check = 0;
5845 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
Joe Perchese8e9f692010-09-07 21:34:53 +00005846 iph->daddr, 0,
5847 IPPROTO_TCP,
5848 0);
Sridhar Samudrala8e1e8a42010-01-23 02:02:21 -08005849 } else if (skb_is_gso_v6(skb)) {
Auke Kok9a799d72007-09-15 14:07:45 -07005850 ipv6_hdr(skb)->payload_len = 0;
5851 tcp_hdr(skb)->check =
5852 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
Joe Perchese8e9f692010-09-07 21:34:53 +00005853 &ipv6_hdr(skb)->daddr,
5854 0, IPPROTO_TCP, 0);
Auke Kok9a799d72007-09-15 14:07:45 -07005855 }
5856
5857 i = tx_ring->next_to_use;
5858
5859 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +00005860 context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07005861
5862 /* VLAN MACLEN IPLEN */
5863 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
5864 vlan_macip_lens |=
5865 (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
5866 vlan_macip_lens |= ((skb_network_offset(skb)) <<
Joe Perchese8e9f692010-09-07 21:34:53 +00005867 IXGBE_ADVTXD_MACLEN_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07005868 *hdr_len += skb_network_offset(skb);
5869 vlan_macip_lens |=
5870 (skb_transport_header(skb) - skb_network_header(skb));
5871 *hdr_len +=
5872 (skb_transport_header(skb) - skb_network_header(skb));
5873 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
5874 context_desc->seqnum_seed = 0;
5875
5876 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07005877 type_tucmd_mlhl = (IXGBE_TXD_CMD_DEXT |
Joe Perchese8e9f692010-09-07 21:34:53 +00005878 IXGBE_ADVTXD_DTYP_CTXT);
Auke Kok9a799d72007-09-15 14:07:45 -07005879
Hao Zheng5e09a102010-11-11 13:47:59 +00005880 if (protocol == htons(ETH_P_IP))
Auke Kok9a799d72007-09-15 14:07:45 -07005881 type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
5882 type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
5883 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
5884
5885 /* MSS L4LEN IDX */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07005886 mss_l4len_idx =
Auke Kok9a799d72007-09-15 14:07:45 -07005887 (skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT);
5888 mss_l4len_idx |= (l4len << IXGBE_ADVTXD_L4LEN_SHIFT);
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07005889 /* use index 1 for TSO */
5890 mss_l4len_idx |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07005891 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
5892
5893 tx_buffer_info->time_stamp = jiffies;
5894 tx_buffer_info->next_to_watch = i;
5895
5896 i++;
5897 if (i == tx_ring->count)
5898 i = 0;
5899 tx_ring->next_to_use = i;
5900
5901 return true;
5902 }
5903 return false;
5904}
5905
Hao Zheng5e09a102010-11-11 13:47:59 +00005906static u32 ixgbe_psum(struct ixgbe_adapter *adapter, struct sk_buff *skb,
5907 __be16 protocol)
Joe Perches7ca647b2010-09-07 21:35:40 +00005908{
5909 u32 rtn = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005910
5911 switch (protocol) {
5912 case cpu_to_be16(ETH_P_IP):
5913 rtn |= IXGBE_ADVTXD_TUCMD_IPV4;
5914 switch (ip_hdr(skb)->protocol) {
5915 case IPPROTO_TCP:
5916 rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
5917 break;
5918 case IPPROTO_SCTP:
5919 rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
5920 break;
5921 }
5922 break;
5923 case cpu_to_be16(ETH_P_IPV6):
5924 /* XXX what about other V6 headers?? */
5925 switch (ipv6_hdr(skb)->nexthdr) {
5926 case IPPROTO_TCP:
5927 rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
5928 break;
5929 case IPPROTO_SCTP:
5930 rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
5931 break;
5932 }
5933 break;
5934 default:
5935 if (unlikely(net_ratelimit()))
5936 e_warn(probe, "partial checksum but proto=%x!\n",
Hao Zheng5e09a102010-11-11 13:47:59 +00005937 protocol);
Joe Perches7ca647b2010-09-07 21:35:40 +00005938 break;
5939 }
5940
5941 return rtn;
5942}
5943
Auke Kok9a799d72007-09-15 14:07:45 -07005944static bool ixgbe_tx_csum(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00005945 struct ixgbe_ring *tx_ring,
Hao Zheng5e09a102010-11-11 13:47:59 +00005946 struct sk_buff *skb, u32 tx_flags,
5947 __be16 protocol)
Auke Kok9a799d72007-09-15 14:07:45 -07005948{
5949 struct ixgbe_adv_tx_context_desc *context_desc;
5950 unsigned int i;
5951 struct ixgbe_tx_buffer *tx_buffer_info;
5952 u32 vlan_macip_lens = 0, type_tucmd_mlhl = 0;
5953
5954 if (skb->ip_summed == CHECKSUM_PARTIAL ||
5955 (tx_flags & IXGBE_TX_FLAGS_VLAN)) {
5956 i = tx_ring->next_to_use;
5957 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +00005958 context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07005959
5960 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
5961 vlan_macip_lens |=
5962 (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
5963 vlan_macip_lens |= (skb_network_offset(skb) <<
Joe Perchese8e9f692010-09-07 21:34:53 +00005964 IXGBE_ADVTXD_MACLEN_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07005965 if (skb->ip_summed == CHECKSUM_PARTIAL)
5966 vlan_macip_lens |= (skb_transport_header(skb) -
Joe Perchese8e9f692010-09-07 21:34:53 +00005967 skb_network_header(skb));
Auke Kok9a799d72007-09-15 14:07:45 -07005968
5969 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
5970 context_desc->seqnum_seed = 0;
5971
5972 type_tucmd_mlhl |= (IXGBE_TXD_CMD_DEXT |
Joe Perchese8e9f692010-09-07 21:34:53 +00005973 IXGBE_ADVTXD_DTYP_CTXT);
Auke Kok9a799d72007-09-15 14:07:45 -07005974
Joe Perches7ca647b2010-09-07 21:35:40 +00005975 if (skb->ip_summed == CHECKSUM_PARTIAL)
Hao Zheng5e09a102010-11-11 13:47:59 +00005976 type_tucmd_mlhl |= ixgbe_psum(adapter, skb, protocol);
Auke Kok9a799d72007-09-15 14:07:45 -07005977
5978 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07005979 /* use index zero for tx checksum offload */
Auke Kok9a799d72007-09-15 14:07:45 -07005980 context_desc->mss_l4len_idx = 0;
5981
5982 tx_buffer_info->time_stamp = jiffies;
5983 tx_buffer_info->next_to_watch = i;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07005984
Auke Kok9a799d72007-09-15 14:07:45 -07005985 i++;
5986 if (i == tx_ring->count)
5987 i = 0;
5988 tx_ring->next_to_use = i;
5989
5990 return true;
5991 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07005992
Auke Kok9a799d72007-09-15 14:07:45 -07005993 return false;
5994}
5995
5996static int ixgbe_tx_map(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00005997 struct ixgbe_ring *tx_ring,
5998 struct sk_buff *skb, u32 tx_flags,
Alexander Duyck8ad494b2010-11-16 19:26:47 -08005999 unsigned int first, const u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006000{
Alexander Duycke5a43542009-12-02 16:46:56 +00006001 struct pci_dev *pdev = adapter->pdev;
Auke Kok9a799d72007-09-15 14:07:45 -07006002 struct ixgbe_tx_buffer *tx_buffer_info;
Yi Zoueacd73f2009-05-13 13:11:06 +00006003 unsigned int len;
6004 unsigned int total = skb->len;
Auke Kok9a799d72007-09-15 14:07:45 -07006005 unsigned int offset = 0, size, count = 0, i;
6006 unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
6007 unsigned int f;
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006008 unsigned int bytecount = skb->len;
6009 u16 gso_segs = 1;
Auke Kok9a799d72007-09-15 14:07:45 -07006010
6011 i = tx_ring->next_to_use;
6012
Yi Zoueacd73f2009-05-13 13:11:06 +00006013 if (tx_flags & IXGBE_TX_FLAGS_FCOE)
6014 /* excluding fcoe_crc_eof for FCoE */
6015 total -= sizeof(struct fcoe_crc_eof);
6016
6017 len = min(skb_headlen(skb), total);
Auke Kok9a799d72007-09-15 14:07:45 -07006018 while (len) {
6019 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6020 size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);
6021
6022 tx_buffer_info->length = size;
Alexander Duycke5a43542009-12-02 16:46:56 +00006023 tx_buffer_info->mapped_as_page = false;
Nick Nunley1b507732010-04-27 13:10:27 +00006024 tx_buffer_info->dma = dma_map_single(&pdev->dev,
Alexander Duycke5a43542009-12-02 16:46:56 +00006025 skb->data + offset,
Nick Nunley1b507732010-04-27 13:10:27 +00006026 size, DMA_TO_DEVICE);
6027 if (dma_mapping_error(&pdev->dev, tx_buffer_info->dma))
Alexander Duycke5a43542009-12-02 16:46:56 +00006028 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07006029 tx_buffer_info->time_stamp = jiffies;
6030 tx_buffer_info->next_to_watch = i;
6031
6032 len -= size;
Yi Zoueacd73f2009-05-13 13:11:06 +00006033 total -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006034 offset += size;
6035 count++;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006036
6037 if (len) {
6038 i++;
6039 if (i == tx_ring->count)
6040 i = 0;
6041 }
Auke Kok9a799d72007-09-15 14:07:45 -07006042 }
6043
6044 for (f = 0; f < nr_frags; f++) {
6045 struct skb_frag_struct *frag;
6046
6047 frag = &skb_shinfo(skb)->frags[f];
Yi Zoueacd73f2009-05-13 13:11:06 +00006048 len = min((unsigned int)frag->size, total);
Alexander Duycke5a43542009-12-02 16:46:56 +00006049 offset = frag->page_offset;
Auke Kok9a799d72007-09-15 14:07:45 -07006050
6051 while (len) {
Alexander Duyck44df32c2009-03-31 21:34:23 +00006052 i++;
6053 if (i == tx_ring->count)
6054 i = 0;
6055
Auke Kok9a799d72007-09-15 14:07:45 -07006056 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6057 size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);
6058
6059 tx_buffer_info->length = size;
Nick Nunley1b507732010-04-27 13:10:27 +00006060 tx_buffer_info->dma = dma_map_page(&adapter->pdev->dev,
Alexander Duycke5a43542009-12-02 16:46:56 +00006061 frag->page,
6062 offset, size,
Nick Nunley1b507732010-04-27 13:10:27 +00006063 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +00006064 tx_buffer_info->mapped_as_page = true;
Nick Nunley1b507732010-04-27 13:10:27 +00006065 if (dma_mapping_error(&pdev->dev, tx_buffer_info->dma))
Alexander Duycke5a43542009-12-02 16:46:56 +00006066 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07006067 tx_buffer_info->time_stamp = jiffies;
6068 tx_buffer_info->next_to_watch = i;
6069
6070 len -= size;
Yi Zoueacd73f2009-05-13 13:11:06 +00006071 total -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006072 offset += size;
6073 count++;
Auke Kok9a799d72007-09-15 14:07:45 -07006074 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006075 if (total == 0)
6076 break;
Auke Kok9a799d72007-09-15 14:07:45 -07006077 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00006078
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006079 if (tx_flags & IXGBE_TX_FLAGS_TSO)
6080 gso_segs = skb_shinfo(skb)->gso_segs;
6081#ifdef IXGBE_FCOE
6082 /* adjust for FCoE Sequence Offload */
6083 else if (tx_flags & IXGBE_TX_FLAGS_FSO)
6084 gso_segs = DIV_ROUND_UP(skb->len - hdr_len,
6085 skb_shinfo(skb)->gso_size);
6086#endif /* IXGBE_FCOE */
6087 bytecount += (gso_segs - 1) * hdr_len;
6088
6089 /* multiply data chunks by size of headers */
6090 tx_ring->tx_buffer_info[i].bytecount = bytecount;
6091 tx_ring->tx_buffer_info[i].gso_segs = gso_segs;
Auke Kok9a799d72007-09-15 14:07:45 -07006092 tx_ring->tx_buffer_info[i].skb = skb;
6093 tx_ring->tx_buffer_info[first].next_to_watch = i;
6094
6095 return count;
Alexander Duycke5a43542009-12-02 16:46:56 +00006096
6097dma_error:
Emil Tantilov849c4542010-06-03 16:53:41 +00006098 e_dev_err("TX DMA map failed\n");
Alexander Duycke5a43542009-12-02 16:46:56 +00006099
6100 /* clear timestamp and dma mappings for failed tx_buffer_info map */
6101 tx_buffer_info->dma = 0;
6102 tx_buffer_info->time_stamp = 0;
6103 tx_buffer_info->next_to_watch = 0;
Roel Kluinc1fa3472010-01-19 14:21:45 +00006104 if (count)
6105 count--;
Alexander Duycke5a43542009-12-02 16:46:56 +00006106
6107 /* clear timestamp and dma mappings for remaining portion of packet */
Roel Kluinc1fa3472010-01-19 14:21:45 +00006108 while (count--) {
Joe Perchese8e9f692010-09-07 21:34:53 +00006109 if (i == 0)
Alexander Duycke5a43542009-12-02 16:46:56 +00006110 i += tx_ring->count;
Roel Kluinc1fa3472010-01-19 14:21:45 +00006111 i--;
Alexander Duycke5a43542009-12-02 16:46:56 +00006112 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6113 ixgbe_unmap_and_free_tx_resource(adapter, tx_buffer_info);
6114 }
6115
Anton Blancharde44d38e2010-02-03 13:12:51 +00006116 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006117}
6118
6119static void ixgbe_tx_queue(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00006120 struct ixgbe_ring *tx_ring,
6121 int tx_flags, int count, u32 paylen, u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006122{
6123 union ixgbe_adv_tx_desc *tx_desc = NULL;
6124 struct ixgbe_tx_buffer *tx_buffer_info;
6125 u32 olinfo_status = 0, cmd_type_len = 0;
6126 unsigned int i;
6127 u32 txd_cmd = IXGBE_TXD_CMD_EOP | IXGBE_TXD_CMD_RS | IXGBE_TXD_CMD_IFCS;
6128
6129 cmd_type_len |= IXGBE_ADVTXD_DTYP_DATA;
6130
6131 cmd_type_len |= IXGBE_ADVTXD_DCMD_IFCS | IXGBE_ADVTXD_DCMD_DEXT;
6132
6133 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
6134 cmd_type_len |= IXGBE_ADVTXD_DCMD_VLE;
6135
6136 if (tx_flags & IXGBE_TX_FLAGS_TSO) {
6137 cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
6138
6139 olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006140 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07006141
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07006142 /* use index 1 context for tso */
6143 olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07006144 if (tx_flags & IXGBE_TX_FLAGS_IPV4)
6145 olinfo_status |= IXGBE_TXD_POPTS_IXSM <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006146 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07006147
6148 } else if (tx_flags & IXGBE_TX_FLAGS_CSUM)
6149 olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006150 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07006151
Yi Zoueacd73f2009-05-13 13:11:06 +00006152 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
6153 olinfo_status |= IXGBE_ADVTXD_CC;
6154 olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
6155 if (tx_flags & IXGBE_TX_FLAGS_FSO)
6156 cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
6157 }
6158
Auke Kok9a799d72007-09-15 14:07:45 -07006159 olinfo_status |= ((paylen - hdr_len) << IXGBE_ADVTXD_PAYLEN_SHIFT);
6160
6161 i = tx_ring->next_to_use;
6162 while (count--) {
6163 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +00006164 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07006165 tx_desc->read.buffer_addr = cpu_to_le64(tx_buffer_info->dma);
6166 tx_desc->read.cmd_type_len =
Joe Perchese8e9f692010-09-07 21:34:53 +00006167 cpu_to_le32(cmd_type_len | tx_buffer_info->length);
Auke Kok9a799d72007-09-15 14:07:45 -07006168 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Auke Kok9a799d72007-09-15 14:07:45 -07006169 i++;
6170 if (i == tx_ring->count)
6171 i = 0;
6172 }
6173
6174 tx_desc->read.cmd_type_len |= cpu_to_le32(txd_cmd);
6175
6176 /*
6177 * Force memory writes to complete before letting h/w
6178 * know there are new descriptors to fetch. (Only
6179 * applicable for weak-ordered memory model archs,
6180 * such as IA-64).
6181 */
6182 wmb();
6183
6184 tx_ring->next_to_use = i;
6185 writel(i, adapter->hw.hw_addr + tx_ring->tail);
6186}
6187
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006188static void ixgbe_atr(struct ixgbe_adapter *adapter, struct sk_buff *skb,
Hao Zheng5e09a102010-11-11 13:47:59 +00006189 int queue, u32 tx_flags, __be16 protocol)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006190{
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006191 struct ixgbe_atr_input atr_input;
6192 struct tcphdr *th;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006193 struct iphdr *iph = ip_hdr(skb);
6194 struct ethhdr *eth = (struct ethhdr *)skb->data;
6195 u16 vlan_id, src_port, dst_port, flex_bytes;
6196 u32 src_ipv4_addr, dst_ipv4_addr;
6197 u8 l4type = 0;
6198
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006199 /* Right now, we support IPv4 only */
Hao Zheng5e09a102010-11-11 13:47:59 +00006200 if (protocol != htons(ETH_P_IP))
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006201 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006202 /* check if we're UDP or TCP */
6203 if (iph->protocol == IPPROTO_TCP) {
6204 th = tcp_hdr(skb);
6205 src_port = th->source;
6206 dst_port = th->dest;
6207 l4type |= IXGBE_ATR_L4TYPE_TCP;
6208 /* l4type IPv4 type is 0, no need to assign */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006209 } else {
6210 /* Unsupported L4 header, just bail here */
6211 return;
6212 }
6213
6214 memset(&atr_input, 0, sizeof(struct ixgbe_atr_input));
6215
6216 vlan_id = (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK) >>
Joe Perchese8e9f692010-09-07 21:34:53 +00006217 IXGBE_TX_FLAGS_VLAN_SHIFT;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006218 src_ipv4_addr = iph->saddr;
6219 dst_ipv4_addr = iph->daddr;
6220 flex_bytes = eth->h_proto;
6221
6222 ixgbe_atr_set_vlan_id_82599(&atr_input, vlan_id);
6223 ixgbe_atr_set_src_port_82599(&atr_input, dst_port);
6224 ixgbe_atr_set_dst_port_82599(&atr_input, src_port);
6225 ixgbe_atr_set_flex_byte_82599(&atr_input, flex_bytes);
6226 ixgbe_atr_set_l4type_82599(&atr_input, l4type);
6227 /* src and dst are inverted, think how the receiver sees them */
6228 ixgbe_atr_set_src_ipv4_82599(&atr_input, dst_ipv4_addr);
6229 ixgbe_atr_set_dst_ipv4_82599(&atr_input, src_ipv4_addr);
6230
6231 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
6232 ixgbe_fdir_add_signature_filter_82599(&adapter->hw, &atr_input, queue);
6233}
6234
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006235static int __ixgbe_maybe_stop_tx(struct net_device *netdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00006236 struct ixgbe_ring *tx_ring, int size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006237{
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -08006238 netif_stop_subqueue(netdev, tx_ring->queue_index);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006239 /* Herbert's original patch had:
6240 * smp_mb__after_netif_stop_queue();
6241 * but since that doesn't exist yet, just open code it. */
6242 smp_mb();
6243
6244 /* We need to check again in a case another CPU has just
6245 * made room available. */
6246 if (likely(IXGBE_DESC_UNUSED(tx_ring) < size))
6247 return -EBUSY;
6248
6249 /* A reprieve! - use start_queue because it doesn't call schedule */
Jesse Brandeburgaf721662008-09-11 19:54:23 -07006250 netif_start_subqueue(netdev, tx_ring->queue_index);
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00006251 ++tx_ring->restart_queue;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006252 return 0;
6253}
6254
6255static int ixgbe_maybe_stop_tx(struct net_device *netdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00006256 struct ixgbe_ring *tx_ring, int size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006257{
6258 if (likely(IXGBE_DESC_UNUSED(tx_ring) >= size))
6259 return 0;
6260 return __ixgbe_maybe_stop_tx(netdev, tx_ring, size);
6261}
6262
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006263static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
6264{
6265 struct ixgbe_adapter *adapter = netdev_priv(dev);
Yi Zou5f715822009-12-03 11:32:44 +00006266 int txq = smp_processor_id();
John Fastabend56075a92010-07-26 20:41:31 +00006267#ifdef IXGBE_FCOE
Hao Zheng5e09a102010-11-11 13:47:59 +00006268 __be16 protocol;
6269
6270 protocol = vlan_get_protocol(skb);
6271
6272 if ((protocol == htons(ETH_P_FCOE)) ||
6273 (protocol == htons(ETH_P_FIP))) {
John Fastabend56075a92010-07-26 20:41:31 +00006274 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
6275 txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
6276 txq += adapter->ring_feature[RING_F_FCOE].mask;
6277 return txq;
John Fastabend4bc091d2010-08-08 15:46:15 +00006278#ifdef CONFIG_IXGBE_DCB
John Fastabend56075a92010-07-26 20:41:31 +00006279 } else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6280 txq = adapter->fcoe.up;
6281 return txq;
John Fastabend4bc091d2010-08-08 15:46:15 +00006282#endif
John Fastabend56075a92010-07-26 20:41:31 +00006283 }
6284 }
6285#endif
6286
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006287 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
6288 while (unlikely(txq >= dev->real_num_tx_queues))
6289 txq -= dev->real_num_tx_queues;
Yi Zou5f715822009-12-03 11:32:44 +00006290 return txq;
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006291 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006292
John Fastabend2ea186a2010-02-27 03:28:24 -08006293 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6294 if (skb->priority == TC_PRIO_CONTROL)
6295 txq = adapter->ring_feature[RING_F_DCB].indices-1;
6296 else
6297 txq = (skb->vlan_tci & IXGBE_TX_FLAGS_VLAN_PRIO_MASK)
6298 >> 13;
6299 return txq;
6300 }
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006301
6302 return skb_tx_hash(dev, skb);
6303}
6304
Alexander Duyck84418e32010-08-19 13:40:54 +00006305netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb, struct net_device *netdev,
6306 struct ixgbe_adapter *adapter,
6307 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07006308{
Eric Dumazet60d51132009-12-08 07:22:03 +00006309 struct netdev_queue *txq;
Auke Kok9a799d72007-09-15 14:07:45 -07006310 unsigned int first;
6311 unsigned int tx_flags = 0;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -08006312 u8 hdr_len = 0;
Yi Zou5f715822009-12-03 11:32:44 +00006313 int tso;
Auke Kok9a799d72007-09-15 14:07:45 -07006314 int count = 0;
6315 unsigned int f;
Hao Zheng5e09a102010-11-11 13:47:59 +00006316 __be16 protocol;
6317
6318 protocol = vlan_get_protocol(skb);
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006319
Jesse Grosseab6d182010-10-20 13:56:03 +00006320 if (vlan_tx_tag_present(skb)) {
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006321 tx_flags |= vlan_tx_tag_get(skb);
Alexander Duyck2f90b862008-11-20 20:52:10 -08006322 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6323 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
Yi Zou5f715822009-12-03 11:32:44 +00006324 tx_flags |= ((skb->queue_mapping & 0x7) << 13);
Alexander Duyck2f90b862008-11-20 20:52:10 -08006325 }
6326 tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
6327 tx_flags |= IXGBE_TX_FLAGS_VLAN;
John Fastabend33c66bd2010-05-18 16:00:11 +00006328 } else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED &&
6329 skb->priority != TC_PRIO_CONTROL) {
John Fastabend2ea186a2010-02-27 03:28:24 -08006330 tx_flags |= ((skb->queue_mapping & 0x7) << 13);
6331 tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
6332 tx_flags |= IXGBE_TX_FLAGS_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07006333 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006334
Yi Zou09ad1cc2009-09-03 14:56:10 +00006335#ifdef IXGBE_FCOE
John Fastabend56075a92010-07-26 20:41:31 +00006336 /* for FCoE with DCB, we force the priority to what
6337 * was specified by the switch */
6338 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED &&
Hao Zheng5e09a102010-11-11 13:47:59 +00006339 (protocol == htons(ETH_P_FCOE) ||
6340 protocol == htons(ETH_P_FIP))) {
John Fastabend4bc091d2010-08-08 15:46:15 +00006341#ifdef CONFIG_IXGBE_DCB
6342 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6343 tx_flags &= ~(IXGBE_TX_FLAGS_VLAN_PRIO_MASK
6344 << IXGBE_TX_FLAGS_VLAN_SHIFT);
6345 tx_flags |= ((adapter->fcoe.up << 13)
6346 << IXGBE_TX_FLAGS_VLAN_SHIFT);
6347 }
6348#endif
Robert Loveca77cd52010-03-24 12:45:00 +00006349 /* flag for FCoE offloads */
Hao Zheng5e09a102010-11-11 13:47:59 +00006350 if (protocol == htons(ETH_P_FCOE))
Robert Loveca77cd52010-03-24 12:45:00 +00006351 tx_flags |= IXGBE_TX_FLAGS_FCOE;
Yi Zou09ad1cc2009-09-03 14:56:10 +00006352 }
Robert Loveca77cd52010-03-24 12:45:00 +00006353#endif
6354
Yi Zoueacd73f2009-05-13 13:11:06 +00006355 /* four things can cause us to need a context descriptor */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006356 if (skb_is_gso(skb) ||
6357 (skb->ip_summed == CHECKSUM_PARTIAL) ||
Yi Zoueacd73f2009-05-13 13:11:06 +00006358 (tx_flags & IXGBE_TX_FLAGS_VLAN) ||
6359 (tx_flags & IXGBE_TX_FLAGS_FCOE))
Auke Kok9a799d72007-09-15 14:07:45 -07006360 count++;
6361
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006362 count += TXD_USE_COUNT(skb_headlen(skb));
6363 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
Auke Kok9a799d72007-09-15 14:07:45 -07006364 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
6365
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006366 if (ixgbe_maybe_stop_tx(netdev, tx_ring, count)) {
Auke Kok9a799d72007-09-15 14:07:45 -07006367 adapter->tx_busy++;
Auke Kok9a799d72007-09-15 14:07:45 -07006368 return NETDEV_TX_BUSY;
6369 }
Auke Kok9a799d72007-09-15 14:07:45 -07006370
Auke Kok9a799d72007-09-15 14:07:45 -07006371 first = tx_ring->next_to_use;
Yi Zoueacd73f2009-05-13 13:11:06 +00006372 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
6373#ifdef IXGBE_FCOE
6374 /* setup tx offload for FCoE */
6375 tso = ixgbe_fso(adapter, tx_ring, skb, tx_flags, &hdr_len);
6376 if (tso < 0) {
6377 dev_kfree_skb_any(skb);
6378 return NETDEV_TX_OK;
6379 }
6380 if (tso)
6381 tx_flags |= IXGBE_TX_FLAGS_FSO;
6382#endif /* IXGBE_FCOE */
6383 } else {
Hao Zheng5e09a102010-11-11 13:47:59 +00006384 if (protocol == htons(ETH_P_IP))
Yi Zoueacd73f2009-05-13 13:11:06 +00006385 tx_flags |= IXGBE_TX_FLAGS_IPV4;
Hao Zheng5e09a102010-11-11 13:47:59 +00006386 tso = ixgbe_tso(adapter, tx_ring, skb, tx_flags, &hdr_len,
6387 protocol);
Yi Zoueacd73f2009-05-13 13:11:06 +00006388 if (tso < 0) {
6389 dev_kfree_skb_any(skb);
6390 return NETDEV_TX_OK;
6391 }
6392
6393 if (tso)
6394 tx_flags |= IXGBE_TX_FLAGS_TSO;
Hao Zheng5e09a102010-11-11 13:47:59 +00006395 else if (ixgbe_tx_csum(adapter, tx_ring, skb, tx_flags,
6396 protocol) &&
Yi Zoueacd73f2009-05-13 13:11:06 +00006397 (skb->ip_summed == CHECKSUM_PARTIAL))
6398 tx_flags |= IXGBE_TX_FLAGS_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07006399 }
6400
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006401 count = ixgbe_tx_map(adapter, tx_ring, skb, tx_flags, first, hdr_len);
Alexander Duyck44df32c2009-03-31 21:34:23 +00006402 if (count) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006403 /* add the ATR filter if ATR is on */
6404 if (tx_ring->atr_sample_rate) {
6405 ++tx_ring->atr_count;
6406 if ((tx_ring->atr_count >= tx_ring->atr_sample_rate) &&
Joe Perchese8e9f692010-09-07 21:34:53 +00006407 test_bit(__IXGBE_FDIR_INIT_DONE,
6408 &tx_ring->reinit_state)) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006409 ixgbe_atr(adapter, skb, tx_ring->queue_index,
Hao Zheng5e09a102010-11-11 13:47:59 +00006410 tx_flags, protocol);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006411 tx_ring->atr_count = 0;
6412 }
6413 }
Eric Dumazet60d51132009-12-08 07:22:03 +00006414 txq = netdev_get_tx_queue(netdev, tx_ring->queue_index);
6415 txq->tx_bytes += skb->len;
6416 txq->tx_packets++;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006417 ixgbe_tx_queue(adapter, tx_ring, tx_flags, count, skb->len,
Joe Perchese8e9f692010-09-07 21:34:53 +00006418 hdr_len);
Alexander Duyck44df32c2009-03-31 21:34:23 +00006419 ixgbe_maybe_stop_tx(netdev, tx_ring, DESC_NEEDED);
Auke Kok9a799d72007-09-15 14:07:45 -07006420
Alexander Duyck44df32c2009-03-31 21:34:23 +00006421 } else {
6422 dev_kfree_skb_any(skb);
6423 tx_ring->tx_buffer_info[first].time_stamp = 0;
6424 tx_ring->next_to_use = first;
6425 }
Auke Kok9a799d72007-09-15 14:07:45 -07006426
6427 return NETDEV_TX_OK;
6428}
6429
Alexander Duyck84418e32010-08-19 13:40:54 +00006430static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
6431{
6432 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6433 struct ixgbe_ring *tx_ring;
6434
6435 tx_ring = adapter->tx_ring[skb->queue_mapping];
6436 return ixgbe_xmit_frame_ring(skb, netdev, adapter, tx_ring);
6437}
6438
Auke Kok9a799d72007-09-15 14:07:45 -07006439/**
Auke Kok9a799d72007-09-15 14:07:45 -07006440 * ixgbe_set_mac - Change the Ethernet Address of the NIC
6441 * @netdev: network interface device structure
6442 * @p: pointer to an address structure
6443 *
6444 * Returns 0 on success, negative on failure
6445 **/
6446static int ixgbe_set_mac(struct net_device *netdev, void *p)
6447{
6448 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006449 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07006450 struct sockaddr *addr = p;
6451
6452 if (!is_valid_ether_addr(addr->sa_data))
6453 return -EADDRNOTAVAIL;
6454
6455 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006456 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
Auke Kok9a799d72007-09-15 14:07:45 -07006457
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006458 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
6459 IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07006460
6461 return 0;
6462}
6463
Ben Hutchings6b73e102009-04-29 08:08:58 +00006464static int
6465ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
6466{
6467 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6468 struct ixgbe_hw *hw = &adapter->hw;
6469 u16 value;
6470 int rc;
6471
6472 if (prtad != hw->phy.mdio.prtad)
6473 return -EINVAL;
6474 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
6475 if (!rc)
6476 rc = value;
6477 return rc;
6478}
6479
6480static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
6481 u16 addr, u16 value)
6482{
6483 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6484 struct ixgbe_hw *hw = &adapter->hw;
6485
6486 if (prtad != hw->phy.mdio.prtad)
6487 return -EINVAL;
6488 return hw->phy.ops.write_reg(hw, addr, devad, value);
6489}
6490
6491static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
6492{
6493 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6494
6495 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
6496}
6497
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006498/**
6499 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006500 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006501 * @netdev: network interface device structure
6502 *
6503 * Returns non-zero on failure
6504 **/
6505static int ixgbe_add_sanmac_netdev(struct net_device *dev)
6506{
6507 int err = 0;
6508 struct ixgbe_adapter *adapter = netdev_priv(dev);
6509 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6510
6511 if (is_valid_ether_addr(mac->san_addr)) {
6512 rtnl_lock();
6513 err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6514 rtnl_unlock();
6515 }
6516 return err;
6517}
6518
6519/**
6520 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006521 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006522 * @netdev: network interface device structure
6523 *
6524 * Returns non-zero on failure
6525 **/
6526static int ixgbe_del_sanmac_netdev(struct net_device *dev)
6527{
6528 int err = 0;
6529 struct ixgbe_adapter *adapter = netdev_priv(dev);
6530 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6531
6532 if (is_valid_ether_addr(mac->san_addr)) {
6533 rtnl_lock();
6534 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6535 rtnl_unlock();
6536 }
6537 return err;
6538}
6539
Auke Kok9a799d72007-09-15 14:07:45 -07006540#ifdef CONFIG_NET_POLL_CONTROLLER
6541/*
6542 * Polling 'interrupt' - used by things like netconsole to send skbs
6543 * without having to re-enable interrupts. It's not called while
6544 * the interrupt routine is executing.
6545 */
6546static void ixgbe_netpoll(struct net_device *netdev)
6547{
6548 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006549 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07006550
Alexander Duyck1a647bd2010-01-13 01:49:13 +00006551 /* if interface is down do nothing */
6552 if (test_bit(__IXGBE_DOWN, &adapter->state))
6553 return;
6554
Auke Kok9a799d72007-09-15 14:07:45 -07006555 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006556 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
6557 int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
6558 for (i = 0; i < num_q_vectors; i++) {
6559 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
6560 ixgbe_msix_clean_many(0, q_vector);
6561 }
6562 } else {
6563 ixgbe_intr(adapter->pdev->irq, netdev);
6564 }
Auke Kok9a799d72007-09-15 14:07:45 -07006565 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
Auke Kok9a799d72007-09-15 14:07:45 -07006566}
6567#endif
6568
Eric Dumazetde1036b2010-10-20 23:00:04 +00006569static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
6570 struct rtnl_link_stats64 *stats)
6571{
6572 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6573 int i;
6574
6575 /* accurate rx/tx bytes/packets stats */
6576 dev_txq_stats_fold(netdev, stats);
Eric Dumazet1a515022010-11-16 19:26:42 -08006577 rcu_read_lock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006578 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08006579 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
Eric Dumazetde1036b2010-10-20 23:00:04 +00006580 u64 bytes, packets;
6581 unsigned int start;
6582
Eric Dumazet1a515022010-11-16 19:26:42 -08006583 if (ring) {
6584 do {
6585 start = u64_stats_fetch_begin_bh(&ring->syncp);
6586 packets = ring->stats.packets;
6587 bytes = ring->stats.bytes;
6588 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
6589 stats->rx_packets += packets;
6590 stats->rx_bytes += bytes;
6591 }
Eric Dumazetde1036b2010-10-20 23:00:04 +00006592 }
Eric Dumazet1a515022010-11-16 19:26:42 -08006593 rcu_read_unlock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006594 /* following stats updated by ixgbe_watchdog_task() */
6595 stats->multicast = netdev->stats.multicast;
6596 stats->rx_errors = netdev->stats.rx_errors;
6597 stats->rx_length_errors = netdev->stats.rx_length_errors;
6598 stats->rx_crc_errors = netdev->stats.rx_crc_errors;
6599 stats->rx_missed_errors = netdev->stats.rx_missed_errors;
6600 return stats;
6601}
6602
6603
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006604static const struct net_device_ops ixgbe_netdev_ops = {
Joe Perchese8e9f692010-09-07 21:34:53 +00006605 .ndo_open = ixgbe_open,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006606 .ndo_stop = ixgbe_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08006607 .ndo_start_xmit = ixgbe_xmit_frame,
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006608 .ndo_select_queue = ixgbe_select_queue,
Chris Leeche90d4002009-03-10 16:00:24 +00006609 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006610 .ndo_set_multicast_list = ixgbe_set_rx_mode,
6611 .ndo_validate_addr = eth_validate_addr,
6612 .ndo_set_mac_address = ixgbe_set_mac,
6613 .ndo_change_mtu = ixgbe_change_mtu,
6614 .ndo_tx_timeout = ixgbe_tx_timeout,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006615 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
6616 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00006617 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00006618 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
6619 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
6620 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
6621 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Eric Dumazetde1036b2010-10-20 23:00:04 +00006622 .ndo_get_stats64 = ixgbe_get_stats64,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006623#ifdef CONFIG_NET_POLL_CONTROLLER
6624 .ndo_poll_controller = ixgbe_netpoll,
6625#endif
Yi Zou332d4a72009-05-13 13:11:53 +00006626#ifdef IXGBE_FCOE
6627 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
6628 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00006629 .ndo_fcoe_enable = ixgbe_fcoe_enable,
6630 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00006631 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Yi Zou332d4a72009-05-13 13:11:53 +00006632#endif /* IXGBE_FCOE */
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006633};
6634
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006635static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
6636 const struct ixgbe_info *ii)
6637{
6638#ifdef CONFIG_PCI_IOV
6639 struct ixgbe_hw *hw = &adapter->hw;
6640 int err;
6641
6642 if (hw->mac.type != ixgbe_mac_82599EB || !max_vfs)
6643 return;
6644
6645 /* The 82599 supports up to 64 VFs per physical function
6646 * but this implementation limits allocation to 63 so that
6647 * basic networking resources are still available to the
6648 * physical function
6649 */
6650 adapter->num_vfs = (max_vfs > 63) ? 63 : max_vfs;
6651 adapter->flags |= IXGBE_FLAG_SRIOV_ENABLED;
6652 err = pci_enable_sriov(adapter->pdev, adapter->num_vfs);
6653 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00006654 e_err(probe, "Failed to enable PCI sriov: %d\n", err);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006655 goto err_novfs;
6656 }
6657 /* If call to enable VFs succeeded then allocate memory
6658 * for per VF control structures.
6659 */
6660 adapter->vfinfo =
6661 kcalloc(adapter->num_vfs,
6662 sizeof(struct vf_data_storage), GFP_KERNEL);
6663 if (adapter->vfinfo) {
6664 /* Now that we're sure SR-IOV is enabled
6665 * and memory allocated set up the mailbox parameters
6666 */
6667 ixgbe_init_mbx_params_pf(hw);
6668 memcpy(&hw->mbx.ops, ii->mbx_ops,
6669 sizeof(hw->mbx.ops));
6670
6671 /* Disable RSC when in SR-IOV mode */
6672 adapter->flags2 &= ~(IXGBE_FLAG2_RSC_CAPABLE |
6673 IXGBE_FLAG2_RSC_ENABLED);
6674 return;
6675 }
6676
6677 /* Oh oh */
Emil Tantilov396e7992010-07-01 20:05:12 +00006678 e_err(probe, "Unable to allocate memory for VF Data Storage - "
6679 "SRIOV disabled\n");
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006680 pci_disable_sriov(adapter->pdev);
6681
6682err_novfs:
6683 adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
6684 adapter->num_vfs = 0;
6685#endif /* CONFIG_PCI_IOV */
6686}
6687
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006688/**
Auke Kok9a799d72007-09-15 14:07:45 -07006689 * ixgbe_probe - Device Initialization Routine
6690 * @pdev: PCI device information struct
6691 * @ent: entry in ixgbe_pci_tbl
6692 *
6693 * Returns 0 on success, negative on failure
6694 *
6695 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
6696 * The OS initialization, configuring of the adapter private structure,
6697 * and a hardware reset occur.
6698 **/
6699static int __devinit ixgbe_probe(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00006700 const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07006701{
6702 struct net_device *netdev;
6703 struct ixgbe_adapter *adapter = NULL;
6704 struct ixgbe_hw *hw;
6705 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Auke Kok9a799d72007-09-15 14:07:45 -07006706 static int cards_found;
6707 int i, err, pci_using_dac;
John Fastabendc85a2612010-02-25 23:15:21 +00006708 unsigned int indices = num_possible_cpus();
Yi Zoueacd73f2009-05-13 13:11:06 +00006709#ifdef IXGBE_FCOE
6710 u16 device_caps;
6711#endif
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006712 u32 part_num, eec;
Auke Kok9a799d72007-09-15 14:07:45 -07006713
Andy Gospodarekbded64a2010-07-21 06:40:31 +00006714 /* Catch broken hardware that put the wrong VF device ID in
6715 * the PCIe SR-IOV capability.
6716 */
6717 if (pdev->is_virtfn) {
6718 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
6719 pci_name(pdev), pdev->vendor, pdev->device);
6720 return -EINVAL;
6721 }
6722
gouji-new9ce77662009-05-06 10:44:45 +00006723 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006724 if (err)
6725 return err;
6726
Nick Nunley1b507732010-04-27 13:10:27 +00006727 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
6728 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07006729 pci_using_dac = 1;
6730 } else {
Nick Nunley1b507732010-04-27 13:10:27 +00006731 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07006732 if (err) {
Nick Nunley1b507732010-04-27 13:10:27 +00006733 err = dma_set_coherent_mask(&pdev->dev,
6734 DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07006735 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00006736 dev_err(&pdev->dev,
6737 "No usable DMA configuration, aborting\n");
Auke Kok9a799d72007-09-15 14:07:45 -07006738 goto err_dma;
6739 }
6740 }
6741 pci_using_dac = 0;
6742 }
6743
gouji-new9ce77662009-05-06 10:44:45 +00006744 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00006745 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07006746 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00006747 dev_err(&pdev->dev,
6748 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07006749 goto err_pci_reg;
6750 }
6751
Frans Pop19d5afd2009-10-02 10:04:12 -07006752 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08006753
Auke Kok9a799d72007-09-15 14:07:45 -07006754 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07006755 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006756
John Fastabendc85a2612010-02-25 23:15:21 +00006757 if (ii->mac == ixgbe_mac_82598EB)
6758 indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
6759 else
6760 indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);
6761
6762 indices = max_t(unsigned int, indices, IXGBE_MAX_DCB_INDICES);
6763#ifdef IXGBE_FCOE
6764 indices += min_t(unsigned int, num_possible_cpus(),
6765 IXGBE_MAX_FCOE_INDICES);
6766#endif
John Fastabendc85a2612010-02-25 23:15:21 +00006767 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07006768 if (!netdev) {
6769 err = -ENOMEM;
6770 goto err_alloc_etherdev;
6771 }
6772
Auke Kok9a799d72007-09-15 14:07:45 -07006773 SET_NETDEV_DEV(netdev, &pdev->dev);
6774
6775 pci_set_drvdata(pdev, netdev);
6776 adapter = netdev_priv(netdev);
6777
6778 adapter->netdev = netdev;
6779 adapter->pdev = pdev;
6780 hw = &adapter->hw;
6781 hw->back = adapter;
6782 adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;
6783
Jeff Kirsher05857982008-09-11 19:57:00 -07006784 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
Joe Perchese8e9f692010-09-07 21:34:53 +00006785 pci_resource_len(pdev, 0));
Auke Kok9a799d72007-09-15 14:07:45 -07006786 if (!hw->hw_addr) {
6787 err = -EIO;
6788 goto err_ioremap;
6789 }
6790
6791 for (i = 1; i <= 5; i++) {
6792 if (pci_resource_len(pdev, i) == 0)
6793 continue;
6794 }
6795
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006796 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07006797 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006798 netdev->watchdog_timeo = 5 * HZ;
Auke Kok9a799d72007-09-15 14:07:45 -07006799 strcpy(netdev->name, pci_name(pdev));
6800
Auke Kok9a799d72007-09-15 14:07:45 -07006801 adapter->bd_number = cards_found;
6802
Auke Kok9a799d72007-09-15 14:07:45 -07006803 /* Setup hw api */
6804 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08006805 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07006806
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006807 /* EEPROM */
6808 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
6809 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
6810 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
6811 if (!(eec & (1 << 8)))
6812 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
6813
6814 /* PHY */
6815 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08006816 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00006817 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
6818 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
6819 hw->phy.mdio.mmds = 0;
6820 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
6821 hw->phy.mdio.dev = netdev;
6822 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
6823 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08006824
6825 /* set up this timer and work struct before calling get_invariants
6826 * which might start the timer
6827 */
6828 init_timer(&adapter->sfp_timer);
Joe Perchesc061b182010-08-23 18:20:03 +00006829 adapter->sfp_timer.function = ixgbe_sfp_timer;
Donald Skidmorec4900be2008-11-20 21:11:42 -08006830 adapter->sfp_timer.data = (unsigned long) adapter;
6831
6832 INIT_WORK(&adapter->sfp_task, ixgbe_sfp_task);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006833
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006834 /* multispeed fiber has its own tasklet, called from GPI SDP1 context */
6835 INIT_WORK(&adapter->multispeed_fiber_task, ixgbe_multispeed_fiber_task);
6836
6837 /* a new SFP+ module arrival, called from GPI SDP2 context */
6838 INIT_WORK(&adapter->sfp_config_module_task,
Joe Perchese8e9f692010-09-07 21:34:53 +00006839 ixgbe_sfp_config_module_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006840
Don Skidmore8ca783a2009-05-26 20:40:47 -07006841 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07006842
6843 /* setup the private structure */
6844 err = ixgbe_sw_init(adapter);
6845 if (err)
6846 goto err_sw_init;
6847
Don Skidmoree86bff02010-02-11 04:14:08 +00006848 /* Make it possible the adapter to be woken up via WOL */
6849 if (adapter->hw.mac.type == ixgbe_mac_82599EB)
6850 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
6851
Don Skidmorebf069c92009-05-07 10:39:54 +00006852 /*
6853 * If there is a fan on this device and it has failed log the
6854 * failure.
6855 */
6856 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
6857 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
6858 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00006859 e_crit(probe, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00006860 }
6861
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006862 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07006863 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006864 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07006865 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07006866 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
6867 hw->mac.type == ixgbe_mac_82598EB) {
6868 /*
6869 * Start a kernel thread to watch for a module to arrive.
6870 * Only do this for 82598, since 82599 will generate
6871 * interrupts on module arrival.
6872 */
6873 set_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
6874 mod_timer(&adapter->sfp_timer,
6875 round_jiffies(jiffies + (2 * HZ)));
6876 err = 0;
6877 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Emil Tantilov849c4542010-06-03 16:53:41 +00006878 e_dev_err("failed to initialize because an unsupported SFP+ "
6879 "module type was detected.\n");
6880 e_dev_err("Reload the driver after installing a supported "
6881 "module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00006882 goto err_sw_init;
6883 } else if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00006884 e_dev_err("HW Init failed: %d\n", err);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006885 goto err_sw_init;
6886 }
6887
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006888 ixgbe_probe_vf(adapter, ii);
6889
Emil Tantilov396e7992010-07-01 20:05:12 +00006890 netdev->features = NETIF_F_SG |
Joe Perchese8e9f692010-09-07 21:34:53 +00006891 NETIF_F_IP_CSUM |
6892 NETIF_F_HW_VLAN_TX |
6893 NETIF_F_HW_VLAN_RX |
6894 NETIF_F_HW_VLAN_FILTER;
Auke Kok9a799d72007-09-15 14:07:45 -07006895
Jesse Brandeburge9990a92008-08-26 04:27:24 -07006896 netdev->features |= NETIF_F_IPV6_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07006897 netdev->features |= NETIF_F_TSO;
Auke Kok9a799d72007-09-15 14:07:45 -07006898 netdev->features |= NETIF_F_TSO6;
Herbert Xu78b6f4c2009-01-18 21:49:45 -08006899 netdev->features |= NETIF_F_GRO;
Jeff Kirsherad31c402008-06-05 04:05:30 -07006900
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00006901 if (adapter->hw.mac.type == ixgbe_mac_82599EB)
6902 netdev->features |= NETIF_F_SCTP_CSUM;
6903
Jeff Kirsherad31c402008-06-05 04:05:30 -07006904 netdev->vlan_features |= NETIF_F_TSO;
6905 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07006906 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00006907 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07006908 netdev->vlan_features |= NETIF_F_SG;
6909
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006910 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
6911 adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
6912 IXGBE_FLAG_DCB_ENABLED);
Alexander Duyck2f90b862008-11-20 20:52:10 -08006913 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
6914 adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
6915
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08006916#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08006917 netdev->dcbnl_ops = &dcbnl_ops;
6918#endif
6919
Yi Zoueacd73f2009-05-13 13:11:06 +00006920#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00006921 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Yi Zoueacd73f2009-05-13 13:11:06 +00006922 if (hw->mac.ops.get_device_caps) {
6923 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00006924 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
6925 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00006926 }
6927 }
Yi Zou5e09d7f2010-07-19 13:59:52 +00006928 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
6929 netdev->vlan_features |= NETIF_F_FCOE_CRC;
6930 netdev->vlan_features |= NETIF_F_FSO;
6931 netdev->vlan_features |= NETIF_F_FCOE_MTU;
6932 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006933#endif /* IXGBE_FCOE */
Yi Zou7b872a52010-09-22 17:57:58 +00006934 if (pci_using_dac) {
Auke Kok9a799d72007-09-15 14:07:45 -07006935 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00006936 netdev->vlan_features |= NETIF_F_HIGHDMA;
6937 }
Auke Kok9a799d72007-09-15 14:07:45 -07006938
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00006939 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00006940 netdev->features |= NETIF_F_LRO;
6941
Auke Kok9a799d72007-09-15 14:07:45 -07006942 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006943 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Emil Tantilov849c4542010-06-03 16:53:41 +00006944 e_dev_err("The EEPROM Checksum Is Not Valid\n");
Auke Kok9a799d72007-09-15 14:07:45 -07006945 err = -EIO;
6946 goto err_eeprom;
6947 }
6948
6949 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
6950 memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);
6951
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006952 if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00006953 e_dev_err("invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07006954 err = -EIO;
6955 goto err_eeprom;
6956 }
6957
Peter Waskiewicz61fac742010-04-27 00:38:15 +00006958 /* power down the optics */
6959 if (hw->phy.multispeed_fiber)
6960 hw->mac.ops.disable_tx_laser(hw);
6961
Auke Kok9a799d72007-09-15 14:07:45 -07006962 init_timer(&adapter->watchdog_timer);
Joe Perchesc061b182010-08-23 18:20:03 +00006963 adapter->watchdog_timer.function = ixgbe_watchdog;
Auke Kok9a799d72007-09-15 14:07:45 -07006964 adapter->watchdog_timer.data = (unsigned long)adapter;
6965
6966 INIT_WORK(&adapter->reset_task, ixgbe_reset_task);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006967 INIT_WORK(&adapter->watchdog_task, ixgbe_watchdog_task);
Auke Kok9a799d72007-09-15 14:07:45 -07006968
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08006969 err = ixgbe_init_interrupt_scheme(adapter);
6970 if (err)
6971 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07006972
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006973 switch (pdev->device) {
6974 case IXGBE_DEV_ID_82599_KX4:
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00006975 adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
Joe Perchese8e9f692010-09-07 21:34:53 +00006976 IXGBE_WUFC_MC | IXGBE_WUFC_BC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006977 break;
6978 default:
6979 adapter->wol = 0;
6980 break;
6981 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006982 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
6983
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00006984 /* pick up the PCI bus settings for reporting later */
6985 hw->mac.ops.get_bus_info(hw);
6986
Auke Kok9a799d72007-09-15 14:07:45 -07006987 /* print bus type/speed/width info */
Emil Tantilov849c4542010-06-03 16:53:41 +00006988 e_dev_info("(PCI Express:%s:%s) %pM\n",
Joe Perchese8e9f692010-09-07 21:34:53 +00006989 (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0Gb/s" :
6990 hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5Gb/s" :
6991 "Unknown"),
6992 (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
6993 hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
6994 hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
6995 "Unknown"),
6996 netdev->dev_addr);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006997 ixgbe_read_pba_num_generic(hw, &part_num);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006998 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
Emil Tantilov849c4542010-06-03 16:53:41 +00006999 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, "
7000 "PBA No: %06x-%03x\n",
7001 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
7002 (part_num >> 8), (part_num & 0xff));
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007003 else
Emil Tantilov849c4542010-06-03 16:53:41 +00007004 e_dev_info("MAC: %d, PHY: %d, PBA No: %06x-%03x\n",
7005 hw->mac.type, hw->phy.type,
7006 (part_num >> 8), (part_num & 0xff));
Auke Kok9a799d72007-09-15 14:07:45 -07007007
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007008 if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007009 e_dev_warn("PCI-Express bandwidth available for this card is "
7010 "not sufficient for optimal performance.\n");
7011 e_dev_warn("For optimal performance a x8 PCI-Express slot "
7012 "is required.\n");
Auke Kok0c254d82008-02-11 09:25:56 -08007013 }
7014
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -08007015 /* save off EEPROM version number */
7016 hw->eeprom.ops.read(hw, 0x29, &adapter->eeprom_version);
7017
Auke Kok9a799d72007-09-15 14:07:45 -07007018 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007019 err = hw->mac.ops.start_hw(hw);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007020
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007021 if (err == IXGBE_ERR_EEPROM_VERSION) {
7022 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00007023 e_dev_warn("This device is a pre-production adapter/LOM. "
7024 "Please be aware there may be issues associated "
7025 "with your hardware. If you are experiencing "
7026 "problems please contact your Intel or hardware "
7027 "representative who provided you with this "
7028 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007029 }
Auke Kok9a799d72007-09-15 14:07:45 -07007030 strcpy(netdev->name, "eth%d");
7031 err = register_netdev(netdev);
7032 if (err)
7033 goto err_register;
7034
Jesse Brandeburg54386462009-04-17 20:44:27 +00007035 /* carrier off reporting is important to ethtool even BEFORE open */
7036 netif_carrier_off(netdev);
7037
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00007038 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
7039 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
7040 INIT_WORK(&adapter->fdir_reinit_task, ixgbe_fdir_reinit_task);
7041
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007042 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
Joe Perchese8e9f692010-09-07 21:34:53 +00007043 INIT_WORK(&adapter->check_overtemp_task,
7044 ixgbe_check_overtemp_task);
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007045#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03007046 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007047 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007048 ixgbe_setup_dca(adapter);
7049 }
7050#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007051 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007052 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007053 for (i = 0; i < adapter->num_vfs; i++)
7054 ixgbe_vf_configuration(pdev, (i | 0x10000000));
7055 }
7056
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007057 /* add san mac addr to netdev */
7058 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007059
Emil Tantilov849c4542010-06-03 16:53:41 +00007060 e_dev_info("Intel(R) 10 Gigabit Network Connection\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007061 cards_found++;
7062 return 0;
7063
7064err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007065 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00007066 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007067err_sw_init:
7068err_eeprom:
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007069 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7070 ixgbe_disable_sriov(adapter);
Donald Skidmorec4900be2008-11-20 21:11:42 -08007071 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
7072 del_timer_sync(&adapter->sfp_timer);
7073 cancel_work_sync(&adapter->sfp_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007074 cancel_work_sync(&adapter->multispeed_fiber_task);
7075 cancel_work_sync(&adapter->sfp_config_module_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007076 iounmap(hw->hw_addr);
7077err_ioremap:
7078 free_netdev(netdev);
7079err_alloc_etherdev:
Joe Perchese8e9f692010-09-07 21:34:53 +00007080 pci_release_selected_regions(pdev,
7081 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007082err_pci_reg:
7083err_dma:
7084 pci_disable_device(pdev);
7085 return err;
7086}
7087
7088/**
7089 * ixgbe_remove - Device Removal Routine
7090 * @pdev: PCI device information struct
7091 *
7092 * ixgbe_remove is called by the PCI subsystem to alert the driver
7093 * that it should release a PCI device. The could be caused by a
7094 * Hot-Plug event, or because the driver is going to be removed from
7095 * memory.
7096 **/
7097static void __devexit ixgbe_remove(struct pci_dev *pdev)
7098{
7099 struct net_device *netdev = pci_get_drvdata(pdev);
7100 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7101
7102 set_bit(__IXGBE_DOWN, &adapter->state);
Donald Skidmorec4900be2008-11-20 21:11:42 -08007103 /* clear the module not found bit to make sure the worker won't
7104 * reschedule
7105 */
7106 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07007107 del_timer_sync(&adapter->watchdog_timer);
7108
Donald Skidmorec4900be2008-11-20 21:11:42 -08007109 del_timer_sync(&adapter->sfp_timer);
7110 cancel_work_sync(&adapter->watchdog_task);
7111 cancel_work_sync(&adapter->sfp_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007112 cancel_work_sync(&adapter->multispeed_fiber_task);
7113 cancel_work_sync(&adapter->sfp_config_module_task);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00007114 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
7115 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
7116 cancel_work_sync(&adapter->fdir_reinit_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007117 flush_scheduled_work();
7118
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007119#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007120 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
7121 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
7122 dca_remove_requester(&pdev->dev);
7123 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
7124 }
7125
7126#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007127#ifdef IXGBE_FCOE
7128 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
7129 ixgbe_cleanup_fcoe(adapter);
7130
7131#endif /* IXGBE_FCOE */
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007132
7133 /* remove the added san mac */
7134 ixgbe_del_sanmac_netdev(netdev);
7135
Donald Skidmorec4900be2008-11-20 21:11:42 -08007136 if (netdev->reg_state == NETREG_REGISTERED)
7137 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007138
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007139 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7140 ixgbe_disable_sriov(adapter);
7141
Alexander Duyck7a921c92009-05-06 10:43:28 +00007142 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007143
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007144 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007145
7146 iounmap(adapter->hw.hw_addr);
gouji-new9ce77662009-05-06 10:44:45 +00007147 pci_release_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007148 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007149
Emil Tantilov849c4542010-06-03 16:53:41 +00007150 e_dev_info("complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007151
Auke Kok9a799d72007-09-15 14:07:45 -07007152 free_netdev(netdev);
7153
Frans Pop19d5afd2009-10-02 10:04:12 -07007154 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007155
Auke Kok9a799d72007-09-15 14:07:45 -07007156 pci_disable_device(pdev);
7157}
7158
7159/**
7160 * ixgbe_io_error_detected - called when PCI error is detected
7161 * @pdev: Pointer to PCI device
7162 * @state: The current pci connection state
7163 *
7164 * This function is called after a PCI bus error affecting
7165 * this device has been detected.
7166 */
7167static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007168 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07007169{
7170 struct net_device *netdev = pci_get_drvdata(pdev);
Wang Chen454d7c92008-11-12 23:37:49 -08007171 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007172
7173 netif_device_detach(netdev);
7174
Breno Leitao3044b8d2009-05-06 10:44:26 +00007175 if (state == pci_channel_io_perm_failure)
7176 return PCI_ERS_RESULT_DISCONNECT;
7177
Auke Kok9a799d72007-09-15 14:07:45 -07007178 if (netif_running(netdev))
7179 ixgbe_down(adapter);
7180 pci_disable_device(pdev);
7181
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007182 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07007183 return PCI_ERS_RESULT_NEED_RESET;
7184}
7185
7186/**
7187 * ixgbe_io_slot_reset - called after the pci bus has been reset.
7188 * @pdev: Pointer to PCI device
7189 *
7190 * Restart the card from scratch, as if from a cold-boot.
7191 */
7192static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
7193{
7194 struct net_device *netdev = pci_get_drvdata(pdev);
Wang Chen454d7c92008-11-12 23:37:49 -08007195 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007196 pci_ers_result_t result;
7197 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07007198
gouji-new9ce77662009-05-06 10:44:45 +00007199 if (pci_enable_device_mem(pdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007200 e_err(probe, "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007201 result = PCI_ERS_RESULT_DISCONNECT;
7202 } else {
7203 pci_set_master(pdev);
7204 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00007205 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007206
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07007207 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007208
7209 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00007210 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007211 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07007212 }
Auke Kok9a799d72007-09-15 14:07:45 -07007213
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007214 err = pci_cleanup_aer_uncorrect_error_status(pdev);
7215 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007216 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
7217 "failed 0x%0x\n", err);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007218 /* non-fatal, continue */
7219 }
Auke Kok9a799d72007-09-15 14:07:45 -07007220
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007221 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07007222}
7223
7224/**
7225 * ixgbe_io_resume - called when traffic can start flowing again.
7226 * @pdev: Pointer to PCI device
7227 *
7228 * This callback is called when the error recovery driver tells us that
7229 * its OK to resume normal operation.
7230 */
7231static void ixgbe_io_resume(struct pci_dev *pdev)
7232{
7233 struct net_device *netdev = pci_get_drvdata(pdev);
Wang Chen454d7c92008-11-12 23:37:49 -08007234 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007235
7236 if (netif_running(netdev)) {
7237 if (ixgbe_up(adapter)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007238 e_info(probe, "ixgbe_up failed after reset\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007239 return;
7240 }
7241 }
7242
7243 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007244}
7245
7246static struct pci_error_handlers ixgbe_err_handler = {
7247 .error_detected = ixgbe_io_error_detected,
7248 .slot_reset = ixgbe_io_slot_reset,
7249 .resume = ixgbe_io_resume,
7250};
7251
7252static struct pci_driver ixgbe_driver = {
7253 .name = ixgbe_driver_name,
7254 .id_table = ixgbe_pci_tbl,
7255 .probe = ixgbe_probe,
7256 .remove = __devexit_p(ixgbe_remove),
7257#ifdef CONFIG_PM
7258 .suspend = ixgbe_suspend,
7259 .resume = ixgbe_resume,
7260#endif
7261 .shutdown = ixgbe_shutdown,
7262 .err_handler = &ixgbe_err_handler
7263};
7264
7265/**
7266 * ixgbe_init_module - Driver Registration Routine
7267 *
7268 * ixgbe_init_module is the first routine called when the driver is
7269 * loaded. All it does is register with the PCI subsystem.
7270 **/
7271static int __init ixgbe_init_module(void)
7272{
7273 int ret;
Joe Perchesc7689572010-09-07 21:35:17 +00007274 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
Emil Tantilov849c4542010-06-03 16:53:41 +00007275 pr_info("%s\n", ixgbe_copyright);
Auke Kok9a799d72007-09-15 14:07:45 -07007276
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007277#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007278 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007279#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007280
Auke Kok9a799d72007-09-15 14:07:45 -07007281 ret = pci_register_driver(&ixgbe_driver);
7282 return ret;
7283}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007284
Auke Kok9a799d72007-09-15 14:07:45 -07007285module_init(ixgbe_init_module);
7286
7287/**
7288 * ixgbe_exit_module - Driver Exit Cleanup Routine
7289 *
7290 * ixgbe_exit_module is called just before the driver is removed
7291 * from memory.
7292 **/
7293static void __exit ixgbe_exit_module(void)
7294{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007295#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007296 dca_unregister_notify(&dca_notifier);
7297#endif
Auke Kok9a799d72007-09-15 14:07:45 -07007298 pci_unregister_driver(&ixgbe_driver);
Eric Dumazet1a515022010-11-16 19:26:42 -08007299 rcu_barrier(); /* Wait for completion of call_rcu()'s */
Auke Kok9a799d72007-09-15 14:07:45 -07007300}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007301
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007302#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007303static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007304 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007305{
7306 int ret_val;
7307
7308 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007309 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007310
7311 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
7312}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007313
Alexander Duyckb4533682009-03-31 21:32:42 +00007314#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov849c4542010-06-03 16:53:41 +00007315
Alexander Duyckb4533682009-03-31 21:32:42 +00007316/**
Emil Tantilov849c4542010-06-03 16:53:41 +00007317 * ixgbe_get_hw_dev return device
Alexander Duyckb4533682009-03-31 21:32:42 +00007318 * used by hardware layer to print debugging information
7319 **/
Emil Tantilov849c4542010-06-03 16:53:41 +00007320struct net_device *ixgbe_get_hw_dev(struct ixgbe_hw *hw)
Alexander Duyckb4533682009-03-31 21:32:42 +00007321{
7322 struct ixgbe_adapter *adapter = hw->back;
Emil Tantilov849c4542010-06-03 16:53:41 +00007323 return adapter->netdev;
Alexander Duyckb4533682009-03-31 21:32:42 +00007324}
7325
Auke Kok9a799d72007-09-15 14:07:45 -07007326module_exit(ixgbe_exit_module);
7327
7328/* ixgbe_main.c */