blob: 0f7c6718d26107c37e819be52d9794bbe7b9e883 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * arch/powerpc/kernel/mpic.c
3 *
4 * Driver for interrupt controllers following the OpenPIC standard, the
5 * common implementation beeing IBM's MPIC. This driver also can deal
6 * with various broken implementations of this HW.
7 *
8 * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
9 *
10 * This file is subject to the terms and conditions of the GNU General Public
11 * License. See the file COPYING in the main directory of this archive
12 * for more details.
13 */
14
15#undef DEBUG
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110016#undef DEBUG_IPI
17#undef DEBUG_IRQ
18#undef DEBUG_LOW
Paul Mackerras14cf11a2005-09-26 16:04:21 +100019
Paul Mackerras14cf11a2005-09-26 16:04:21 +100020#include <linux/types.h>
21#include <linux/kernel.h>
22#include <linux/init.h>
23#include <linux/irq.h>
24#include <linux/smp.h>
25#include <linux/interrupt.h>
26#include <linux/bootmem.h>
27#include <linux/spinlock.h>
28#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100030
31#include <asm/ptrace.h>
32#include <asm/signal.h>
33#include <asm/io.h>
34#include <asm/pgtable.h>
35#include <asm/irq.h>
36#include <asm/machdep.h>
37#include <asm/mpic.h>
38#include <asm/smp.h>
39
Michael Ellermana7de7c72007-05-08 12:58:36 +100040#include "mpic.h"
41
Paul Mackerras14cf11a2005-09-26 16:04:21 +100042#ifdef DEBUG
43#define DBG(fmt...) printk(fmt)
44#else
45#define DBG(fmt...)
46#endif
47
48static struct mpic *mpics;
49static struct mpic *mpic_primary;
Thomas Gleixner203041a2010-02-18 02:23:18 +000050static DEFINE_RAW_SPINLOCK(mpic_lock);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100051
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100052#ifdef CONFIG_PPC32 /* XXX for now */
Andy Whitcrofte40c7f02005-11-29 19:25:54 +000053#ifdef CONFIG_IRQ_ALL_CPUS
54#define distribute_irqs (1)
55#else
56#define distribute_irqs (0)
57#endif
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100058#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +100059
Zang Roy-r6191172335932006-08-25 14:16:30 +100060#ifdef CONFIG_MPIC_WEIRD
61static u32 mpic_infos[][MPIC_IDX_END] = {
62 [0] = { /* Original OpenPIC compatible MPIC */
63 MPIC_GREG_BASE,
64 MPIC_GREG_FEATURE_0,
65 MPIC_GREG_GLOBAL_CONF_0,
66 MPIC_GREG_VENDOR_ID,
67 MPIC_GREG_IPI_VECTOR_PRI_0,
68 MPIC_GREG_IPI_STRIDE,
69 MPIC_GREG_SPURIOUS,
70 MPIC_GREG_TIMER_FREQ,
71
72 MPIC_TIMER_BASE,
73 MPIC_TIMER_STRIDE,
74 MPIC_TIMER_CURRENT_CNT,
75 MPIC_TIMER_BASE_CNT,
76 MPIC_TIMER_VECTOR_PRI,
77 MPIC_TIMER_DESTINATION,
78
79 MPIC_CPU_BASE,
80 MPIC_CPU_STRIDE,
81 MPIC_CPU_IPI_DISPATCH_0,
82 MPIC_CPU_IPI_DISPATCH_STRIDE,
83 MPIC_CPU_CURRENT_TASK_PRI,
84 MPIC_CPU_WHOAMI,
85 MPIC_CPU_INTACK,
86 MPIC_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -060087 MPIC_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +100088
89 MPIC_IRQ_BASE,
90 MPIC_IRQ_STRIDE,
91 MPIC_IRQ_VECTOR_PRI,
92 MPIC_VECPRI_VECTOR_MASK,
93 MPIC_VECPRI_POLARITY_POSITIVE,
94 MPIC_VECPRI_POLARITY_NEGATIVE,
95 MPIC_VECPRI_SENSE_LEVEL,
96 MPIC_VECPRI_SENSE_EDGE,
97 MPIC_VECPRI_POLARITY_MASK,
98 MPIC_VECPRI_SENSE_MASK,
99 MPIC_IRQ_DESTINATION
100 },
101 [1] = { /* Tsi108/109 PIC */
102 TSI108_GREG_BASE,
103 TSI108_GREG_FEATURE_0,
104 TSI108_GREG_GLOBAL_CONF_0,
105 TSI108_GREG_VENDOR_ID,
106 TSI108_GREG_IPI_VECTOR_PRI_0,
107 TSI108_GREG_IPI_STRIDE,
108 TSI108_GREG_SPURIOUS,
109 TSI108_GREG_TIMER_FREQ,
110
111 TSI108_TIMER_BASE,
112 TSI108_TIMER_STRIDE,
113 TSI108_TIMER_CURRENT_CNT,
114 TSI108_TIMER_BASE_CNT,
115 TSI108_TIMER_VECTOR_PRI,
116 TSI108_TIMER_DESTINATION,
117
118 TSI108_CPU_BASE,
119 TSI108_CPU_STRIDE,
120 TSI108_CPU_IPI_DISPATCH_0,
121 TSI108_CPU_IPI_DISPATCH_STRIDE,
122 TSI108_CPU_CURRENT_TASK_PRI,
123 TSI108_CPU_WHOAMI,
124 TSI108_CPU_INTACK,
125 TSI108_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -0600126 TSI108_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +1000127
128 TSI108_IRQ_BASE,
129 TSI108_IRQ_STRIDE,
130 TSI108_IRQ_VECTOR_PRI,
131 TSI108_VECPRI_VECTOR_MASK,
132 TSI108_VECPRI_POLARITY_POSITIVE,
133 TSI108_VECPRI_POLARITY_NEGATIVE,
134 TSI108_VECPRI_SENSE_LEVEL,
135 TSI108_VECPRI_SENSE_EDGE,
136 TSI108_VECPRI_POLARITY_MASK,
137 TSI108_VECPRI_SENSE_MASK,
138 TSI108_IRQ_DESTINATION
139 },
140};
141
142#define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name]
143
144#else /* CONFIG_MPIC_WEIRD */
145
146#define MPIC_INFO(name) MPIC_##name
147
148#endif /* CONFIG_MPIC_WEIRD */
149
Meador Inged6a26392011-03-14 10:01:07 +0000150static inline unsigned int mpic_processor_id(struct mpic *mpic)
151{
152 unsigned int cpu = 0;
153
154 if (mpic->flags & MPIC_PRIMARY)
155 cpu = hard_smp_processor_id();
156
157 return cpu;
158}
159
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000160/*
161 * Register accessor functions
162 */
163
164
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100165static inline u32 _mpic_read(enum mpic_reg_type type,
166 struct mpic_reg_bank *rb,
167 unsigned int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000168{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100169 switch(type) {
170#ifdef CONFIG_PPC_DCR
171 case mpic_access_dcr:
Michael Ellerman83f34df2007-10-15 19:34:36 +1000172 return dcr_read(rb->dhost, reg);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100173#endif
174 case mpic_access_mmio_be:
175 return in_be32(rb->base + (reg >> 2));
176 case mpic_access_mmio_le:
177 default:
178 return in_le32(rb->base + (reg >> 2));
179 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000180}
181
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100182static inline void _mpic_write(enum mpic_reg_type type,
183 struct mpic_reg_bank *rb,
184 unsigned int reg, u32 value)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000185{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100186 switch(type) {
187#ifdef CONFIG_PPC_DCR
188 case mpic_access_dcr:
Johannes Bergd9d10632008-02-21 20:39:01 +1100189 dcr_write(rb->dhost, reg, value);
190 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100191#endif
192 case mpic_access_mmio_be:
Johannes Bergd9d10632008-02-21 20:39:01 +1100193 out_be32(rb->base + (reg >> 2), value);
194 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100195 case mpic_access_mmio_le:
196 default:
Johannes Bergd9d10632008-02-21 20:39:01 +1100197 out_le32(rb->base + (reg >> 2), value);
198 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100199 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000200}
201
202static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
203{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100204 enum mpic_reg_type type = mpic->reg_type;
Zang Roy-r6191172335932006-08-25 14:16:30 +1000205 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
206 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000207
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100208 if ((mpic->flags & MPIC_BROKEN_IPI) && type == mpic_access_mmio_le)
209 type = mpic_access_mmio_be;
210 return _mpic_read(type, &mpic->gregs, offset);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000211}
212
213static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
214{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000215 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
216 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000217
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100218 _mpic_write(mpic->reg_type, &mpic->gregs, offset, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000219}
220
221static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
222{
Meador Inged6a26392011-03-14 10:01:07 +0000223 unsigned int cpu = mpic_processor_id(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000224
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100225 return _mpic_read(mpic->reg_type, &mpic->cpuregs[cpu], reg);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000226}
227
228static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
229{
Meador Inged6a26392011-03-14 10:01:07 +0000230 unsigned int cpu = mpic_processor_id(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000231
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100232 _mpic_write(mpic->reg_type, &mpic->cpuregs[cpu], reg, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000233}
234
235static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
236{
237 unsigned int isu = src_no >> mpic->isu_shift;
238 unsigned int idx = src_no & mpic->isu_mask;
Michael Ellerman11a6b292009-07-05 16:08:52 +0000239 unsigned int val;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000240
Michael Ellerman11a6b292009-07-05 16:08:52 +0000241 val = _mpic_read(mpic->reg_type, &mpic->isus[isu],
242 reg + (idx * MPIC_INFO(IRQ_STRIDE)));
Olof Johansson0d72ba92007-09-08 05:13:19 +1000243#ifdef CONFIG_MPIC_BROKEN_REGREAD
244 if (reg == 0)
Michael Ellerman11a6b292009-07-05 16:08:52 +0000245 val = (val & (MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY)) |
246 mpic->isu_reg0_shadow[src_no];
Olof Johansson0d72ba92007-09-08 05:13:19 +1000247#endif
Michael Ellerman11a6b292009-07-05 16:08:52 +0000248 return val;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000249}
250
251static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
252 unsigned int reg, u32 value)
253{
254 unsigned int isu = src_no >> mpic->isu_shift;
255 unsigned int idx = src_no & mpic->isu_mask;
256
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100257 _mpic_write(mpic->reg_type, &mpic->isus[isu],
Zang Roy-r6191172335932006-08-25 14:16:30 +1000258 reg + (idx * MPIC_INFO(IRQ_STRIDE)), value);
Olof Johansson0d72ba92007-09-08 05:13:19 +1000259
260#ifdef CONFIG_MPIC_BROKEN_REGREAD
261 if (reg == 0)
Michael Ellerman11a6b292009-07-05 16:08:52 +0000262 mpic->isu_reg0_shadow[src_no] =
263 value & ~(MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY);
Olof Johansson0d72ba92007-09-08 05:13:19 +1000264#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000265}
266
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100267#define mpic_read(b,r) _mpic_read(mpic->reg_type,&(b),(r))
268#define mpic_write(b,r,v) _mpic_write(mpic->reg_type,&(b),(r),(v))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000269#define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
270#define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
271#define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
272#define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
273#define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
274#define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
275
276
277/*
278 * Low level utility functions
279 */
280
281
Becky Brucec51a3fdc2008-01-14 20:56:18 -0600282static void _mpic_map_mmio(struct mpic *mpic, phys_addr_t phys_addr,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100283 struct mpic_reg_bank *rb, unsigned int offset,
284 unsigned int size)
285{
286 rb->base = ioremap(phys_addr + offset, size);
287 BUG_ON(rb->base == NULL);
288}
289
290#ifdef CONFIG_PPC_DCR
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000291static void _mpic_map_dcr(struct mpic *mpic, struct device_node *node,
292 struct mpic_reg_bank *rb,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100293 unsigned int offset, unsigned int size)
294{
Michael Ellerman0411a5e2007-09-17 16:05:01 +1000295 const u32 *dbasep;
296
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000297 dbasep = of_get_property(node, "dcr-reg", NULL);
Michael Ellerman0411a5e2007-09-17 16:05:01 +1000298
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000299 rb->dhost = dcr_map(node, *dbasep + offset, size);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100300 BUG_ON(!DCR_MAP_OK(rb->dhost));
301}
302
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000303static inline void mpic_map(struct mpic *mpic, struct device_node *node,
304 phys_addr_t phys_addr, struct mpic_reg_bank *rb,
305 unsigned int offset, unsigned int size)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100306{
307 if (mpic->flags & MPIC_USES_DCR)
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000308 _mpic_map_dcr(mpic, node, rb, offset, size);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100309 else
310 _mpic_map_mmio(mpic, phys_addr, rb, offset, size);
311}
312#else /* CONFIG_PPC_DCR */
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000313#define mpic_map(m,n,p,b,o,s) _mpic_map_mmio(m,p,b,o,s)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100314#endif /* !CONFIG_PPC_DCR */
315
316
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000317
318/* Check if we have one of those nice broken MPICs with a flipped endian on
319 * reads from IPI registers
320 */
321static void __init mpic_test_broken_ipi(struct mpic *mpic)
322{
323 u32 r;
324
Zang Roy-r6191172335932006-08-25 14:16:30 +1000325 mpic_write(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0), MPIC_VECPRI_MASK);
326 r = mpic_read(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000327
328 if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
329 printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
330 mpic->flags |= MPIC_BROKEN_IPI;
331 }
332}
333
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000334#ifdef CONFIG_MPIC_U3_HT_IRQS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000335
336/* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
337 * to force the edge setting on the MPIC and do the ack workaround.
338 */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100339static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000340{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100341 if (source >= 128 || !mpic->fixups)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000342 return 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100343 return mpic->fixups[source].base != NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000344}
345
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100346
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100347static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000348{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100349 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000350
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100351 if (fixup->applebase) {
352 unsigned int soff = (fixup->index >> 3) & ~3;
353 unsigned int mask = 1U << (fixup->index & 0x1f);
354 writel(mask, fixup->applebase + soff);
355 } else {
Thomas Gleixner203041a2010-02-18 02:23:18 +0000356 raw_spin_lock(&mpic->fixup_lock);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100357 writeb(0x11 + 2 * fixup->index, fixup->base + 2);
358 writel(fixup->data, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000359 raw_spin_unlock(&mpic->fixup_lock);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100360 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000361}
362
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100363static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
364 unsigned int irqflags)
365{
366 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
367 unsigned long flags;
368 u32 tmp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000369
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100370 if (fixup->base == NULL)
371 return;
372
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700373 DBG("startup_ht_interrupt(0x%x, 0x%x) index: %d\n",
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100374 source, irqflags, fixup->index);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000375 raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100376 /* Enable and configure */
377 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
378 tmp = readl(fixup->base + 4);
379 tmp &= ~(0x23U);
380 if (irqflags & IRQ_LEVEL)
381 tmp |= 0x22;
382 writel(tmp, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000383 raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000384
385#ifdef CONFIG_PM
386 /* use the lowest bit inverted to the actual HW,
387 * set if this fixup was enabled, clear otherwise */
388 mpic->save_data[source].fixup_data = tmp | 1;
389#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100390}
391
392static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source,
393 unsigned int irqflags)
394{
395 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
396 unsigned long flags;
397 u32 tmp;
398
399 if (fixup->base == NULL)
400 return;
401
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700402 DBG("shutdown_ht_interrupt(0x%x, 0x%x)\n", source, irqflags);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100403
404 /* Disable */
Thomas Gleixner203041a2010-02-18 02:23:18 +0000405 raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100406 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
407 tmp = readl(fixup->base + 4);
Segher Boessenkool72b13812006-02-17 11:25:42 +0100408 tmp |= 1;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100409 writel(tmp, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000410 raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000411
412#ifdef CONFIG_PM
413 /* use the lowest bit inverted to the actual HW,
414 * set if this fixup was enabled, clear otherwise */
415 mpic->save_data[source].fixup_data = tmp & ~1;
416#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100417}
418
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000419#ifdef CONFIG_PCI_MSI
420static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
421 unsigned int devfn)
422{
423 u8 __iomem *base;
424 u8 pos, flags;
425 u64 addr = 0;
426
427 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
428 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
429 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
430 if (id == PCI_CAP_ID_HT) {
431 id = readb(devbase + pos + 3);
432 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_MSI_MAPPING)
433 break;
434 }
435 }
436
437 if (pos == 0)
438 return;
439
440 base = devbase + pos;
441
442 flags = readb(base + HT_MSI_FLAGS);
443 if (!(flags & HT_MSI_FLAGS_FIXED)) {
444 addr = readl(base + HT_MSI_ADDR_LO) & HT_MSI_ADDR_LO_MASK;
445 addr = addr | ((u64)readl(base + HT_MSI_ADDR_HI) << 32);
446 }
447
Ingo Molnarfe333322009-01-06 14:26:03 +0000448 printk(KERN_DEBUG "mpic: - HT:%02x.%x %s MSI mapping found @ 0x%llx\n",
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000449 PCI_SLOT(devfn), PCI_FUNC(devfn),
450 flags & HT_MSI_FLAGS_ENABLE ? "enabled" : "disabled", addr);
451
452 if (!(flags & HT_MSI_FLAGS_ENABLE))
453 writeb(flags | HT_MSI_FLAGS_ENABLE, base + HT_MSI_FLAGS);
454}
455#else
456static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
457 unsigned int devfn)
458{
459 return;
460}
461#endif
462
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100463static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
464 unsigned int devfn, u32 vdid)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000465{
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100466 int i, irq, n;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100467 u8 __iomem *base;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000468 u32 tmp;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100469 u8 pos;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000470
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100471 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
472 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
473 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
Brice Goglin46ff3462006-08-31 01:55:24 -0400474 if (id == PCI_CAP_ID_HT) {
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100475 id = readb(devbase + pos + 3);
Michael Ellermanbeb7cc82006-11-22 18:26:22 +1100476 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_IRQ)
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100477 break;
478 }
479 }
480 if (pos == 0)
481 return;
482
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100483 base = devbase + pos;
484 writeb(0x01, base + 2);
485 n = (readl(base + 4) >> 16) & 0xff;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100486
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100487 printk(KERN_INFO "mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x"
488 " has %d irqs\n",
489 devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100490
491 for (i = 0; i <= n; i++) {
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100492 writeb(0x10 + 2 * i, base + 2);
493 tmp = readl(base + 4);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000494 irq = (tmp >> 16) & 0xff;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100495 DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
496 /* mask it , will be unmasked later */
497 tmp |= 0x1;
498 writel(tmp, base + 4);
499 mpic->fixups[irq].index = i;
500 mpic->fixups[irq].base = base;
501 /* Apple HT PIC has a non-standard way of doing EOIs */
502 if ((vdid & 0xffff) == 0x106b)
503 mpic->fixups[irq].applebase = devbase + 0x60;
504 else
505 mpic->fixups[irq].applebase = NULL;
506 writeb(0x11 + 2 * i, base + 2);
507 mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000508 }
509}
510
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000511
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100512static void __init mpic_scan_ht_pics(struct mpic *mpic)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000513{
514 unsigned int devfn;
515 u8 __iomem *cfgspace;
516
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100517 printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000518
519 /* Allocate fixups array */
Anton Vorontsovea960252009-07-01 10:59:57 +0000520 mpic->fixups = kzalloc(128 * sizeof(*mpic->fixups), GFP_KERNEL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000521 BUG_ON(mpic->fixups == NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000522
523 /* Init spinlock */
Thomas Gleixner203041a2010-02-18 02:23:18 +0000524 raw_spin_lock_init(&mpic->fixup_lock);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000525
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100526 /* Map U3 config space. We assume all IO-APICs are on the primary bus
527 * so we only need to map 64kB.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000528 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100529 cfgspace = ioremap(0xf2000000, 0x10000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000530 BUG_ON(cfgspace == NULL);
531
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100532 /* Now we scan all slots. We do a very quick scan, we read the header
533 * type, vendor ID and device ID only, that's plenty enough
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000534 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100535 for (devfn = 0; devfn < 0x100; devfn++) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000536 u8 __iomem *devbase = cfgspace + (devfn << 8);
537 u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
538 u32 l = readl(devbase + PCI_VENDOR_ID);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100539 u16 s;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000540
541 DBG("devfn %x, l: %x\n", devfn, l);
542
543 /* If no device, skip */
544 if (l == 0xffffffff || l == 0x00000000 ||
545 l == 0x0000ffff || l == 0xffff0000)
546 goto next;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100547 /* Check if is supports capability lists */
548 s = readw(devbase + PCI_STATUS);
549 if (!(s & PCI_STATUS_CAP_LIST))
550 goto next;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000551
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100552 mpic_scan_ht_pic(mpic, devbase, devfn, l);
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000553 mpic_scan_ht_msi(mpic, devbase, devfn);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000554
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000555 next:
556 /* next device, if function 0 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100557 if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000558 devfn += 7;
559 }
560}
561
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000562#else /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700563
564static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
565{
566 return 0;
567}
568
569static void __init mpic_scan_ht_pics(struct mpic *mpic)
570{
571}
572
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000573#endif /* CONFIG_MPIC_U3_HT_IRQS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000574
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000575#ifdef CONFIG_SMP
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +1000576static int irq_choose_cpu(const struct cpumask *mask)
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000577{
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000578 int cpuid;
579
Yang Li38e13132009-12-16 20:18:11 +0000580 if (cpumask_equal(mask, cpu_all_mask)) {
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +1000581 static int irq_rover = 0;
Thomas Gleixner203041a2010-02-18 02:23:18 +0000582 static DEFINE_RAW_SPINLOCK(irq_rover_lock);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000583 unsigned long flags;
584
585 /* Round-robin distribution... */
586 do_round_robin:
Thomas Gleixner203041a2010-02-18 02:23:18 +0000587 raw_spin_lock_irqsave(&irq_rover_lock, flags);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000588
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +1000589 irq_rover = cpumask_next(irq_rover, cpu_online_mask);
590 if (irq_rover >= nr_cpu_ids)
591 irq_rover = cpumask_first(cpu_online_mask);
592
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000593 cpuid = irq_rover;
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000594
Thomas Gleixner203041a2010-02-18 02:23:18 +0000595 raw_spin_unlock_irqrestore(&irq_rover_lock, flags);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000596 } else {
Yang Li38e13132009-12-16 20:18:11 +0000597 cpuid = cpumask_first_and(mask, cpu_online_mask);
598 if (cpuid >= nr_cpu_ids)
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000599 goto do_round_robin;
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000600 }
601
Kumar Gala7a0d7942008-12-02 13:37:01 -0600602 return get_hard_smp_processor_id(cpuid);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000603}
604#else
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +1000605static int irq_choose_cpu(const struct cpumask *mask)
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000606{
607 return hard_smp_processor_id();
608}
609#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000610
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000611#define mpic_irq_to_hw(virq) ((unsigned int)irq_map[virq].hwirq)
612
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000613/* Find an mpic associated with a given linux interrupt */
Tony Breedsd69a78d2009-04-07 18:26:54 +0000614static struct mpic *mpic_find(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000615{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000616 if (irq < NUM_ISA_INTERRUPTS)
617 return NULL;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000618
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000619 return get_irq_chip_data(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000620}
621
Tony Breedsd69a78d2009-04-07 18:26:54 +0000622/* Determine if the linux irq is an IPI */
623static unsigned int mpic_is_ipi(struct mpic *mpic, unsigned int irq)
624{
625 unsigned int src = mpic_irq_to_hw(irq);
626
627 return (src >= mpic->ipi_vecs[0] && src <= mpic->ipi_vecs[3]);
628}
629
630
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000631/* Convert a cpu mask from logical to physical cpu numbers. */
632static inline u32 mpic_physmask(u32 cpumask)
633{
634 int i;
635 u32 mask = 0;
636
637 for (i = 0; i < NR_CPUS; ++i, cpumask >>= 1)
638 mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
639 return mask;
640}
641
642#ifdef CONFIG_SMP
643/* Get the mpic structure from the IPI number */
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000644static inline struct mpic * mpic_from_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000645{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000646 return irq_data_get_irq_chip_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000647}
648#endif
649
650/* Get the mpic structure from the irq number */
651static inline struct mpic * mpic_from_irq(unsigned int irq)
652{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000653 return get_irq_chip_data(irq);
654}
655
656/* Get the mpic structure from the irq data */
657static inline struct mpic * mpic_from_irq_data(struct irq_data *d)
658{
659 return irq_data_get_irq_chip_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000660}
661
662/* Send an EOI */
663static inline void mpic_eoi(struct mpic *mpic)
664{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000665 mpic_cpu_write(MPIC_INFO(CPU_EOI), 0);
666 (void)mpic_cpu_read(MPIC_INFO(CPU_WHOAMI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000667}
668
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000669/*
670 * Linux descriptor level callbacks
671 */
672
673
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000674void mpic_unmask_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000675{
676 unsigned int loops = 100000;
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000677 struct mpic *mpic = mpic_from_irq_data(d);
678 unsigned int src = mpic_irq_to_hw(d->irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000679
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000680 DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000681
Zang Roy-r6191172335932006-08-25 14:16:30 +1000682 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
683 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100684 ~MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000685 /* make sure mask gets to controller before we return to user */
686 do {
687 if (!loops--) {
Scott Wood8bfc5e32011-01-17 12:10:41 +0000688 printk(KERN_ERR "%s: timeout on hwirq %u\n",
689 __func__, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000690 break;
691 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000692 } while(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100693}
694
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000695void mpic_mask_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000696{
697 unsigned int loops = 100000;
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000698 struct mpic *mpic = mpic_from_irq_data(d);
699 unsigned int src = mpic_irq_to_hw(d->irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000700
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000701 DBG("%s: disable_irq: %d (src %d)\n", mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000702
Zang Roy-r6191172335932006-08-25 14:16:30 +1000703 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
704 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) |
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100705 MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000706
707 /* make sure mask gets to controller before we return to user */
708 do {
709 if (!loops--) {
Scott Wood8bfc5e32011-01-17 12:10:41 +0000710 printk(KERN_ERR "%s: timeout on hwirq %u\n",
711 __func__, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000712 break;
713 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000714 } while(!(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000715}
716
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000717void mpic_end_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000718{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000719 struct mpic *mpic = mpic_from_irq_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000720
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100721#ifdef DEBUG_IRQ
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000722 DBG("%s: end_irq: %d\n", mpic->name, d->irq);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100723#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000724 /* We always EOI on end_irq() even for edge interrupts since that
725 * should only lower the priority, the MPIC should have properly
726 * latched another edge interrupt coming in anyway
727 */
728
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000729 mpic_eoi(mpic);
730}
731
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000732#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000733
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000734static void mpic_unmask_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000735{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000736 struct mpic *mpic = mpic_from_irq_data(d);
737 unsigned int src = mpic_irq_to_hw(d->irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000738
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000739 mpic_unmask_irq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000740
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000741 if (irq_to_desc(d->irq)->status & IRQ_LEVEL)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000742 mpic_ht_end_irq(mpic, src);
743}
744
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000745static unsigned int mpic_startup_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000746{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000747 struct mpic *mpic = mpic_from_irq_data(d);
748 unsigned int src = mpic_irq_to_hw(d->irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000749
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000750 mpic_unmask_irq(d);
751 mpic_startup_ht_interrupt(mpic, src, irq_to_desc(d->irq)->status);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000752
753 return 0;
754}
755
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000756static void mpic_shutdown_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000757{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000758 struct mpic *mpic = mpic_from_irq_data(d);
759 unsigned int src = mpic_irq_to_hw(d->irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000760
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000761 mpic_shutdown_ht_interrupt(mpic, src, irq_to_desc(d->irq)->status);
762 mpic_mask_irq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000763}
764
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000765static void mpic_end_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000766{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000767 struct mpic *mpic = mpic_from_irq_data(d);
768 unsigned int src = mpic_irq_to_hw(d->irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000769
770#ifdef DEBUG_IRQ
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000771 DBG("%s: end_irq: %d\n", mpic->name, d->irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000772#endif
773 /* We always EOI on end_irq() even for edge interrupts since that
774 * should only lower the priority, the MPIC should have properly
775 * latched another edge interrupt coming in anyway
776 */
777
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000778 if (irq_to_desc(d->irq)->status & IRQ_LEVEL)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000779 mpic_ht_end_irq(mpic, src);
780 mpic_eoi(mpic);
781}
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000782#endif /* !CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000783
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000784#ifdef CONFIG_SMP
785
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000786static void mpic_unmask_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000787{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000788 struct mpic *mpic = mpic_from_ipi(d);
789 unsigned int src = mpic_irq_to_hw(d->irq) - mpic->ipi_vecs[0];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000790
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000791 DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000792 mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
793}
794
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000795static void mpic_mask_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000796{
797 /* NEVER disable an IPI... that's just plain wrong! */
798}
799
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000800static void mpic_end_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000801{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000802 struct mpic *mpic = mpic_from_ipi(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000803
804 /*
805 * IPIs are marked IRQ_PER_CPU. This has the side effect of
806 * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
807 * applying to them. We EOI them late to avoid re-entering.
Thomas Gleixner67144652006-07-01 19:29:22 -0700808 * We mark IPI's with IRQF_DISABLED as they must run with
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000809 * irqs disabled.
810 */
811 mpic_eoi(mpic);
812}
813
814#endif /* CONFIG_SMP */
815
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000816int mpic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
817 bool force)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000818{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000819 struct mpic *mpic = mpic_from_irq_data(d);
820 unsigned int src = mpic_irq_to_hw(d->irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000821
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000822 if (mpic->flags & MPIC_SINGLE_DEST_CPU) {
Yang Li38e13132009-12-16 20:18:11 +0000823 int cpuid = irq_choose_cpu(cpumask);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000824
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000825 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
826 } else {
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +1000827 cpumask_var_t tmp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000828
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +1000829 alloc_cpumask_var(&tmp, GFP_KERNEL);
830
831 cpumask_and(tmp, cpumask, cpu_online_mask);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000832
833 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION),
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +1000834 mpic_physmask(cpumask_bits(tmp)[0]));
835
836 free_cpumask_var(tmp);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000837 }
Yinghai Lud5dedd42009-04-27 17:59:21 -0700838
839 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000840}
841
Zang Roy-r6191172335932006-08-25 14:16:30 +1000842static unsigned int mpic_type_to_vecpri(struct mpic *mpic, unsigned int type)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000843{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000844 /* Now convert sense value */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700845 switch(type & IRQ_TYPE_SENSE_MASK) {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000846 case IRQ_TYPE_EDGE_RISING:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000847 return MPIC_INFO(VECPRI_SENSE_EDGE) |
848 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000849 case IRQ_TYPE_EDGE_FALLING:
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700850 case IRQ_TYPE_EDGE_BOTH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000851 return MPIC_INFO(VECPRI_SENSE_EDGE) |
852 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000853 case IRQ_TYPE_LEVEL_HIGH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000854 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
855 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000856 case IRQ_TYPE_LEVEL_LOW:
857 default:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000858 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
859 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000860 }
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700861}
862
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000863int mpic_set_irq_type(struct irq_data *d, unsigned int flow_type)
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700864{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000865 struct mpic *mpic = mpic_from_irq_data(d);
866 unsigned int src = mpic_irq_to_hw(d->irq);
867 struct irq_desc *desc = irq_to_desc(d->irq);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700868 unsigned int vecpri, vold, vnew;
869
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700870 DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n",
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000871 mpic, d->irq, src, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700872
873 if (src >= mpic->irq_count)
874 return -EINVAL;
875
876 if (flow_type == IRQ_TYPE_NONE)
877 if (mpic->senses && src < mpic->senses_count)
878 flow_type = mpic->senses[src];
879 if (flow_type == IRQ_TYPE_NONE)
880 flow_type = IRQ_TYPE_LEVEL_LOW;
881
882 desc->status &= ~(IRQ_TYPE_SENSE_MASK | IRQ_LEVEL);
883 desc->status |= flow_type & IRQ_TYPE_SENSE_MASK;
884 if (flow_type & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW))
885 desc->status |= IRQ_LEVEL;
886
887 if (mpic_is_ht_interrupt(mpic, src))
888 vecpri = MPIC_VECPRI_POLARITY_POSITIVE |
889 MPIC_VECPRI_SENSE_EDGE;
890 else
Zang Roy-r6191172335932006-08-25 14:16:30 +1000891 vecpri = mpic_type_to_vecpri(mpic, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700892
Zang Roy-r6191172335932006-08-25 14:16:30 +1000893 vold = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
894 vnew = vold & ~(MPIC_INFO(VECPRI_POLARITY_MASK) |
895 MPIC_INFO(VECPRI_SENSE_MASK));
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700896 vnew |= vecpri;
897 if (vold != vnew)
Zang Roy-r6191172335932006-08-25 14:16:30 +1000898 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vnew);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700899
900 return 0;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000901}
902
Olof Johansson38958dd2007-12-12 17:44:46 +1100903void mpic_set_vector(unsigned int virq, unsigned int vector)
904{
905 struct mpic *mpic = mpic_from_irq(virq);
906 unsigned int src = mpic_irq_to_hw(virq);
907 unsigned int vecpri;
908
909 DBG("mpic: set_vector(mpic:@%p,virq:%d,src:%d,vector:0x%x)\n",
910 mpic, virq, src, vector);
911
912 if (src >= mpic->irq_count)
913 return;
914
915 vecpri = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
916 vecpri = vecpri & ~MPIC_INFO(VECPRI_VECTOR_MASK);
917 vecpri |= vector;
918 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
919}
920
Meador Ingedfec2202011-03-14 10:01:06 +0000921void mpic_set_destination(unsigned int virq, unsigned int cpuid)
922{
923 struct mpic *mpic = mpic_from_irq(virq);
924 unsigned int src = mpic_irq_to_hw(virq);
925
926 DBG("mpic: set_destination(mpic:@%p,virq:%d,src:%d,cpuid:0x%x)\n",
927 mpic, virq, src, cpuid);
928
929 if (src >= mpic->irq_count)
930 return;
931
932 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
933}
934
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000935static struct irq_chip mpic_irq_chip = {
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000936 .irq_mask = mpic_mask_irq,
937 .irq_unmask = mpic_unmask_irq,
938 .irq_eoi = mpic_end_irq,
939 .irq_set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000940};
941
942#ifdef CONFIG_SMP
943static struct irq_chip mpic_ipi_chip = {
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000944 .irq_mask = mpic_mask_ipi,
945 .irq_unmask = mpic_unmask_ipi,
946 .irq_eoi = mpic_end_ipi,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000947};
948#endif /* CONFIG_SMP */
949
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000950#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000951static struct irq_chip mpic_irq_ht_chip = {
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000952 .irq_startup = mpic_startup_ht_irq,
953 .irq_shutdown = mpic_shutdown_ht_irq,
954 .irq_mask = mpic_mask_irq,
955 .irq_unmask = mpic_unmask_ht_irq,
956 .irq_eoi = mpic_end_ht_irq,
957 .irq_set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000958};
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000959#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000960
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000961
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000962static int mpic_host_match(struct irq_host *h, struct device_node *node)
963{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000964 /* Exact match, unless mpic node is NULL */
Michael Ellerman52964f82007-08-28 18:47:54 +1000965 return h->of_node == NULL || h->of_node == node;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000966}
967
968static int mpic_host_map(struct irq_host *h, unsigned int virq,
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700969 irq_hw_number_t hw)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000970{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000971 struct mpic *mpic = h->host_data;
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700972 struct irq_chip *chip;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000973
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700974 DBG("mpic: map virq %d, hwirq 0x%lx\n", virq, hw);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000975
Olof Johansson7df24572007-01-28 23:33:18 -0600976 if (hw == mpic->spurious_vec)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000977 return -EINVAL;
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +1000978 if (mpic->protected && test_bit(hw, mpic->protected))
979 return -EINVAL;
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700980
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000981#ifdef CONFIG_SMP
Olof Johansson7df24572007-01-28 23:33:18 -0600982 else if (hw >= mpic->ipi_vecs[0]) {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000983 WARN_ON(!(mpic->flags & MPIC_PRIMARY));
984
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700985 DBG("mpic: mapping as IPI\n");
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000986 set_irq_chip_data(virq, mpic);
987 set_irq_chip_and_handler(virq, &mpic->hc_ipi,
988 handle_percpu_irq);
989 return 0;
990 }
991#endif /* CONFIG_SMP */
992
993 if (hw >= mpic->irq_count)
994 return -EINVAL;
995
Michael Ellermana7de7c72007-05-08 12:58:36 +1000996 mpic_msi_reserve_hwirq(mpic, hw);
997
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700998 /* Default chip */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000999 chip = &mpic->hc_irq;
1000
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001001#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001002 /* Check for HT interrupts, override vecpri */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001003 if (mpic_is_ht_interrupt(mpic, hw))
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001004 chip = &mpic->hc_ht_irq;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001005#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001006
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001007 DBG("mpic: mapping to irq chip @%p\n", chip);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001008
1009 set_irq_chip_data(virq, mpic);
1010 set_irq_chip_and_handler(virq, chip, handle_fasteoi_irq);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001011
1012 /* Set default irq type */
1013 set_irq_type(virq, IRQ_TYPE_NONE);
1014
Meador Ingedfec2202011-03-14 10:01:06 +00001015 /* If the MPIC was reset, then all vectors have already been
1016 * initialized. Otherwise, a per source lazy initialization
1017 * is done here.
1018 */
1019 if (!mpic_is_ipi(mpic, hw) && (mpic->flags & MPIC_NO_RESET)) {
Meador Ingedfec2202011-03-14 10:01:06 +00001020 mpic_set_vector(virq, hw);
Meador Inged6a26392011-03-14 10:01:07 +00001021 mpic_set_destination(virq, mpic_processor_id(mpic));
Meador Ingedfec2202011-03-14 10:01:06 +00001022 mpic_irq_set_priority(virq, 8);
1023 }
1024
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001025 return 0;
1026}
1027
1028static int mpic_host_xlate(struct irq_host *h, struct device_node *ct,
Roman Fietze40d50cf2009-12-08 02:39:50 +00001029 const u32 *intspec, unsigned int intsize,
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001030 irq_hw_number_t *out_hwirq, unsigned int *out_flags)
1031
1032{
1033 static unsigned char map_mpic_senses[4] = {
1034 IRQ_TYPE_EDGE_RISING,
1035 IRQ_TYPE_LEVEL_LOW,
1036 IRQ_TYPE_LEVEL_HIGH,
1037 IRQ_TYPE_EDGE_FALLING,
1038 };
1039
1040 *out_hwirq = intspec[0];
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001041 if (intsize > 1) {
1042 u32 mask = 0x3;
1043
1044 /* Apple invented a new race of encoding on machines with
1045 * an HT APIC. They encode, among others, the index within
1046 * the HT APIC. We don't care about it here since thankfully,
1047 * it appears that they have the APIC already properly
1048 * configured, and thus our current fixup code that reads the
1049 * APIC config works fine. However, we still need to mask out
1050 * bits in the specifier to make sure we only get bit 0 which
1051 * is the level/edge bit (the only sense bit exposed by Apple),
1052 * as their bit 1 means something else.
1053 */
1054 if (machine_is(powermac))
1055 mask = 0x1;
1056 *out_flags = map_mpic_senses[intspec[1] & mask];
1057 } else
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001058 *out_flags = IRQ_TYPE_NONE;
1059
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001060 DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n",
1061 intsize, intspec[0], intspec[1], *out_hwirq, *out_flags);
1062
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001063 return 0;
1064}
1065
1066static struct irq_host_ops mpic_host_ops = {
1067 .match = mpic_host_match,
1068 .map = mpic_host_map,
1069 .xlate = mpic_host_xlate,
1070};
1071
Meador Ingedfec2202011-03-14 10:01:06 +00001072static int mpic_reset_prohibited(struct device_node *node)
1073{
1074 return node && of_get_property(node, "pic-no-reset", NULL);
1075}
1076
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001077/*
1078 * Exported functions
1079 */
1080
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001081struct mpic * __init mpic_alloc(struct device_node *node,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001082 phys_addr_t phys_addr,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001083 unsigned int flags,
1084 unsigned int isu_size,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001085 unsigned int irq_count,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001086 const char *name)
1087{
1088 struct mpic *mpic;
Johannes Bergd9d10632008-02-21 20:39:01 +11001089 u32 greg_feature;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001090 const char *vers;
1091 int i;
Olof Johansson7df24572007-01-28 23:33:18 -06001092 int intvec_top;
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001093 u64 paddr = phys_addr;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001094
Kumar Gala85355bb2009-06-18 22:01:20 +00001095 mpic = kzalloc(sizeof(struct mpic), GFP_KERNEL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001096 if (mpic == NULL)
1097 return NULL;
Kumar Gala85355bb2009-06-18 22:01:20 +00001098
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001099 mpic->name = name;
1100
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001101 mpic->hc_irq = mpic_irq_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001102 mpic->hc_irq.name = name;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001103 if (flags & MPIC_PRIMARY)
Lennert Buytenhek835c0552011-03-08 22:26:43 +00001104 mpic->hc_irq.irq_set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001105#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001106 mpic->hc_ht_irq = mpic_irq_ht_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001107 mpic->hc_ht_irq.name = name;
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001108 if (flags & MPIC_PRIMARY)
Lennert Buytenhek835c0552011-03-08 22:26:43 +00001109 mpic->hc_ht_irq.irq_set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001110#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001111
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001112#ifdef CONFIG_SMP
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001113 mpic->hc_ipi = mpic_ipi_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001114 mpic->hc_ipi.name = name;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001115#endif /* CONFIG_SMP */
1116
1117 mpic->flags = flags;
1118 mpic->isu_size = isu_size;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001119 mpic->irq_count = irq_count;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001120 mpic->num_sources = 0; /* so far */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001121
Olof Johansson7df24572007-01-28 23:33:18 -06001122 if (flags & MPIC_LARGE_VECTORS)
1123 intvec_top = 2047;
1124 else
1125 intvec_top = 255;
1126
1127 mpic->timer_vecs[0] = intvec_top - 8;
1128 mpic->timer_vecs[1] = intvec_top - 7;
1129 mpic->timer_vecs[2] = intvec_top - 6;
1130 mpic->timer_vecs[3] = intvec_top - 5;
1131 mpic->ipi_vecs[0] = intvec_top - 4;
1132 mpic->ipi_vecs[1] = intvec_top - 3;
1133 mpic->ipi_vecs[2] = intvec_top - 2;
1134 mpic->ipi_vecs[3] = intvec_top - 1;
1135 mpic->spurious_vec = intvec_top;
1136
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001137 /* Check for "big-endian" in device-tree */
Stephen Rothwelle2eb6392007-04-03 22:26:41 +10001138 if (node && of_get_property(node, "big-endian", NULL) != NULL)
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001139 mpic->flags |= MPIC_BIG_ENDIAN;
1140
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001141 /* Look for protected sources */
1142 if (node) {
Johannes Bergd9d10632008-02-21 20:39:01 +11001143 int psize;
1144 unsigned int bits, mapsize;
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001145 const u32 *psrc =
1146 of_get_property(node, "protected-sources", &psize);
1147 if (psrc) {
1148 psize /= 4;
1149 bits = intvec_top + 1;
1150 mapsize = BITS_TO_LONGS(bits) * sizeof(unsigned long);
Anton Vorontsovea960252009-07-01 10:59:57 +00001151 mpic->protected = kzalloc(mapsize, GFP_KERNEL);
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001152 BUG_ON(mpic->protected == NULL);
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001153 for (i = 0; i < psize; i++) {
1154 if (psrc[i] > intvec_top)
1155 continue;
1156 __set_bit(psrc[i], mpic->protected);
1157 }
1158 }
1159 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001160
Zang Roy-r6191172335932006-08-25 14:16:30 +10001161#ifdef CONFIG_MPIC_WEIRD
1162 mpic->hw_set = mpic_infos[MPIC_GET_REGSET(flags)];
1163#endif
1164
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001165 /* default register type */
1166 mpic->reg_type = (flags & MPIC_BIG_ENDIAN) ?
1167 mpic_access_mmio_be : mpic_access_mmio_le;
1168
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001169 /* If no physical address is passed in, a device-node is mandatory */
1170 BUG_ON(paddr == 0 && node == NULL);
1171
1172 /* If no physical address passed in, check if it's dcr based */
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001173 if (paddr == 0 && of_get_property(node, "dcr-reg", NULL) != NULL) {
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001174#ifdef CONFIG_PPC_DCR
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001175 mpic->flags |= MPIC_USES_DCR;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001176 mpic->reg_type = mpic_access_dcr;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001177#else
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001178 BUG();
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001179#endif /* CONFIG_PPC_DCR */
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001180 }
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001181
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001182 /* If the MPIC is not DCR based, and no physical address was passed
1183 * in, try to obtain one
1184 */
1185 if (paddr == 0 && !(mpic->flags & MPIC_USES_DCR)) {
Johannes Bergd9d10632008-02-21 20:39:01 +11001186 const u32 *reg = of_get_property(node, "reg", NULL);
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001187 BUG_ON(reg == NULL);
1188 paddr = of_translate_address(node, reg);
1189 BUG_ON(paddr == OF_BAD_ADDR);
1190 }
1191
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001192 /* Map the global registers */
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001193 mpic_map(mpic, node, paddr, &mpic->gregs, MPIC_INFO(GREG_BASE), 0x1000);
1194 mpic_map(mpic, node, paddr, &mpic->tmregs, MPIC_INFO(TIMER_BASE), 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001195
1196 /* Reset */
Meador Ingedfec2202011-03-14 10:01:06 +00001197
1198 /* When using a device-node, reset requests are only honored if the MPIC
1199 * is allowed to reset.
1200 */
1201 if (mpic_reset_prohibited(node))
1202 mpic->flags |= MPIC_NO_RESET;
1203
1204 if ((flags & MPIC_WANTS_RESET) && !(mpic->flags & MPIC_NO_RESET)) {
1205 printk(KERN_DEBUG "mpic: Resetting\n");
Zang Roy-r6191172335932006-08-25 14:16:30 +10001206 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1207 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001208 | MPIC_GREG_GCONF_RESET);
Zang Roy-r6191172335932006-08-25 14:16:30 +10001209 while( mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001210 & MPIC_GREG_GCONF_RESET)
1211 mb();
1212 }
1213
Kumar Galad91e4ea2009-01-07 15:53:29 -06001214 /* CoreInt */
1215 if (flags & MPIC_ENABLE_COREINT)
1216 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1217 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1218 | MPIC_GREG_GCONF_COREINT);
1219
Olof Johanssonf3653552007-12-20 13:11:18 -06001220 if (flags & MPIC_ENABLE_MCK)
1221 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1222 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1223 | MPIC_GREG_GCONF_MCK);
1224
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001225 /* Read feature register, calculate num CPUs and, for non-ISU
1226 * MPICs, num sources as well. On ISU MPICs, sources are counted
1227 * as ISUs are added
1228 */
Johannes Bergd9d10632008-02-21 20:39:01 +11001229 greg_feature = mpic_read(mpic->gregs, MPIC_INFO(GREG_FEATURE_0));
1230 mpic->num_cpus = ((greg_feature & MPIC_GREG_FEATURE_LAST_CPU_MASK)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001231 >> MPIC_GREG_FEATURE_LAST_CPU_SHIFT) + 1;
Anton Vorontsov5073e7e2008-05-24 04:40:00 +10001232 if (isu_size == 0) {
Kumar Gala475ca392008-05-22 06:59:23 +10001233 if (flags & MPIC_BROKEN_FRR_NIRQS)
1234 mpic->num_sources = mpic->irq_count;
1235 else
1236 mpic->num_sources =
1237 ((greg_feature & MPIC_GREG_FEATURE_LAST_SRC_MASK)
1238 >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT) + 1;
Anton Vorontsov5073e7e2008-05-24 04:40:00 +10001239 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001240
1241 /* Map the per-CPU registers */
1242 for (i = 0; i < mpic->num_cpus; i++) {
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001243 mpic_map(mpic, node, paddr, &mpic->cpuregs[i],
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001244 MPIC_INFO(CPU_BASE) + i * MPIC_INFO(CPU_STRIDE),
1245 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001246 }
1247
1248 /* Initialize main ISU if none provided */
1249 if (mpic->isu_size == 0) {
1250 mpic->isu_size = mpic->num_sources;
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001251 mpic_map(mpic, node, paddr, &mpic->isus[0],
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001252 MPIC_INFO(IRQ_BASE), MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001253 }
1254 mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
1255 mpic->isu_mask = (1 << mpic->isu_shift) - 1;
1256
Kumar Gala31207da2009-05-08 12:08:20 +00001257 mpic->irqhost = irq_alloc_host(node, IRQ_HOST_MAP_LINEAR,
1258 isu_size ? isu_size : mpic->num_sources,
1259 &mpic_host_ops,
1260 flags & MPIC_LARGE_VECTORS ? 2048 : 256);
1261 if (mpic->irqhost == NULL)
1262 return NULL;
1263
1264 mpic->irqhost->host_data = mpic;
1265
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001266 /* Display version */
Johannes Bergd9d10632008-02-21 20:39:01 +11001267 switch (greg_feature & MPIC_GREG_FEATURE_VERSION_MASK) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001268 case 1:
1269 vers = "1.0";
1270 break;
1271 case 2:
1272 vers = "1.2";
1273 break;
1274 case 3:
1275 vers = "1.3";
1276 break;
1277 default:
1278 vers = "<unknown>";
1279 break;
1280 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001281 printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %llx,"
1282 " max %d CPUs\n",
1283 name, vers, (unsigned long long)paddr, mpic->num_cpus);
1284 printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n",
1285 mpic->isu_size, mpic->isu_shift, mpic->isu_mask);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001286
1287 mpic->next = mpics;
1288 mpics = mpic;
1289
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001290 if (flags & MPIC_PRIMARY) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001291 mpic_primary = mpic;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001292 irq_set_default_host(mpic->irqhost);
1293 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001294
1295 return mpic;
1296}
1297
1298void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001299 phys_addr_t paddr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001300{
1301 unsigned int isu_first = isu_num * mpic->isu_size;
1302
1303 BUG_ON(isu_num >= MPIC_MAX_ISU);
1304
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001305 mpic_map(mpic, mpic->irqhost->of_node,
1306 paddr, &mpic->isus[isu_num], 0,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001307 MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001308
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001309 if ((isu_first + mpic->isu_size) > mpic->num_sources)
1310 mpic->num_sources = isu_first + mpic->isu_size;
1311}
1312
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001313void __init mpic_set_default_senses(struct mpic *mpic, u8 *senses, int count)
1314{
1315 mpic->senses = senses;
1316 mpic->senses_count = count;
1317}
1318
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001319void __init mpic_init(struct mpic *mpic)
1320{
1321 int i;
Arnd Bergmanncc353c32008-11-28 09:51:23 +00001322 int cpu;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001323
1324 BUG_ON(mpic->num_sources == 0);
1325
1326 printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
1327
1328 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001329 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001330
1331 /* Initialize timers: just disable them all */
1332 for (i = 0; i < 4; i++) {
1333 mpic_write(mpic->tmregs,
Zang Roy-r6191172335932006-08-25 14:16:30 +10001334 i * MPIC_INFO(TIMER_STRIDE) +
1335 MPIC_INFO(TIMER_DESTINATION), 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001336 mpic_write(mpic->tmregs,
Zang Roy-r6191172335932006-08-25 14:16:30 +10001337 i * MPIC_INFO(TIMER_STRIDE) +
1338 MPIC_INFO(TIMER_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001339 MPIC_VECPRI_MASK |
Olof Johansson7df24572007-01-28 23:33:18 -06001340 (mpic->timer_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001341 }
1342
1343 /* Initialize IPIs to our reserved vectors and mark them disabled for now */
1344 mpic_test_broken_ipi(mpic);
1345 for (i = 0; i < 4; i++) {
1346 mpic_ipi_write(i,
1347 MPIC_VECPRI_MASK |
1348 (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
Olof Johansson7df24572007-01-28 23:33:18 -06001349 (mpic->ipi_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001350 }
1351
1352 /* Initialize interrupt sources */
1353 if (mpic->irq_count == 0)
1354 mpic->irq_count = mpic->num_sources;
1355
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001356 /* Do the HT PIC fixups on U3 broken mpic */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001357 DBG("MPIC flags: %x\n", mpic->flags);
Michael Ellerman05af7bd2007-05-08 12:58:37 +10001358 if ((mpic->flags & MPIC_U3_HT_IRQS) && (mpic->flags & MPIC_PRIMARY)) {
Johannes Berg3669e932007-05-02 16:33:41 +10001359 mpic_scan_ht_pics(mpic);
Michael Ellerman05af7bd2007-05-08 12:58:37 +10001360 mpic_u3msi_init(mpic);
1361 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001362
Olof Johansson38958dd2007-12-12 17:44:46 +11001363 mpic_pasemi_msi_init(mpic);
1364
Meador Inged6a26392011-03-14 10:01:07 +00001365 cpu = mpic_processor_id(mpic);
Arnd Bergmanncc353c32008-11-28 09:51:23 +00001366
Meador Ingedfec2202011-03-14 10:01:06 +00001367 if (!(mpic->flags & MPIC_NO_RESET)) {
1368 for (i = 0; i < mpic->num_sources; i++) {
1369 /* start with vector = source number, and masked */
1370 u32 vecpri = MPIC_VECPRI_MASK | i |
1371 (8 << MPIC_VECPRI_PRIORITY_SHIFT);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001372
Meador Ingedfec2202011-03-14 10:01:06 +00001373 /* check if protected */
1374 if (mpic->protected && test_bit(i, mpic->protected))
1375 continue;
1376 /* init hw */
1377 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
1378 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION), 1 << cpu);
1379 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001380 }
1381
Olof Johansson7df24572007-01-28 23:33:18 -06001382 /* Init spurious vector */
1383 mpic_write(mpic->gregs, MPIC_INFO(GREG_SPURIOUS), mpic->spurious_vec);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001384
Zang Roy-r6191172335932006-08-25 14:16:30 +10001385 /* Disable 8259 passthrough, if supported */
1386 if (!(mpic->flags & MPIC_NO_PTHROU_DIS))
1387 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1388 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1389 | MPIC_GREG_GCONF_8259_PTHROU_DIS);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001390
Olof Johanssond87bf3b2007-12-27 22:16:29 -06001391 if (mpic->flags & MPIC_NO_BIAS)
1392 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1393 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1394 | MPIC_GREG_GCONF_NO_BIAS);
1395
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001396 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001397 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Johannes Berg3669e932007-05-02 16:33:41 +10001398
1399#ifdef CONFIG_PM
1400 /* allocate memory to save mpic state */
Anton Vorontsovea960252009-07-01 10:59:57 +00001401 mpic->save_data = kmalloc(mpic->num_sources * sizeof(*mpic->save_data),
1402 GFP_KERNEL);
Johannes Berg3669e932007-05-02 16:33:41 +10001403 BUG_ON(mpic->save_data == NULL);
1404#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001405}
1406
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001407void __init mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio)
1408{
1409 u32 v;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001410
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001411 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1412 v &= ~MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK;
1413 v |= MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(clock_ratio);
1414 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
1415}
1416
1417void __init mpic_set_serial_int(struct mpic *mpic, int enable)
1418{
Benjamin Herrenschmidtba1826e2006-07-05 15:36:15 +10001419 unsigned long flags;
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001420 u32 v;
1421
Thomas Gleixner203041a2010-02-18 02:23:18 +00001422 raw_spin_lock_irqsave(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001423 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1424 if (enable)
1425 v |= MPIC_GREG_GLOBAL_CONF_1_SIE;
1426 else
1427 v &= ~MPIC_GREG_GLOBAL_CONF_1_SIE;
1428 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
Thomas Gleixner203041a2010-02-18 02:23:18 +00001429 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001430}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001431
1432void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
1433{
Tony Breedsd69a78d2009-04-07 18:26:54 +00001434 struct mpic *mpic = mpic_find(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001435 unsigned int src = mpic_irq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001436 unsigned long flags;
1437 u32 reg;
1438
Stephen Rothwell06a901c2008-05-21 16:24:31 +10001439 if (!mpic)
1440 return;
1441
Thomas Gleixner203041a2010-02-18 02:23:18 +00001442 raw_spin_lock_irqsave(&mpic_lock, flags);
Tony Breedsd69a78d2009-04-07 18:26:54 +00001443 if (mpic_is_ipi(mpic, irq)) {
Olof Johansson7df24572007-01-28 23:33:18 -06001444 reg = mpic_ipi_read(src - mpic->ipi_vecs[0]) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001445 ~MPIC_VECPRI_PRIORITY_MASK;
Olof Johansson7df24572007-01-28 23:33:18 -06001446 mpic_ipi_write(src - mpic->ipi_vecs[0],
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001447 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1448 } else {
Zang Roy-r6191172335932006-08-25 14:16:30 +10001449 reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI))
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001450 & ~MPIC_VECPRI_PRIORITY_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001451 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001452 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1453 }
Thomas Gleixner203041a2010-02-18 02:23:18 +00001454 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001455}
1456
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001457void mpic_setup_this_cpu(void)
1458{
1459#ifdef CONFIG_SMP
1460 struct mpic *mpic = mpic_primary;
1461 unsigned long flags;
1462 u32 msk = 1 << hard_smp_processor_id();
1463 unsigned int i;
1464
1465 BUG_ON(mpic == NULL);
1466
1467 DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
1468
Thomas Gleixner203041a2010-02-18 02:23:18 +00001469 raw_spin_lock_irqsave(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001470
1471 /* let the mpic know we want intrs. default affinity is 0xffffffff
1472 * until changed via /proc. That's how it's done on x86. If we want
1473 * it differently, then we should make sure we also change the default
Ingo Molnara53da522006-06-29 02:24:38 -07001474 * values of irq_desc[].affinity in irq.c.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001475 */
1476 if (distribute_irqs) {
1477 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001478 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1479 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) | msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001480 }
1481
1482 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001483 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001484
Thomas Gleixner203041a2010-02-18 02:23:18 +00001485 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001486#endif /* CONFIG_SMP */
1487}
1488
1489int mpic_cpu_get_priority(void)
1490{
1491 struct mpic *mpic = mpic_primary;
1492
Zang Roy-r6191172335932006-08-25 14:16:30 +10001493 return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001494}
1495
1496void mpic_cpu_set_priority(int prio)
1497{
1498 struct mpic *mpic = mpic_primary;
1499
1500 prio &= MPIC_CPU_TASKPRI_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001501 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), prio);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001502}
1503
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001504void mpic_teardown_this_cpu(int secondary)
1505{
1506 struct mpic *mpic = mpic_primary;
1507 unsigned long flags;
1508 u32 msk = 1 << hard_smp_processor_id();
1509 unsigned int i;
1510
1511 BUG_ON(mpic == NULL);
1512
1513 DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
Thomas Gleixner203041a2010-02-18 02:23:18 +00001514 raw_spin_lock_irqsave(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001515
1516 /* let the mpic know we don't want intrs. */
1517 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001518 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1519 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) & ~msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001520
1521 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001522 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Valentine Barshak71327992008-04-03 23:09:43 +04001523 /* We need to EOI the IPI since not all platforms reset the MPIC
1524 * on boot and new interrupts wouldn't get delivered otherwise.
1525 */
1526 mpic_eoi(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001527
Thomas Gleixner203041a2010-02-18 02:23:18 +00001528 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001529}
1530
1531
Olof Johanssonf3653552007-12-20 13:11:18 -06001532static unsigned int _mpic_get_one_irq(struct mpic *mpic, int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001533{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001534 u32 src;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001535
Olof Johanssonf3653552007-12-20 13:11:18 -06001536 src = mpic_cpu_read(reg) & MPIC_INFO(VECPRI_VECTOR_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001537#ifdef DEBUG_LOW
Olof Johanssonf3653552007-12-20 13:11:18 -06001538 DBG("%s: get_one_irq(reg 0x%x): %d\n", mpic->name, reg, src);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001539#endif
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001540 if (unlikely(src == mpic->spurious_vec)) {
1541 if (mpic->flags & MPIC_SPV_EOI)
1542 mpic_eoi(mpic);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001543 return NO_IRQ;
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001544 }
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001545 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
1546 if (printk_ratelimit())
1547 printk(KERN_WARNING "%s: Got protected source %d !\n",
1548 mpic->name, (int)src);
1549 mpic_eoi(mpic);
1550 return NO_IRQ;
1551 }
1552
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001553 return irq_linear_revmap(mpic->irqhost, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001554}
1555
Olof Johanssonf3653552007-12-20 13:11:18 -06001556unsigned int mpic_get_one_irq(struct mpic *mpic)
1557{
1558 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_INTACK));
1559}
1560
Olaf Hering35a84c22006-10-07 22:08:26 +10001561unsigned int mpic_get_irq(void)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001562{
1563 struct mpic *mpic = mpic_primary;
1564
1565 BUG_ON(mpic == NULL);
1566
Olaf Hering35a84c22006-10-07 22:08:26 +10001567 return mpic_get_one_irq(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001568}
1569
Kumar Galad91e4ea2009-01-07 15:53:29 -06001570unsigned int mpic_get_coreint_irq(void)
1571{
1572#ifdef CONFIG_BOOKE
1573 struct mpic *mpic = mpic_primary;
1574 u32 src;
1575
1576 BUG_ON(mpic == NULL);
1577
1578 src = mfspr(SPRN_EPR);
1579
1580 if (unlikely(src == mpic->spurious_vec)) {
1581 if (mpic->flags & MPIC_SPV_EOI)
1582 mpic_eoi(mpic);
1583 return NO_IRQ;
1584 }
1585 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
1586 if (printk_ratelimit())
1587 printk(KERN_WARNING "%s: Got protected source %d !\n",
1588 mpic->name, (int)src);
1589 return NO_IRQ;
1590 }
1591
1592 return irq_linear_revmap(mpic->irqhost, src);
1593#else
1594 return NO_IRQ;
1595#endif
1596}
1597
Olof Johanssonf3653552007-12-20 13:11:18 -06001598unsigned int mpic_get_mcirq(void)
1599{
1600 struct mpic *mpic = mpic_primary;
1601
1602 BUG_ON(mpic == NULL);
1603
1604 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_MCACK));
1605}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001606
1607#ifdef CONFIG_SMP
1608void mpic_request_ipis(void)
1609{
1610 struct mpic *mpic = mpic_primary;
Milton Miller78608dd2008-10-10 01:56:50 +00001611 int i;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001612 BUG_ON(mpic == NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001613
Frans Pop8354be92010-02-06 07:47:20 +00001614 printk(KERN_INFO "mpic: requesting IPIs...\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001615
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001616 for (i = 0; i < 4; i++) {
1617 unsigned int vipi = irq_create_mapping(mpic->irqhost,
Olof Johansson7df24572007-01-28 23:33:18 -06001618 mpic->ipi_vecs[0] + i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001619 if (vipi == NO_IRQ) {
Milton Miller78608dd2008-10-10 01:56:50 +00001620 printk(KERN_ERR "Failed to map %s\n", smp_ipi_name[i]);
1621 continue;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001622 }
Milton Miller78608dd2008-10-10 01:56:50 +00001623 smp_request_message_ipi(vipi, i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001624 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001625}
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001626
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001627static void mpic_send_ipi(unsigned int ipi_no, const struct cpumask *cpu_mask)
1628{
1629 struct mpic *mpic = mpic_primary;
1630
1631 BUG_ON(mpic == NULL);
1632
1633#ifdef DEBUG_IPI
1634 DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, ipi_no);
1635#endif
1636
1637 mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0) +
1638 ipi_no * MPIC_INFO(CPU_IPI_DISPATCH_STRIDE),
1639 mpic_physmask(cpumask_bits(cpu_mask)[0]));
1640}
1641
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001642void smp_mpic_message_pass(int target, int msg)
1643{
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001644 cpumask_var_t tmp;
1645
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001646 /* make sure we're sending something that translates to an IPI */
1647 if ((unsigned int)msg > 3) {
1648 printk("SMP %d: smp_message_pass: unknown msg %d\n",
1649 smp_processor_id(), msg);
1650 return;
1651 }
1652 switch (target) {
1653 case MSG_ALL:
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001654 mpic_send_ipi(msg, cpu_online_mask);
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001655 break;
1656 case MSG_ALL_BUT_SELF:
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001657 alloc_cpumask_var(&tmp, GFP_NOWAIT);
1658 cpumask_andnot(tmp, cpu_online_mask,
1659 cpumask_of(smp_processor_id()));
1660 mpic_send_ipi(msg, tmp);
1661 free_cpumask_var(tmp);
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001662 break;
1663 default:
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001664 mpic_send_ipi(msg, cpumask_of(target));
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001665 break;
1666 }
1667}
Michael Ellerman775aeff2007-02-08 18:34:04 +11001668
1669int __init smp_mpic_probe(void)
1670{
1671 int nr_cpus;
1672
1673 DBG("smp_mpic_probe()...\n");
1674
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001675 nr_cpus = cpumask_weight(cpu_possible_mask);
Michael Ellerman775aeff2007-02-08 18:34:04 +11001676
1677 DBG("nr_cpus: %d\n", nr_cpus);
1678
1679 if (nr_cpus > 1)
1680 mpic_request_ipis();
1681
1682 return nr_cpus;
1683}
1684
1685void __devinit smp_mpic_setup_cpu(int cpu)
1686{
1687 mpic_setup_this_cpu();
1688}
Matthew McClintock66953eb2010-06-29 09:42:26 +00001689
1690void mpic_reset_core(int cpu)
1691{
1692 struct mpic *mpic = mpic_primary;
1693 u32 pir;
1694 int cpuid = get_hard_smp_processor_id(cpu);
1695
1696 /* Set target bit for core reset */
1697 pir = mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1698 pir |= (1 << cpuid);
1699 mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
1700 mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1701
1702 /* Restore target bit after reset complete */
1703 pir &= ~(1 << cpuid);
1704 mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
1705 mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1706}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001707#endif /* CONFIG_SMP */
Johannes Berg3669e932007-05-02 16:33:41 +10001708
1709#ifdef CONFIG_PM
1710static int mpic_suspend(struct sys_device *dev, pm_message_t state)
1711{
1712 struct mpic *mpic = container_of(dev, struct mpic, sysdev);
1713 int i;
1714
1715 for (i = 0; i < mpic->num_sources; i++) {
1716 mpic->save_data[i].vecprio =
1717 mpic_irq_read(i, MPIC_INFO(IRQ_VECTOR_PRI));
1718 mpic->save_data[i].dest =
1719 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION));
1720 }
1721
1722 return 0;
1723}
1724
1725static int mpic_resume(struct sys_device *dev)
1726{
1727 struct mpic *mpic = container_of(dev, struct mpic, sysdev);
1728 int i;
1729
1730 for (i = 0; i < mpic->num_sources; i++) {
1731 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI),
1732 mpic->save_data[i].vecprio);
1733 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1734 mpic->save_data[i].dest);
1735
1736#ifdef CONFIG_MPIC_U3_HT_IRQS
Alastair Bridgewater7c9d9362010-06-12 15:36:48 +00001737 if (mpic->fixups) {
Johannes Berg3669e932007-05-02 16:33:41 +10001738 struct mpic_irq_fixup *fixup = &mpic->fixups[i];
1739
1740 if (fixup->base) {
1741 /* we use the lowest bit in an inverted meaning */
1742 if ((mpic->save_data[i].fixup_data & 1) == 0)
1743 continue;
1744
1745 /* Enable and configure */
1746 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
1747
1748 writel(mpic->save_data[i].fixup_data & ~1,
1749 fixup->base + 4);
1750 }
1751 }
1752#endif
1753 } /* end for loop */
1754
1755 return 0;
1756}
1757#endif
1758
1759static struct sysdev_class mpic_sysclass = {
1760#ifdef CONFIG_PM
1761 .resume = mpic_resume,
1762 .suspend = mpic_suspend,
1763#endif
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01001764 .name = "mpic",
Johannes Berg3669e932007-05-02 16:33:41 +10001765};
1766
1767static int mpic_init_sys(void)
1768{
1769 struct mpic *mpic = mpics;
1770 int error, id = 0;
1771
1772 error = sysdev_class_register(&mpic_sysclass);
1773
1774 while (mpic && !error) {
1775 mpic->sysdev.cls = &mpic_sysclass;
1776 mpic->sysdev.id = id++;
1777 error = sysdev_register(&mpic->sysdev);
1778 mpic = mpic->next;
1779 }
1780 return error;
1781}
1782
1783device_initcall(mpic_init_sys);