blob: 3e9b797e6588764bd6a07479607ae26ac4cef0c9 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Architecture-specific setup.
3 *
4 * Copyright (C) 1998-2001, 2003-2004 Hewlett-Packard Co
5 * David Mosberger-Tang <davidm@hpl.hp.com>
6 * Stephane Eranian <eranian@hpl.hp.com>
Suresh Siddhae927ecb2005-04-25 13:25:06 -07007 * Copyright (C) 2000, 2004 Intel Corp
8 * Rohit Seth <rohit.seth@intel.com>
9 * Suresh Siddha <suresh.b.siddha@intel.com>
10 * Gordon Jin <gordon.jin@intel.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 * Copyright (C) 1999 VA Linux Systems
12 * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
13 *
Suresh Siddhae927ecb2005-04-25 13:25:06 -070014 * 12/26/04 S.Siddha, G.Jin, R.Seth
15 * Add multi-threading and multi-core detection
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 * 11/12/01 D.Mosberger Convert get_cpuinfo() to seq_file based show_cpuinfo().
17 * 04/04/00 D.Mosberger renamed cpu_initialized to cpu_online_map
18 * 03/31/00 R.Seth cpu_initialized and current->processor fixes
19 * 02/04/00 D.Mosberger some more get_cpuinfo fixes...
20 * 02/01/00 R.Seth fixed get_cpuinfo for SMP
21 * 01/07/99 S.Eranian added the support for command line argument
22 * 06/24/99 W.Drummond added boot_cpu_data.
Zoltan Menyhart08357f82005-06-03 05:36:00 -070023 * 05/28/05 Z. Menyhart Dynamic stride size for "flush_icache_range()"
Linus Torvalds1da177e2005-04-16 15:20:36 -070024 */
25#include <linux/config.h>
26#include <linux/module.h>
27#include <linux/init.h>
28
29#include <linux/acpi.h>
30#include <linux/bootmem.h>
31#include <linux/console.h>
32#include <linux/delay.h>
33#include <linux/kernel.h>
34#include <linux/reboot.h>
35#include <linux/sched.h>
36#include <linux/seq_file.h>
37#include <linux/string.h>
38#include <linux/threads.h>
39#include <linux/tty.h>
40#include <linux/serial.h>
41#include <linux/serial_core.h>
42#include <linux/efi.h>
43#include <linux/initrd.h>
Venkatesh Pallipadi6c4fa562005-04-18 23:06:47 -040044#include <linux/platform.h>
45#include <linux/pm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
47#include <asm/ia32.h>
48#include <asm/machvec.h>
49#include <asm/mca.h>
50#include <asm/meminit.h>
51#include <asm/page.h>
52#include <asm/patch.h>
53#include <asm/pgtable.h>
54#include <asm/processor.h>
55#include <asm/sal.h>
56#include <asm/sections.h>
57#include <asm/serial.h>
58#include <asm/setup.h>
59#include <asm/smp.h>
60#include <asm/system.h>
61#include <asm/unistd.h>
62
63#if defined(CONFIG_SMP) && (IA64_CPU_SIZE > PAGE_SIZE)
64# error "struct cpuinfo_ia64 too big!"
65#endif
66
67#ifdef CONFIG_SMP
68unsigned long __per_cpu_offset[NR_CPUS];
69EXPORT_SYMBOL(__per_cpu_offset);
70#endif
71
72DEFINE_PER_CPU(struct cpuinfo_ia64, cpu_info);
73DEFINE_PER_CPU(unsigned long, local_per_cpu_offset);
74DEFINE_PER_CPU(unsigned long, ia64_phys_stacked_size_p8);
75unsigned long ia64_cycles_per_usec;
76struct ia64_boot_param *ia64_boot_param;
77struct screen_info screen_info;
Mark Maule66b7f8a2005-04-25 13:51:00 -070078unsigned long vga_console_iobase;
79unsigned long vga_console_membase;
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
Khalid Azizbe379122005-09-19 15:42:36 -070081static struct resource data_resource = {
82 .name = "Kernel data",
83 .flags = IORESOURCE_BUSY | IORESOURCE_MEM
84};
85
86static struct resource code_resource = {
87 .name = "Kernel code",
88 .flags = IORESOURCE_BUSY | IORESOURCE_MEM
89};
90extern void efi_initialize_iomem_resources(struct resource *,
91 struct resource *);
Tony Luckd7199482005-09-28 16:09:46 -070092extern char _text[], _end[], _etext[];
Khalid Azizbe379122005-09-19 15:42:36 -070093
Linus Torvalds1da177e2005-04-16 15:20:36 -070094unsigned long ia64_max_cacheline_size;
95unsigned long ia64_iobase; /* virtual address for I/O accesses */
96EXPORT_SYMBOL(ia64_iobase);
97struct io_space io_space[MAX_IO_SPACES];
98EXPORT_SYMBOL(io_space);
99unsigned int num_io_spaces;
100
101/*
Zoltan Menyhart08357f82005-06-03 05:36:00 -0700102 * "flush_icache_range()" needs to know what processor dependent stride size to use
103 * when it makes i-cache(s) coherent with d-caches.
104 */
105#define I_CACHE_STRIDE_SHIFT 5 /* Safest way to go: 32 bytes by 32 bytes */
106unsigned long ia64_i_cache_stride_shift = ~0;
107
108/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 * The merge_mask variable needs to be set to (max(iommu_page_size(iommu)) - 1). This
110 * mask specifies a mask of address bits that must be 0 in order for two buffers to be
111 * mergeable by the I/O MMU (i.e., the end address of the first buffer and the start
112 * address of the second buffer must be aligned to (merge_mask+1) in order to be
113 * mergeable). By default, we assume there is no I/O MMU which can merge physically
114 * discontiguous buffers, so we set the merge_mask to ~0UL, which corresponds to a iommu
115 * page-size of 2^64.
116 */
117unsigned long ia64_max_iommu_merge_mask = ~0UL;
118EXPORT_SYMBOL(ia64_max_iommu_merge_mask);
119
120/*
121 * We use a special marker for the end of memory and it uses the extra (+1) slot
122 */
123struct rsvd_region rsvd_region[IA64_MAX_RSVD_REGIONS + 1];
124int num_rsvd_regions;
125
126
127/*
128 * Filter incoming memory segments based on the primitive map created from the boot
129 * parameters. Segments contained in the map are removed from the memory ranges. A
130 * caller-specified function is called with the memory ranges that remain after filtering.
131 * This routine does not assume the incoming segments are sorted.
132 */
133int
134filter_rsvd_memory (unsigned long start, unsigned long end, void *arg)
135{
136 unsigned long range_start, range_end, prev_start;
137 void (*func)(unsigned long, unsigned long, int);
138 int i;
139
140#if IGNORE_PFN0
141 if (start == PAGE_OFFSET) {
142 printk(KERN_WARNING "warning: skipping physical page 0\n");
143 start += PAGE_SIZE;
144 if (start >= end) return 0;
145 }
146#endif
147 /*
148 * lowest possible address(walker uses virtual)
149 */
150 prev_start = PAGE_OFFSET;
151 func = arg;
152
153 for (i = 0; i < num_rsvd_regions; ++i) {
154 range_start = max(start, prev_start);
155 range_end = min(end, rsvd_region[i].start);
156
157 if (range_start < range_end)
158 call_pernode_memory(__pa(range_start), range_end - range_start, func);
159
160 /* nothing more available in this segment */
161 if (range_end == end) return 0;
162
163 prev_start = rsvd_region[i].end;
164 }
165 /* end of memory marker allows full processing inside loop body */
166 return 0;
167}
168
169static void
170sort_regions (struct rsvd_region *rsvd_region, int max)
171{
172 int j;
173
174 /* simple bubble sorting */
175 while (max--) {
176 for (j = 0; j < max; ++j) {
177 if (rsvd_region[j].start > rsvd_region[j+1].start) {
178 struct rsvd_region tmp;
179 tmp = rsvd_region[j];
180 rsvd_region[j] = rsvd_region[j + 1];
181 rsvd_region[j + 1] = tmp;
182 }
183 }
184 }
185}
186
Khalid Azizbe379122005-09-19 15:42:36 -0700187/*
188 * Request address space for all standard resources
189 */
190static int __init register_memory(void)
191{
192 code_resource.start = ia64_tpa(_text);
193 code_resource.end = ia64_tpa(_etext) - 1;
194 data_resource.start = ia64_tpa(_etext);
Tony Luckd7199482005-09-28 16:09:46 -0700195 data_resource.end = ia64_tpa(_end) - 1;
Khalid Azizbe379122005-09-19 15:42:36 -0700196 efi_initialize_iomem_resources(&code_resource, &data_resource);
197
198 return 0;
199}
200
201__initcall(register_memory);
202
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203/**
204 * reserve_memory - setup reserved memory areas
205 *
206 * Setup the reserved memory areas set aside for the boot parameters,
207 * initrd, etc. There are currently %IA64_MAX_RSVD_REGIONS defined,
208 * see include/asm-ia64/meminit.h if you need to define more.
209 */
210void
211reserve_memory (void)
212{
213 int n = 0;
214
215 /*
216 * none of the entries in this table overlap
217 */
218 rsvd_region[n].start = (unsigned long) ia64_boot_param;
219 rsvd_region[n].end = rsvd_region[n].start + sizeof(*ia64_boot_param);
220 n++;
221
222 rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->efi_memmap);
223 rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->efi_memmap_size;
224 n++;
225
226 rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->command_line);
227 rsvd_region[n].end = (rsvd_region[n].start
228 + strlen(__va(ia64_boot_param->command_line)) + 1);
229 n++;
230
231 rsvd_region[n].start = (unsigned long) ia64_imva((void *)KERNEL_START);
232 rsvd_region[n].end = (unsigned long) ia64_imva(_end);
233 n++;
234
235#ifdef CONFIG_BLK_DEV_INITRD
236 if (ia64_boot_param->initrd_start) {
237 rsvd_region[n].start = (unsigned long)__va(ia64_boot_param->initrd_start);
238 rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->initrd_size;
239 n++;
240 }
241#endif
242
Tony Luckd8c97d52005-09-08 12:39:59 -0700243 efi_memmap_init(&rsvd_region[n].start, &rsvd_region[n].end);
244 n++;
245
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 /* end of memory marker */
247 rsvd_region[n].start = ~0UL;
248 rsvd_region[n].end = ~0UL;
249 n++;
250
251 num_rsvd_regions = n;
252
253 sort_regions(rsvd_region, num_rsvd_regions);
254}
255
256/**
257 * find_initrd - get initrd parameters from the boot parameter structure
258 *
259 * Grab the initrd start and end from the boot parameter struct given us by
260 * the boot loader.
261 */
262void
263find_initrd (void)
264{
265#ifdef CONFIG_BLK_DEV_INITRD
266 if (ia64_boot_param->initrd_start) {
267 initrd_start = (unsigned long)__va(ia64_boot_param->initrd_start);
268 initrd_end = initrd_start+ia64_boot_param->initrd_size;
269
270 printk(KERN_INFO "Initial ramdisk at: 0x%lx (%lu bytes)\n",
271 initrd_start, ia64_boot_param->initrd_size);
272 }
273#endif
274}
275
276static void __init
277io_port_init (void)
278{
279 extern unsigned long ia64_iobase;
280 unsigned long phys_iobase;
281
282 /*
283 * Set `iobase' to the appropriate address in region 6 (uncached access range).
284 *
285 * The EFI memory map is the "preferred" location to get the I/O port space base,
286 * rather the relying on AR.KR0. This should become more clear in future SAL
287 * specs. We'll fall back to getting it out of AR.KR0 if no appropriate entry is
288 * found in the memory map.
289 */
290 phys_iobase = efi_get_iobase();
291 if (phys_iobase)
292 /* set AR.KR0 since this is all we use it for anyway */
293 ia64_set_kr(IA64_KR_IO_BASE, phys_iobase);
294 else {
295 phys_iobase = ia64_get_kr(IA64_KR_IO_BASE);
296 printk(KERN_INFO "No I/O port range found in EFI memory map, falling back "
297 "to AR.KR0\n");
298 printk(KERN_INFO "I/O port base = 0x%lx\n", phys_iobase);
299 }
300 ia64_iobase = (unsigned long) ioremap(phys_iobase, 0);
301
302 /* setup legacy IO port space */
303 io_space[0].mmio_base = ia64_iobase;
304 io_space[0].sparse = 1;
305 num_io_spaces = 1;
306}
307
308/**
309 * early_console_setup - setup debugging console
310 *
311 * Consoles started here require little enough setup that we can start using
312 * them very early in the boot process, either right after the machine
313 * vector initialization, or even before if the drivers can detect their hw.
314 *
315 * Returns non-zero if a console couldn't be setup.
316 */
317static inline int __init
318early_console_setup (char *cmdline)
319{
Mark Maule66b7f8a2005-04-25 13:51:00 -0700320 int earlycons = 0;
321
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322#ifdef CONFIG_SERIAL_SGI_L1_CONSOLE
323 {
324 extern int sn_serial_console_early_setup(void);
325 if (!sn_serial_console_early_setup())
Mark Maule66b7f8a2005-04-25 13:51:00 -0700326 earlycons++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 }
328#endif
329#ifdef CONFIG_EFI_PCDP
330 if (!efi_setup_pcdp_console(cmdline))
Mark Maule66b7f8a2005-04-25 13:51:00 -0700331 earlycons++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332#endif
333#ifdef CONFIG_SERIAL_8250_CONSOLE
334 if (!early_serial_console_init(cmdline))
Mark Maule66b7f8a2005-04-25 13:51:00 -0700335 earlycons++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336#endif
337
Mark Maule66b7f8a2005-04-25 13:51:00 -0700338 return (earlycons) ? 0 : -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339}
340
341static inline void
342mark_bsp_online (void)
343{
344#ifdef CONFIG_SMP
345 /* If we register an early console, allow CPU 0 to printk */
346 cpu_set(smp_processor_id(), cpu_online_map);
347#endif
348}
349
Suresh Siddhae927ecb2005-04-25 13:25:06 -0700350#ifdef CONFIG_SMP
351static void
352check_for_logical_procs (void)
353{
354 pal_logical_to_physical_t info;
355 s64 status;
356
357 status = ia64_pal_logical_to_phys(0, &info);
358 if (status == -1) {
359 printk(KERN_INFO "No logical to physical processor mapping "
360 "available\n");
361 return;
362 }
363 if (status) {
364 printk(KERN_ERR "ia64_pal_logical_to_phys failed with %ld\n",
365 status);
366 return;
367 }
368 /*
369 * Total number of siblings that BSP has. Though not all of them
370 * may have booted successfully. The correct number of siblings
371 * booted is in info.overview_num_log.
372 */
373 smp_num_siblings = info.overview_tpc;
374 smp_num_cpucores = info.overview_cpp;
375}
376#endif
377
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378void __init
379setup_arch (char **cmdline_p)
380{
381 unw_init();
382
383 ia64_patch_vtop((u64) __start___vtop_patchlist, (u64) __end___vtop_patchlist);
384
385 *cmdline_p = __va(ia64_boot_param->command_line);
386 strlcpy(saved_command_line, *cmdline_p, COMMAND_LINE_SIZE);
387
388 efi_init();
389 io_port_init();
390
391#ifdef CONFIG_IA64_GENERIC
392 {
393 const char *mvec_name = strstr (*cmdline_p, "machvec=");
394 char str[64];
395
396 if (mvec_name) {
397 const char *end;
398 size_t len;
399
400 mvec_name += 8;
401 end = strchr (mvec_name, ' ');
402 if (end)
403 len = end - mvec_name;
404 else
405 len = strlen (mvec_name);
406 len = min(len, sizeof (str) - 1);
407 strncpy (str, mvec_name, len);
408 str[len] = '\0';
409 mvec_name = str;
410 } else
411 mvec_name = acpi_get_sysname();
412 machvec_init(mvec_name);
413 }
414#endif
415
416 if (early_console_setup(*cmdline_p) == 0)
417 mark_bsp_online();
418
419#ifdef CONFIG_ACPI_BOOT
420 /* Initialize the ACPI boot-time table parser */
421 acpi_table_init();
422# ifdef CONFIG_ACPI_NUMA
423 acpi_numa_init();
424# endif
425#else
426# ifdef CONFIG_SMP
427 smp_build_cpu_map(); /* happens, e.g., with the Ski simulator */
428# endif
429#endif /* CONFIG_APCI_BOOT */
430
431 find_memory();
432
433 /* process SAL system table: */
434 ia64_sal_init(efi.sal_systab);
435
436#ifdef CONFIG_SMP
437 cpu_physical_id(0) = hard_smp_processor_id();
Suresh Siddhae927ecb2005-04-25 13:25:06 -0700438
439 cpu_set(0, cpu_sibling_map[0]);
440 cpu_set(0, cpu_core_map[0]);
441
442 check_for_logical_procs();
443 if (smp_num_cpucores > 1)
444 printk(KERN_INFO
445 "cpu package is Multi-Core capable: number of cores=%d\n",
446 smp_num_cpucores);
447 if (smp_num_siblings > 1)
448 printk(KERN_INFO
449 "cpu package is Multi-Threading capable: number of siblings=%d\n",
450 smp_num_siblings);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451#endif
452
453 cpu_init(); /* initialize the bootstrap CPU */
454
455#ifdef CONFIG_ACPI_BOOT
456 acpi_boot_init();
457#endif
458
459#ifdef CONFIG_VT
460 if (!conswitchp) {
461# if defined(CONFIG_DUMMY_CONSOLE)
462 conswitchp = &dummy_con;
463# endif
464# if defined(CONFIG_VGA_CONSOLE)
465 /*
466 * Non-legacy systems may route legacy VGA MMIO range to system
467 * memory. vga_con probes the MMIO hole, so memory looks like
468 * a VGA device to it. The EFI memory map can tell us if it's
469 * memory so we can avoid this problem.
470 */
471 if (efi_mem_type(0xA0000) != EFI_CONVENTIONAL_MEMORY)
472 conswitchp = &vga_con;
473# endif
474 }
475#endif
476
477 /* enable IA-64 Machine Check Abort Handling unless disabled */
478 if (!strstr(saved_command_line, "nomca"))
479 ia64_mca_init();
480
481 platform_setup(cmdline_p);
482 paging_init();
483}
484
485/*
486 * Display cpu info for all cpu's.
487 */
488static int
489show_cpuinfo (struct seq_file *m, void *v)
490{
491#ifdef CONFIG_SMP
492# define lpj c->loops_per_jiffy
493# define cpunum c->cpu
494#else
495# define lpj loops_per_jiffy
496# define cpunum 0
497#endif
498 static struct {
499 unsigned long mask;
500 const char *feature_name;
501 } feature_bits[] = {
502 { 1UL << 0, "branchlong" },
503 { 1UL << 1, "spontaneous deferral"},
504 { 1UL << 2, "16-byte atomic ops" }
505 };
506 char family[32], features[128], *cp, sep;
507 struct cpuinfo_ia64 *c = v;
508 unsigned long mask;
509 int i;
510
511 mask = c->features;
512
513 switch (c->family) {
514 case 0x07: memcpy(family, "Itanium", 8); break;
515 case 0x1f: memcpy(family, "Itanium 2", 10); break;
516 default: sprintf(family, "%u", c->family); break;
517 }
518
519 /* build the feature string: */
520 memcpy(features, " standard", 10);
521 cp = features;
522 sep = 0;
523 for (i = 0; i < (int) ARRAY_SIZE(feature_bits); ++i) {
524 if (mask & feature_bits[i].mask) {
525 if (sep)
526 *cp++ = sep;
527 sep = ',';
528 *cp++ = ' ';
529 strcpy(cp, feature_bits[i].feature_name);
530 cp += strlen(feature_bits[i].feature_name);
531 mask &= ~feature_bits[i].mask;
532 }
533 }
534 if (mask) {
535 /* print unknown features as a hex value: */
536 if (sep)
537 *cp++ = sep;
538 sprintf(cp, " 0x%lx", mask);
539 }
540
541 seq_printf(m,
542 "processor : %d\n"
543 "vendor : %s\n"
544 "arch : IA-64\n"
545 "family : %s\n"
546 "model : %u\n"
547 "revision : %u\n"
548 "archrev : %u\n"
549 "features :%s\n" /* don't change this---it _is_ right! */
550 "cpu number : %lu\n"
551 "cpu regs : %u\n"
552 "cpu MHz : %lu.%06lu\n"
553 "itc MHz : %lu.%06lu\n"
Suresh Siddhae927ecb2005-04-25 13:25:06 -0700554 "BogoMIPS : %lu.%02lu\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 cpunum, c->vendor, family, c->model, c->revision, c->archrev,
556 features, c->ppn, c->number,
557 c->proc_freq / 1000000, c->proc_freq % 1000000,
558 c->itc_freq / 1000000, c->itc_freq % 1000000,
559 lpj*HZ/500000, (lpj*HZ/5000) % 100);
Suresh Siddhae927ecb2005-04-25 13:25:06 -0700560#ifdef CONFIG_SMP
Tony Lucke1ed81a2005-04-25 13:27:12 -0700561 seq_printf(m, "siblings : %u\n", c->num_log);
Suresh Siddhae927ecb2005-04-25 13:25:06 -0700562 if (c->threads_per_core > 1 || c->cores_per_socket > 1)
563 seq_printf(m,
564 "physical id: %u\n"
565 "core id : %u\n"
566 "thread id : %u\n",
567 c->socket_id, c->core_id, c->thread_id);
Suresh Siddhae927ecb2005-04-25 13:25:06 -0700568#endif
569 seq_printf(m,"\n");
570
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 return 0;
572}
573
574static void *
575c_start (struct seq_file *m, loff_t *pos)
576{
577#ifdef CONFIG_SMP
578 while (*pos < NR_CPUS && !cpu_isset(*pos, cpu_online_map))
579 ++*pos;
580#endif
581 return *pos < NR_CPUS ? cpu_data(*pos) : NULL;
582}
583
584static void *
585c_next (struct seq_file *m, void *v, loff_t *pos)
586{
587 ++*pos;
588 return c_start(m, pos);
589}
590
591static void
592c_stop (struct seq_file *m, void *v)
593{
594}
595
596struct seq_operations cpuinfo_op = {
597 .start = c_start,
598 .next = c_next,
599 .stop = c_stop,
600 .show = show_cpuinfo
601};
602
603void
604identify_cpu (struct cpuinfo_ia64 *c)
605{
606 union {
607 unsigned long bits[5];
608 struct {
609 /* id 0 & 1: */
610 char vendor[16];
611
612 /* id 2 */
613 u64 ppn; /* processor serial number */
614
615 /* id 3: */
616 unsigned number : 8;
617 unsigned revision : 8;
618 unsigned model : 8;
619 unsigned family : 8;
620 unsigned archrev : 8;
621 unsigned reserved : 24;
622
623 /* id 4: */
624 u64 features;
625 } field;
626 } cpuid;
627 pal_vm_info_1_u_t vm1;
628 pal_vm_info_2_u_t vm2;
629 pal_status_t status;
630 unsigned long impl_va_msb = 50, phys_addr_size = 44; /* Itanium defaults */
631 int i;
632
633 for (i = 0; i < 5; ++i)
634 cpuid.bits[i] = ia64_get_cpuid(i);
635
636 memcpy(c->vendor, cpuid.field.vendor, 16);
637#ifdef CONFIG_SMP
638 c->cpu = smp_processor_id();
Suresh Siddhae927ecb2005-04-25 13:25:06 -0700639
640 /* below default values will be overwritten by identify_siblings()
641 * for Multi-Threading/Multi-Core capable cpu's
642 */
643 c->threads_per_core = c->cores_per_socket = c->num_log = 1;
644 c->socket_id = -1;
645
646 identify_siblings(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647#endif
648 c->ppn = cpuid.field.ppn;
649 c->number = cpuid.field.number;
650 c->revision = cpuid.field.revision;
651 c->model = cpuid.field.model;
652 c->family = cpuid.field.family;
653 c->archrev = cpuid.field.archrev;
654 c->features = cpuid.field.features;
655
656 status = ia64_pal_vm_summary(&vm1, &vm2);
657 if (status == PAL_STATUS_SUCCESS) {
658 impl_va_msb = vm2.pal_vm_info_2_s.impl_va_msb;
659 phys_addr_size = vm1.pal_vm_info_1_s.phys_add_size;
660 }
661 c->unimpl_va_mask = ~((7L<<61) | ((1L << (impl_va_msb + 1)) - 1));
662 c->unimpl_pa_mask = ~((1L<<63) | ((1L << phys_addr_size) - 1));
663}
664
665void
666setup_per_cpu_areas (void)
667{
668 /* start_kernel() requires this... */
669}
670
Zoltan Menyhart08357f82005-06-03 05:36:00 -0700671/*
672 * Calculate the max. cache line size.
673 *
674 * In addition, the minimum of the i-cache stride sizes is calculated for
675 * "flush_icache_range()".
676 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677static void
678get_max_cacheline_size (void)
679{
680 unsigned long line_size, max = 1;
681 u64 l, levels, unique_caches;
682 pal_cache_config_info_t cci;
683 s64 status;
684
685 status = ia64_pal_cache_summary(&levels, &unique_caches);
686 if (status != 0) {
687 printk(KERN_ERR "%s: ia64_pal_cache_summary() failed (status=%ld)\n",
688 __FUNCTION__, status);
689 max = SMP_CACHE_BYTES;
Zoltan Menyhart08357f82005-06-03 05:36:00 -0700690 /* Safest setup for "flush_icache_range()" */
691 ia64_i_cache_stride_shift = I_CACHE_STRIDE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 goto out;
693 }
694
695 for (l = 0; l < levels; ++l) {
696 status = ia64_pal_cache_config_info(l, /* cache_type (data_or_unified)= */ 2,
697 &cci);
698 if (status != 0) {
699 printk(KERN_ERR
Zoltan Menyhart08357f82005-06-03 05:36:00 -0700700 "%s: ia64_pal_cache_config_info(l=%lu, 2) failed (status=%ld)\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 __FUNCTION__, l, status);
702 max = SMP_CACHE_BYTES;
Zoltan Menyhart08357f82005-06-03 05:36:00 -0700703 /* The safest setup for "flush_icache_range()" */
704 cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
705 cci.pcci_unified = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 }
707 line_size = 1 << cci.pcci_line_size;
708 if (line_size > max)
709 max = line_size;
Zoltan Menyhart08357f82005-06-03 05:36:00 -0700710 if (!cci.pcci_unified) {
711 status = ia64_pal_cache_config_info(l,
712 /* cache_type (instruction)= */ 1,
713 &cci);
714 if (status != 0) {
715 printk(KERN_ERR
716 "%s: ia64_pal_cache_config_info(l=%lu, 1) failed (status=%ld)\n",
717 __FUNCTION__, l, status);
718 /* The safest setup for "flush_icache_range()" */
719 cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
720 }
721 }
722 if (cci.pcci_stride < ia64_i_cache_stride_shift)
723 ia64_i_cache_stride_shift = cci.pcci_stride;
724 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 out:
726 if (max > ia64_max_cacheline_size)
727 ia64_max_cacheline_size = max;
728}
729
730/*
731 * cpu_init() initializes state that is per-CPU. This function acts
732 * as a 'CPU state barrier', nothing should get across.
733 */
734void
735cpu_init (void)
736{
737 extern void __devinit ia64_mmu_init (void *);
738 unsigned long num_phys_stacked;
739 pal_vm_info_2_u_t vmi;
740 unsigned int max_ctx;
741 struct cpuinfo_ia64 *cpu_info;
742 void *cpu_data;
743
744 cpu_data = per_cpu_init();
745
746 /*
747 * We set ar.k3 so that assembly code in MCA handler can compute
748 * physical addresses of per cpu variables with a simple:
749 * phys = ar.k3 + &per_cpu_var
750 */
751 ia64_set_kr(IA64_KR_PER_CPU_DATA,
752 ia64_tpa(cpu_data) - (long) __per_cpu_start);
753
754 get_max_cacheline_size();
755
756 /*
757 * We can't pass "local_cpu_data" to identify_cpu() because we haven't called
758 * ia64_mmu_init() yet. And we can't call ia64_mmu_init() first because it
759 * depends on the data returned by identify_cpu(). We break the dependency by
760 * accessing cpu_data() through the canonical per-CPU address.
761 */
762 cpu_info = cpu_data + ((char *) &__ia64_per_cpu_var(cpu_info) - __per_cpu_start);
763 identify_cpu(cpu_info);
764
765#ifdef CONFIG_MCKINLEY
766 {
767# define FEATURE_SET 16
768 struct ia64_pal_retval iprv;
769
770 if (cpu_info->family == 0x1f) {
771 PAL_CALL_PHYS(iprv, PAL_PROC_GET_FEATURES, 0, FEATURE_SET, 0);
772 if ((iprv.status == 0) && (iprv.v0 & 0x80) && (iprv.v2 & 0x80))
773 PAL_CALL_PHYS(iprv, PAL_PROC_SET_FEATURES,
774 (iprv.v1 | 0x80), FEATURE_SET, 0);
775 }
776 }
777#endif
778
779 /* Clear the stack memory reserved for pt_regs: */
780 memset(ia64_task_regs(current), 0, sizeof(struct pt_regs));
781
782 ia64_set_kr(IA64_KR_FPU_OWNER, 0);
783
784 /*
785 * Initialize the page-table base register to a global
786 * directory with all zeroes. This ensure that we can handle
787 * TLB-misses to user address-space even before we created the
788 * first user address-space. This may happen, e.g., due to
789 * aggressive use of lfetch.fault.
790 */
791 ia64_set_kr(IA64_KR_PT_BASE, __pa(ia64_imva(empty_zero_page)));
792
793 /*
Tony Luck86ebacd2005-06-08 12:12:48 -0700794 * Initialize default control register to defer speculative faults except
795 * for those arising from TLB misses, which are not deferred. The
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 * kernel MUST NOT depend on a particular setting of these bits (in other words,
797 * the kernel must have recovery code for all speculative accesses). Turn on
798 * dcr.lc as per recommendation by the architecture team. Most IA-32 apps
799 * shouldn't be affected by this (moral: keep your ia32 locks aligned and you'll
800 * be fine).
801 */
802 ia64_setreg(_IA64_REG_CR_DCR, ( IA64_DCR_DP | IA64_DCR_DK | IA64_DCR_DX | IA64_DCR_DR
803 | IA64_DCR_DA | IA64_DCR_DD | IA64_DCR_LC));
804 atomic_inc(&init_mm.mm_count);
805 current->active_mm = &init_mm;
806 if (current->mm)
807 BUG();
808
809 ia64_mmu_init(ia64_imva(cpu_data));
810 ia64_mca_cpu_init(ia64_imva(cpu_data));
811
812#ifdef CONFIG_IA32_SUPPORT
813 ia32_cpu_init();
814#endif
815
816 /* Clear ITC to eliminiate sched_clock() overflows in human time. */
817 ia64_set_itc(0);
818
819 /* disable all local interrupt sources: */
820 ia64_set_itv(1 << 16);
821 ia64_set_lrr0(1 << 16);
822 ia64_set_lrr1(1 << 16);
823 ia64_setreg(_IA64_REG_CR_PMV, 1 << 16);
824 ia64_setreg(_IA64_REG_CR_CMCV, 1 << 16);
825
826 /* clear TPR & XTP to enable all interrupt classes: */
827 ia64_setreg(_IA64_REG_CR_TPR, 0);
828#ifdef CONFIG_SMP
829 normal_xtp();
830#endif
831
832 /* set ia64_ctx.max_rid to the maximum RID that is supported by all CPUs: */
833 if (ia64_pal_vm_summary(NULL, &vmi) == 0)
834 max_ctx = (1U << (vmi.pal_vm_info_2_s.rid_size - 3)) - 1;
835 else {
836 printk(KERN_WARNING "cpu_init: PAL VM summary failed, assuming 18 RID bits\n");
837 max_ctx = (1U << 15) - 1; /* use architected minimum */
838 }
839 while (max_ctx < ia64_ctx.max_ctx) {
840 unsigned int old = ia64_ctx.max_ctx;
841 if (cmpxchg(&ia64_ctx.max_ctx, old, max_ctx) == old)
842 break;
843 }
844
845 if (ia64_pal_rse_info(&num_phys_stacked, NULL) != 0) {
846 printk(KERN_WARNING "cpu_init: PAL RSE info failed; assuming 96 physical "
847 "stacked regs\n");
848 num_phys_stacked = 96;
849 }
850 /* size of physical stacked register partition plus 8 bytes: */
851 __get_cpu_var(ia64_phys_stacked_size_p8) = num_phys_stacked*8 + 8;
852 platform_cpu_init();
Venkatesh Pallipadi6c4fa562005-04-18 23:06:47 -0400853 pm_idle = default_idle;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854}
855
856void
857check_bugs (void)
858{
859 ia64_patch_mckinley_e9((unsigned long) __start___mckinley_e9_bundles,
860 (unsigned long) __end___mckinley_e9_bundles);
861}