blob: 4161a35dd3d3badda60535a3ab90295a117cf477 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include "drmP.h"
31#include "drm.h"
32#include "radeon_drm.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020033#include "radeon_reg.h"
34#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000035#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100036#include "r100d.h"
Jerome Glissed4550902009-10-01 10:12:06 +020037#include "rs100d.h"
38#include "rv200d.h"
39#include "rv250d.h"
Alex Deucher49e02b72010-04-23 17:57:27 -040040#include "atom.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100041
Ben Hutchings70967ab2009-08-29 14:53:51 +010042#include <linux/firmware.h>
43#include <linux/platform_device.h>
44
Dave Airlie551ebd82009-09-01 15:25:57 +100045#include "r100_reg_safe.h"
46#include "rn50_reg_safe.h"
47
Ben Hutchings70967ab2009-08-29 14:53:51 +010048/* Firmware Names */
49#define FIRMWARE_R100 "radeon/R100_cp.bin"
50#define FIRMWARE_R200 "radeon/R200_cp.bin"
51#define FIRMWARE_R300 "radeon/R300_cp.bin"
52#define FIRMWARE_R420 "radeon/R420_cp.bin"
53#define FIRMWARE_RS690 "radeon/RS690_cp.bin"
54#define FIRMWARE_RS600 "radeon/RS600_cp.bin"
55#define FIRMWARE_R520 "radeon/R520_cp.bin"
56
57MODULE_FIRMWARE(FIRMWARE_R100);
58MODULE_FIRMWARE(FIRMWARE_R200);
59MODULE_FIRMWARE(FIRMWARE_R300);
60MODULE_FIRMWARE(FIRMWARE_R420);
61MODULE_FIRMWARE(FIRMWARE_RS690);
62MODULE_FIRMWARE(FIRMWARE_RS600);
63MODULE_FIRMWARE(FIRMWARE_R520);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064
Dave Airlie551ebd82009-09-01 15:25:57 +100065#include "r100_track.h"
66
Jerome Glisse771fe6b2009-06-05 14:42:42 +020067/* This files gather functions specifics to:
68 * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
Jerome Glisse771fe6b2009-06-05 14:42:42 +020069 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +020070
Alex Deuchera48b9b42010-04-22 14:03:55 -040071void r100_get_power_state(struct radeon_device *rdev,
72 enum radeon_pm_action action)
73{
74 int i;
75 rdev->pm.can_upclock = true;
76 rdev->pm.can_downclock = true;
77
78 switch (action) {
79 case PM_ACTION_MINIMUM:
80 rdev->pm.requested_power_state_index = 0;
81 rdev->pm.can_downclock = false;
82 break;
83 case PM_ACTION_DOWNCLOCK:
84 if (rdev->pm.current_power_state_index == 0) {
85 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
86 rdev->pm.can_downclock = false;
87 } else {
88 if (rdev->pm.active_crtc_count > 1) {
89 for (i = 0; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -040090 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -040091 continue;
92 else if (i >= rdev->pm.current_power_state_index) {
93 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
94 break;
95 } else {
96 rdev->pm.requested_power_state_index = i;
97 break;
98 }
99 }
100 } else
101 rdev->pm.requested_power_state_index =
102 rdev->pm.current_power_state_index - 1;
103 }
Alex Deucherd7311172010-05-03 01:13:14 -0400104 /* don't use the power state if crtcs are active and no display flag is set */
105 if ((rdev->pm.active_crtc_count > 0) &&
106 (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
107 RADEON_PM_MODE_NO_DISPLAY)) {
108 rdev->pm.requested_power_state_index++;
109 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400110 break;
111 case PM_ACTION_UPCLOCK:
112 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
113 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
114 rdev->pm.can_upclock = false;
115 } else {
116 if (rdev->pm.active_crtc_count > 1) {
117 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
Alex Deucherd7311172010-05-03 01:13:14 -0400118 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400119 continue;
120 else if (i <= rdev->pm.current_power_state_index) {
121 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
122 break;
123 } else {
124 rdev->pm.requested_power_state_index = i;
125 break;
126 }
127 }
128 } else
129 rdev->pm.requested_power_state_index =
130 rdev->pm.current_power_state_index + 1;
131 }
132 break;
Alex Deucher58e21df2010-03-22 13:31:08 -0400133 case PM_ACTION_DEFAULT:
134 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
135 rdev->pm.can_upclock = false;
136 break;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400137 case PM_ACTION_NONE:
138 default:
139 DRM_ERROR("Requested mode for not defined action\n");
140 return;
141 }
142 /* only one clock mode per power state */
143 rdev->pm.requested_clock_mode_index = 0;
144
145 DRM_INFO("Requested: e: %d m: %d p: %d\n",
146 rdev->pm.power_state[rdev->pm.requested_power_state_index].
147 clock_info[rdev->pm.requested_clock_mode_index].sclk,
148 rdev->pm.power_state[rdev->pm.requested_power_state_index].
149 clock_info[rdev->pm.requested_clock_mode_index].mclk,
150 rdev->pm.power_state[rdev->pm.requested_power_state_index].
Alex Deucher79daedc2010-04-22 14:25:19 -0400151 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400152}
153
Alex Deuchera4248162010-04-24 14:50:23 -0400154void r100_set_power_state(struct radeon_device *rdev, bool static_switch)
Alex Deucherbae6b562010-04-22 13:38:05 -0400155{
Alex Deuchera48b9b42010-04-22 14:03:55 -0400156 u32 sclk, mclk;
157
158 if (rdev->pm.current_power_state_index == rdev->pm.requested_power_state_index)
Alex Deucherbae6b562010-04-22 13:38:05 -0400159 return;
160
Alex Deuchera48b9b42010-04-22 14:03:55 -0400161 if (radeon_gui_idle(rdev)) {
Alex Deucherbae6b562010-04-22 13:38:05 -0400162
Alex Deuchera48b9b42010-04-22 14:03:55 -0400163 sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
164 clock_info[rdev->pm.requested_clock_mode_index].sclk;
165 if (sclk > rdev->clock.default_sclk)
166 sclk = rdev->clock.default_sclk;
Alex Deucherbae6b562010-04-22 13:38:05 -0400167
Alex Deuchera48b9b42010-04-22 14:03:55 -0400168 mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
169 clock_info[rdev->pm.requested_clock_mode_index].mclk;
170 if (mclk > rdev->clock.default_mclk)
171 mclk = rdev->clock.default_mclk;
172 /* don't change the mclk with multiple crtcs */
173 if (rdev->pm.active_crtc_count > 1)
174 mclk = rdev->clock.default_mclk;
Alex Deucherbae6b562010-04-22 13:38:05 -0400175
Alex Deuchera4248162010-04-24 14:50:23 -0400176 /* voltage, pcie lanes, etc.*/
177 radeon_pm_misc(rdev);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400178
Alex Deuchera4248162010-04-24 14:50:23 -0400179 if (static_switch) {
180 radeon_pm_prepare(rdev);
181 /* set engine clock */
182 if (sclk != rdev->pm.current_sclk) {
183 radeon_set_engine_clock(rdev, sclk);
184 rdev->pm.current_sclk = sclk;
185 DRM_INFO("Setting: e: %d\n", sclk);
186 }
Alex Deuchera4248162010-04-24 14:50:23 -0400187 /* set memory clock */
188 if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
189 radeon_set_memory_clock(rdev, mclk);
190 rdev->pm.current_mclk = mclk;
191 DRM_INFO("Setting: m: %d\n", mclk);
192 }
Alex Deuchera4248162010-04-24 14:50:23 -0400193 radeon_pm_finish(rdev);
194 } else {
Matthew Garrett15a7df82010-04-28 14:45:05 -0400195 radeon_sync_with_vblank(rdev);
196
197 if (!radeon_pm_in_vbl(rdev))
198 return;
199
Alex Deucher539d2412010-04-29 00:22:43 -0400200 radeon_pm_prepare(rdev);
Alex Deuchera4248162010-04-24 14:50:23 -0400201 /* set engine clock */
202 if (sclk != rdev->pm.current_sclk) {
Alex Deuchera4248162010-04-24 14:50:23 -0400203 radeon_pm_debug_check_in_vbl(rdev, false);
204 radeon_set_engine_clock(rdev, sclk);
205 radeon_pm_debug_check_in_vbl(rdev, true);
206 rdev->pm.current_sclk = sclk;
207 DRM_INFO("Setting: e: %d\n", sclk);
208 }
Alex Deucherbae6b562010-04-22 13:38:05 -0400209
Alex Deuchera4248162010-04-24 14:50:23 -0400210 /* set memory clock */
211 if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
Alex Deuchera4248162010-04-24 14:50:23 -0400212 radeon_pm_debug_check_in_vbl(rdev, false);
Alex Deuchera4248162010-04-24 14:50:23 -0400213 radeon_set_memory_clock(rdev, mclk);
Alex Deuchera4248162010-04-24 14:50:23 -0400214 radeon_pm_debug_check_in_vbl(rdev, true);
215 rdev->pm.current_mclk = mclk;
216 DRM_INFO("Setting: m: %d\n", mclk);
217 }
Alex Deucher539d2412010-04-29 00:22:43 -0400218 radeon_pm_finish(rdev);
Alex Deuchera4248162010-04-24 14:50:23 -0400219 }
Alex Deucherbae6b562010-04-22 13:38:05 -0400220
Alex Deuchera48b9b42010-04-22 14:03:55 -0400221 rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
222 rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
223 } else
Alex Deucherd7311172010-05-03 01:13:14 -0400224 DRM_INFO("pm: GUI not idle!!!\n");
Alex Deucherbae6b562010-04-22 13:38:05 -0400225}
226
Alex Deucher49e02b72010-04-23 17:57:27 -0400227void r100_pm_misc(struct radeon_device *rdev)
228{
Alex Deucher49e02b72010-04-23 17:57:27 -0400229 int requested_index = rdev->pm.requested_power_state_index;
230 struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
231 struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
232 u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
233
234 if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
235 if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
236 tmp = RREG32(voltage->gpio.reg);
237 if (voltage->active_high)
238 tmp |= voltage->gpio.mask;
239 else
240 tmp &= ~(voltage->gpio.mask);
241 WREG32(voltage->gpio.reg, tmp);
242 if (voltage->delay)
243 udelay(voltage->delay);
244 } else {
245 tmp = RREG32(voltage->gpio.reg);
246 if (voltage->active_high)
247 tmp &= ~voltage->gpio.mask;
248 else
249 tmp |= voltage->gpio.mask;
250 WREG32(voltage->gpio.reg, tmp);
251 if (voltage->delay)
252 udelay(voltage->delay);
253 }
254 }
255
256 sclk_cntl = RREG32_PLL(SCLK_CNTL);
257 sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
258 sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
259 sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
260 sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
261 if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
262 sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
263 if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
264 sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
265 else
266 sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
267 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
268 sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
269 else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
270 sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
271 } else
272 sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
273
274 if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
275 sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
276 if (voltage->delay) {
277 sclk_more_cntl |= VOLTAGE_DROP_SYNC;
278 switch (voltage->delay) {
279 case 33:
280 sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
281 break;
282 case 66:
283 sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
284 break;
285 case 99:
286 sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
287 break;
288 case 132:
289 sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
290 break;
291 }
292 } else
293 sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
294 } else
295 sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
296
297 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
298 sclk_cntl &= ~FORCE_HDP;
299 else
300 sclk_cntl |= FORCE_HDP;
301
302 WREG32_PLL(SCLK_CNTL, sclk_cntl);
303 WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
304 WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
305
306 /* set pcie lanes */
307 if ((rdev->flags & RADEON_IS_PCIE) &&
308 !(rdev->flags & RADEON_IS_IGP) &&
309 rdev->asic->set_pcie_lanes &&
310 (ps->pcie_lanes !=
311 rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
312 radeon_set_pcie_lanes(rdev,
313 ps->pcie_lanes);
314 DRM_INFO("Setting: p: %d\n", ps->pcie_lanes);
315 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400316}
317
318void r100_pm_prepare(struct radeon_device *rdev)
319{
320 struct drm_device *ddev = rdev->ddev;
321 struct drm_crtc *crtc;
322 struct radeon_crtc *radeon_crtc;
323 u32 tmp;
324
325 /* disable any active CRTCs */
326 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
327 radeon_crtc = to_radeon_crtc(crtc);
328 if (radeon_crtc->enabled) {
329 if (radeon_crtc->crtc_id) {
330 tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
331 tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
332 WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
333 } else {
334 tmp = RREG32(RADEON_CRTC_GEN_CNTL);
335 tmp |= RADEON_CRTC_DISP_REQ_EN_B;
336 WREG32(RADEON_CRTC_GEN_CNTL, tmp);
337 }
338 }
339 }
340}
341
342void r100_pm_finish(struct radeon_device *rdev)
343{
344 struct drm_device *ddev = rdev->ddev;
345 struct drm_crtc *crtc;
346 struct radeon_crtc *radeon_crtc;
347 u32 tmp;
348
349 /* enable any active CRTCs */
350 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
351 radeon_crtc = to_radeon_crtc(crtc);
352 if (radeon_crtc->enabled) {
353 if (radeon_crtc->crtc_id) {
354 tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
355 tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
356 WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
357 } else {
358 tmp = RREG32(RADEON_CRTC_GEN_CNTL);
359 tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
360 WREG32(RADEON_CRTC_GEN_CNTL, tmp);
361 }
362 }
363 }
364}
365
Alex Deucherdef9ba92010-04-22 12:39:58 -0400366bool r100_gui_idle(struct radeon_device *rdev)
367{
368 if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
369 return false;
370 else
371 return true;
372}
373
Alex Deucher05a05c52009-12-04 14:53:41 -0500374/* hpd for digital panel detect/disconnect */
375bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
376{
377 bool connected = false;
378
379 switch (hpd) {
380 case RADEON_HPD_1:
381 if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
382 connected = true;
383 break;
384 case RADEON_HPD_2:
385 if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
386 connected = true;
387 break;
388 default:
389 break;
390 }
391 return connected;
392}
393
394void r100_hpd_set_polarity(struct radeon_device *rdev,
395 enum radeon_hpd_id hpd)
396{
397 u32 tmp;
398 bool connected = r100_hpd_sense(rdev, hpd);
399
400 switch (hpd) {
401 case RADEON_HPD_1:
402 tmp = RREG32(RADEON_FP_GEN_CNTL);
403 if (connected)
404 tmp &= ~RADEON_FP_DETECT_INT_POL;
405 else
406 tmp |= RADEON_FP_DETECT_INT_POL;
407 WREG32(RADEON_FP_GEN_CNTL, tmp);
408 break;
409 case RADEON_HPD_2:
410 tmp = RREG32(RADEON_FP2_GEN_CNTL);
411 if (connected)
412 tmp &= ~RADEON_FP2_DETECT_INT_POL;
413 else
414 tmp |= RADEON_FP2_DETECT_INT_POL;
415 WREG32(RADEON_FP2_GEN_CNTL, tmp);
416 break;
417 default:
418 break;
419 }
420}
421
422void r100_hpd_init(struct radeon_device *rdev)
423{
424 struct drm_device *dev = rdev->ddev;
425 struct drm_connector *connector;
426
427 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
428 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
429 switch (radeon_connector->hpd.hpd) {
430 case RADEON_HPD_1:
431 rdev->irq.hpd[0] = true;
432 break;
433 case RADEON_HPD_2:
434 rdev->irq.hpd[1] = true;
435 break;
436 default:
437 break;
438 }
439 }
Jerome Glisse003e69f2010-01-07 15:39:14 +0100440 if (rdev->irq.installed)
441 r100_irq_set(rdev);
Alex Deucher05a05c52009-12-04 14:53:41 -0500442}
443
444void r100_hpd_fini(struct radeon_device *rdev)
445{
446 struct drm_device *dev = rdev->ddev;
447 struct drm_connector *connector;
448
449 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
450 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
451 switch (radeon_connector->hpd.hpd) {
452 case RADEON_HPD_1:
453 rdev->irq.hpd[0] = false;
454 break;
455 case RADEON_HPD_2:
456 rdev->irq.hpd[1] = false;
457 break;
458 default:
459 break;
460 }
461 }
462}
463
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200464/*
465 * PCI GART
466 */
467void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
468{
469 /* TODO: can we do somethings here ? */
470 /* It seems hw only cache one entry so we should discard this
471 * entry otherwise if first GPU GART read hit this entry it
472 * could end up in wrong address. */
473}
474
Jerome Glisse4aac0472009-09-14 18:29:49 +0200475int r100_pci_gart_init(struct radeon_device *rdev)
476{
477 int r;
478
479 if (rdev->gart.table.ram.ptr) {
480 WARN(1, "R100 PCI GART already initialized.\n");
481 return 0;
482 }
483 /* Initialize common gart structure */
484 r = radeon_gart_init(rdev);
485 if (r)
486 return r;
487 rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
488 rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
489 rdev->asic->gart_set_page = &r100_pci_gart_set_page;
490 return radeon_gart_table_ram_alloc(rdev);
491}
492
Dave Airlie17e15b02009-11-05 15:36:53 +1000493/* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
494void r100_enable_bm(struct radeon_device *rdev)
495{
496 uint32_t tmp;
497 /* Enable bus mastering */
498 tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
499 WREG32(RADEON_BUS_CNTL, tmp);
500}
501
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200502int r100_pci_gart_enable(struct radeon_device *rdev)
503{
504 uint32_t tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200505
Dave Airlie82568562010-02-05 16:00:07 +1000506 radeon_gart_restore(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200507 /* discard memory request outside of configured range */
508 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
509 WREG32(RADEON_AIC_CNTL, tmp);
510 /* set address range for PCI address translate */
Jerome Glissed594e462010-02-17 21:54:29 +0000511 WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
512 WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200513 /* set PCI GART page-table base address */
514 WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
515 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
516 WREG32(RADEON_AIC_CNTL, tmp);
517 r100_pci_gart_tlb_flush(rdev);
518 rdev->gart.ready = true;
519 return 0;
520}
521
522void r100_pci_gart_disable(struct radeon_device *rdev)
523{
524 uint32_t tmp;
525
526 /* discard memory request outside of configured range */
527 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
528 WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
529 WREG32(RADEON_AIC_LO_ADDR, 0);
530 WREG32(RADEON_AIC_HI_ADDR, 0);
531}
532
533int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
534{
535 if (i < 0 || i > rdev->gart.num_gpu_pages) {
536 return -EINVAL;
537 }
Dave Airlieed10f952009-06-29 18:29:11 +1000538 rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200539 return 0;
540}
541
Jerome Glisse4aac0472009-09-14 18:29:49 +0200542void r100_pci_gart_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200543{
Jerome Glissef9274562010-03-17 14:44:29 +0000544 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200545 r100_pci_gart_disable(rdev);
546 radeon_gart_table_ram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200547}
548
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200549int r100_irq_set(struct radeon_device *rdev)
550{
551 uint32_t tmp = 0;
552
Jerome Glisse003e69f2010-01-07 15:39:14 +0100553 if (!rdev->irq.installed) {
554 WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
555 WREG32(R_000040_GEN_INT_CNTL, 0);
556 return -EINVAL;
557 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200558 if (rdev->irq.sw_int) {
559 tmp |= RADEON_SW_INT_ENABLE;
560 }
Alex Deucher2031f772010-04-22 12:52:11 -0400561 if (rdev->irq.gui_idle) {
562 tmp |= RADEON_GUI_IDLE_MASK;
563 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200564 if (rdev->irq.crtc_vblank_int[0]) {
565 tmp |= RADEON_CRTC_VBLANK_MASK;
566 }
567 if (rdev->irq.crtc_vblank_int[1]) {
568 tmp |= RADEON_CRTC2_VBLANK_MASK;
569 }
Alex Deucher05a05c52009-12-04 14:53:41 -0500570 if (rdev->irq.hpd[0]) {
571 tmp |= RADEON_FP_DETECT_MASK;
572 }
573 if (rdev->irq.hpd[1]) {
574 tmp |= RADEON_FP2_DETECT_MASK;
575 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200576 WREG32(RADEON_GEN_INT_CNTL, tmp);
577 return 0;
578}
579
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200580void r100_irq_disable(struct radeon_device *rdev)
581{
582 u32 tmp;
583
584 WREG32(R_000040_GEN_INT_CNTL, 0);
585 /* Wait and acknowledge irq */
586 mdelay(1);
587 tmp = RREG32(R_000044_GEN_INT_STATUS);
588 WREG32(R_000044_GEN_INT_STATUS, tmp);
589}
590
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200591static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
592{
593 uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
Alex Deucher05a05c52009-12-04 14:53:41 -0500594 uint32_t irq_mask = RADEON_SW_INT_TEST |
595 RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
596 RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200597
Alex Deucher2031f772010-04-22 12:52:11 -0400598 /* the interrupt works, but the status bit is permanently asserted */
599 if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
600 if (!rdev->irq.gui_idle_acked)
601 irq_mask |= RADEON_GUI_IDLE_STAT;
602 }
603
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200604 if (irqs) {
605 WREG32(RADEON_GEN_INT_STATUS, irqs);
606 }
607 return irqs & irq_mask;
608}
609
610int r100_irq_process(struct radeon_device *rdev)
611{
Alex Deucher3e5cb982009-10-16 12:21:24 -0400612 uint32_t status, msi_rearm;
Alex Deucherd4877cf2009-12-04 16:56:37 -0500613 bool queue_hotplug = false;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200614
Alex Deucher2031f772010-04-22 12:52:11 -0400615 /* reset gui idle ack. the status bit is broken */
616 rdev->irq.gui_idle_acked = false;
617
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200618 status = r100_irq_ack(rdev);
619 if (!status) {
620 return IRQ_NONE;
621 }
Jerome Glissea513c182009-09-09 22:23:07 +0200622 if (rdev->shutdown) {
623 return IRQ_NONE;
624 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200625 while (status) {
626 /* SW interrupt */
627 if (status & RADEON_SW_INT_TEST) {
628 radeon_fence_process(rdev);
629 }
Alex Deucher2031f772010-04-22 12:52:11 -0400630 /* gui idle interrupt */
631 if (status & RADEON_GUI_IDLE_STAT) {
632 rdev->irq.gui_idle_acked = true;
633 rdev->pm.gui_idle = true;
634 wake_up(&rdev->irq.idle_queue);
635 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200636 /* Vertical blank interrupts */
637 if (status & RADEON_CRTC_VBLANK_STAT) {
638 drm_handle_vblank(rdev->ddev, 0);
Rafał Miłecki839461d2010-03-02 22:06:51 +0100639 rdev->pm.vblank_sync = true;
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100640 wake_up(&rdev->irq.vblank_queue);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200641 }
642 if (status & RADEON_CRTC2_VBLANK_STAT) {
643 drm_handle_vblank(rdev->ddev, 1);
Rafał Miłecki839461d2010-03-02 22:06:51 +0100644 rdev->pm.vblank_sync = true;
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100645 wake_up(&rdev->irq.vblank_queue);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200646 }
Alex Deucher05a05c52009-12-04 14:53:41 -0500647 if (status & RADEON_FP_DETECT_STAT) {
Alex Deucherd4877cf2009-12-04 16:56:37 -0500648 queue_hotplug = true;
649 DRM_DEBUG("HPD1\n");
Alex Deucher05a05c52009-12-04 14:53:41 -0500650 }
651 if (status & RADEON_FP2_DETECT_STAT) {
Alex Deucherd4877cf2009-12-04 16:56:37 -0500652 queue_hotplug = true;
653 DRM_DEBUG("HPD2\n");
Alex Deucher05a05c52009-12-04 14:53:41 -0500654 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200655 status = r100_irq_ack(rdev);
656 }
Alex Deucher2031f772010-04-22 12:52:11 -0400657 /* reset gui idle ack. the status bit is broken */
658 rdev->irq.gui_idle_acked = false;
Alex Deucherd4877cf2009-12-04 16:56:37 -0500659 if (queue_hotplug)
660 queue_work(rdev->wq, &rdev->hotplug_work);
Alex Deucher3e5cb982009-10-16 12:21:24 -0400661 if (rdev->msi_enabled) {
662 switch (rdev->family) {
663 case CHIP_RS400:
664 case CHIP_RS480:
665 msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
666 WREG32(RADEON_AIC_CNTL, msi_rearm);
667 WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
668 break;
669 default:
670 msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
671 WREG32(RADEON_MSI_REARM_EN, msi_rearm);
672 WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
673 break;
674 }
675 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200676 return IRQ_HANDLED;
677}
678
679u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
680{
681 if (crtc == 0)
682 return RREG32(RADEON_CRTC_CRNT_FRAME);
683 else
684 return RREG32(RADEON_CRTC2_CRNT_FRAME);
685}
686
Pauli Nieminen9e5b2af2010-02-04 19:20:53 +0200687/* Who ever call radeon_fence_emit should call ring_lock and ask
688 * for enough space (today caller are ib schedule and buffer move) */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200689void r100_fence_ring_emit(struct radeon_device *rdev,
690 struct radeon_fence *fence)
691{
Pauli Nieminen9e5b2af2010-02-04 19:20:53 +0200692 /* We have to make sure that caches are flushed before
693 * CPU might read something from VRAM. */
694 radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
695 radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
696 radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
697 radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200698 /* Wait until IDLE & CLEAN */
Alex Deucher4612dc92010-02-05 01:58:28 -0500699 radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
700 radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
Jerome Glissecafe6602010-01-07 12:39:21 +0100701 radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
702 radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
703 RADEON_HDP_READ_BUFFER_INVALIDATE);
704 radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
705 radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200706 /* Emit fence sequence & fire IRQ */
707 radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
708 radeon_ring_write(rdev, fence->seq);
709 radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
710 radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
711}
712
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200713int r100_wb_init(struct radeon_device *rdev)
714{
715 int r;
716
717 if (rdev->wb.wb_obj == NULL) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100718 r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
719 RADEON_GEM_DOMAIN_GTT,
720 &rdev->wb.wb_obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200721 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100722 dev_err(rdev->dev, "(%d) create WB buffer failed\n", r);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200723 return r;
724 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100725 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
726 if (unlikely(r != 0))
727 return r;
728 r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
729 &rdev->wb.gpu_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200730 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100731 dev_err(rdev->dev, "(%d) pin WB buffer failed\n", r);
732 radeon_bo_unreserve(rdev->wb.wb_obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200733 return r;
734 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100735 r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
736 radeon_bo_unreserve(rdev->wb.wb_obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200737 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100738 dev_err(rdev->dev, "(%d) map WB buffer failed\n", r);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200739 return r;
740 }
741 }
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200742 WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
743 WREG32(R_00070C_CP_RB_RPTR_ADDR,
744 S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
745 WREG32(R_000770_SCRATCH_UMSK, 0xff);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200746 return 0;
747}
748
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200749void r100_wb_disable(struct radeon_device *rdev)
750{
751 WREG32(R_000770_SCRATCH_UMSK, 0);
752}
753
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200754void r100_wb_fini(struct radeon_device *rdev)
755{
Jerome Glisse4c788672009-11-20 14:29:23 +0100756 int r;
757
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200758 r100_wb_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200759 if (rdev->wb.wb_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100760 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
761 if (unlikely(r != 0)) {
762 dev_err(rdev->dev, "(%d) can't finish WB\n", r);
763 return;
764 }
765 radeon_bo_kunmap(rdev->wb.wb_obj);
766 radeon_bo_unpin(rdev->wb.wb_obj);
767 radeon_bo_unreserve(rdev->wb.wb_obj);
768 radeon_bo_unref(&rdev->wb.wb_obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200769 rdev->wb.wb = NULL;
770 rdev->wb.wb_obj = NULL;
771 }
772}
773
774int r100_copy_blit(struct radeon_device *rdev,
775 uint64_t src_offset,
776 uint64_t dst_offset,
777 unsigned num_pages,
778 struct radeon_fence *fence)
779{
780 uint32_t cur_pages;
781 uint32_t stride_bytes = PAGE_SIZE;
782 uint32_t pitch;
783 uint32_t stride_pixels;
784 unsigned ndw;
785 int num_loops;
786 int r = 0;
787
788 /* radeon limited to 16k stride */
789 stride_bytes &= 0x3fff;
790 /* radeon pitch is /64 */
791 pitch = stride_bytes / 64;
792 stride_pixels = stride_bytes / 4;
793 num_loops = DIV_ROUND_UP(num_pages, 8191);
794
795 /* Ask for enough room for blit + flush + fence */
796 ndw = 64 + (10 * num_loops);
797 r = radeon_ring_lock(rdev, ndw);
798 if (r) {
799 DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
800 return -EINVAL;
801 }
802 while (num_pages > 0) {
803 cur_pages = num_pages;
804 if (cur_pages > 8191) {
805 cur_pages = 8191;
806 }
807 num_pages -= cur_pages;
808
809 /* pages are in Y direction - height
810 page width in X direction - width */
811 radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
812 radeon_ring_write(rdev,
813 RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
814 RADEON_GMC_DST_PITCH_OFFSET_CNTL |
815 RADEON_GMC_SRC_CLIPPING |
816 RADEON_GMC_DST_CLIPPING |
817 RADEON_GMC_BRUSH_NONE |
818 (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
819 RADEON_GMC_SRC_DATATYPE_COLOR |
820 RADEON_ROP3_S |
821 RADEON_DP_SRC_SOURCE_MEMORY |
822 RADEON_GMC_CLR_CMP_CNTL_DIS |
823 RADEON_GMC_WR_MSK_DIS);
824 radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
825 radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
826 radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
827 radeon_ring_write(rdev, 0);
828 radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
829 radeon_ring_write(rdev, num_pages);
830 radeon_ring_write(rdev, num_pages);
831 radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
832 }
833 radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
834 radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
835 radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
836 radeon_ring_write(rdev,
837 RADEON_WAIT_2D_IDLECLEAN |
838 RADEON_WAIT_HOST_IDLECLEAN |
839 RADEON_WAIT_DMA_GUI_IDLE);
840 if (fence) {
841 r = radeon_fence_emit(rdev, fence);
842 }
843 radeon_ring_unlock_commit(rdev);
844 return r;
845}
846
Jerome Glisse45600232009-09-09 22:23:45 +0200847static int r100_cp_wait_for_idle(struct radeon_device *rdev)
848{
849 unsigned i;
850 u32 tmp;
851
852 for (i = 0; i < rdev->usec_timeout; i++) {
853 tmp = RREG32(R_000E40_RBBM_STATUS);
854 if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
855 return 0;
856 }
857 udelay(1);
858 }
859 return -1;
860}
861
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200862void r100_ring_start(struct radeon_device *rdev)
863{
864 int r;
865
866 r = radeon_ring_lock(rdev, 2);
867 if (r) {
868 return;
869 }
870 radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
871 radeon_ring_write(rdev,
872 RADEON_ISYNC_ANY2D_IDLE3D |
873 RADEON_ISYNC_ANY3D_IDLE2D |
874 RADEON_ISYNC_WAIT_IDLEGUI |
875 RADEON_ISYNC_CPSCRATCH_IDLEGUI);
876 radeon_ring_unlock_commit(rdev);
877}
878
Ben Hutchings70967ab2009-08-29 14:53:51 +0100879
880/* Load the microcode for the CP */
881static int r100_cp_init_microcode(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200882{
Ben Hutchings70967ab2009-08-29 14:53:51 +0100883 struct platform_device *pdev;
884 const char *fw_name = NULL;
885 int err;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200886
Ben Hutchings70967ab2009-08-29 14:53:51 +0100887 DRM_DEBUG("\n");
888
889 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
890 err = IS_ERR(pdev);
891 if (err) {
892 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
893 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200894 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200895 if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
896 (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
897 (rdev->family == CHIP_RS200)) {
898 DRM_INFO("Loading R100 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100899 fw_name = FIRMWARE_R100;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200900 } else if ((rdev->family == CHIP_R200) ||
901 (rdev->family == CHIP_RV250) ||
902 (rdev->family == CHIP_RV280) ||
903 (rdev->family == CHIP_RS300)) {
904 DRM_INFO("Loading R200 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100905 fw_name = FIRMWARE_R200;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200906 } else if ((rdev->family == CHIP_R300) ||
907 (rdev->family == CHIP_R350) ||
908 (rdev->family == CHIP_RV350) ||
909 (rdev->family == CHIP_RV380) ||
910 (rdev->family == CHIP_RS400) ||
911 (rdev->family == CHIP_RS480)) {
912 DRM_INFO("Loading R300 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100913 fw_name = FIRMWARE_R300;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200914 } else if ((rdev->family == CHIP_R420) ||
915 (rdev->family == CHIP_R423) ||
916 (rdev->family == CHIP_RV410)) {
917 DRM_INFO("Loading R400 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100918 fw_name = FIRMWARE_R420;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200919 } else if ((rdev->family == CHIP_RS690) ||
920 (rdev->family == CHIP_RS740)) {
921 DRM_INFO("Loading RS690/RS740 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100922 fw_name = FIRMWARE_RS690;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200923 } else if (rdev->family == CHIP_RS600) {
924 DRM_INFO("Loading RS600 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100925 fw_name = FIRMWARE_RS600;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200926 } else if ((rdev->family == CHIP_RV515) ||
927 (rdev->family == CHIP_R520) ||
928 (rdev->family == CHIP_RV530) ||
929 (rdev->family == CHIP_R580) ||
930 (rdev->family == CHIP_RV560) ||
931 (rdev->family == CHIP_RV570)) {
932 DRM_INFO("Loading R500 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100933 fw_name = FIRMWARE_R520;
934 }
935
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000936 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
Ben Hutchings70967ab2009-08-29 14:53:51 +0100937 platform_device_unregister(pdev);
938 if (err) {
939 printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
940 fw_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000941 } else if (rdev->me_fw->size % 8) {
Ben Hutchings70967ab2009-08-29 14:53:51 +0100942 printk(KERN_ERR
943 "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000944 rdev->me_fw->size, fw_name);
Ben Hutchings70967ab2009-08-29 14:53:51 +0100945 err = -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000946 release_firmware(rdev->me_fw);
947 rdev->me_fw = NULL;
Ben Hutchings70967ab2009-08-29 14:53:51 +0100948 }
949 return err;
950}
Jerome Glissed4550902009-10-01 10:12:06 +0200951
Ben Hutchings70967ab2009-08-29 14:53:51 +0100952static void r100_cp_load_microcode(struct radeon_device *rdev)
953{
954 const __be32 *fw_data;
955 int i, size;
956
957 if (r100_gui_wait_for_idle(rdev)) {
958 printk(KERN_WARNING "Failed to wait GUI idle while "
959 "programming pipes. Bad things might happen.\n");
960 }
961
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000962 if (rdev->me_fw) {
963 size = rdev->me_fw->size / 4;
964 fw_data = (const __be32 *)&rdev->me_fw->data[0];
Ben Hutchings70967ab2009-08-29 14:53:51 +0100965 WREG32(RADEON_CP_ME_RAM_ADDR, 0);
966 for (i = 0; i < size; i += 2) {
967 WREG32(RADEON_CP_ME_RAM_DATAH,
968 be32_to_cpup(&fw_data[i]));
969 WREG32(RADEON_CP_ME_RAM_DATAL,
970 be32_to_cpup(&fw_data[i + 1]));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200971 }
972 }
973}
974
975int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
976{
977 unsigned rb_bufsz;
978 unsigned rb_blksz;
979 unsigned max_fetch;
980 unsigned pre_write_timer;
981 unsigned pre_write_limit;
982 unsigned indirect2_start;
983 unsigned indirect1_start;
984 uint32_t tmp;
985 int r;
986
987 if (r100_debugfs_cp_init(rdev)) {
988 DRM_ERROR("Failed to register debugfs file for CP !\n");
989 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000990 if (!rdev->me_fw) {
Ben Hutchings70967ab2009-08-29 14:53:51 +0100991 r = r100_cp_init_microcode(rdev);
992 if (r) {
993 DRM_ERROR("Failed to load firmware!\n");
994 return r;
995 }
996 }
997
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200998 /* Align ring size */
999 rb_bufsz = drm_order(ring_size / 8);
1000 ring_size = (1 << (rb_bufsz + 1)) * 4;
1001 r100_cp_load_microcode(rdev);
1002 r = radeon_ring_init(rdev, ring_size);
1003 if (r) {
1004 return r;
1005 }
1006 /* Each time the cp read 1024 bytes (16 dword/quadword) update
1007 * the rptr copy in system ram */
1008 rb_blksz = 9;
1009 /* cp will read 128bytes at a time (4 dwords) */
1010 max_fetch = 1;
1011 rdev->cp.align_mask = 16 - 1;
1012 /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
1013 pre_write_timer = 64;
1014 /* Force CP_RB_WPTR write if written more than one time before the
1015 * delay expire
1016 */
1017 pre_write_limit = 0;
1018 /* Setup the cp cache like this (cache size is 96 dwords) :
1019 * RING 0 to 15
1020 * INDIRECT1 16 to 79
1021 * INDIRECT2 80 to 95
1022 * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1023 * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
1024 * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1025 * Idea being that most of the gpu cmd will be through indirect1 buffer
1026 * so it gets the bigger cache.
1027 */
1028 indirect2_start = 80;
1029 indirect1_start = 16;
1030 /* cp setup */
1031 WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
Alex Deucherd6f28932009-11-02 16:01:27 -05001032 tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001033 REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
1034 REG_SET(RADEON_MAX_FETCH, max_fetch) |
1035 RADEON_RB_NO_UPDATE);
Alex Deucherd6f28932009-11-02 16:01:27 -05001036#ifdef __BIG_ENDIAN
1037 tmp |= RADEON_BUF_SWAP_32BIT;
1038#endif
1039 WREG32(RADEON_CP_RB_CNTL, tmp);
1040
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001041 /* Set ring address */
1042 DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
1043 WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
1044 /* Force read & write ptr to 0 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001045 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
1046 WREG32(RADEON_CP_RB_RPTR_WR, 0);
1047 WREG32(RADEON_CP_RB_WPTR, 0);
1048 WREG32(RADEON_CP_RB_CNTL, tmp);
1049 udelay(10);
1050 rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
1051 rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
Dave Airlie9e5786b2010-03-31 13:38:56 +10001052 /* protect against crazy HW on resume */
1053 rdev->cp.wptr &= rdev->cp.ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001054 /* Set cp mode to bus mastering & enable cp*/
1055 WREG32(RADEON_CP_CSQ_MODE,
1056 REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
1057 REG_SET(RADEON_INDIRECT1_START, indirect1_start));
1058 WREG32(0x718, 0);
1059 WREG32(0x744, 0x00004D4D);
1060 WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
1061 radeon_ring_start(rdev);
1062 r = radeon_ring_test(rdev);
1063 if (r) {
1064 DRM_ERROR("radeon: cp isn't working (%d).\n", r);
1065 return r;
1066 }
1067 rdev->cp.ready = true;
1068 return 0;
1069}
1070
1071void r100_cp_fini(struct radeon_device *rdev)
1072{
Jerome Glisse45600232009-09-09 22:23:45 +02001073 if (r100_cp_wait_for_idle(rdev)) {
1074 DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
1075 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001076 /* Disable ring */
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001077 r100_cp_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001078 radeon_ring_fini(rdev);
1079 DRM_INFO("radeon: cp finalized\n");
1080}
1081
1082void r100_cp_disable(struct radeon_device *rdev)
1083{
1084 /* Disable ring */
1085 rdev->cp.ready = false;
1086 WREG32(RADEON_CP_CSQ_MODE, 0);
1087 WREG32(RADEON_CP_CSQ_CNTL, 0);
1088 if (r100_gui_wait_for_idle(rdev)) {
1089 printk(KERN_WARNING "Failed to wait GUI idle while "
1090 "programming pipes. Bad things might happen.\n");
1091 }
1092}
1093
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001094void r100_cp_commit(struct radeon_device *rdev)
1095{
1096 WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
1097 (void)RREG32(RADEON_CP_RB_WPTR);
1098}
1099
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001100
1101/*
1102 * CS functions
1103 */
1104int r100_cs_parse_packet0(struct radeon_cs_parser *p,
1105 struct radeon_cs_packet *pkt,
Jerome Glisse068a1172009-06-17 13:28:30 +02001106 const unsigned *auth, unsigned n,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001107 radeon_packet0_check_t check)
1108{
1109 unsigned reg;
1110 unsigned i, j, m;
1111 unsigned idx;
1112 int r;
1113
1114 idx = pkt->idx + 1;
1115 reg = pkt->reg;
Jerome Glisse068a1172009-06-17 13:28:30 +02001116 /* Check that register fall into register range
1117 * determined by the number of entry (n) in the
1118 * safe register bitmap.
1119 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001120 if (pkt->one_reg_wr) {
1121 if ((reg >> 7) > n) {
1122 return -EINVAL;
1123 }
1124 } else {
1125 if (((reg + (pkt->count << 2)) >> 7) > n) {
1126 return -EINVAL;
1127 }
1128 }
1129 for (i = 0; i <= pkt->count; i++, idx++) {
1130 j = (reg >> 7);
1131 m = 1 << ((reg >> 2) & 31);
1132 if (auth[j] & m) {
1133 r = check(p, pkt, idx, reg);
1134 if (r) {
1135 return r;
1136 }
1137 }
1138 if (pkt->one_reg_wr) {
1139 if (!(auth[j] & m)) {
1140 break;
1141 }
1142 } else {
1143 reg += 4;
1144 }
1145 }
1146 return 0;
1147}
1148
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001149void r100_cs_dump_packet(struct radeon_cs_parser *p,
1150 struct radeon_cs_packet *pkt)
1151{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001152 volatile uint32_t *ib;
1153 unsigned i;
1154 unsigned idx;
1155
1156 ib = p->ib->ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001157 idx = pkt->idx;
1158 for (i = 0; i <= (pkt->count + 1); i++, idx++) {
1159 DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
1160 }
1161}
1162
1163/**
1164 * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
1165 * @parser: parser structure holding parsing context.
1166 * @pkt: where to store packet informations
1167 *
1168 * Assume that chunk_ib_index is properly set. Will return -EINVAL
1169 * if packet is bigger than remaining ib size. or if packets is unknown.
1170 **/
1171int r100_cs_packet_parse(struct radeon_cs_parser *p,
1172 struct radeon_cs_packet *pkt,
1173 unsigned idx)
1174{
1175 struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
Roel Kluinfa992392009-08-03 14:20:32 +02001176 uint32_t header;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001177
1178 if (idx >= ib_chunk->length_dw) {
1179 DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
1180 idx, ib_chunk->length_dw);
1181 return -EINVAL;
1182 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001183 header = radeon_get_ib_value(p, idx);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001184 pkt->idx = idx;
1185 pkt->type = CP_PACKET_GET_TYPE(header);
1186 pkt->count = CP_PACKET_GET_COUNT(header);
1187 switch (pkt->type) {
1188 case PACKET_TYPE0:
1189 pkt->reg = CP_PACKET0_GET_REG(header);
1190 pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
1191 break;
1192 case PACKET_TYPE3:
1193 pkt->opcode = CP_PACKET3_GET_OPCODE(header);
1194 break;
1195 case PACKET_TYPE2:
1196 pkt->count = -1;
1197 break;
1198 default:
1199 DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
1200 return -EINVAL;
1201 }
1202 if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
1203 DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
1204 pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
1205 return -EINVAL;
1206 }
1207 return 0;
1208}
1209
1210/**
Dave Airlie531369e2009-06-29 11:21:25 +10001211 * r100_cs_packet_next_vline() - parse userspace VLINE packet
1212 * @parser: parser structure holding parsing context.
1213 *
1214 * Userspace sends a special sequence for VLINE waits.
1215 * PACKET0 - VLINE_START_END + value
1216 * PACKET0 - WAIT_UNTIL +_value
1217 * RELOC (P3) - crtc_id in reloc.
1218 *
1219 * This function parses this and relocates the VLINE START END
1220 * and WAIT UNTIL packets to the correct crtc.
1221 * It also detects a switched off crtc and nulls out the
1222 * wait in that case.
1223 */
1224int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
1225{
Dave Airlie531369e2009-06-29 11:21:25 +10001226 struct drm_mode_object *obj;
1227 struct drm_crtc *crtc;
1228 struct radeon_crtc *radeon_crtc;
1229 struct radeon_cs_packet p3reloc, waitreloc;
1230 int crtc_id;
1231 int r;
1232 uint32_t header, h_idx, reg;
Dave Airlie513bcb42009-09-23 16:56:27 +10001233 volatile uint32_t *ib;
Dave Airlie531369e2009-06-29 11:21:25 +10001234
Dave Airlie513bcb42009-09-23 16:56:27 +10001235 ib = p->ib->ptr;
Dave Airlie531369e2009-06-29 11:21:25 +10001236
1237 /* parse the wait until */
1238 r = r100_cs_packet_parse(p, &waitreloc, p->idx);
1239 if (r)
1240 return r;
1241
1242 /* check its a wait until and only 1 count */
1243 if (waitreloc.reg != RADEON_WAIT_UNTIL ||
1244 waitreloc.count != 0) {
1245 DRM_ERROR("vline wait had illegal wait until segment\n");
1246 r = -EINVAL;
1247 return r;
1248 }
1249
Dave Airlie513bcb42009-09-23 16:56:27 +10001250 if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
Dave Airlie531369e2009-06-29 11:21:25 +10001251 DRM_ERROR("vline wait had illegal wait until\n");
1252 r = -EINVAL;
1253 return r;
1254 }
1255
1256 /* jump over the NOP */
Alex Deucher90ebd062009-09-25 16:39:24 -04001257 r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
Dave Airlie531369e2009-06-29 11:21:25 +10001258 if (r)
1259 return r;
1260
1261 h_idx = p->idx - 2;
Alex Deucher90ebd062009-09-25 16:39:24 -04001262 p->idx += waitreloc.count + 2;
1263 p->idx += p3reloc.count + 2;
Dave Airlie531369e2009-06-29 11:21:25 +10001264
Dave Airlie513bcb42009-09-23 16:56:27 +10001265 header = radeon_get_ib_value(p, h_idx);
1266 crtc_id = radeon_get_ib_value(p, h_idx + 5);
Dave Airlied4ac6a02009-10-08 11:32:49 +10001267 reg = CP_PACKET0_GET_REG(header);
Dave Airlie531369e2009-06-29 11:21:25 +10001268 mutex_lock(&p->rdev->ddev->mode_config.mutex);
1269 obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
1270 if (!obj) {
1271 DRM_ERROR("cannot find crtc %d\n", crtc_id);
1272 r = -EINVAL;
1273 goto out;
1274 }
1275 crtc = obj_to_crtc(obj);
1276 radeon_crtc = to_radeon_crtc(crtc);
1277 crtc_id = radeon_crtc->crtc_id;
1278
1279 if (!crtc->enabled) {
1280 /* if the CRTC isn't enabled - we need to nop out the wait until */
Dave Airlie513bcb42009-09-23 16:56:27 +10001281 ib[h_idx + 2] = PACKET2(0);
1282 ib[h_idx + 3] = PACKET2(0);
Dave Airlie531369e2009-06-29 11:21:25 +10001283 } else if (crtc_id == 1) {
1284 switch (reg) {
1285 case AVIVO_D1MODE_VLINE_START_END:
Alex Deucher90ebd062009-09-25 16:39:24 -04001286 header &= ~R300_CP_PACKET0_REG_MASK;
Dave Airlie531369e2009-06-29 11:21:25 +10001287 header |= AVIVO_D2MODE_VLINE_START_END >> 2;
1288 break;
1289 case RADEON_CRTC_GUI_TRIG_VLINE:
Alex Deucher90ebd062009-09-25 16:39:24 -04001290 header &= ~R300_CP_PACKET0_REG_MASK;
Dave Airlie531369e2009-06-29 11:21:25 +10001291 header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
1292 break;
1293 default:
1294 DRM_ERROR("unknown crtc reloc\n");
1295 r = -EINVAL;
1296 goto out;
1297 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001298 ib[h_idx] = header;
1299 ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
Dave Airlie531369e2009-06-29 11:21:25 +10001300 }
1301out:
1302 mutex_unlock(&p->rdev->ddev->mode_config.mutex);
1303 return r;
1304}
1305
1306/**
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001307 * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
1308 * @parser: parser structure holding parsing context.
1309 * @data: pointer to relocation data
1310 * @offset_start: starting offset
1311 * @offset_mask: offset mask (to align start offset on)
1312 * @reloc: reloc informations
1313 *
1314 * Check next packet is relocation packet3, do bo validation and compute
1315 * GPU offset using the provided start.
1316 **/
1317int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
1318 struct radeon_cs_reloc **cs_reloc)
1319{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001320 struct radeon_cs_chunk *relocs_chunk;
1321 struct radeon_cs_packet p3reloc;
1322 unsigned idx;
1323 int r;
1324
1325 if (p->chunk_relocs_idx == -1) {
1326 DRM_ERROR("No relocation chunk !\n");
1327 return -EINVAL;
1328 }
1329 *cs_reloc = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001330 relocs_chunk = &p->chunks[p->chunk_relocs_idx];
1331 r = r100_cs_packet_parse(p, &p3reloc, p->idx);
1332 if (r) {
1333 return r;
1334 }
1335 p->idx += p3reloc.count + 2;
1336 if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
1337 DRM_ERROR("No packet3 for relocation for packet at %d.\n",
1338 p3reloc.idx);
1339 r100_cs_dump_packet(p, &p3reloc);
1340 return -EINVAL;
1341 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001342 idx = radeon_get_ib_value(p, p3reloc.idx + 1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001343 if (idx >= relocs_chunk->length_dw) {
1344 DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
1345 idx, relocs_chunk->length_dw);
1346 r100_cs_dump_packet(p, &p3reloc);
1347 return -EINVAL;
1348 }
1349 /* FIXME: we assume reloc size is 4 dwords */
1350 *cs_reloc = p->relocs_ptr[(idx / 4)];
1351 return 0;
1352}
1353
Dave Airlie551ebd82009-09-01 15:25:57 +10001354static int r100_get_vtx_size(uint32_t vtx_fmt)
1355{
1356 int vtx_size;
1357 vtx_size = 2;
1358 /* ordered according to bits in spec */
1359 if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
1360 vtx_size++;
1361 if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
1362 vtx_size += 3;
1363 if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
1364 vtx_size++;
1365 if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
1366 vtx_size++;
1367 if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
1368 vtx_size += 3;
1369 if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
1370 vtx_size++;
1371 if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
1372 vtx_size++;
1373 if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
1374 vtx_size += 2;
1375 if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
1376 vtx_size += 2;
1377 if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
1378 vtx_size++;
1379 if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
1380 vtx_size += 2;
1381 if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
1382 vtx_size++;
1383 if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
1384 vtx_size += 2;
1385 if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
1386 vtx_size++;
1387 if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
1388 vtx_size++;
1389 /* blend weight */
1390 if (vtx_fmt & (0x7 << 15))
1391 vtx_size += (vtx_fmt >> 15) & 0x7;
1392 if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
1393 vtx_size += 3;
1394 if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
1395 vtx_size += 2;
1396 if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
1397 vtx_size++;
1398 if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
1399 vtx_size++;
1400 if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
1401 vtx_size++;
1402 if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
1403 vtx_size++;
1404 return vtx_size;
1405}
1406
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001407static int r100_packet0_check(struct radeon_cs_parser *p,
Dave Airlie551ebd82009-09-01 15:25:57 +10001408 struct radeon_cs_packet *pkt,
1409 unsigned idx, unsigned reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001410{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001411 struct radeon_cs_reloc *reloc;
Dave Airlie551ebd82009-09-01 15:25:57 +10001412 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001413 volatile uint32_t *ib;
1414 uint32_t tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001415 int r;
Dave Airlie551ebd82009-09-01 15:25:57 +10001416 int i, face;
Dave Airliee024e112009-06-24 09:48:08 +10001417 u32 tile_flags = 0;
Dave Airlie513bcb42009-09-23 16:56:27 +10001418 u32 idx_value;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001419
1420 ib = p->ib->ptr;
Dave Airlie551ebd82009-09-01 15:25:57 +10001421 track = (struct r100_cs_track *)p->track;
1422
Dave Airlie513bcb42009-09-23 16:56:27 +10001423 idx_value = radeon_get_ib_value(p, idx);
1424
Dave Airlie551ebd82009-09-01 15:25:57 +10001425 switch (reg) {
1426 case RADEON_CRTC_GUI_TRIG_VLINE:
1427 r = r100_cs_packet_parse_vline(p);
1428 if (r) {
1429 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1430 idx, reg);
1431 r100_cs_dump_packet(p, pkt);
1432 return r;
1433 }
1434 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001435 /* FIXME: only allow PACKET3 blit? easier to check for out of
1436 * range access */
Dave Airlie551ebd82009-09-01 15:25:57 +10001437 case RADEON_DST_PITCH_OFFSET:
1438 case RADEON_SRC_PITCH_OFFSET:
1439 r = r100_reloc_pitch_offset(p, pkt, idx, reg);
1440 if (r)
1441 return r;
1442 break;
1443 case RADEON_RB3D_DEPTHOFFSET:
1444 r = r100_cs_packet_next_reloc(p, &reloc);
1445 if (r) {
1446 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1447 idx, reg);
1448 r100_cs_dump_packet(p, pkt);
1449 return r;
1450 }
1451 track->zb.robj = reloc->robj;
Dave Airlie513bcb42009-09-23 16:56:27 +10001452 track->zb.offset = idx_value;
1453 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001454 break;
1455 case RADEON_RB3D_COLOROFFSET:
1456 r = r100_cs_packet_next_reloc(p, &reloc);
1457 if (r) {
1458 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1459 idx, reg);
1460 r100_cs_dump_packet(p, pkt);
1461 return r;
1462 }
1463 track->cb[0].robj = reloc->robj;
Dave Airlie513bcb42009-09-23 16:56:27 +10001464 track->cb[0].offset = idx_value;
1465 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001466 break;
1467 case RADEON_PP_TXOFFSET_0:
1468 case RADEON_PP_TXOFFSET_1:
1469 case RADEON_PP_TXOFFSET_2:
1470 i = (reg - RADEON_PP_TXOFFSET_0) / 24;
1471 r = r100_cs_packet_next_reloc(p, &reloc);
1472 if (r) {
1473 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1474 idx, reg);
1475 r100_cs_dump_packet(p, pkt);
1476 return r;
1477 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001478 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001479 track->textures[i].robj = reloc->robj;
1480 break;
1481 case RADEON_PP_CUBIC_OFFSET_T0_0:
1482 case RADEON_PP_CUBIC_OFFSET_T0_1:
1483 case RADEON_PP_CUBIC_OFFSET_T0_2:
1484 case RADEON_PP_CUBIC_OFFSET_T0_3:
1485 case RADEON_PP_CUBIC_OFFSET_T0_4:
1486 i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
1487 r = r100_cs_packet_next_reloc(p, &reloc);
1488 if (r) {
1489 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1490 idx, reg);
1491 r100_cs_dump_packet(p, pkt);
1492 return r;
1493 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001494 track->textures[0].cube_info[i].offset = idx_value;
1495 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001496 track->textures[0].cube_info[i].robj = reloc->robj;
1497 break;
1498 case RADEON_PP_CUBIC_OFFSET_T1_0:
1499 case RADEON_PP_CUBIC_OFFSET_T1_1:
1500 case RADEON_PP_CUBIC_OFFSET_T1_2:
1501 case RADEON_PP_CUBIC_OFFSET_T1_3:
1502 case RADEON_PP_CUBIC_OFFSET_T1_4:
1503 i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
1504 r = r100_cs_packet_next_reloc(p, &reloc);
1505 if (r) {
1506 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1507 idx, reg);
1508 r100_cs_dump_packet(p, pkt);
1509 return r;
1510 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001511 track->textures[1].cube_info[i].offset = idx_value;
1512 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001513 track->textures[1].cube_info[i].robj = reloc->robj;
1514 break;
1515 case RADEON_PP_CUBIC_OFFSET_T2_0:
1516 case RADEON_PP_CUBIC_OFFSET_T2_1:
1517 case RADEON_PP_CUBIC_OFFSET_T2_2:
1518 case RADEON_PP_CUBIC_OFFSET_T2_3:
1519 case RADEON_PP_CUBIC_OFFSET_T2_4:
1520 i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
1521 r = r100_cs_packet_next_reloc(p, &reloc);
1522 if (r) {
1523 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1524 idx, reg);
1525 r100_cs_dump_packet(p, pkt);
1526 return r;
1527 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001528 track->textures[2].cube_info[i].offset = idx_value;
1529 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001530 track->textures[2].cube_info[i].robj = reloc->robj;
1531 break;
1532 case RADEON_RE_WIDTH_HEIGHT:
Dave Airlie513bcb42009-09-23 16:56:27 +10001533 track->maxy = ((idx_value >> 16) & 0x7FF);
Dave Airlie551ebd82009-09-01 15:25:57 +10001534 break;
1535 case RADEON_RB3D_COLORPITCH:
1536 r = r100_cs_packet_next_reloc(p, &reloc);
1537 if (r) {
1538 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1539 idx, reg);
1540 r100_cs_dump_packet(p, pkt);
1541 return r;
1542 }
Dave Airliee024e112009-06-24 09:48:08 +10001543
Dave Airlie551ebd82009-09-01 15:25:57 +10001544 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1545 tile_flags |= RADEON_COLOR_TILE_ENABLE;
1546 if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1547 tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
Dave Airliee024e112009-06-24 09:48:08 +10001548
Dave Airlie513bcb42009-09-23 16:56:27 +10001549 tmp = idx_value & ~(0x7 << 16);
Dave Airlie551ebd82009-09-01 15:25:57 +10001550 tmp |= tile_flags;
1551 ib[idx] = tmp;
1552
Dave Airlie513bcb42009-09-23 16:56:27 +10001553 track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
Dave Airlie551ebd82009-09-01 15:25:57 +10001554 break;
1555 case RADEON_RB3D_DEPTHPITCH:
Dave Airlie513bcb42009-09-23 16:56:27 +10001556 track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
Dave Airlie551ebd82009-09-01 15:25:57 +10001557 break;
1558 case RADEON_RB3D_CNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001559 switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001560 case 7:
1561 case 8:
1562 case 9:
1563 case 11:
1564 case 12:
1565 track->cb[0].cpp = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001566 break;
Dave Airlie551ebd82009-09-01 15:25:57 +10001567 case 3:
1568 case 4:
1569 case 15:
1570 track->cb[0].cpp = 2;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001571 break;
Dave Airlie551ebd82009-09-01 15:25:57 +10001572 case 6:
1573 track->cb[0].cpp = 4;
Dave Airlie17782d92009-08-21 10:07:54 +10001574 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001575 default:
Dave Airlie551ebd82009-09-01 15:25:57 +10001576 DRM_ERROR("Invalid color buffer format (%d) !\n",
Dave Airlie513bcb42009-09-23 16:56:27 +10001577 ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
Dave Airlie551ebd82009-09-01 15:25:57 +10001578 return -EINVAL;
1579 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001580 track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
Dave Airlie551ebd82009-09-01 15:25:57 +10001581 break;
1582 case RADEON_RB3D_ZSTENCILCNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001583 switch (idx_value & 0xf) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001584 case 0:
1585 track->zb.cpp = 2;
1586 break;
1587 case 2:
1588 case 3:
1589 case 4:
1590 case 5:
1591 case 9:
1592 case 11:
1593 track->zb.cpp = 4;
1594 break;
1595 default:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001596 break;
1597 }
Dave Airlie551ebd82009-09-01 15:25:57 +10001598 break;
1599 case RADEON_RB3D_ZPASS_ADDR:
1600 r = r100_cs_packet_next_reloc(p, &reloc);
1601 if (r) {
1602 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1603 idx, reg);
1604 r100_cs_dump_packet(p, pkt);
1605 return r;
1606 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001607 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001608 break;
1609 case RADEON_PP_CNTL:
1610 {
Dave Airlie513bcb42009-09-23 16:56:27 +10001611 uint32_t temp = idx_value >> 4;
Dave Airlie551ebd82009-09-01 15:25:57 +10001612 for (i = 0; i < track->num_texture; i++)
1613 track->textures[i].enabled = !!(temp & (1 << i));
1614 }
1615 break;
1616 case RADEON_SE_VF_CNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001617 track->vap_vf_cntl = idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +10001618 break;
1619 case RADEON_SE_VTX_FMT:
Dave Airlie513bcb42009-09-23 16:56:27 +10001620 track->vtx_size = r100_get_vtx_size(idx_value);
Dave Airlie551ebd82009-09-01 15:25:57 +10001621 break;
1622 case RADEON_PP_TEX_SIZE_0:
1623 case RADEON_PP_TEX_SIZE_1:
1624 case RADEON_PP_TEX_SIZE_2:
1625 i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
Dave Airlie513bcb42009-09-23 16:56:27 +10001626 track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
1627 track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
Dave Airlie551ebd82009-09-01 15:25:57 +10001628 break;
1629 case RADEON_PP_TEX_PITCH_0:
1630 case RADEON_PP_TEX_PITCH_1:
1631 case RADEON_PP_TEX_PITCH_2:
1632 i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
Dave Airlie513bcb42009-09-23 16:56:27 +10001633 track->textures[i].pitch = idx_value + 32;
Dave Airlie551ebd82009-09-01 15:25:57 +10001634 break;
1635 case RADEON_PP_TXFILTER_0:
1636 case RADEON_PP_TXFILTER_1:
1637 case RADEON_PP_TXFILTER_2:
1638 i = (reg - RADEON_PP_TXFILTER_0) / 24;
Dave Airlie513bcb42009-09-23 16:56:27 +10001639 track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
Dave Airlie551ebd82009-09-01 15:25:57 +10001640 >> RADEON_MAX_MIP_LEVEL_SHIFT);
Dave Airlie513bcb42009-09-23 16:56:27 +10001641 tmp = (idx_value >> 23) & 0x7;
Dave Airlie551ebd82009-09-01 15:25:57 +10001642 if (tmp == 2 || tmp == 6)
1643 track->textures[i].roundup_w = false;
Dave Airlie513bcb42009-09-23 16:56:27 +10001644 tmp = (idx_value >> 27) & 0x7;
Dave Airlie551ebd82009-09-01 15:25:57 +10001645 if (tmp == 2 || tmp == 6)
1646 track->textures[i].roundup_h = false;
1647 break;
1648 case RADEON_PP_TXFORMAT_0:
1649 case RADEON_PP_TXFORMAT_1:
1650 case RADEON_PP_TXFORMAT_2:
1651 i = (reg - RADEON_PP_TXFORMAT_0) / 24;
Dave Airlie513bcb42009-09-23 16:56:27 +10001652 if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001653 track->textures[i].use_pitch = 1;
1654 } else {
1655 track->textures[i].use_pitch = 0;
Dave Airlie513bcb42009-09-23 16:56:27 +10001656 track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
1657 track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
Dave Airlie551ebd82009-09-01 15:25:57 +10001658 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001659 if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
Dave Airlie551ebd82009-09-01 15:25:57 +10001660 track->textures[i].tex_coord_type = 2;
Dave Airlie513bcb42009-09-23 16:56:27 +10001661 switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001662 case RADEON_TXFORMAT_I8:
1663 case RADEON_TXFORMAT_RGB332:
1664 case RADEON_TXFORMAT_Y8:
1665 track->textures[i].cpp = 1;
1666 break;
1667 case RADEON_TXFORMAT_AI88:
1668 case RADEON_TXFORMAT_ARGB1555:
1669 case RADEON_TXFORMAT_RGB565:
1670 case RADEON_TXFORMAT_ARGB4444:
1671 case RADEON_TXFORMAT_VYUY422:
1672 case RADEON_TXFORMAT_YVYU422:
Dave Airlie551ebd82009-09-01 15:25:57 +10001673 case RADEON_TXFORMAT_SHADOW16:
1674 case RADEON_TXFORMAT_LDUDV655:
1675 case RADEON_TXFORMAT_DUDV88:
1676 track->textures[i].cpp = 2;
1677 break;
1678 case RADEON_TXFORMAT_ARGB8888:
1679 case RADEON_TXFORMAT_RGBA8888:
Dave Airlie551ebd82009-09-01 15:25:57 +10001680 case RADEON_TXFORMAT_SHADOW32:
1681 case RADEON_TXFORMAT_LDUDUV8888:
1682 track->textures[i].cpp = 4;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001683 break;
Dave Airlied785d782009-12-07 13:16:06 +10001684 case RADEON_TXFORMAT_DXT1:
1685 track->textures[i].cpp = 1;
1686 track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
1687 break;
1688 case RADEON_TXFORMAT_DXT23:
1689 case RADEON_TXFORMAT_DXT45:
1690 track->textures[i].cpp = 1;
1691 track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
1692 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001693 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001694 track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
1695 track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
Dave Airlie551ebd82009-09-01 15:25:57 +10001696 break;
1697 case RADEON_PP_CUBIC_FACES_0:
1698 case RADEON_PP_CUBIC_FACES_1:
1699 case RADEON_PP_CUBIC_FACES_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001700 tmp = idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +10001701 i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
1702 for (face = 0; face < 4; face++) {
1703 track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
1704 track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
1705 }
1706 break;
1707 default:
1708 printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
1709 reg, idx);
1710 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001711 }
1712 return 0;
1713}
1714
Jerome Glisse068a1172009-06-17 13:28:30 +02001715int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1716 struct radeon_cs_packet *pkt,
Jerome Glisse4c788672009-11-20 14:29:23 +01001717 struct radeon_bo *robj)
Jerome Glisse068a1172009-06-17 13:28:30 +02001718{
Jerome Glisse068a1172009-06-17 13:28:30 +02001719 unsigned idx;
Dave Airlie513bcb42009-09-23 16:56:27 +10001720 u32 value;
Jerome Glisse068a1172009-06-17 13:28:30 +02001721 idx = pkt->idx + 1;
Dave Airlie513bcb42009-09-23 16:56:27 +10001722 value = radeon_get_ib_value(p, idx + 2);
Jerome Glisse4c788672009-11-20 14:29:23 +01001723 if ((value + 1) > radeon_bo_size(robj)) {
Jerome Glisse068a1172009-06-17 13:28:30 +02001724 DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
1725 "(need %u have %lu) !\n",
Dave Airlie513bcb42009-09-23 16:56:27 +10001726 value + 1,
Jerome Glisse4c788672009-11-20 14:29:23 +01001727 radeon_bo_size(robj));
Jerome Glisse068a1172009-06-17 13:28:30 +02001728 return -EINVAL;
1729 }
1730 return 0;
1731}
1732
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001733static int r100_packet3_check(struct radeon_cs_parser *p,
1734 struct radeon_cs_packet *pkt)
1735{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001736 struct radeon_cs_reloc *reloc;
Dave Airlie551ebd82009-09-01 15:25:57 +10001737 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001738 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001739 volatile uint32_t *ib;
1740 int r;
1741
1742 ib = p->ib->ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001743 idx = pkt->idx + 1;
Dave Airlie551ebd82009-09-01 15:25:57 +10001744 track = (struct r100_cs_track *)p->track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001745 switch (pkt->opcode) {
1746 case PACKET3_3D_LOAD_VBPNTR:
Dave Airlie513bcb42009-09-23 16:56:27 +10001747 r = r100_packet3_load_vbpntr(p, pkt, idx);
1748 if (r)
1749 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001750 break;
1751 case PACKET3_INDX_BUFFER:
1752 r = r100_cs_packet_next_reloc(p, &reloc);
1753 if (r) {
1754 DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1755 r100_cs_dump_packet(p, pkt);
1756 return r;
1757 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001758 ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
Jerome Glisse068a1172009-06-17 13:28:30 +02001759 r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
1760 if (r) {
1761 return r;
1762 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001763 break;
1764 case 0x23:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001765 /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
1766 r = r100_cs_packet_next_reloc(p, &reloc);
1767 if (r) {
1768 DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1769 r100_cs_dump_packet(p, pkt);
1770 return r;
1771 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001772 ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001773 track->num_arrays = 1;
Dave Airlie513bcb42009-09-23 16:56:27 +10001774 track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
Dave Airlie551ebd82009-09-01 15:25:57 +10001775
1776 track->arrays[0].robj = reloc->robj;
1777 track->arrays[0].esize = track->vtx_size;
1778
Dave Airlie513bcb42009-09-23 16:56:27 +10001779 track->max_indx = radeon_get_ib_value(p, idx+1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001780
Dave Airlie513bcb42009-09-23 16:56:27 +10001781 track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
Dave Airlie551ebd82009-09-01 15:25:57 +10001782 track->immd_dwords = pkt->count - 1;
1783 r = r100_cs_track_check(p->rdev, track);
1784 if (r)
1785 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001786 break;
1787 case PACKET3_3D_DRAW_IMMD:
Dave Airlie513bcb42009-09-23 16:56:27 +10001788 if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001789 DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1790 return -EINVAL;
1791 }
Alex Deuchercf57fc72010-01-18 20:20:07 -05001792 track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
Dave Airlie513bcb42009-09-23 16:56:27 +10001793 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001794 track->immd_dwords = pkt->count - 1;
1795 r = r100_cs_track_check(p->rdev, track);
1796 if (r)
1797 return r;
1798 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001799 /* triggers drawing using in-packet vertex data */
1800 case PACKET3_3D_DRAW_IMMD_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001801 if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001802 DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1803 return -EINVAL;
1804 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001805 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001806 track->immd_dwords = pkt->count;
1807 r = r100_cs_track_check(p->rdev, track);
1808 if (r)
1809 return r;
1810 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001811 /* triggers drawing using in-packet vertex data */
1812 case PACKET3_3D_DRAW_VBUF_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001813 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001814 r = r100_cs_track_check(p->rdev, track);
1815 if (r)
1816 return r;
1817 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001818 /* triggers drawing of vertex buffers setup elsewhere */
1819 case PACKET3_3D_DRAW_INDX_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001820 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001821 r = r100_cs_track_check(p->rdev, track);
1822 if (r)
1823 return r;
1824 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001825 /* triggers drawing using indices to vertex buffer */
1826 case PACKET3_3D_DRAW_VBUF:
Dave Airlie513bcb42009-09-23 16:56:27 +10001827 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001828 r = r100_cs_track_check(p->rdev, track);
1829 if (r)
1830 return r;
1831 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001832 /* triggers drawing of vertex buffers setup elsewhere */
1833 case PACKET3_3D_DRAW_INDX:
Dave Airlie513bcb42009-09-23 16:56:27 +10001834 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001835 r = r100_cs_track_check(p->rdev, track);
1836 if (r)
1837 return r;
1838 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001839 /* triggers drawing using indices to vertex buffer */
1840 case PACKET3_NOP:
1841 break;
1842 default:
1843 DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
1844 return -EINVAL;
1845 }
1846 return 0;
1847}
1848
1849int r100_cs_parse(struct radeon_cs_parser *p)
1850{
1851 struct radeon_cs_packet pkt;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001852 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001853 int r;
1854
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001855 track = kzalloc(sizeof(*track), GFP_KERNEL);
1856 r100_cs_track_clear(p->rdev, track);
1857 p->track = track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001858 do {
1859 r = r100_cs_packet_parse(p, &pkt, p->idx);
1860 if (r) {
1861 return r;
1862 }
1863 p->idx += pkt.count + 2;
1864 switch (pkt.type) {
Jerome Glisse068a1172009-06-17 13:28:30 +02001865 case PACKET_TYPE0:
Dave Airlie551ebd82009-09-01 15:25:57 +10001866 if (p->rdev->family >= CHIP_R200)
1867 r = r100_cs_parse_packet0(p, &pkt,
1868 p->rdev->config.r100.reg_safe_bm,
1869 p->rdev->config.r100.reg_safe_bm_size,
1870 &r200_packet0_check);
1871 else
1872 r = r100_cs_parse_packet0(p, &pkt,
1873 p->rdev->config.r100.reg_safe_bm,
1874 p->rdev->config.r100.reg_safe_bm_size,
1875 &r100_packet0_check);
Jerome Glisse068a1172009-06-17 13:28:30 +02001876 break;
1877 case PACKET_TYPE2:
1878 break;
1879 case PACKET_TYPE3:
1880 r = r100_packet3_check(p, &pkt);
1881 break;
1882 default:
1883 DRM_ERROR("Unknown packet type %d !\n",
1884 pkt.type);
1885 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001886 }
1887 if (r) {
1888 return r;
1889 }
1890 } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
1891 return 0;
1892}
1893
1894
1895/*
1896 * Global GPU functions
1897 */
1898void r100_errata(struct radeon_device *rdev)
1899{
1900 rdev->pll_errata = 0;
1901
1902 if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
1903 rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
1904 }
1905
1906 if (rdev->family == CHIP_RV100 ||
1907 rdev->family == CHIP_RS100 ||
1908 rdev->family == CHIP_RS200) {
1909 rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
1910 }
1911}
1912
1913/* Wait for vertical sync on primary CRTC */
1914void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
1915{
1916 uint32_t crtc_gen_cntl, tmp;
1917 int i;
1918
1919 crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
1920 if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
1921 !(crtc_gen_cntl & RADEON_CRTC_EN)) {
1922 return;
1923 }
1924 /* Clear the CRTC_VBLANK_SAVE bit */
1925 WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
1926 for (i = 0; i < rdev->usec_timeout; i++) {
1927 tmp = RREG32(RADEON_CRTC_STATUS);
1928 if (tmp & RADEON_CRTC_VBLANK_SAVE) {
1929 return;
1930 }
1931 DRM_UDELAY(1);
1932 }
1933}
1934
1935/* Wait for vertical sync on secondary CRTC */
1936void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
1937{
1938 uint32_t crtc2_gen_cntl, tmp;
1939 int i;
1940
1941 crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
1942 if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
1943 !(crtc2_gen_cntl & RADEON_CRTC2_EN))
1944 return;
1945
1946 /* Clear the CRTC_VBLANK_SAVE bit */
1947 WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
1948 for (i = 0; i < rdev->usec_timeout; i++) {
1949 tmp = RREG32(RADEON_CRTC2_STATUS);
1950 if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
1951 return;
1952 }
1953 DRM_UDELAY(1);
1954 }
1955}
1956
1957int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
1958{
1959 unsigned i;
1960 uint32_t tmp;
1961
1962 for (i = 0; i < rdev->usec_timeout; i++) {
1963 tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
1964 if (tmp >= n) {
1965 return 0;
1966 }
1967 DRM_UDELAY(1);
1968 }
1969 return -1;
1970}
1971
1972int r100_gui_wait_for_idle(struct radeon_device *rdev)
1973{
1974 unsigned i;
1975 uint32_t tmp;
1976
1977 if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
1978 printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
1979 " Bad things might happen.\n");
1980 }
1981 for (i = 0; i < rdev->usec_timeout; i++) {
1982 tmp = RREG32(RADEON_RBBM_STATUS);
Alex Deucher4612dc92010-02-05 01:58:28 -05001983 if (!(tmp & RADEON_RBBM_ACTIVE)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001984 return 0;
1985 }
1986 DRM_UDELAY(1);
1987 }
1988 return -1;
1989}
1990
1991int r100_mc_wait_for_idle(struct radeon_device *rdev)
1992{
1993 unsigned i;
1994 uint32_t tmp;
1995
1996 for (i = 0; i < rdev->usec_timeout; i++) {
1997 /* read MC_STATUS */
Alex Deucher4612dc92010-02-05 01:58:28 -05001998 tmp = RREG32(RADEON_MC_STATUS);
1999 if (tmp & RADEON_MC_IDLE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002000 return 0;
2001 }
2002 DRM_UDELAY(1);
2003 }
2004 return -1;
2005}
2006
Jerome Glisse225758d2010-03-09 14:45:10 +00002007void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002008{
Jerome Glisse225758d2010-03-09 14:45:10 +00002009 lockup->last_cp_rptr = cp->rptr;
2010 lockup->last_jiffies = jiffies;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002011}
2012
Jerome Glisse225758d2010-03-09 14:45:10 +00002013/**
2014 * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
2015 * @rdev: radeon device structure
2016 * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations
2017 * @cp: radeon_cp structure holding CP information
2018 *
2019 * We don't need to initialize the lockup tracking information as we will either
2020 * have CP rptr to a different value of jiffies wrap around which will force
2021 * initialization of the lockup tracking informations.
2022 *
2023 * A possible false positivie is if we get call after while and last_cp_rptr ==
2024 * the current CP rptr, even if it's unlikely it might happen. To avoid this
2025 * if the elapsed time since last call is bigger than 2 second than we return
2026 * false and update the tracking information. Due to this the caller must call
2027 * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
2028 * the fencing code should be cautious about that.
2029 *
2030 * Caller should write to the ring to force CP to do something so we don't get
2031 * false positive when CP is just gived nothing to do.
2032 *
2033 **/
2034bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002035{
Jerome Glisse225758d2010-03-09 14:45:10 +00002036 unsigned long cjiffies, elapsed;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002037
Jerome Glisse225758d2010-03-09 14:45:10 +00002038 cjiffies = jiffies;
2039 if (!time_after(cjiffies, lockup->last_jiffies)) {
2040 /* likely a wrap around */
2041 lockup->last_cp_rptr = cp->rptr;
2042 lockup->last_jiffies = jiffies;
2043 return false;
2044 }
2045 if (cp->rptr != lockup->last_cp_rptr) {
2046 /* CP is still working no lockup */
2047 lockup->last_cp_rptr = cp->rptr;
2048 lockup->last_jiffies = jiffies;
2049 return false;
2050 }
2051 elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
2052 if (elapsed >= 3000) {
2053 /* very likely the improbable case where current
2054 * rptr is equal to last recorded, a while ago, rptr
2055 * this is more likely a false positive update tracking
2056 * information which should force us to be recall at
2057 * latter point
2058 */
2059 lockup->last_cp_rptr = cp->rptr;
2060 lockup->last_jiffies = jiffies;
2061 return false;
2062 }
2063 if (elapsed >= 1000) {
2064 dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
2065 return true;
2066 }
2067 /* give a chance to the GPU ... */
2068 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002069}
2070
Jerome Glisse225758d2010-03-09 14:45:10 +00002071bool r100_gpu_is_lockup(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002072{
Jerome Glisse225758d2010-03-09 14:45:10 +00002073 u32 rbbm_status;
2074 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002075
Jerome Glisse225758d2010-03-09 14:45:10 +00002076 rbbm_status = RREG32(R_000E40_RBBM_STATUS);
2077 if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
2078 r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp);
2079 return false;
2080 }
2081 /* force CP activities */
2082 r = radeon_ring_lock(rdev, 2);
2083 if (!r) {
2084 /* PACKET2 NOP */
2085 radeon_ring_write(rdev, 0x80000000);
2086 radeon_ring_write(rdev, 0x80000000);
2087 radeon_ring_unlock_commit(rdev);
2088 }
2089 rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
2090 return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp);
2091}
2092
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002093void r100_bm_disable(struct radeon_device *rdev)
2094{
2095 u32 tmp;
2096
2097 /* disable bus mastering */
2098 tmp = RREG32(R_000030_BUS_CNTL);
2099 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002100 mdelay(1);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002101 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
2102 mdelay(1);
2103 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
2104 tmp = RREG32(RADEON_BUS_CNTL);
2105 mdelay(1);
2106 pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
2107 pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
2108 mdelay(1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002109}
2110
Jerome Glissea2d07b72010-03-09 14:45:11 +00002111int r100_asic_reset(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002112{
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002113 struct r100_mc_save save;
2114 u32 status, tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002115
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002116 r100_mc_stop(rdev, &save);
2117 status = RREG32(R_000E40_RBBM_STATUS);
2118 if (!G_000E40_GUI_ACTIVE(status)) {
2119 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002120 }
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002121 status = RREG32(R_000E40_RBBM_STATUS);
2122 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2123 /* stop CP */
2124 WREG32(RADEON_CP_CSQ_CNTL, 0);
2125 tmp = RREG32(RADEON_CP_RB_CNTL);
2126 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
2127 WREG32(RADEON_CP_RB_RPTR_WR, 0);
2128 WREG32(RADEON_CP_RB_WPTR, 0);
2129 WREG32(RADEON_CP_RB_CNTL, tmp);
2130 /* save PCI state */
2131 pci_save_state(rdev->pdev);
2132 /* disable bus mastering */
2133 r100_bm_disable(rdev);
2134 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
2135 S_0000F0_SOFT_RESET_RE(1) |
2136 S_0000F0_SOFT_RESET_PP(1) |
2137 S_0000F0_SOFT_RESET_RB(1));
2138 RREG32(R_0000F0_RBBM_SOFT_RESET);
2139 mdelay(500);
2140 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
2141 mdelay(1);
2142 status = RREG32(R_000E40_RBBM_STATUS);
2143 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002144 /* reset CP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002145 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
2146 RREG32(R_0000F0_RBBM_SOFT_RESET);
2147 mdelay(500);
2148 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
2149 mdelay(1);
2150 status = RREG32(R_000E40_RBBM_STATUS);
2151 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2152 /* restore PCI & busmastering */
2153 pci_restore_state(rdev->pdev);
2154 r100_enable_bm(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002155 /* Check if GPU is idle */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002156 if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
2157 G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
2158 dev_err(rdev->dev, "failed to reset GPU\n");
2159 rdev->gpu_lockup = true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002160 return -1;
2161 }
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002162 r100_mc_resume(rdev, &save);
2163 dev_info(rdev->dev, "GPU reset succeed\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002164 return 0;
2165}
2166
Alex Deucher92cde002009-12-04 10:55:12 -05002167void r100_set_common_regs(struct radeon_device *rdev)
2168{
Alex Deucher2739d492010-02-05 03:34:16 -05002169 struct drm_device *dev = rdev->ddev;
2170 bool force_dac2 = false;
Dave Airlied6680462010-03-31 13:41:35 +10002171 u32 tmp;
Alex Deucher2739d492010-02-05 03:34:16 -05002172
Alex Deucher92cde002009-12-04 10:55:12 -05002173 /* set these so they don't interfere with anything */
2174 WREG32(RADEON_OV0_SCALE_CNTL, 0);
2175 WREG32(RADEON_SUBPIC_CNTL, 0);
2176 WREG32(RADEON_VIPH_CONTROL, 0);
2177 WREG32(RADEON_I2C_CNTL_1, 0);
2178 WREG32(RADEON_DVI_I2C_CNTL_1, 0);
2179 WREG32(RADEON_CAP0_TRIG_CNTL, 0);
2180 WREG32(RADEON_CAP1_TRIG_CNTL, 0);
Alex Deucher2739d492010-02-05 03:34:16 -05002181
2182 /* always set up dac2 on rn50 and some rv100 as lots
2183 * of servers seem to wire it up to a VGA port but
2184 * don't report it in the bios connector
2185 * table.
2186 */
2187 switch (dev->pdev->device) {
2188 /* RN50 */
2189 case 0x515e:
2190 case 0x5969:
2191 force_dac2 = true;
2192 break;
2193 /* RV100*/
2194 case 0x5159:
2195 case 0x515a:
2196 /* DELL triple head servers */
2197 if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
2198 ((dev->pdev->subsystem_device == 0x016c) ||
2199 (dev->pdev->subsystem_device == 0x016d) ||
2200 (dev->pdev->subsystem_device == 0x016e) ||
2201 (dev->pdev->subsystem_device == 0x016f) ||
2202 (dev->pdev->subsystem_device == 0x0170) ||
2203 (dev->pdev->subsystem_device == 0x017d) ||
2204 (dev->pdev->subsystem_device == 0x017e) ||
2205 (dev->pdev->subsystem_device == 0x0183) ||
2206 (dev->pdev->subsystem_device == 0x018a) ||
2207 (dev->pdev->subsystem_device == 0x019a)))
2208 force_dac2 = true;
2209 break;
2210 }
2211
2212 if (force_dac2) {
2213 u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
2214 u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
2215 u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
2216
2217 /* For CRT on DAC2, don't turn it on if BIOS didn't
2218 enable it, even it's detected.
2219 */
2220
2221 /* force it to crtc0 */
2222 dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
2223 dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
2224 disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
2225
2226 /* set up the TV DAC */
2227 tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
2228 RADEON_TV_DAC_STD_MASK |
2229 RADEON_TV_DAC_RDACPD |
2230 RADEON_TV_DAC_GDACPD |
2231 RADEON_TV_DAC_BDACPD |
2232 RADEON_TV_DAC_BGADJ_MASK |
2233 RADEON_TV_DAC_DACADJ_MASK);
2234 tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
2235 RADEON_TV_DAC_NHOLD |
2236 RADEON_TV_DAC_STD_PS2 |
2237 (0x58 << 16));
2238
2239 WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
2240 WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
2241 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
2242 }
Dave Airlied6680462010-03-31 13:41:35 +10002243
2244 /* switch PM block to ACPI mode */
2245 tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
2246 tmp &= ~RADEON_PM_MODE_SEL;
2247 WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
2248
Alex Deucher92cde002009-12-04 10:55:12 -05002249}
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002250
2251/*
2252 * VRAM info
2253 */
2254static void r100_vram_get_type(struct radeon_device *rdev)
2255{
2256 uint32_t tmp;
2257
2258 rdev->mc.vram_is_ddr = false;
2259 if (rdev->flags & RADEON_IS_IGP)
2260 rdev->mc.vram_is_ddr = true;
2261 else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
2262 rdev->mc.vram_is_ddr = true;
2263 if ((rdev->family == CHIP_RV100) ||
2264 (rdev->family == CHIP_RS100) ||
2265 (rdev->family == CHIP_RS200)) {
2266 tmp = RREG32(RADEON_MEM_CNTL);
2267 if (tmp & RV100_HALF_MODE) {
2268 rdev->mc.vram_width = 32;
2269 } else {
2270 rdev->mc.vram_width = 64;
2271 }
2272 if (rdev->flags & RADEON_SINGLE_CRTC) {
2273 rdev->mc.vram_width /= 4;
2274 rdev->mc.vram_is_ddr = true;
2275 }
2276 } else if (rdev->family <= CHIP_RV280) {
2277 tmp = RREG32(RADEON_MEM_CNTL);
2278 if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
2279 rdev->mc.vram_width = 128;
2280 } else {
2281 rdev->mc.vram_width = 64;
2282 }
2283 } else {
2284 /* newer IGPs */
2285 rdev->mc.vram_width = 128;
2286 }
2287}
2288
Dave Airlie2a0f8912009-07-11 04:44:47 +10002289static u32 r100_get_accessible_vram(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002290{
Dave Airlie2a0f8912009-07-11 04:44:47 +10002291 u32 aper_size;
2292 u8 byte;
2293
2294 aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
2295
2296 /* Set HDP_APER_CNTL only on cards that are known not to be broken,
2297 * that is has the 2nd generation multifunction PCI interface
2298 */
2299 if (rdev->family == CHIP_RV280 ||
2300 rdev->family >= CHIP_RV350) {
2301 WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
2302 ~RADEON_HDP_APER_CNTL);
2303 DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
2304 return aper_size * 2;
2305 }
2306
2307 /* Older cards have all sorts of funny issues to deal with. First
2308 * check if it's a multifunction card by reading the PCI config
2309 * header type... Limit those to one aperture size
2310 */
2311 pci_read_config_byte(rdev->pdev, 0xe, &byte);
2312 if (byte & 0x80) {
2313 DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
2314 DRM_INFO("Limiting VRAM to one aperture\n");
2315 return aper_size;
2316 }
2317
2318 /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
2319 * have set it up. We don't write this as it's broken on some ASICs but
2320 * we expect the BIOS to have done the right thing (might be too optimistic...)
2321 */
2322 if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
2323 return aper_size * 2;
2324 return aper_size;
2325}
2326
2327void r100_vram_init_sizes(struct radeon_device *rdev)
2328{
2329 u64 config_aper_size;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002330
Jerome Glissed594e462010-02-17 21:54:29 +00002331 /* work out accessible VRAM */
Jerome Glissed594e462010-02-17 21:54:29 +00002332 rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
2333 rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00002334 rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
2335 /* FIXME we don't use the second aperture yet when we could use it */
2336 if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
2337 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002338 config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002339 if (rdev->flags & RADEON_IS_IGP) {
2340 uint32_t tom;
2341 /* read NB_TOM to get the amount of ram stolen for the GPU */
2342 tom = RREG32(RADEON_NB_TOM);
Dave Airlie7a50f012009-07-21 20:39:30 +10002343 rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
Dave Airlie7a50f012009-07-21 20:39:30 +10002344 WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
2345 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002346 } else {
Dave Airlie7a50f012009-07-21 20:39:30 +10002347 rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002348 /* Some production boards of m6 will report 0
2349 * if it's 8 MB
2350 */
Dave Airlie7a50f012009-07-21 20:39:30 +10002351 if (rdev->mc.real_vram_size == 0) {
2352 rdev->mc.real_vram_size = 8192 * 1024;
2353 WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002354 }
Jerome Glissed594e462010-02-17 21:54:29 +00002355 /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
2356 * Novell bug 204882 + along with lots of ubuntu ones
2357 */
Dave Airlie7a50f012009-07-21 20:39:30 +10002358 if (config_aper_size > rdev->mc.real_vram_size)
2359 rdev->mc.mc_vram_size = config_aper_size;
2360 else
2361 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002362 }
Dave Airlie2a0f8912009-07-11 04:44:47 +10002363}
2364
Dave Airlie28d52042009-09-21 14:33:58 +10002365void r100_vga_set_state(struct radeon_device *rdev, bool state)
2366{
2367 uint32_t temp;
2368
2369 temp = RREG32(RADEON_CONFIG_CNTL);
2370 if (state == false) {
2371 temp &= ~(1<<8);
2372 temp |= (1<<9);
2373 } else {
2374 temp &= ~(1<<9);
2375 }
2376 WREG32(RADEON_CONFIG_CNTL, temp);
2377}
2378
Jerome Glissed594e462010-02-17 21:54:29 +00002379void r100_mc_init(struct radeon_device *rdev)
Dave Airlie2a0f8912009-07-11 04:44:47 +10002380{
Jerome Glissed594e462010-02-17 21:54:29 +00002381 u64 base;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002382
Jerome Glissed594e462010-02-17 21:54:29 +00002383 r100_vram_get_type(rdev);
Dave Airlie2a0f8912009-07-11 04:44:47 +10002384 r100_vram_init_sizes(rdev);
Jerome Glissed594e462010-02-17 21:54:29 +00002385 base = rdev->mc.aper_base;
2386 if (rdev->flags & RADEON_IS_IGP)
2387 base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
2388 radeon_vram_location(rdev, &rdev->mc, base);
2389 if (!(rdev->flags & RADEON_IS_AGP))
2390 radeon_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04002391 radeon_update_bandwidth_info(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002392}
2393
2394
2395/*
2396 * Indirect registers accessor
2397 */
2398void r100_pll_errata_after_index(struct radeon_device *rdev)
2399{
2400 if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
2401 return;
2402 }
2403 (void)RREG32(RADEON_CLOCK_CNTL_DATA);
2404 (void)RREG32(RADEON_CRTC_GEN_CNTL);
2405}
2406
2407static void r100_pll_errata_after_data(struct radeon_device *rdev)
2408{
2409 /* This workarounds is necessary on RV100, RS100 and RS200 chips
2410 * or the chip could hang on a subsequent access
2411 */
2412 if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
2413 udelay(5000);
2414 }
2415
2416 /* This function is required to workaround a hardware bug in some (all?)
2417 * revisions of the R300. This workaround should be called after every
2418 * CLOCK_CNTL_INDEX register access. If not, register reads afterward
2419 * may not be correct.
2420 */
2421 if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
2422 uint32_t save, tmp;
2423
2424 save = RREG32(RADEON_CLOCK_CNTL_INDEX);
2425 tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
2426 WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
2427 tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
2428 WREG32(RADEON_CLOCK_CNTL_INDEX, save);
2429 }
2430}
2431
2432uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
2433{
2434 uint32_t data;
2435
2436 WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
2437 r100_pll_errata_after_index(rdev);
2438 data = RREG32(RADEON_CLOCK_CNTL_DATA);
2439 r100_pll_errata_after_data(rdev);
2440 return data;
2441}
2442
2443void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2444{
2445 WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
2446 r100_pll_errata_after_index(rdev);
2447 WREG32(RADEON_CLOCK_CNTL_DATA, v);
2448 r100_pll_errata_after_data(rdev);
2449}
2450
Jerome Glissed4550902009-10-01 10:12:06 +02002451void r100_set_safe_registers(struct radeon_device *rdev)
Jerome Glisse068a1172009-06-17 13:28:30 +02002452{
Dave Airlie551ebd82009-09-01 15:25:57 +10002453 if (ASIC_IS_RN50(rdev)) {
2454 rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
2455 rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
2456 } else if (rdev->family < CHIP_R200) {
2457 rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
2458 rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
2459 } else {
Jerome Glissed4550902009-10-01 10:12:06 +02002460 r200_set_safe_registers(rdev);
Dave Airlie551ebd82009-09-01 15:25:57 +10002461 }
Jerome Glisse068a1172009-06-17 13:28:30 +02002462}
2463
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002464/*
2465 * Debugfs info
2466 */
2467#if defined(CONFIG_DEBUG_FS)
2468static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
2469{
2470 struct drm_info_node *node = (struct drm_info_node *) m->private;
2471 struct drm_device *dev = node->minor->dev;
2472 struct radeon_device *rdev = dev->dev_private;
2473 uint32_t reg, value;
2474 unsigned i;
2475
2476 seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
2477 seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
2478 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2479 for (i = 0; i < 64; i++) {
2480 WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
2481 reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
2482 WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
2483 value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
2484 seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
2485 }
2486 return 0;
2487}
2488
2489static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
2490{
2491 struct drm_info_node *node = (struct drm_info_node *) m->private;
2492 struct drm_device *dev = node->minor->dev;
2493 struct radeon_device *rdev = dev->dev_private;
2494 uint32_t rdp, wdp;
2495 unsigned count, i, j;
2496
2497 radeon_ring_free_size(rdev);
2498 rdp = RREG32(RADEON_CP_RB_RPTR);
2499 wdp = RREG32(RADEON_CP_RB_WPTR);
2500 count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
2501 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2502 seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
2503 seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
2504 seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
2505 seq_printf(m, "%u dwords in ring\n", count);
2506 for (j = 0; j <= count; j++) {
2507 i = (rdp + j) & rdev->cp.ptr_mask;
2508 seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
2509 }
2510 return 0;
2511}
2512
2513
2514static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
2515{
2516 struct drm_info_node *node = (struct drm_info_node *) m->private;
2517 struct drm_device *dev = node->minor->dev;
2518 struct radeon_device *rdev = dev->dev_private;
2519 uint32_t csq_stat, csq2_stat, tmp;
2520 unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
2521 unsigned i;
2522
2523 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2524 seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
2525 csq_stat = RREG32(RADEON_CP_CSQ_STAT);
2526 csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
2527 r_rptr = (csq_stat >> 0) & 0x3ff;
2528 r_wptr = (csq_stat >> 10) & 0x3ff;
2529 ib1_rptr = (csq_stat >> 20) & 0x3ff;
2530 ib1_wptr = (csq2_stat >> 0) & 0x3ff;
2531 ib2_rptr = (csq2_stat >> 10) & 0x3ff;
2532 ib2_wptr = (csq2_stat >> 20) & 0x3ff;
2533 seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
2534 seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
2535 seq_printf(m, "Ring rptr %u\n", r_rptr);
2536 seq_printf(m, "Ring wptr %u\n", r_wptr);
2537 seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
2538 seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
2539 seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
2540 seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
2541 /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
2542 * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
2543 seq_printf(m, "Ring fifo:\n");
2544 for (i = 0; i < 256; i++) {
2545 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2546 tmp = RREG32(RADEON_CP_CSQ_DATA);
2547 seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
2548 }
2549 seq_printf(m, "Indirect1 fifo:\n");
2550 for (i = 256; i <= 512; i++) {
2551 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2552 tmp = RREG32(RADEON_CP_CSQ_DATA);
2553 seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
2554 }
2555 seq_printf(m, "Indirect2 fifo:\n");
2556 for (i = 640; i < ib1_wptr; i++) {
2557 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2558 tmp = RREG32(RADEON_CP_CSQ_DATA);
2559 seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
2560 }
2561 return 0;
2562}
2563
2564static int r100_debugfs_mc_info(struct seq_file *m, void *data)
2565{
2566 struct drm_info_node *node = (struct drm_info_node *) m->private;
2567 struct drm_device *dev = node->minor->dev;
2568 struct radeon_device *rdev = dev->dev_private;
2569 uint32_t tmp;
2570
2571 tmp = RREG32(RADEON_CONFIG_MEMSIZE);
2572 seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
2573 tmp = RREG32(RADEON_MC_FB_LOCATION);
2574 seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
2575 tmp = RREG32(RADEON_BUS_CNTL);
2576 seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
2577 tmp = RREG32(RADEON_MC_AGP_LOCATION);
2578 seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
2579 tmp = RREG32(RADEON_AGP_BASE);
2580 seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
2581 tmp = RREG32(RADEON_HOST_PATH_CNTL);
2582 seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
2583 tmp = RREG32(0x01D0);
2584 seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
2585 tmp = RREG32(RADEON_AIC_LO_ADDR);
2586 seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
2587 tmp = RREG32(RADEON_AIC_HI_ADDR);
2588 seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
2589 tmp = RREG32(0x01E4);
2590 seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
2591 return 0;
2592}
2593
2594static struct drm_info_list r100_debugfs_rbbm_list[] = {
2595 {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
2596};
2597
2598static struct drm_info_list r100_debugfs_cp_list[] = {
2599 {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
2600 {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
2601};
2602
2603static struct drm_info_list r100_debugfs_mc_info_list[] = {
2604 {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
2605};
2606#endif
2607
2608int r100_debugfs_rbbm_init(struct radeon_device *rdev)
2609{
2610#if defined(CONFIG_DEBUG_FS)
2611 return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
2612#else
2613 return 0;
2614#endif
2615}
2616
2617int r100_debugfs_cp_init(struct radeon_device *rdev)
2618{
2619#if defined(CONFIG_DEBUG_FS)
2620 return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
2621#else
2622 return 0;
2623#endif
2624}
2625
2626int r100_debugfs_mc_info_init(struct radeon_device *rdev)
2627{
2628#if defined(CONFIG_DEBUG_FS)
2629 return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
2630#else
2631 return 0;
2632#endif
2633}
Dave Airliee024e112009-06-24 09:48:08 +10002634
2635int r100_set_surface_reg(struct radeon_device *rdev, int reg,
2636 uint32_t tiling_flags, uint32_t pitch,
2637 uint32_t offset, uint32_t obj_size)
2638{
2639 int surf_index = reg * 16;
2640 int flags = 0;
2641
2642 /* r100/r200 divide by 16 */
2643 if (rdev->family < CHIP_R300)
2644 flags = pitch / 16;
2645 else
2646 flags = pitch / 8;
2647
2648 if (rdev->family <= CHIP_RS200) {
2649 if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2650 == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2651 flags |= RADEON_SURF_TILE_COLOR_BOTH;
2652 if (tiling_flags & RADEON_TILING_MACRO)
2653 flags |= RADEON_SURF_TILE_COLOR_MACRO;
2654 } else if (rdev->family <= CHIP_RV280) {
2655 if (tiling_flags & (RADEON_TILING_MACRO))
2656 flags |= R200_SURF_TILE_COLOR_MACRO;
2657 if (tiling_flags & RADEON_TILING_MICRO)
2658 flags |= R200_SURF_TILE_COLOR_MICRO;
2659 } else {
2660 if (tiling_flags & RADEON_TILING_MACRO)
2661 flags |= R300_SURF_TILE_MACRO;
2662 if (tiling_flags & RADEON_TILING_MICRO)
2663 flags |= R300_SURF_TILE_MICRO;
2664 }
2665
Michel Dänzerc88f9f02009-09-15 17:09:30 +02002666 if (tiling_flags & RADEON_TILING_SWAP_16BIT)
2667 flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
2668 if (tiling_flags & RADEON_TILING_SWAP_32BIT)
2669 flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
2670
Dave Airliee024e112009-06-24 09:48:08 +10002671 DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
2672 WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
2673 WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
2674 WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
2675 return 0;
2676}
2677
2678void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
2679{
2680 int surf_index = reg * 16;
2681 WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
2682}
Jerome Glissec93bb852009-07-13 21:04:08 +02002683
2684void r100_bandwidth_update(struct radeon_device *rdev)
2685{
2686 fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
2687 fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
2688 fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
2689 uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
2690 fixed20_12 memtcas_ff[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10002691 dfixed_init(1),
2692 dfixed_init(2),
2693 dfixed_init(3),
2694 dfixed_init(0),
2695 dfixed_init_half(1),
2696 dfixed_init_half(2),
2697 dfixed_init(0),
Jerome Glissec93bb852009-07-13 21:04:08 +02002698 };
2699 fixed20_12 memtcas_rs480_ff[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10002700 dfixed_init(0),
2701 dfixed_init(1),
2702 dfixed_init(2),
2703 dfixed_init(3),
2704 dfixed_init(0),
2705 dfixed_init_half(1),
2706 dfixed_init_half(2),
2707 dfixed_init_half(3),
Jerome Glissec93bb852009-07-13 21:04:08 +02002708 };
2709 fixed20_12 memtcas2_ff[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10002710 dfixed_init(0),
2711 dfixed_init(1),
2712 dfixed_init(2),
2713 dfixed_init(3),
2714 dfixed_init(4),
2715 dfixed_init(5),
2716 dfixed_init(6),
2717 dfixed_init(7),
Jerome Glissec93bb852009-07-13 21:04:08 +02002718 };
2719 fixed20_12 memtrbs[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10002720 dfixed_init(1),
2721 dfixed_init_half(1),
2722 dfixed_init(2),
2723 dfixed_init_half(2),
2724 dfixed_init(3),
2725 dfixed_init_half(3),
2726 dfixed_init(4),
2727 dfixed_init_half(4)
Jerome Glissec93bb852009-07-13 21:04:08 +02002728 };
2729 fixed20_12 memtrbs_r4xx[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10002730 dfixed_init(4),
2731 dfixed_init(5),
2732 dfixed_init(6),
2733 dfixed_init(7),
2734 dfixed_init(8),
2735 dfixed_init(9),
2736 dfixed_init(10),
2737 dfixed_init(11)
Jerome Glissec93bb852009-07-13 21:04:08 +02002738 };
2739 fixed20_12 min_mem_eff;
2740 fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
2741 fixed20_12 cur_latency_mclk, cur_latency_sclk;
2742 fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
2743 disp_drain_rate2, read_return_rate;
2744 fixed20_12 time_disp1_drop_priority;
2745 int c;
2746 int cur_size = 16; /* in octawords */
2747 int critical_point = 0, critical_point2;
2748/* uint32_t read_return_rate, time_disp1_drop_priority; */
2749 int stop_req, max_stop_req;
2750 struct drm_display_mode *mode1 = NULL;
2751 struct drm_display_mode *mode2 = NULL;
2752 uint32_t pixel_bytes1 = 0;
2753 uint32_t pixel_bytes2 = 0;
2754
Alex Deucherf46c0122010-03-31 00:33:27 -04002755 radeon_update_display_priority(rdev);
2756
Jerome Glissec93bb852009-07-13 21:04:08 +02002757 if (rdev->mode_info.crtcs[0]->base.enabled) {
2758 mode1 = &rdev->mode_info.crtcs[0]->base.mode;
2759 pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
2760 }
Dave Airliedfee5612009-10-02 09:19:09 +10002761 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
2762 if (rdev->mode_info.crtcs[1]->base.enabled) {
2763 mode2 = &rdev->mode_info.crtcs[1]->base.mode;
2764 pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
2765 }
Jerome Glissec93bb852009-07-13 21:04:08 +02002766 }
2767
Ben Skeggs68adac52010-04-28 11:46:42 +10002768 min_mem_eff.full = dfixed_const_8(0);
Jerome Glissec93bb852009-07-13 21:04:08 +02002769 /* get modes */
2770 if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
2771 uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
2772 mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
2773 mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
2774 /* check crtc enables */
2775 if (mode2)
2776 mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
2777 if (mode1)
2778 mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
2779 WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
2780 }
2781
2782 /*
2783 * determine is there is enough bw for current mode
2784 */
Alex Deucherf47299c2010-03-16 20:54:38 -04002785 sclk_ff = rdev->pm.sclk;
2786 mclk_ff = rdev->pm.mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02002787
2788 temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
Ben Skeggs68adac52010-04-28 11:46:42 +10002789 temp_ff.full = dfixed_const(temp);
2790 mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002791
2792 pix_clk.full = 0;
2793 pix_clk2.full = 0;
2794 peak_disp_bw.full = 0;
2795 if (mode1) {
Ben Skeggs68adac52010-04-28 11:46:42 +10002796 temp_ff.full = dfixed_const(1000);
2797 pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
2798 pix_clk.full = dfixed_div(pix_clk, temp_ff);
2799 temp_ff.full = dfixed_const(pixel_bytes1);
2800 peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002801 }
2802 if (mode2) {
Ben Skeggs68adac52010-04-28 11:46:42 +10002803 temp_ff.full = dfixed_const(1000);
2804 pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
2805 pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
2806 temp_ff.full = dfixed_const(pixel_bytes2);
2807 peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002808 }
2809
Ben Skeggs68adac52010-04-28 11:46:42 +10002810 mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002811 if (peak_disp_bw.full >= mem_bw.full) {
2812 DRM_ERROR("You may not have enough display bandwidth for current mode\n"
2813 "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
2814 }
2815
2816 /* Get values from the EXT_MEM_CNTL register...converting its contents. */
2817 temp = RREG32(RADEON_MEM_TIMING_CNTL);
2818 if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
2819 mem_trcd = ((temp >> 2) & 0x3) + 1;
2820 mem_trp = ((temp & 0x3)) + 1;
2821 mem_tras = ((temp & 0x70) >> 4) + 1;
2822 } else if (rdev->family == CHIP_R300 ||
2823 rdev->family == CHIP_R350) { /* r300, r350 */
2824 mem_trcd = (temp & 0x7) + 1;
2825 mem_trp = ((temp >> 8) & 0x7) + 1;
2826 mem_tras = ((temp >> 11) & 0xf) + 4;
2827 } else if (rdev->family == CHIP_RV350 ||
2828 rdev->family <= CHIP_RV380) {
2829 /* rv3x0 */
2830 mem_trcd = (temp & 0x7) + 3;
2831 mem_trp = ((temp >> 8) & 0x7) + 3;
2832 mem_tras = ((temp >> 11) & 0xf) + 6;
2833 } else if (rdev->family == CHIP_R420 ||
2834 rdev->family == CHIP_R423 ||
2835 rdev->family == CHIP_RV410) {
2836 /* r4xx */
2837 mem_trcd = (temp & 0xf) + 3;
2838 if (mem_trcd > 15)
2839 mem_trcd = 15;
2840 mem_trp = ((temp >> 8) & 0xf) + 3;
2841 if (mem_trp > 15)
2842 mem_trp = 15;
2843 mem_tras = ((temp >> 12) & 0x1f) + 6;
2844 if (mem_tras > 31)
2845 mem_tras = 31;
2846 } else { /* RV200, R200 */
2847 mem_trcd = (temp & 0x7) + 1;
2848 mem_trp = ((temp >> 8) & 0x7) + 1;
2849 mem_tras = ((temp >> 12) & 0xf) + 4;
2850 }
2851 /* convert to FF */
Ben Skeggs68adac52010-04-28 11:46:42 +10002852 trcd_ff.full = dfixed_const(mem_trcd);
2853 trp_ff.full = dfixed_const(mem_trp);
2854 tras_ff.full = dfixed_const(mem_tras);
Jerome Glissec93bb852009-07-13 21:04:08 +02002855
2856 /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
2857 temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
2858 data = (temp & (7 << 20)) >> 20;
2859 if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
2860 if (rdev->family == CHIP_RS480) /* don't think rs400 */
2861 tcas_ff = memtcas_rs480_ff[data];
2862 else
2863 tcas_ff = memtcas_ff[data];
2864 } else
2865 tcas_ff = memtcas2_ff[data];
2866
2867 if (rdev->family == CHIP_RS400 ||
2868 rdev->family == CHIP_RS480) {
2869 /* extra cas latency stored in bits 23-25 0-4 clocks */
2870 data = (temp >> 23) & 0x7;
2871 if (data < 5)
Ben Skeggs68adac52010-04-28 11:46:42 +10002872 tcas_ff.full += dfixed_const(data);
Jerome Glissec93bb852009-07-13 21:04:08 +02002873 }
2874
2875 if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
2876 /* on the R300, Tcas is included in Trbs.
2877 */
2878 temp = RREG32(RADEON_MEM_CNTL);
2879 data = (R300_MEM_NUM_CHANNELS_MASK & temp);
2880 if (data == 1) {
2881 if (R300_MEM_USE_CD_CH_ONLY & temp) {
2882 temp = RREG32(R300_MC_IND_INDEX);
2883 temp &= ~R300_MC_IND_ADDR_MASK;
2884 temp |= R300_MC_READ_CNTL_CD_mcind;
2885 WREG32(R300_MC_IND_INDEX, temp);
2886 temp = RREG32(R300_MC_IND_DATA);
2887 data = (R300_MEM_RBS_POSITION_C_MASK & temp);
2888 } else {
2889 temp = RREG32(R300_MC_READ_CNTL_AB);
2890 data = (R300_MEM_RBS_POSITION_A_MASK & temp);
2891 }
2892 } else {
2893 temp = RREG32(R300_MC_READ_CNTL_AB);
2894 data = (R300_MEM_RBS_POSITION_A_MASK & temp);
2895 }
2896 if (rdev->family == CHIP_RV410 ||
2897 rdev->family == CHIP_R420 ||
2898 rdev->family == CHIP_R423)
2899 trbs_ff = memtrbs_r4xx[data];
2900 else
2901 trbs_ff = memtrbs[data];
2902 tcas_ff.full += trbs_ff.full;
2903 }
2904
2905 sclk_eff_ff.full = sclk_ff.full;
2906
2907 if (rdev->flags & RADEON_IS_AGP) {
2908 fixed20_12 agpmode_ff;
Ben Skeggs68adac52010-04-28 11:46:42 +10002909 agpmode_ff.full = dfixed_const(radeon_agpmode);
2910 temp_ff.full = dfixed_const_666(16);
2911 sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002912 }
2913 /* TODO PCIE lanes may affect this - agpmode == 16?? */
2914
2915 if (ASIC_IS_R300(rdev)) {
Ben Skeggs68adac52010-04-28 11:46:42 +10002916 sclk_delay_ff.full = dfixed_const(250);
Jerome Glissec93bb852009-07-13 21:04:08 +02002917 } else {
2918 if ((rdev->family == CHIP_RV100) ||
2919 rdev->flags & RADEON_IS_IGP) {
2920 if (rdev->mc.vram_is_ddr)
Ben Skeggs68adac52010-04-28 11:46:42 +10002921 sclk_delay_ff.full = dfixed_const(41);
Jerome Glissec93bb852009-07-13 21:04:08 +02002922 else
Ben Skeggs68adac52010-04-28 11:46:42 +10002923 sclk_delay_ff.full = dfixed_const(33);
Jerome Glissec93bb852009-07-13 21:04:08 +02002924 } else {
2925 if (rdev->mc.vram_width == 128)
Ben Skeggs68adac52010-04-28 11:46:42 +10002926 sclk_delay_ff.full = dfixed_const(57);
Jerome Glissec93bb852009-07-13 21:04:08 +02002927 else
Ben Skeggs68adac52010-04-28 11:46:42 +10002928 sclk_delay_ff.full = dfixed_const(41);
Jerome Glissec93bb852009-07-13 21:04:08 +02002929 }
2930 }
2931
Ben Skeggs68adac52010-04-28 11:46:42 +10002932 mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002933
2934 if (rdev->mc.vram_is_ddr) {
2935 if (rdev->mc.vram_width == 32) {
Ben Skeggs68adac52010-04-28 11:46:42 +10002936 k1.full = dfixed_const(40);
Jerome Glissec93bb852009-07-13 21:04:08 +02002937 c = 3;
2938 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10002939 k1.full = dfixed_const(20);
Jerome Glissec93bb852009-07-13 21:04:08 +02002940 c = 1;
2941 }
2942 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10002943 k1.full = dfixed_const(40);
Jerome Glissec93bb852009-07-13 21:04:08 +02002944 c = 3;
2945 }
2946
Ben Skeggs68adac52010-04-28 11:46:42 +10002947 temp_ff.full = dfixed_const(2);
2948 mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
2949 temp_ff.full = dfixed_const(c);
2950 mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
2951 temp_ff.full = dfixed_const(4);
2952 mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
2953 mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002954 mc_latency_mclk.full += k1.full;
2955
Ben Skeggs68adac52010-04-28 11:46:42 +10002956 mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
2957 mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002958
2959 /*
2960 HW cursor time assuming worst case of full size colour cursor.
2961 */
Ben Skeggs68adac52010-04-28 11:46:42 +10002962 temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
Jerome Glissec93bb852009-07-13 21:04:08 +02002963 temp_ff.full += trcd_ff.full;
2964 if (temp_ff.full < tras_ff.full)
2965 temp_ff.full = tras_ff.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10002966 cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002967
Ben Skeggs68adac52010-04-28 11:46:42 +10002968 temp_ff.full = dfixed_const(cur_size);
2969 cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002970 /*
2971 Find the total latency for the display data.
2972 */
Ben Skeggs68adac52010-04-28 11:46:42 +10002973 disp_latency_overhead.full = dfixed_const(8);
2974 disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002975 mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
2976 mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
2977
2978 if (mc_latency_mclk.full > mc_latency_sclk.full)
2979 disp_latency.full = mc_latency_mclk.full;
2980 else
2981 disp_latency.full = mc_latency_sclk.full;
2982
2983 /* setup Max GRPH_STOP_REQ default value */
2984 if (ASIC_IS_RV100(rdev))
2985 max_stop_req = 0x5c;
2986 else
2987 max_stop_req = 0x7c;
2988
2989 if (mode1) {
2990 /* CRTC1
2991 Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
2992 GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
2993 */
2994 stop_req = mode1->hdisplay * pixel_bytes1 / 16;
2995
2996 if (stop_req > max_stop_req)
2997 stop_req = max_stop_req;
2998
2999 /*
3000 Find the drain rate of the display buffer.
3001 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003002 temp_ff.full = dfixed_const((16/pixel_bytes1));
3003 disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003004
3005 /*
3006 Find the critical point of the display buffer.
3007 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003008 crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
3009 crit_point_ff.full += dfixed_const_half(0);
Jerome Glissec93bb852009-07-13 21:04:08 +02003010
Ben Skeggs68adac52010-04-28 11:46:42 +10003011 critical_point = dfixed_trunc(crit_point_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003012
3013 if (rdev->disp_priority == 2) {
3014 critical_point = 0;
3015 }
3016
3017 /*
3018 The critical point should never be above max_stop_req-4. Setting
3019 GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
3020 */
3021 if (max_stop_req - critical_point < 4)
3022 critical_point = 0;
3023
3024 if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
3025 /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
3026 critical_point = 0x10;
3027 }
3028
3029 temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
3030 temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
3031 temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3032 temp &= ~(RADEON_GRPH_START_REQ_MASK);
3033 if ((rdev->family == CHIP_R350) &&
3034 (stop_req > 0x15)) {
3035 stop_req -= 0x10;
3036 }
3037 temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3038 temp |= RADEON_GRPH_BUFFER_SIZE;
3039 temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
3040 RADEON_GRPH_CRITICAL_AT_SOF |
3041 RADEON_GRPH_STOP_CNTL);
3042 /*
3043 Write the result into the register.
3044 */
3045 WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3046 (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3047
3048#if 0
3049 if ((rdev->family == CHIP_RS400) ||
3050 (rdev->family == CHIP_RS480)) {
3051 /* attempt to program RS400 disp regs correctly ??? */
3052 temp = RREG32(RS400_DISP1_REG_CNTL);
3053 temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
3054 RS400_DISP1_STOP_REQ_LEVEL_MASK);
3055 WREG32(RS400_DISP1_REQ_CNTL1, (temp |
3056 (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3057 (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3058 temp = RREG32(RS400_DMIF_MEM_CNTL1);
3059 temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
3060 RS400_DISP1_CRITICAL_POINT_STOP_MASK);
3061 WREG32(RS400_DMIF_MEM_CNTL1, (temp |
3062 (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
3063 (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
3064 }
3065#endif
3066
3067 DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
3068 /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
3069 (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
3070 }
3071
3072 if (mode2) {
3073 u32 grph2_cntl;
3074 stop_req = mode2->hdisplay * pixel_bytes2 / 16;
3075
3076 if (stop_req > max_stop_req)
3077 stop_req = max_stop_req;
3078
3079 /*
3080 Find the drain rate of the display buffer.
3081 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003082 temp_ff.full = dfixed_const((16/pixel_bytes2));
3083 disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003084
3085 grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
3086 grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
3087 grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3088 grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
3089 if ((rdev->family == CHIP_R350) &&
3090 (stop_req > 0x15)) {
3091 stop_req -= 0x10;
3092 }
3093 grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3094 grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
3095 grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
3096 RADEON_GRPH_CRITICAL_AT_SOF |
3097 RADEON_GRPH_STOP_CNTL);
3098
3099 if ((rdev->family == CHIP_RS100) ||
3100 (rdev->family == CHIP_RS200))
3101 critical_point2 = 0;
3102 else {
3103 temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
Ben Skeggs68adac52010-04-28 11:46:42 +10003104 temp_ff.full = dfixed_const(temp);
3105 temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003106 if (sclk_ff.full < temp_ff.full)
3107 temp_ff.full = sclk_ff.full;
3108
3109 read_return_rate.full = temp_ff.full;
3110
3111 if (mode1) {
3112 temp_ff.full = read_return_rate.full - disp_drain_rate.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10003113 time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003114 } else {
3115 time_disp1_drop_priority.full = 0;
3116 }
3117 crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10003118 crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
3119 crit_point_ff.full += dfixed_const_half(0);
Jerome Glissec93bb852009-07-13 21:04:08 +02003120
Ben Skeggs68adac52010-04-28 11:46:42 +10003121 critical_point2 = dfixed_trunc(crit_point_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003122
3123 if (rdev->disp_priority == 2) {
3124 critical_point2 = 0;
3125 }
3126
3127 if (max_stop_req - critical_point2 < 4)
3128 critical_point2 = 0;
3129
3130 }
3131
3132 if (critical_point2 == 0 && rdev->family == CHIP_R300) {
3133 /* some R300 cards have problem with this set to 0 */
3134 critical_point2 = 0x10;
3135 }
3136
3137 WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3138 (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3139
3140 if ((rdev->family == CHIP_RS400) ||
3141 (rdev->family == CHIP_RS480)) {
3142#if 0
3143 /* attempt to program RS400 disp2 regs correctly ??? */
3144 temp = RREG32(RS400_DISP2_REQ_CNTL1);
3145 temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
3146 RS400_DISP2_STOP_REQ_LEVEL_MASK);
3147 WREG32(RS400_DISP2_REQ_CNTL1, (temp |
3148 (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3149 (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3150 temp = RREG32(RS400_DISP2_REQ_CNTL2);
3151 temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
3152 RS400_DISP2_CRITICAL_POINT_STOP_MASK);
3153 WREG32(RS400_DISP2_REQ_CNTL2, (temp |
3154 (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
3155 (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
3156#endif
3157 WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
3158 WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
3159 WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
3160 WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
3161 }
3162
3163 DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
3164 (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
3165 }
3166}
Dave Airlie551ebd82009-09-01 15:25:57 +10003167
3168static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
3169{
3170 DRM_ERROR("pitch %d\n", t->pitch);
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003171 DRM_ERROR("use_pitch %d\n", t->use_pitch);
Dave Airlie551ebd82009-09-01 15:25:57 +10003172 DRM_ERROR("width %d\n", t->width);
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003173 DRM_ERROR("width_11 %d\n", t->width_11);
Dave Airlie551ebd82009-09-01 15:25:57 +10003174 DRM_ERROR("height %d\n", t->height);
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003175 DRM_ERROR("height_11 %d\n", t->height_11);
Dave Airlie551ebd82009-09-01 15:25:57 +10003176 DRM_ERROR("num levels %d\n", t->num_levels);
3177 DRM_ERROR("depth %d\n", t->txdepth);
3178 DRM_ERROR("bpp %d\n", t->cpp);
3179 DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
3180 DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
3181 DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
Dave Airlied785d782009-12-07 13:16:06 +10003182 DRM_ERROR("compress format %d\n", t->compress_format);
Dave Airlie551ebd82009-09-01 15:25:57 +10003183}
3184
3185static int r100_cs_track_cube(struct radeon_device *rdev,
3186 struct r100_cs_track *track, unsigned idx)
3187{
3188 unsigned face, w, h;
Jerome Glisse4c788672009-11-20 14:29:23 +01003189 struct radeon_bo *cube_robj;
Dave Airlie551ebd82009-09-01 15:25:57 +10003190 unsigned long size;
3191
3192 for (face = 0; face < 5; face++) {
3193 cube_robj = track->textures[idx].cube_info[face].robj;
3194 w = track->textures[idx].cube_info[face].width;
3195 h = track->textures[idx].cube_info[face].height;
3196
3197 size = w * h;
3198 size *= track->textures[idx].cpp;
3199
3200 size += track->textures[idx].cube_info[face].offset;
3201
Jerome Glisse4c788672009-11-20 14:29:23 +01003202 if (size > radeon_bo_size(cube_robj)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10003203 DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
Jerome Glisse4c788672009-11-20 14:29:23 +01003204 size, radeon_bo_size(cube_robj));
Dave Airlie551ebd82009-09-01 15:25:57 +10003205 r100_cs_track_texture_print(&track->textures[idx]);
3206 return -1;
3207 }
3208 }
3209 return 0;
3210}
3211
Dave Airlied785d782009-12-07 13:16:06 +10003212static int r100_track_compress_size(int compress_format, int w, int h)
3213{
3214 int block_width, block_height, block_bytes;
3215 int wblocks, hblocks;
3216 int min_wblocks;
3217 int sz;
3218
3219 block_width = 4;
3220 block_height = 4;
3221
3222 switch (compress_format) {
3223 case R100_TRACK_COMP_DXT1:
3224 block_bytes = 8;
3225 min_wblocks = 4;
3226 break;
3227 default:
3228 case R100_TRACK_COMP_DXT35:
3229 block_bytes = 16;
3230 min_wblocks = 2;
3231 break;
3232 }
3233
3234 hblocks = (h + block_height - 1) / block_height;
3235 wblocks = (w + block_width - 1) / block_width;
3236 if (wblocks < min_wblocks)
3237 wblocks = min_wblocks;
3238 sz = wblocks * hblocks * block_bytes;
3239 return sz;
3240}
3241
Dave Airlie551ebd82009-09-01 15:25:57 +10003242static int r100_cs_track_texture_check(struct radeon_device *rdev,
3243 struct r100_cs_track *track)
3244{
Jerome Glisse4c788672009-11-20 14:29:23 +01003245 struct radeon_bo *robj;
Dave Airlie551ebd82009-09-01 15:25:57 +10003246 unsigned long size;
Marek Olšákb73c5f82010-04-11 03:18:52 +02003247 unsigned u, i, w, h, d;
Dave Airlie551ebd82009-09-01 15:25:57 +10003248 int ret;
3249
3250 for (u = 0; u < track->num_texture; u++) {
3251 if (!track->textures[u].enabled)
3252 continue;
3253 robj = track->textures[u].robj;
3254 if (robj == NULL) {
3255 DRM_ERROR("No texture bound to unit %u\n", u);
3256 return -EINVAL;
3257 }
3258 size = 0;
3259 for (i = 0; i <= track->textures[u].num_levels; i++) {
3260 if (track->textures[u].use_pitch) {
3261 if (rdev->family < CHIP_R300)
3262 w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
3263 else
3264 w = track->textures[u].pitch / (1 << i);
3265 } else {
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003266 w = track->textures[u].width;
Dave Airlie551ebd82009-09-01 15:25:57 +10003267 if (rdev->family >= CHIP_RV515)
3268 w |= track->textures[u].width_11;
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003269 w = w / (1 << i);
Dave Airlie551ebd82009-09-01 15:25:57 +10003270 if (track->textures[u].roundup_w)
3271 w = roundup_pow_of_two(w);
3272 }
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003273 h = track->textures[u].height;
Dave Airlie551ebd82009-09-01 15:25:57 +10003274 if (rdev->family >= CHIP_RV515)
3275 h |= track->textures[u].height_11;
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003276 h = h / (1 << i);
Dave Airlie551ebd82009-09-01 15:25:57 +10003277 if (track->textures[u].roundup_h)
3278 h = roundup_pow_of_two(h);
Marek Olšákb73c5f82010-04-11 03:18:52 +02003279 if (track->textures[u].tex_coord_type == 1) {
3280 d = (1 << track->textures[u].txdepth) / (1 << i);
3281 if (!d)
3282 d = 1;
3283 } else {
3284 d = 1;
3285 }
Dave Airlied785d782009-12-07 13:16:06 +10003286 if (track->textures[u].compress_format) {
3287
Marek Olšákb73c5f82010-04-11 03:18:52 +02003288 size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
Dave Airlied785d782009-12-07 13:16:06 +10003289 /* compressed textures are block based */
3290 } else
Marek Olšákb73c5f82010-04-11 03:18:52 +02003291 size += w * h * d;
Dave Airlie551ebd82009-09-01 15:25:57 +10003292 }
3293 size *= track->textures[u].cpp;
Dave Airlied785d782009-12-07 13:16:06 +10003294
Dave Airlie551ebd82009-09-01 15:25:57 +10003295 switch (track->textures[u].tex_coord_type) {
3296 case 0:
Dave Airlie551ebd82009-09-01 15:25:57 +10003297 case 1:
Dave Airlie551ebd82009-09-01 15:25:57 +10003298 break;
3299 case 2:
3300 if (track->separate_cube) {
3301 ret = r100_cs_track_cube(rdev, track, u);
3302 if (ret)
3303 return ret;
3304 } else
3305 size *= 6;
3306 break;
3307 default:
3308 DRM_ERROR("Invalid texture coordinate type %u for unit "
3309 "%u\n", track->textures[u].tex_coord_type, u);
3310 return -EINVAL;
3311 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003312 if (size > radeon_bo_size(robj)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10003313 DRM_ERROR("Texture of unit %u needs %lu bytes but is "
Jerome Glisse4c788672009-11-20 14:29:23 +01003314 "%lu\n", u, size, radeon_bo_size(robj));
Dave Airlie551ebd82009-09-01 15:25:57 +10003315 r100_cs_track_texture_print(&track->textures[u]);
3316 return -EINVAL;
3317 }
3318 }
3319 return 0;
3320}
3321
3322int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
3323{
3324 unsigned i;
3325 unsigned long size;
3326 unsigned prim_walk;
3327 unsigned nverts;
3328
3329 for (i = 0; i < track->num_cb; i++) {
3330 if (track->cb[i].robj == NULL) {
Marek Olšák46c64d42009-12-17 06:02:28 +01003331 if (!(track->fastfill || track->color_channel_mask ||
3332 track->blend_read_enable)) {
3333 continue;
3334 }
Dave Airlie551ebd82009-09-01 15:25:57 +10003335 DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
3336 return -EINVAL;
3337 }
3338 size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
3339 size += track->cb[i].offset;
Jerome Glisse4c788672009-11-20 14:29:23 +01003340 if (size > radeon_bo_size(track->cb[i].robj)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10003341 DRM_ERROR("[drm] Buffer too small for color buffer %d "
3342 "(need %lu have %lu) !\n", i, size,
Jerome Glisse4c788672009-11-20 14:29:23 +01003343 radeon_bo_size(track->cb[i].robj));
Dave Airlie551ebd82009-09-01 15:25:57 +10003344 DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
3345 i, track->cb[i].pitch, track->cb[i].cpp,
3346 track->cb[i].offset, track->maxy);
3347 return -EINVAL;
3348 }
3349 }
3350 if (track->z_enabled) {
3351 if (track->zb.robj == NULL) {
3352 DRM_ERROR("[drm] No buffer for z buffer !\n");
3353 return -EINVAL;
3354 }
3355 size = track->zb.pitch * track->zb.cpp * track->maxy;
3356 size += track->zb.offset;
Jerome Glisse4c788672009-11-20 14:29:23 +01003357 if (size > radeon_bo_size(track->zb.robj)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10003358 DRM_ERROR("[drm] Buffer too small for z buffer "
3359 "(need %lu have %lu) !\n", size,
Jerome Glisse4c788672009-11-20 14:29:23 +01003360 radeon_bo_size(track->zb.robj));
Dave Airlie551ebd82009-09-01 15:25:57 +10003361 DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
3362 track->zb.pitch, track->zb.cpp,
3363 track->zb.offset, track->maxy);
3364 return -EINVAL;
3365 }
3366 }
3367 prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
Marek Olšákcae94b02010-02-21 21:24:15 +01003368 if (track->vap_vf_cntl & (1 << 14)) {
3369 nverts = track->vap_alt_nverts;
3370 } else {
3371 nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
3372 }
Dave Airlie551ebd82009-09-01 15:25:57 +10003373 switch (prim_walk) {
3374 case 1:
3375 for (i = 0; i < track->num_arrays; i++) {
3376 size = track->arrays[i].esize * track->max_indx * 4;
3377 if (track->arrays[i].robj == NULL) {
3378 DRM_ERROR("(PW %u) Vertex array %u no buffer "
3379 "bound\n", prim_walk, i);
3380 return -EINVAL;
3381 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003382 if (size > radeon_bo_size(track->arrays[i].robj)) {
3383 dev_err(rdev->dev, "(PW %u) Vertex array %u "
3384 "need %lu dwords have %lu dwords\n",
3385 prim_walk, i, size >> 2,
3386 radeon_bo_size(track->arrays[i].robj)
3387 >> 2);
Dave Airlie551ebd82009-09-01 15:25:57 +10003388 DRM_ERROR("Max indices %u\n", track->max_indx);
3389 return -EINVAL;
3390 }
3391 }
3392 break;
3393 case 2:
3394 for (i = 0; i < track->num_arrays; i++) {
3395 size = track->arrays[i].esize * (nverts - 1) * 4;
3396 if (track->arrays[i].robj == NULL) {
3397 DRM_ERROR("(PW %u) Vertex array %u no buffer "
3398 "bound\n", prim_walk, i);
3399 return -EINVAL;
3400 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003401 if (size > radeon_bo_size(track->arrays[i].robj)) {
3402 dev_err(rdev->dev, "(PW %u) Vertex array %u "
3403 "need %lu dwords have %lu dwords\n",
3404 prim_walk, i, size >> 2,
3405 radeon_bo_size(track->arrays[i].robj)
3406 >> 2);
Dave Airlie551ebd82009-09-01 15:25:57 +10003407 return -EINVAL;
3408 }
3409 }
3410 break;
3411 case 3:
3412 size = track->vtx_size * nverts;
3413 if (size != track->immd_dwords) {
3414 DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
3415 track->immd_dwords, size);
3416 DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
3417 nverts, track->vtx_size);
3418 return -EINVAL;
3419 }
3420 break;
3421 default:
3422 DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
3423 prim_walk);
3424 return -EINVAL;
3425 }
3426 return r100_cs_track_texture_check(rdev, track);
3427}
3428
3429void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
3430{
3431 unsigned i, face;
3432
3433 if (rdev->family < CHIP_R300) {
3434 track->num_cb = 1;
3435 if (rdev->family <= CHIP_RS200)
3436 track->num_texture = 3;
3437 else
3438 track->num_texture = 6;
3439 track->maxy = 2048;
3440 track->separate_cube = 1;
3441 } else {
3442 track->num_cb = 4;
3443 track->num_texture = 16;
3444 track->maxy = 4096;
3445 track->separate_cube = 0;
3446 }
3447
3448 for (i = 0; i < track->num_cb; i++) {
3449 track->cb[i].robj = NULL;
3450 track->cb[i].pitch = 8192;
3451 track->cb[i].cpp = 16;
3452 track->cb[i].offset = 0;
3453 }
3454 track->z_enabled = true;
3455 track->zb.robj = NULL;
3456 track->zb.pitch = 8192;
3457 track->zb.cpp = 4;
3458 track->zb.offset = 0;
3459 track->vtx_size = 0x7F;
3460 track->immd_dwords = 0xFFFFFFFFUL;
3461 track->num_arrays = 11;
3462 track->max_indx = 0x00FFFFFFUL;
3463 for (i = 0; i < track->num_arrays; i++) {
3464 track->arrays[i].robj = NULL;
3465 track->arrays[i].esize = 0x7F;
3466 }
3467 for (i = 0; i < track->num_texture; i++) {
Dave Airlied785d782009-12-07 13:16:06 +10003468 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Dave Airlie551ebd82009-09-01 15:25:57 +10003469 track->textures[i].pitch = 16536;
3470 track->textures[i].width = 16536;
3471 track->textures[i].height = 16536;
3472 track->textures[i].width_11 = 1 << 11;
3473 track->textures[i].height_11 = 1 << 11;
3474 track->textures[i].num_levels = 12;
3475 if (rdev->family <= CHIP_RS200) {
3476 track->textures[i].tex_coord_type = 0;
3477 track->textures[i].txdepth = 0;
3478 } else {
3479 track->textures[i].txdepth = 16;
3480 track->textures[i].tex_coord_type = 1;
3481 }
3482 track->textures[i].cpp = 64;
3483 track->textures[i].robj = NULL;
3484 /* CS IB emission code makes sure texture unit are disabled */
3485 track->textures[i].enabled = false;
3486 track->textures[i].roundup_w = true;
3487 track->textures[i].roundup_h = true;
3488 if (track->separate_cube)
3489 for (face = 0; face < 5; face++) {
3490 track->textures[i].cube_info[face].robj = NULL;
3491 track->textures[i].cube_info[face].width = 16536;
3492 track->textures[i].cube_info[face].height = 16536;
3493 track->textures[i].cube_info[face].offset = 0;
3494 }
3495 }
3496}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003497
3498int r100_ring_test(struct radeon_device *rdev)
3499{
3500 uint32_t scratch;
3501 uint32_t tmp = 0;
3502 unsigned i;
3503 int r;
3504
3505 r = radeon_scratch_get(rdev, &scratch);
3506 if (r) {
3507 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
3508 return r;
3509 }
3510 WREG32(scratch, 0xCAFEDEAD);
3511 r = radeon_ring_lock(rdev, 2);
3512 if (r) {
3513 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
3514 radeon_scratch_free(rdev, scratch);
3515 return r;
3516 }
3517 radeon_ring_write(rdev, PACKET0(scratch, 0));
3518 radeon_ring_write(rdev, 0xDEADBEEF);
3519 radeon_ring_unlock_commit(rdev);
3520 for (i = 0; i < rdev->usec_timeout; i++) {
3521 tmp = RREG32(scratch);
3522 if (tmp == 0xDEADBEEF) {
3523 break;
3524 }
3525 DRM_UDELAY(1);
3526 }
3527 if (i < rdev->usec_timeout) {
3528 DRM_INFO("ring test succeeded in %d usecs\n", i);
3529 } else {
3530 DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
3531 scratch, tmp);
3532 r = -EINVAL;
3533 }
3534 radeon_scratch_free(rdev, scratch);
3535 return r;
3536}
3537
3538void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3539{
3540 radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
3541 radeon_ring_write(rdev, ib->gpu_addr);
3542 radeon_ring_write(rdev, ib->length_dw);
3543}
3544
3545int r100_ib_test(struct radeon_device *rdev)
3546{
3547 struct radeon_ib *ib;
3548 uint32_t scratch;
3549 uint32_t tmp = 0;
3550 unsigned i;
3551 int r;
3552
3553 r = radeon_scratch_get(rdev, &scratch);
3554 if (r) {
3555 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
3556 return r;
3557 }
3558 WREG32(scratch, 0xCAFEDEAD);
3559 r = radeon_ib_get(rdev, &ib);
3560 if (r) {
3561 return r;
3562 }
3563 ib->ptr[0] = PACKET0(scratch, 0);
3564 ib->ptr[1] = 0xDEADBEEF;
3565 ib->ptr[2] = PACKET2(0);
3566 ib->ptr[3] = PACKET2(0);
3567 ib->ptr[4] = PACKET2(0);
3568 ib->ptr[5] = PACKET2(0);
3569 ib->ptr[6] = PACKET2(0);
3570 ib->ptr[7] = PACKET2(0);
3571 ib->length_dw = 8;
3572 r = radeon_ib_schedule(rdev, ib);
3573 if (r) {
3574 radeon_scratch_free(rdev, scratch);
3575 radeon_ib_free(rdev, &ib);
3576 return r;
3577 }
3578 r = radeon_fence_wait(ib->fence, false);
3579 if (r) {
3580 return r;
3581 }
3582 for (i = 0; i < rdev->usec_timeout; i++) {
3583 tmp = RREG32(scratch);
3584 if (tmp == 0xDEADBEEF) {
3585 break;
3586 }
3587 DRM_UDELAY(1);
3588 }
3589 if (i < rdev->usec_timeout) {
3590 DRM_INFO("ib test succeeded in %u usecs\n", i);
3591 } else {
3592 DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
3593 scratch, tmp);
3594 r = -EINVAL;
3595 }
3596 radeon_scratch_free(rdev, scratch);
3597 radeon_ib_free(rdev, &ib);
3598 return r;
3599}
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003600
3601void r100_ib_fini(struct radeon_device *rdev)
3602{
3603 radeon_ib_pool_fini(rdev);
3604}
3605
3606int r100_ib_init(struct radeon_device *rdev)
3607{
3608 int r;
3609
3610 r = radeon_ib_pool_init(rdev);
3611 if (r) {
3612 dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
3613 r100_ib_fini(rdev);
3614 return r;
3615 }
3616 r = r100_ib_test(rdev);
3617 if (r) {
3618 dev_err(rdev->dev, "failled testing IB (%d).\n", r);
3619 r100_ib_fini(rdev);
3620 return r;
3621 }
3622 return 0;
3623}
3624
3625void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
3626{
3627 /* Shutdown CP we shouldn't need to do that but better be safe than
3628 * sorry
3629 */
3630 rdev->cp.ready = false;
3631 WREG32(R_000740_CP_CSQ_CNTL, 0);
3632
3633 /* Save few CRTC registers */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003634 save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003635 save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
3636 save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
3637 save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
3638 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3639 save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
3640 save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
3641 }
3642
3643 /* Disable VGA aperture access */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003644 WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003645 /* Disable cursor, overlay, crtc */
3646 WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
3647 WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
3648 S_000054_CRTC_DISPLAY_DIS(1));
3649 WREG32(R_000050_CRTC_GEN_CNTL,
3650 (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
3651 S_000050_CRTC_DISP_REQ_EN_B(1));
3652 WREG32(R_000420_OV0_SCALE_CNTL,
3653 C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
3654 WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
3655 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3656 WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
3657 S_000360_CUR2_LOCK(1));
3658 WREG32(R_0003F8_CRTC2_GEN_CNTL,
3659 (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
3660 S_0003F8_CRTC2_DISPLAY_DIS(1) |
3661 S_0003F8_CRTC2_DISP_REQ_EN_B(1));
3662 WREG32(R_000360_CUR2_OFFSET,
3663 C_000360_CUR2_LOCK & save->CUR2_OFFSET);
3664 }
3665}
3666
3667void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
3668{
3669 /* Update base address for crtc */
Jerome Glissed594e462010-02-17 21:54:29 +00003670 WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003671 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
Jerome Glissed594e462010-02-17 21:54:29 +00003672 WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003673 }
3674 /* Restore CRTC registers */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003675 WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003676 WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
3677 WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
3678 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3679 WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
3680 }
3681}
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003682
3683void r100_vga_render_disable(struct radeon_device *rdev)
3684{
Jerome Glissed4550902009-10-01 10:12:06 +02003685 u32 tmp;
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003686
Jerome Glissed4550902009-10-01 10:12:06 +02003687 tmp = RREG8(R_0003C2_GENMO_WT);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003688 WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
3689}
Jerome Glissed4550902009-10-01 10:12:06 +02003690
3691static void r100_debugfs(struct radeon_device *rdev)
3692{
3693 int r;
3694
3695 r = r100_debugfs_mc_info_init(rdev);
3696 if (r)
3697 dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
3698}
3699
3700static void r100_mc_program(struct radeon_device *rdev)
3701{
3702 struct r100_mc_save save;
3703
3704 /* Stops all mc clients */
3705 r100_mc_stop(rdev, &save);
3706 if (rdev->flags & RADEON_IS_AGP) {
3707 WREG32(R_00014C_MC_AGP_LOCATION,
3708 S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
3709 S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
3710 WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
3711 if (rdev->family > CHIP_RV200)
3712 WREG32(R_00015C_AGP_BASE_2,
3713 upper_32_bits(rdev->mc.agp_base) & 0xff);
3714 } else {
3715 WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
3716 WREG32(R_000170_AGP_BASE, 0);
3717 if (rdev->family > CHIP_RV200)
3718 WREG32(R_00015C_AGP_BASE_2, 0);
3719 }
3720 /* Wait for mc idle */
3721 if (r100_mc_wait_for_idle(rdev))
3722 dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
3723 /* Program MC, should be a 32bits limited address space */
3724 WREG32(R_000148_MC_FB_LOCATION,
3725 S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
3726 S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
3727 r100_mc_resume(rdev, &save);
3728}
3729
3730void r100_clock_startup(struct radeon_device *rdev)
3731{
3732 u32 tmp;
3733
3734 if (radeon_dynclks != -1 && radeon_dynclks)
3735 radeon_legacy_set_clock_gating(rdev, 1);
3736 /* We need to force on some of the block */
3737 tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
3738 tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
3739 if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
3740 tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
3741 WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
3742}
3743
3744static int r100_startup(struct radeon_device *rdev)
3745{
3746 int r;
3747
Alex Deucher92cde002009-12-04 10:55:12 -05003748 /* set common regs */
3749 r100_set_common_regs(rdev);
3750 /* program mc */
Jerome Glissed4550902009-10-01 10:12:06 +02003751 r100_mc_program(rdev);
3752 /* Resume clock */
3753 r100_clock_startup(rdev);
3754 /* Initialize GPU configuration (# pipes, ...) */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00003755// r100_gpu_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003756 /* Initialize GART (initialize after TTM so we can allocate
3757 * memory through TTM but finalize after TTM) */
Dave Airlie17e15b02009-11-05 15:36:53 +10003758 r100_enable_bm(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003759 if (rdev->flags & RADEON_IS_PCI) {
3760 r = r100_pci_gart_enable(rdev);
3761 if (r)
3762 return r;
3763 }
3764 /* Enable IRQ */
Jerome Glissed4550902009-10-01 10:12:06 +02003765 r100_irq_set(rdev);
Jerome Glissecafe6602010-01-07 12:39:21 +01003766 rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
Jerome Glissed4550902009-10-01 10:12:06 +02003767 /* 1M ring buffer */
3768 r = r100_cp_init(rdev, 1024 * 1024);
3769 if (r) {
3770 dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
3771 return r;
3772 }
3773 r = r100_wb_init(rdev);
3774 if (r)
3775 dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
3776 r = r100_ib_init(rdev);
3777 if (r) {
3778 dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
3779 return r;
3780 }
3781 return 0;
3782}
3783
3784int r100_resume(struct radeon_device *rdev)
3785{
3786 /* Make sur GART are not working */
3787 if (rdev->flags & RADEON_IS_PCI)
3788 r100_pci_gart_disable(rdev);
3789 /* Resume clock before doing reset */
3790 r100_clock_startup(rdev);
3791 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00003792 if (radeon_asic_reset(rdev)) {
Jerome Glissed4550902009-10-01 10:12:06 +02003793 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3794 RREG32(R_000E40_RBBM_STATUS),
3795 RREG32(R_0007C0_CP_STAT));
3796 }
3797 /* post */
3798 radeon_combios_asic_init(rdev->ddev);
3799 /* Resume clock after posting */
3800 r100_clock_startup(rdev);
Dave Airlie550e2d92009-12-09 14:15:38 +10003801 /* Initialize surface registers */
3802 radeon_surface_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003803 return r100_startup(rdev);
3804}
3805
3806int r100_suspend(struct radeon_device *rdev)
3807{
3808 r100_cp_disable(rdev);
3809 r100_wb_disable(rdev);
3810 r100_irq_disable(rdev);
3811 if (rdev->flags & RADEON_IS_PCI)
3812 r100_pci_gart_disable(rdev);
3813 return 0;
3814}
3815
3816void r100_fini(struct radeon_device *rdev)
3817{
Alex Deucher29fb52c2010-03-11 10:01:17 -05003818 radeon_pm_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003819 r100_cp_fini(rdev);
3820 r100_wb_fini(rdev);
3821 r100_ib_fini(rdev);
3822 radeon_gem_fini(rdev);
3823 if (rdev->flags & RADEON_IS_PCI)
3824 r100_pci_gart_fini(rdev);
Jerome Glissed0269ed2010-01-07 16:08:32 +01003825 radeon_agp_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003826 radeon_irq_kms_fini(rdev);
3827 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01003828 radeon_bo_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003829 radeon_atombios_fini(rdev);
3830 kfree(rdev->bios);
3831 rdev->bios = NULL;
3832}
3833
Jerome Glissed4550902009-10-01 10:12:06 +02003834int r100_init(struct radeon_device *rdev)
3835{
3836 int r;
3837
Jerome Glissed4550902009-10-01 10:12:06 +02003838 /* Register debugfs file specific to this group of asics */
3839 r100_debugfs(rdev);
3840 /* Disable VGA */
3841 r100_vga_render_disable(rdev);
3842 /* Initialize scratch registers */
3843 radeon_scratch_init(rdev);
3844 /* Initialize surface registers */
3845 radeon_surface_init(rdev);
3846 /* TODO: disable VGA need to use VGA request */
3847 /* BIOS*/
3848 if (!radeon_get_bios(rdev)) {
3849 if (ASIC_IS_AVIVO(rdev))
3850 return -EINVAL;
3851 }
3852 if (rdev->is_atom_bios) {
3853 dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
3854 return -EINVAL;
3855 } else {
3856 r = radeon_combios_init(rdev);
3857 if (r)
3858 return r;
3859 }
3860 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00003861 if (radeon_asic_reset(rdev)) {
Jerome Glissed4550902009-10-01 10:12:06 +02003862 dev_warn(rdev->dev,
3863 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3864 RREG32(R_000E40_RBBM_STATUS),
3865 RREG32(R_0007C0_CP_STAT));
3866 }
3867 /* check if cards are posted or not */
Dave Airlie72542d72009-12-01 14:06:31 +10003868 if (radeon_boot_test_post_card(rdev) == false)
3869 return -EINVAL;
Jerome Glissed4550902009-10-01 10:12:06 +02003870 /* Set asic errata */
3871 r100_errata(rdev);
3872 /* Initialize clocks */
3873 radeon_get_clock_info(rdev->ddev);
Rafał Miłecki62340772009-12-15 21:46:58 +01003874 /* Initialize power management */
3875 radeon_pm_init(rdev);
Jerome Glissed594e462010-02-17 21:54:29 +00003876 /* initialize AGP */
3877 if (rdev->flags & RADEON_IS_AGP) {
3878 r = radeon_agp_init(rdev);
3879 if (r) {
3880 radeon_agp_disable(rdev);
3881 }
3882 }
3883 /* initialize VRAM */
3884 r100_mc_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003885 /* Fence driver */
3886 r = radeon_fence_driver_init(rdev);
3887 if (r)
3888 return r;
3889 r = radeon_irq_kms_init(rdev);
3890 if (r)
3891 return r;
3892 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01003893 r = radeon_bo_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003894 if (r)
3895 return r;
3896 if (rdev->flags & RADEON_IS_PCI) {
3897 r = r100_pci_gart_init(rdev);
3898 if (r)
3899 return r;
3900 }
3901 r100_set_safe_registers(rdev);
3902 rdev->accel_working = true;
3903 r = r100_startup(rdev);
3904 if (r) {
3905 /* Somethings want wront with the accel init stop accel */
3906 dev_err(rdev->dev, "Disabling GPU acceleration\n");
Jerome Glissed4550902009-10-01 10:12:06 +02003907 r100_cp_fini(rdev);
3908 r100_wb_fini(rdev);
3909 r100_ib_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003910 radeon_irq_kms_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003911 if (rdev->flags & RADEON_IS_PCI)
3912 r100_pci_gart_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003913 rdev->accel_working = false;
3914 }
3915 return 0;
3916}