blob: de313b13c9e23db61939d91d9461adafe4d0fc74 [file] [log] [blame]
Michael Krufkycae78ed2009-01-13 04:40:36 -03001/*
Jarod Wilson804258c2010-03-07 17:20:03 -03002 * Support for LG Electronics LGDT3304 and LGDT3305 - VSB/QAM
Michael Krufkycae78ed2009-01-13 04:40:36 -03003 *
4 * Copyright (C) 2008, 2009 Michael Krufky <mkrufky@linuxtv.org>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
19 *
20 */
21
Michael Krufky511da452009-05-28 13:50:36 -030022#include <asm/div64.h>
Michael Krufkycae78ed2009-01-13 04:40:36 -030023#include <linux/dvb/frontend.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090024#include <linux/slab.h>
Michael Krufkycae78ed2009-01-13 04:40:36 -030025#include "dvb_math.h"
26#include "lgdt3305.h"
27
28static int debug;
29module_param(debug, int, 0644);
30MODULE_PARM_DESC(debug, "set debug level (info=1, reg=2 (or-able))");
31
32#define DBG_INFO 1
33#define DBG_REG 2
34
35#define lg_printk(kern, fmt, arg...) \
36 printk(kern "%s: " fmt, __func__, ##arg)
37
38#define lg_info(fmt, arg...) printk(KERN_INFO "lgdt3305: " fmt, ##arg)
39#define lg_warn(fmt, arg...) lg_printk(KERN_WARNING, fmt, ##arg)
40#define lg_err(fmt, arg...) lg_printk(KERN_ERR, fmt, ##arg)
41#define lg_dbg(fmt, arg...) if (debug & DBG_INFO) \
42 lg_printk(KERN_DEBUG, fmt, ##arg)
43#define lg_reg(fmt, arg...) if (debug & DBG_REG) \
44 lg_printk(KERN_DEBUG, fmt, ##arg)
45
46#define lg_fail(ret) \
47({ \
48 int __ret; \
49 __ret = (ret < 0); \
50 if (__ret) \
51 lg_err("error %d on line %d\n", ret, __LINE__); \
52 __ret; \
53})
54
55struct lgdt3305_state {
56 struct i2c_adapter *i2c_adap;
57 const struct lgdt3305_config *cfg;
58
59 struct dvb_frontend frontend;
60
61 fe_modulation_t current_modulation;
62 u32 current_frequency;
63 u32 snr;
64};
65
66/* ------------------------------------------------------------------------ */
67
68#define LGDT3305_GEN_CTRL_1 0x0000
69#define LGDT3305_GEN_CTRL_2 0x0001
70#define LGDT3305_GEN_CTRL_3 0x0002
71#define LGDT3305_GEN_STATUS 0x0003
72#define LGDT3305_GEN_CONTROL 0x0007
73#define LGDT3305_GEN_CTRL_4 0x000a
74#define LGDT3305_DGTL_AGC_REF_1 0x0012
75#define LGDT3305_DGTL_AGC_REF_2 0x0013
76#define LGDT3305_CR_CTR_FREQ_1 0x0106
77#define LGDT3305_CR_CTR_FREQ_2 0x0107
78#define LGDT3305_CR_CTR_FREQ_3 0x0108
79#define LGDT3305_CR_CTR_FREQ_4 0x0109
80#define LGDT3305_CR_MSE_1 0x011b
81#define LGDT3305_CR_MSE_2 0x011c
82#define LGDT3305_CR_LOCK_STATUS 0x011d
83#define LGDT3305_CR_CTRL_7 0x0126
84#define LGDT3305_AGC_POWER_REF_1 0x0300
85#define LGDT3305_AGC_POWER_REF_2 0x0301
86#define LGDT3305_AGC_DELAY_PT_1 0x0302
87#define LGDT3305_AGC_DELAY_PT_2 0x0303
88#define LGDT3305_RFAGC_LOOP_FLTR_BW_1 0x0306
89#define LGDT3305_RFAGC_LOOP_FLTR_BW_2 0x0307
90#define LGDT3305_IFBW_1 0x0308
91#define LGDT3305_IFBW_2 0x0309
92#define LGDT3305_AGC_CTRL_1 0x030c
93#define LGDT3305_AGC_CTRL_4 0x0314
94#define LGDT3305_EQ_MSE_1 0x0413
95#define LGDT3305_EQ_MSE_2 0x0414
96#define LGDT3305_EQ_MSE_3 0x0415
97#define LGDT3305_PT_MSE_1 0x0417
98#define LGDT3305_PT_MSE_2 0x0418
99#define LGDT3305_PT_MSE_3 0x0419
100#define LGDT3305_FEC_BLOCK_CTRL 0x0504
101#define LGDT3305_FEC_LOCK_STATUS 0x050a
102#define LGDT3305_FEC_PKT_ERR_1 0x050c
103#define LGDT3305_FEC_PKT_ERR_2 0x050d
104#define LGDT3305_TP_CTRL_1 0x050e
105#define LGDT3305_BERT_PERIOD 0x0801
106#define LGDT3305_BERT_ERROR_COUNT_1 0x080a
107#define LGDT3305_BERT_ERROR_COUNT_2 0x080b
108#define LGDT3305_BERT_ERROR_COUNT_3 0x080c
109#define LGDT3305_BERT_ERROR_COUNT_4 0x080d
110
111static int lgdt3305_write_reg(struct lgdt3305_state *state, u16 reg, u8 val)
112{
113 int ret;
114 u8 buf[] = { reg >> 8, reg & 0xff, val };
115 struct i2c_msg msg = {
116 .addr = state->cfg->i2c_addr, .flags = 0,
117 .buf = buf, .len = 3,
118 };
119
120 lg_reg("reg: 0x%04x, val: 0x%02x\n", reg, val);
121
122 ret = i2c_transfer(state->i2c_adap, &msg, 1);
123
124 if (ret != 1) {
125 lg_err("error (addr %02x %02x <- %02x, err = %i)\n",
126 msg.buf[0], msg.buf[1], msg.buf[2], ret);
127 if (ret < 0)
128 return ret;
129 else
130 return -EREMOTEIO;
131 }
132 return 0;
133}
134
135static int lgdt3305_read_reg(struct lgdt3305_state *state, u16 reg, u8 *val)
136{
137 int ret;
138 u8 reg_buf[] = { reg >> 8, reg & 0xff };
139 struct i2c_msg msg[] = {
140 { .addr = state->cfg->i2c_addr,
141 .flags = 0, .buf = reg_buf, .len = 2 },
142 { .addr = state->cfg->i2c_addr,
143 .flags = I2C_M_RD, .buf = val, .len = 1 },
144 };
145
146 lg_reg("reg: 0x%04x\n", reg);
147
148 ret = i2c_transfer(state->i2c_adap, msg, 2);
149
150 if (ret != 2) {
151 lg_err("error (addr %02x reg %04x error (ret == %i)\n",
152 state->cfg->i2c_addr, reg, ret);
153 if (ret < 0)
154 return ret;
155 else
156 return -EREMOTEIO;
157 }
158 return 0;
159}
160
161#define read_reg(state, reg) \
162({ \
163 u8 __val; \
164 int ret = lgdt3305_read_reg(state, reg, &__val); \
165 if (lg_fail(ret)) \
166 __val = 0; \
167 __val; \
168})
169
170static int lgdt3305_set_reg_bit(struct lgdt3305_state *state,
171 u16 reg, int bit, int onoff)
172{
173 u8 val;
174 int ret;
175
176 lg_reg("reg: 0x%04x, bit: %d, level: %d\n", reg, bit, onoff);
177
178 ret = lgdt3305_read_reg(state, reg, &val);
179 if (lg_fail(ret))
180 goto fail;
181
182 val &= ~(1 << bit);
183 val |= (onoff & 1) << bit;
184
185 ret = lgdt3305_write_reg(state, reg, val);
186fail:
187 return ret;
188}
189
190struct lgdt3305_reg {
191 u16 reg;
192 u8 val;
193};
194
195static int lgdt3305_write_regs(struct lgdt3305_state *state,
196 struct lgdt3305_reg *regs, int len)
197{
198 int i, ret;
199
200 lg_reg("writing %d registers...\n", len);
201
202 for (i = 0; i < len - 1; i++) {
203 ret = lgdt3305_write_reg(state, regs[i].reg, regs[i].val);
204 if (lg_fail(ret))
205 return ret;
206 }
207 return 0;
208}
209
210/* ------------------------------------------------------------------------ */
211
212static int lgdt3305_soft_reset(struct lgdt3305_state *state)
213{
214 int ret;
215
216 lg_dbg("\n");
217
218 ret = lgdt3305_set_reg_bit(state, LGDT3305_GEN_CTRL_3, 0, 0);
219 if (lg_fail(ret))
220 goto fail;
221
222 msleep(20);
223 ret = lgdt3305_set_reg_bit(state, LGDT3305_GEN_CTRL_3, 0, 1);
224fail:
225 return ret;
226}
227
228static inline int lgdt3305_mpeg_mode(struct lgdt3305_state *state,
229 enum lgdt3305_mpeg_mode mode)
230{
231 lg_dbg("(%d)\n", mode);
232 return lgdt3305_set_reg_bit(state, LGDT3305_TP_CTRL_1, 5, mode);
233}
234
235static int lgdt3305_mpeg_mode_polarity(struct lgdt3305_state *state,
236 enum lgdt3305_tp_clock_edge edge,
237 enum lgdt3305_tp_valid_polarity valid)
238{
239 u8 val;
240 int ret;
241
242 lg_dbg("edge = %d, valid = %d\n", edge, valid);
243
244 ret = lgdt3305_read_reg(state, LGDT3305_TP_CTRL_1, &val);
245 if (lg_fail(ret))
246 goto fail;
247
248 val &= ~0x09;
249
250 if (edge)
251 val |= 0x08;
252 if (valid)
253 val |= 0x01;
254
255 ret = lgdt3305_write_reg(state, LGDT3305_TP_CTRL_1, val);
256 if (lg_fail(ret))
257 goto fail;
258
259 ret = lgdt3305_soft_reset(state);
260fail:
261 return ret;
262}
263
264static int lgdt3305_set_modulation(struct lgdt3305_state *state,
265 struct dvb_frontend_parameters *param)
266{
267 u8 opermode;
268 int ret;
269
270 lg_dbg("\n");
271
272 ret = lgdt3305_read_reg(state, LGDT3305_GEN_CTRL_1, &opermode);
273 if (lg_fail(ret))
274 goto fail;
275
276 opermode &= ~0x03;
277
278 switch (param->u.vsb.modulation) {
279 case VSB_8:
280 opermode |= 0x03;
281 break;
282 case QAM_64:
283 opermode |= 0x00;
284 break;
285 case QAM_256:
286 opermode |= 0x01;
287 break;
288 default:
289 return -EINVAL;
290 }
291 ret = lgdt3305_write_reg(state, LGDT3305_GEN_CTRL_1, opermode);
292fail:
293 return ret;
294}
295
296static int lgdt3305_set_filter_extension(struct lgdt3305_state *state,
297 struct dvb_frontend_parameters *param)
298{
299 int val;
300
301 switch (param->u.vsb.modulation) {
302 case VSB_8:
303 val = 0;
304 break;
305 case QAM_64:
306 case QAM_256:
307 val = 1;
308 break;
309 default:
310 return -EINVAL;
311 }
312 lg_dbg("val = %d\n", val);
313
314 return lgdt3305_set_reg_bit(state, 0x043f, 2, val);
315}
316
317/* ------------------------------------------------------------------------ */
318
319static int lgdt3305_passband_digital_agc(struct lgdt3305_state *state,
320 struct dvb_frontend_parameters *param)
321{
322 u16 agc_ref;
323
324 switch (param->u.vsb.modulation) {
325 case VSB_8:
326 agc_ref = 0x32c4;
327 break;
328 case QAM_64:
329 agc_ref = 0x2a00;
330 break;
331 case QAM_256:
332 agc_ref = 0x2a80;
333 break;
334 default:
335 return -EINVAL;
336 }
337
338 lg_dbg("agc ref: 0x%04x\n", agc_ref);
339
340 lgdt3305_write_reg(state, LGDT3305_DGTL_AGC_REF_1, agc_ref >> 8);
341 lgdt3305_write_reg(state, LGDT3305_DGTL_AGC_REF_2, agc_ref & 0xff);
342
343 return 0;
344}
345
346static int lgdt3305_rfagc_loop(struct lgdt3305_state *state,
347 struct dvb_frontend_parameters *param)
348{
349 u16 ifbw, rfbw, agcdelay;
350
351 switch (param->u.vsb.modulation) {
352 case VSB_8:
353 agcdelay = 0x04c0;
354 rfbw = 0x8000;
355 ifbw = 0x8000;
356 break;
357 case QAM_64:
358 case QAM_256:
359 agcdelay = 0x046b;
360 rfbw = 0x8889;
Michael Krufky241b0f42010-03-12 00:00:55 -0300361 /* FIXME: investigate optimal ifbw & rfbw values for the
362 * DT3304 and re-write this switch..case block */
363 if (state->cfg->demod_chip == LGDT3304)
Jarod Wilson804258c2010-03-07 17:20:03 -0300364 ifbw = 0x6666;
Michael Krufky241b0f42010-03-12 00:00:55 -0300365 else /* (state->cfg->demod_chip == LGDT3305) */
366 ifbw = 0x8888;
Michael Krufkycae78ed2009-01-13 04:40:36 -0300367 break;
368 default:
369 return -EINVAL;
370 }
371
372 if (state->cfg->rf_agc_loop) {
373 lg_dbg("agcdelay: 0x%04x, rfbw: 0x%04x\n", agcdelay, rfbw);
374
375 /* rf agc loop filter bandwidth */
376 lgdt3305_write_reg(state, LGDT3305_AGC_DELAY_PT_1,
377 agcdelay >> 8);
378 lgdt3305_write_reg(state, LGDT3305_AGC_DELAY_PT_2,
379 agcdelay & 0xff);
380
381 lgdt3305_write_reg(state, LGDT3305_RFAGC_LOOP_FLTR_BW_1,
382 rfbw >> 8);
383 lgdt3305_write_reg(state, LGDT3305_RFAGC_LOOP_FLTR_BW_2,
384 rfbw & 0xff);
385 } else {
386 lg_dbg("ifbw: 0x%04x\n", ifbw);
387
388 /* if agc loop filter bandwidth */
389 lgdt3305_write_reg(state, LGDT3305_IFBW_1, ifbw >> 8);
390 lgdt3305_write_reg(state, LGDT3305_IFBW_2, ifbw & 0xff);
391 }
392
393 return 0;
394}
395
396static int lgdt3305_agc_setup(struct lgdt3305_state *state,
397 struct dvb_frontend_parameters *param)
398{
399 int lockdten, acqen;
400
401 switch (param->u.vsb.modulation) {
402 case VSB_8:
403 lockdten = 0;
404 acqen = 0;
405 break;
406 case QAM_64:
407 case QAM_256:
408 lockdten = 1;
409 acqen = 1;
410 break;
411 default:
412 return -EINVAL;
413 }
414
415 lg_dbg("lockdten = %d, acqen = %d\n", lockdten, acqen);
416
417 /* control agc function */
Jarod Wilson804258c2010-03-07 17:20:03 -0300418 switch (state->cfg->demod_chip) {
419 case LGDT3304:
420 lgdt3305_write_reg(state, 0x0314, 0xe1 | lockdten << 1);
421 lgdt3305_set_reg_bit(state, 0x030e, 2, acqen);
422 break;
423 case LGDT3305:
424 lgdt3305_write_reg(state, LGDT3305_AGC_CTRL_4, 0xe1 | lockdten << 1);
425 lgdt3305_set_reg_bit(state, LGDT3305_AGC_CTRL_1, 2, acqen);
426 break;
427 default:
428 return -EINVAL;
429 }
Michael Krufkycae78ed2009-01-13 04:40:36 -0300430
431 return lgdt3305_rfagc_loop(state, param);
432}
433
434static int lgdt3305_set_agc_power_ref(struct lgdt3305_state *state,
435 struct dvb_frontend_parameters *param)
436{
437 u16 usref = 0;
438
439 switch (param->u.vsb.modulation) {
440 case VSB_8:
441 if (state->cfg->usref_8vsb)
442 usref = state->cfg->usref_8vsb;
443 break;
444 case QAM_64:
445 if (state->cfg->usref_qam64)
446 usref = state->cfg->usref_qam64;
447 break;
448 case QAM_256:
449 if (state->cfg->usref_qam256)
450 usref = state->cfg->usref_qam256;
451 break;
452 default:
453 return -EINVAL;
454 }
455
456 if (usref) {
457 lg_dbg("set manual mode: 0x%04x\n", usref);
458
459 lgdt3305_set_reg_bit(state, LGDT3305_AGC_CTRL_1, 3, 1);
460
461 lgdt3305_write_reg(state, LGDT3305_AGC_POWER_REF_1,
462 0xff & (usref >> 8));
463 lgdt3305_write_reg(state, LGDT3305_AGC_POWER_REF_2,
464 0xff & (usref >> 0));
465 }
466 return 0;
467}
468
469/* ------------------------------------------------------------------------ */
470
471static int lgdt3305_spectral_inversion(struct lgdt3305_state *state,
472 struct dvb_frontend_parameters *param,
473 int inversion)
474{
475 int ret;
476
477 lg_dbg("(%d)\n", inversion);
478
479 switch (param->u.vsb.modulation) {
480 case VSB_8:
481 ret = lgdt3305_write_reg(state, LGDT3305_CR_CTRL_7,
482 inversion ? 0xf9 : 0x79);
483 break;
484 case QAM_64:
485 case QAM_256:
486 ret = lgdt3305_write_reg(state, LGDT3305_FEC_BLOCK_CTRL,
487 inversion ? 0xfd : 0xff);
488 break;
489 default:
490 ret = -EINVAL;
491 }
492 return ret;
493}
494
495static int lgdt3305_set_if(struct lgdt3305_state *state,
496 struct dvb_frontend_parameters *param)
497{
498 u16 if_freq_khz;
499 u8 nco1, nco2, nco3, nco4;
500 u64 nco;
501
502 switch (param->u.vsb.modulation) {
503 case VSB_8:
504 if_freq_khz = state->cfg->vsb_if_khz;
505 break;
506 case QAM_64:
507 case QAM_256:
508 if_freq_khz = state->cfg->qam_if_khz;
509 break;
510 default:
511 return -EINVAL;
512 }
513
514 nco = if_freq_khz / 10;
515
Michael Krufkycae78ed2009-01-13 04:40:36 -0300516 switch (param->u.vsb.modulation) {
517 case VSB_8:
Michael Krufkycae78ed2009-01-13 04:40:36 -0300518 nco <<= 24;
Michael Krufky511da452009-05-28 13:50:36 -0300519 do_div(nco, 625);
Michael Krufkycae78ed2009-01-13 04:40:36 -0300520 break;
521 case QAM_64:
522 case QAM_256:
Michael Krufkycae78ed2009-01-13 04:40:36 -0300523 nco <<= 28;
Michael Krufky511da452009-05-28 13:50:36 -0300524 do_div(nco, 625);
Michael Krufkycae78ed2009-01-13 04:40:36 -0300525 break;
526 default:
527 return -EINVAL;
528 }
529
530 nco1 = (nco >> 24) & 0x3f;
531 nco1 |= 0x40;
532 nco2 = (nco >> 16) & 0xff;
533 nco3 = (nco >> 8) & 0xff;
534 nco4 = nco & 0xff;
535
536 lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_1, nco1);
537 lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_2, nco2);
538 lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_3, nco3);
539 lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_4, nco4);
540
541 lg_dbg("%d KHz -> [%02x%02x%02x%02x]\n",
542 if_freq_khz, nco1, nco2, nco3, nco4);
543
544 return 0;
545}
546
547/* ------------------------------------------------------------------------ */
548
549static int lgdt3305_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
550{
551 struct lgdt3305_state *state = fe->demodulator_priv;
552
553 if (state->cfg->deny_i2c_rptr)
554 return 0;
555
556 lg_dbg("(%d)\n", enable);
557
558 return lgdt3305_set_reg_bit(state, LGDT3305_GEN_CTRL_2, 5,
559 enable ? 0 : 1);
560}
561
562static int lgdt3305_sleep(struct dvb_frontend *fe)
563{
564 struct lgdt3305_state *state = fe->demodulator_priv;
565 u8 gen_ctrl_3, gen_ctrl_4;
566
567 lg_dbg("\n");
568
569 gen_ctrl_3 = read_reg(state, LGDT3305_GEN_CTRL_3);
570 gen_ctrl_4 = read_reg(state, LGDT3305_GEN_CTRL_4);
571
572 /* hold in software reset while sleeping */
573 gen_ctrl_3 &= ~0x01;
574 /* tristate the IF-AGC pin */
575 gen_ctrl_3 |= 0x02;
576 /* tristate the RF-AGC pin */
577 gen_ctrl_3 |= 0x04;
578
579 /* disable vsb/qam module */
580 gen_ctrl_4 &= ~0x01;
581 /* disable adc module */
582 gen_ctrl_4 &= ~0x02;
583
584 lgdt3305_write_reg(state, LGDT3305_GEN_CTRL_3, gen_ctrl_3);
585 lgdt3305_write_reg(state, LGDT3305_GEN_CTRL_4, gen_ctrl_4);
586
587 return 0;
588}
589
590static int lgdt3305_init(struct dvb_frontend *fe)
591{
592 struct lgdt3305_state *state = fe->demodulator_priv;
593 int ret;
594
Michael Krufkyd99a2112010-03-12 00:32:27 -0300595 static struct lgdt3305_reg lgdt3304_init_data[] = {
596 { .reg = LGDT3305_GEN_CTRL_1, .val = 0x03, },
597 { .reg = 0x000d, .val = 0x02, },
598 { .reg = 0x000e, .val = 0x02, },
599 { .reg = LGDT3305_DGTL_AGC_REF_1, .val = 0x32, },
600 { .reg = LGDT3305_DGTL_AGC_REF_2, .val = 0xc4, },
601 { .reg = LGDT3305_CR_CTR_FREQ_1, .val = 0x00, },
602 { .reg = LGDT3305_CR_CTR_FREQ_2, .val = 0x00, },
603 { .reg = LGDT3305_CR_CTR_FREQ_3, .val = 0x00, },
604 { .reg = LGDT3305_CR_CTR_FREQ_4, .val = 0x00, },
605 { .reg = LGDT3305_CR_CTRL_7, .val = 0xf9, },
606 { .reg = 0x0112, .val = 0x17, },
607 { .reg = 0x0113, .val = 0x15, },
608 { .reg = 0x0114, .val = 0x18, },
609 { .reg = 0x0115, .val = 0xff, },
610 { .reg = 0x0116, .val = 0x3c, },
611 { .reg = 0x0214, .val = 0x67, },
612 { .reg = 0x0424, .val = 0x8d, },
613 { .reg = 0x0427, .val = 0x12, },
614 { .reg = 0x0428, .val = 0x4f, },
615 { .reg = LGDT3305_IFBW_1, .val = 0x80, },
616 { .reg = LGDT3305_IFBW_2, .val = 0x00, },
617 { .reg = 0x030a, .val = 0x08, },
618 { .reg = 0x030b, .val = 0x9b, },
619 { .reg = 0x030d, .val = 0x00, },
620 { .reg = 0x030e, .val = 0x1c, },
621 { .reg = 0x0314, .val = 0xe1, },
622 { .reg = 0x000d, .val = 0x82, },
623 { .reg = LGDT3305_TP_CTRL_1, .val = 0x5b, },
624 { .reg = LGDT3305_TP_CTRL_1, .val = 0x5b, },
625 };
626
Michael Krufkycae78ed2009-01-13 04:40:36 -0300627 static struct lgdt3305_reg lgdt3305_init_data[] = {
Michael Krufkyd99a2112010-03-12 00:32:27 -0300628 { .reg = LGDT3305_GEN_CTRL_1, .val = 0x03, },
629 { .reg = LGDT3305_GEN_CTRL_2, .val = 0xb0, },
630 { .reg = LGDT3305_GEN_CTRL_3, .val = 0x01, },
631 { .reg = LGDT3305_GEN_CONTROL, .val = 0x6f, },
632 { .reg = LGDT3305_GEN_CTRL_4, .val = 0x03, },
633 { .reg = LGDT3305_DGTL_AGC_REF_1, .val = 0x32, },
634 { .reg = LGDT3305_DGTL_AGC_REF_2, .val = 0xc4, },
635 { .reg = LGDT3305_CR_CTR_FREQ_1, .val = 0x00, },
636 { .reg = LGDT3305_CR_CTR_FREQ_2, .val = 0x00, },
637 { .reg = LGDT3305_CR_CTR_FREQ_3, .val = 0x00, },
638 { .reg = LGDT3305_CR_CTR_FREQ_4, .val = 0x00, },
639 { .reg = LGDT3305_CR_CTRL_7, .val = 0x79, },
640 { .reg = LGDT3305_AGC_POWER_REF_1, .val = 0x32, },
641 { .reg = LGDT3305_AGC_POWER_REF_2, .val = 0xc4, },
642 { .reg = LGDT3305_AGC_DELAY_PT_1, .val = 0x0d, },
643 { .reg = LGDT3305_AGC_DELAY_PT_2, .val = 0x30, },
644 { .reg = LGDT3305_RFAGC_LOOP_FLTR_BW_1, .val = 0x80, },
645 { .reg = LGDT3305_RFAGC_LOOP_FLTR_BW_2, .val = 0x00, },
646 { .reg = LGDT3305_IFBW_1, .val = 0x80, },
647 { .reg = LGDT3305_IFBW_2, .val = 0x00, },
648 { .reg = LGDT3305_AGC_CTRL_1, .val = 0x30, },
649 { .reg = LGDT3305_AGC_CTRL_4, .val = 0x61, },
650 { .reg = LGDT3305_FEC_BLOCK_CTRL, .val = 0xff, },
651 { .reg = LGDT3305_TP_CTRL_1, .val = 0x1b, },
Michael Krufkycae78ed2009-01-13 04:40:36 -0300652 };
653
654 lg_dbg("\n");
655
Michael Krufkyd99a2112010-03-12 00:32:27 -0300656 switch (state->cfg->demod_chip) {
657 case LGDT3304:
658 ret = lgdt3305_write_regs(state, lgdt3304_init_data,
659 ARRAY_SIZE(lgdt3304_init_data));
660 break;
661 case LGDT3305:
662 ret = lgdt3305_write_regs(state, lgdt3305_init_data,
663 ARRAY_SIZE(lgdt3305_init_data));
664 break;
665 default:
666 ret = -EINVAL;
667 }
Michael Krufkycae78ed2009-01-13 04:40:36 -0300668 if (lg_fail(ret))
669 goto fail;
670
671 ret = lgdt3305_soft_reset(state);
672fail:
673 return ret;
674}
675
Jarod Wilson804258c2010-03-07 17:20:03 -0300676static int lgdt3304_set_parameters(struct dvb_frontend *fe,
677 struct dvb_frontend_parameters *param)
678{
679 struct lgdt3305_state *state = fe->demodulator_priv;
680 int ret;
681
682 lg_dbg("(%d, %d)\n", param->frequency, param->u.vsb.modulation);
683
684 if (fe->ops.tuner_ops.set_params) {
685 ret = fe->ops.tuner_ops.set_params(fe, param);
686 if (fe->ops.i2c_gate_ctrl)
687 fe->ops.i2c_gate_ctrl(fe, 0);
688 if (lg_fail(ret))
689 goto fail;
690 state->current_frequency = param->frequency;
691 }
692
693 ret = lgdt3305_set_modulation(state, param);
694 if (lg_fail(ret))
695 goto fail;
696
697 ret = lgdt3305_passband_digital_agc(state, param);
698 if (lg_fail(ret))
699 goto fail;
700
701 ret = lgdt3305_agc_setup(state, param);
702 if (lg_fail(ret))
703 goto fail;
704
705 /* reg 0x030d is 3304-only... seen in vsb and qam usbsnoops... */
706 switch (param->u.vsb.modulation) {
707 case VSB_8:
708 lgdt3305_write_reg(state, 0x030d, 0x00);
709 lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_1, 0x4f);
710 lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_2, 0x0c);
711 lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_3, 0xac);
712 lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_4, 0xba);
713 break;
714 case QAM_64:
715 case QAM_256:
716 lgdt3305_write_reg(state, 0x030d, 0x14);
717 ret = lgdt3305_set_if(state, param);
718 if (lg_fail(ret))
719 goto fail;
720 break;
721 default:
722 return -EINVAL;
723 }
724
725
726 ret = lgdt3305_spectral_inversion(state, param,
727 state->cfg->spectral_inversion
728 ? 1 : 0);
729 if (lg_fail(ret))
730 goto fail;
731
732 state->current_modulation = param->u.vsb.modulation;
733
734 ret = lgdt3305_mpeg_mode(state, state->cfg->mpeg_mode);
735 if (lg_fail(ret))
736 goto fail;
737
738 /* lgdt3305_mpeg_mode_polarity calls lgdt3305_soft_reset */
739 ret = lgdt3305_mpeg_mode_polarity(state,
740 state->cfg->tpclk_edge,
741 state->cfg->tpvalid_polarity);
742fail:
743 return ret;
744}
745
Michael Krufkycae78ed2009-01-13 04:40:36 -0300746static int lgdt3305_set_parameters(struct dvb_frontend *fe,
747 struct dvb_frontend_parameters *param)
748{
749 struct lgdt3305_state *state = fe->demodulator_priv;
750 int ret;
751
752 lg_dbg("(%d, %d)\n", param->frequency, param->u.vsb.modulation);
753
754 if (fe->ops.tuner_ops.set_params) {
755 ret = fe->ops.tuner_ops.set_params(fe, param);
756 if (fe->ops.i2c_gate_ctrl)
757 fe->ops.i2c_gate_ctrl(fe, 0);
758 if (lg_fail(ret))
759 goto fail;
760 state->current_frequency = param->frequency;
761 }
762
763 ret = lgdt3305_set_modulation(state, param);
764 if (lg_fail(ret))
765 goto fail;
766
767 ret = lgdt3305_passband_digital_agc(state, param);
768 if (lg_fail(ret))
769 goto fail;
770 ret = lgdt3305_set_agc_power_ref(state, param);
771 if (lg_fail(ret))
772 goto fail;
773 ret = lgdt3305_agc_setup(state, param);
774 if (lg_fail(ret))
775 goto fail;
776
777 /* low if */
778 ret = lgdt3305_write_reg(state, LGDT3305_GEN_CONTROL, 0x2f);
779 if (lg_fail(ret))
780 goto fail;
781 ret = lgdt3305_set_reg_bit(state, LGDT3305_CR_CTR_FREQ_1, 6, 1);
782 if (lg_fail(ret))
783 goto fail;
784
785 ret = lgdt3305_set_if(state, param);
786 if (lg_fail(ret))
787 goto fail;
788 ret = lgdt3305_spectral_inversion(state, param,
789 state->cfg->spectral_inversion
790 ? 1 : 0);
791 if (lg_fail(ret))
792 goto fail;
793
794 ret = lgdt3305_set_filter_extension(state, param);
795 if (lg_fail(ret))
796 goto fail;
797
798 state->current_modulation = param->u.vsb.modulation;
799
800 ret = lgdt3305_mpeg_mode(state, state->cfg->mpeg_mode);
801 if (lg_fail(ret))
802 goto fail;
803
804 /* lgdt3305_mpeg_mode_polarity calls lgdt3305_soft_reset */
805 ret = lgdt3305_mpeg_mode_polarity(state,
806 state->cfg->tpclk_edge,
807 state->cfg->tpvalid_polarity);
808fail:
809 return ret;
810}
811
812static int lgdt3305_get_frontend(struct dvb_frontend *fe,
813 struct dvb_frontend_parameters *param)
814{
815 struct lgdt3305_state *state = fe->demodulator_priv;
816
817 lg_dbg("\n");
818
819 param->u.vsb.modulation = state->current_modulation;
820 param->frequency = state->current_frequency;
821 return 0;
822}
823
824/* ------------------------------------------------------------------------ */
825
826static int lgdt3305_read_cr_lock_status(struct lgdt3305_state *state,
827 int *locked)
828{
829 u8 val;
830 int ret;
831 char *cr_lock_state = "";
832
833 *locked = 0;
834
835 ret = lgdt3305_read_reg(state, LGDT3305_CR_LOCK_STATUS, &val);
836 if (lg_fail(ret))
837 goto fail;
838
839 switch (state->current_modulation) {
840 case QAM_256:
841 case QAM_64:
842 if (val & (1 << 1))
843 *locked = 1;
844
845 switch (val & 0x07) {
846 case 0:
847 cr_lock_state = "QAM UNLOCK";
848 break;
849 case 4:
850 cr_lock_state = "QAM 1stLock";
851 break;
852 case 6:
853 cr_lock_state = "QAM 2ndLock";
854 break;
855 case 7:
856 cr_lock_state = "QAM FinalLock";
857 break;
858 default:
859 cr_lock_state = "CLOCKQAM-INVALID!";
860 break;
861 }
862 break;
863 case VSB_8:
864 if (val & (1 << 7)) {
865 *locked = 1;
866 cr_lock_state = "CLOCKVSB";
867 }
868 break;
869 default:
870 ret = -EINVAL;
871 }
872 lg_dbg("(%d) %s\n", *locked, cr_lock_state);
873fail:
874 return ret;
875}
876
877static int lgdt3305_read_fec_lock_status(struct lgdt3305_state *state,
878 int *locked)
879{
880 u8 val;
881 int ret, mpeg_lock, fec_lock, viterbi_lock;
882
883 *locked = 0;
884
885 switch (state->current_modulation) {
886 case QAM_256:
887 case QAM_64:
888 ret = lgdt3305_read_reg(state,
889 LGDT3305_FEC_LOCK_STATUS, &val);
890 if (lg_fail(ret))
891 goto fail;
892
893 mpeg_lock = (val & (1 << 0)) ? 1 : 0;
894 fec_lock = (val & (1 << 2)) ? 1 : 0;
895 viterbi_lock = (val & (1 << 3)) ? 1 : 0;
896
897 *locked = mpeg_lock && fec_lock && viterbi_lock;
898
899 lg_dbg("(%d) %s%s%s\n", *locked,
900 mpeg_lock ? "mpeg lock " : "",
901 fec_lock ? "fec lock " : "",
902 viterbi_lock ? "viterbi lock" : "");
903 break;
904 case VSB_8:
905 default:
906 ret = -EINVAL;
907 }
908fail:
909 return ret;
910}
911
912static int lgdt3305_read_status(struct dvb_frontend *fe, fe_status_t *status)
913{
914 struct lgdt3305_state *state = fe->demodulator_priv;
915 u8 val;
916 int ret, signal, inlock, nofecerr, snrgood,
917 cr_lock, fec_lock, sync_lock;
918
919 *status = 0;
920
921 ret = lgdt3305_read_reg(state, LGDT3305_GEN_STATUS, &val);
922 if (lg_fail(ret))
923 goto fail;
924
925 signal = (val & (1 << 4)) ? 1 : 0;
926 inlock = (val & (1 << 3)) ? 0 : 1;
927 sync_lock = (val & (1 << 2)) ? 1 : 0;
928 nofecerr = (val & (1 << 1)) ? 1 : 0;
929 snrgood = (val & (1 << 0)) ? 1 : 0;
930
931 lg_dbg("%s%s%s%s%s\n",
932 signal ? "SIGNALEXIST " : "",
933 inlock ? "INLOCK " : "",
934 sync_lock ? "SYNCLOCK " : "",
935 nofecerr ? "NOFECERR " : "",
936 snrgood ? "SNRGOOD " : "");
937
938 ret = lgdt3305_read_cr_lock_status(state, &cr_lock);
939 if (lg_fail(ret))
940 goto fail;
941
942 if (signal)
943 *status |= FE_HAS_SIGNAL;
944 if (cr_lock)
945 *status |= FE_HAS_CARRIER;
946 if (nofecerr)
947 *status |= FE_HAS_VITERBI;
948 if (sync_lock)
949 *status |= FE_HAS_SYNC;
950
951 switch (state->current_modulation) {
952 case QAM_256:
953 case QAM_64:
954 ret = lgdt3305_read_fec_lock_status(state, &fec_lock);
955 if (lg_fail(ret))
956 goto fail;
957
958 if (fec_lock)
959 *status |= FE_HAS_LOCK;
960 break;
961 case VSB_8:
962 if (inlock)
963 *status |= FE_HAS_LOCK;
964 break;
965 default:
966 ret = -EINVAL;
967 }
968fail:
969 return ret;
970}
971
972/* ------------------------------------------------------------------------ */
973
974/* borrowed from lgdt330x.c */
975static u32 calculate_snr(u32 mse, u32 c)
976{
977 if (mse == 0) /* no signal */
978 return 0;
979
980 mse = intlog10(mse);
981 if (mse > c) {
982 /* Negative SNR, which is possible, but realisticly the
983 demod will lose lock before the signal gets this bad. The
984 API only allows for unsigned values, so just return 0 */
985 return 0;
986 }
987 return 10*(c - mse);
988}
989
990static int lgdt3305_read_snr(struct dvb_frontend *fe, u16 *snr)
991{
992 struct lgdt3305_state *state = fe->demodulator_priv;
993 u32 noise; /* noise value */
994 u32 c; /* per-modulation SNR calculation constant */
995
996 switch (state->current_modulation) {
997 case VSB_8:
998#ifdef USE_PTMSE
999 /* Use Phase Tracker Mean-Square Error Register */
1000 /* SNR for ranges from -13.11 to +44.08 */
1001 noise = ((read_reg(state, LGDT3305_PT_MSE_1) & 0x07) << 16) |
1002 (read_reg(state, LGDT3305_PT_MSE_2) << 8) |
1003 (read_reg(state, LGDT3305_PT_MSE_3) & 0xff);
1004 c = 73957994; /* log10(25*32^2)*2^24 */
1005#else
1006 /* Use Equalizer Mean-Square Error Register */
1007 /* SNR for ranges from -16.12 to +44.08 */
1008 noise = ((read_reg(state, LGDT3305_EQ_MSE_1) & 0x0f) << 16) |
1009 (read_reg(state, LGDT3305_EQ_MSE_2) << 8) |
1010 (read_reg(state, LGDT3305_EQ_MSE_3) & 0xff);
1011 c = 73957994; /* log10(25*32^2)*2^24 */
1012#endif
1013 break;
1014 case QAM_64:
1015 case QAM_256:
1016 noise = (read_reg(state, LGDT3305_CR_MSE_1) << 8) |
1017 (read_reg(state, LGDT3305_CR_MSE_2) & 0xff);
1018
1019 c = (state->current_modulation == QAM_64) ?
1020 97939837 : 98026066;
1021 /* log10(688128)*2^24 and log10(696320)*2^24 */
1022 break;
1023 default:
1024 return -EINVAL;
1025 }
1026 state->snr = calculate_snr(noise, c);
Michael Krufky60ce3c42009-03-11 01:47:53 -03001027 /* report SNR in dB * 10 */
Michael Krufkycae78ed2009-01-13 04:40:36 -03001028 *snr = (state->snr / ((1 << 24) / 10));
1029 lg_dbg("noise = 0x%08x, snr = %d.%02d dB\n", noise,
1030 state->snr >> 24, (((state->snr >> 8) & 0xffff) * 100) >> 16);
1031
1032 return 0;
1033}
1034
1035static int lgdt3305_read_signal_strength(struct dvb_frontend *fe,
1036 u16 *strength)
1037{
1038 /* borrowed from lgdt330x.c
1039 *
1040 * Calculate strength from SNR up to 35dB
1041 * Even though the SNR can go higher than 35dB,
1042 * there is some comfort factor in having a range of
1043 * strong signals that can show at 100%
1044 */
1045 struct lgdt3305_state *state = fe->demodulator_priv;
1046 u16 snr;
1047 int ret;
1048
1049 *strength = 0;
1050
1051 ret = fe->ops.read_snr(fe, &snr);
1052 if (lg_fail(ret))
1053 goto fail;
1054 /* Rather than use the 8.8 value snr, use state->snr which is 8.24 */
1055 /* scale the range 0 - 35*2^24 into 0 - 65535 */
1056 if (state->snr >= 8960 * 0x10000)
1057 *strength = 0xffff;
1058 else
1059 *strength = state->snr / 8960;
1060fail:
1061 return ret;
1062}
1063
1064/* ------------------------------------------------------------------------ */
1065
1066static int lgdt3305_read_ber(struct dvb_frontend *fe, u32 *ber)
1067{
1068 *ber = 0;
1069 return 0;
1070}
1071
1072static int lgdt3305_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
1073{
1074 struct lgdt3305_state *state = fe->demodulator_priv;
1075
1076 *ucblocks =
1077 (read_reg(state, LGDT3305_FEC_PKT_ERR_1) << 8) |
1078 (read_reg(state, LGDT3305_FEC_PKT_ERR_2) & 0xff);
1079
1080 return 0;
1081}
1082
1083static int lgdt3305_get_tune_settings(struct dvb_frontend *fe,
1084 struct dvb_frontend_tune_settings
1085 *fe_tune_settings)
1086{
1087 fe_tune_settings->min_delay_ms = 500;
1088 lg_dbg("\n");
1089 return 0;
1090}
1091
1092static void lgdt3305_release(struct dvb_frontend *fe)
1093{
1094 struct lgdt3305_state *state = fe->demodulator_priv;
1095 lg_dbg("\n");
1096 kfree(state);
1097}
1098
Jarod Wilson804258c2010-03-07 17:20:03 -03001099static struct dvb_frontend_ops lgdt3304_ops;
Michael Krufkycae78ed2009-01-13 04:40:36 -03001100static struct dvb_frontend_ops lgdt3305_ops;
1101
1102struct dvb_frontend *lgdt3305_attach(const struct lgdt3305_config *config,
1103 struct i2c_adapter *i2c_adap)
1104{
1105 struct lgdt3305_state *state = NULL;
1106 int ret;
1107 u8 val;
1108
1109 lg_dbg("(%d-%04x)\n",
1110 i2c_adap ? i2c_adapter_id(i2c_adap) : 0,
1111 config ? config->i2c_addr : 0);
1112
1113 state = kzalloc(sizeof(struct lgdt3305_state), GFP_KERNEL);
1114 if (state == NULL)
1115 goto fail;
1116
1117 state->cfg = config;
1118 state->i2c_adap = i2c_adap;
1119
Jarod Wilson804258c2010-03-07 17:20:03 -03001120 switch (config->demod_chip) {
1121 case LGDT3304:
1122 memcpy(&state->frontend.ops, &lgdt3304_ops,
1123 sizeof(struct dvb_frontend_ops));
1124 break;
1125 case LGDT3305:
1126 memcpy(&state->frontend.ops, &lgdt3305_ops,
1127 sizeof(struct dvb_frontend_ops));
1128 break;
1129 default:
1130 goto fail;
1131 }
Michael Krufkycae78ed2009-01-13 04:40:36 -03001132 state->frontend.demodulator_priv = state;
1133
Jarod Wilson804258c2010-03-07 17:20:03 -03001134 /* verify that we're talking to a lg dt3304/5 */
Michael Krufkycae78ed2009-01-13 04:40:36 -03001135 ret = lgdt3305_read_reg(state, LGDT3305_GEN_CTRL_2, &val);
1136 if ((lg_fail(ret)) | (val == 0))
1137 goto fail;
1138 ret = lgdt3305_write_reg(state, 0x0808, 0x80);
1139 if (lg_fail(ret))
1140 goto fail;
1141 ret = lgdt3305_read_reg(state, 0x0808, &val);
1142 if ((lg_fail(ret)) | (val != 0x80))
1143 goto fail;
1144 ret = lgdt3305_write_reg(state, 0x0808, 0x00);
1145 if (lg_fail(ret))
1146 goto fail;
1147
1148 state->current_frequency = -1;
1149 state->current_modulation = -1;
1150
1151 return &state->frontend;
1152fail:
Jarod Wilson804258c2010-03-07 17:20:03 -03001153 lg_warn("unable to detect %s hardware\n",
1154 config->demod_chip ? "LGDT3304" : "LGDT3305");
Michael Krufkycae78ed2009-01-13 04:40:36 -03001155 kfree(state);
1156 return NULL;
1157}
1158EXPORT_SYMBOL(lgdt3305_attach);
1159
Jarod Wilson804258c2010-03-07 17:20:03 -03001160static struct dvb_frontend_ops lgdt3304_ops = {
1161 .info = {
1162 .name = "LG Electronics LGDT3304 VSB/QAM Frontend",
1163 .type = FE_ATSC,
1164 .frequency_min = 54000000,
1165 .frequency_max = 858000000,
1166 .frequency_stepsize = 62500,
1167 .caps = FE_CAN_QAM_64 | FE_CAN_QAM_256 | FE_CAN_8VSB
1168 },
1169 .i2c_gate_ctrl = lgdt3305_i2c_gate_ctrl,
Michael Krufkyd99a2112010-03-12 00:32:27 -03001170 .init = lgdt3305_init,
Jarod Wilson804258c2010-03-07 17:20:03 -03001171 .set_frontend = lgdt3304_set_parameters,
1172 .get_frontend = lgdt3305_get_frontend,
1173 .get_tune_settings = lgdt3305_get_tune_settings,
1174 .read_status = lgdt3305_read_status,
1175 .read_ber = lgdt3305_read_ber,
1176 .read_signal_strength = lgdt3305_read_signal_strength,
1177 .read_snr = lgdt3305_read_snr,
1178 .read_ucblocks = lgdt3305_read_ucblocks,
1179 .release = lgdt3305_release,
1180};
1181
Michael Krufkycae78ed2009-01-13 04:40:36 -03001182static struct dvb_frontend_ops lgdt3305_ops = {
1183 .info = {
1184 .name = "LG Electronics LGDT3305 VSB/QAM Frontend",
1185 .type = FE_ATSC,
1186 .frequency_min = 54000000,
1187 .frequency_max = 858000000,
1188 .frequency_stepsize = 62500,
1189 .caps = FE_CAN_QAM_64 | FE_CAN_QAM_256 | FE_CAN_8VSB
1190 },
1191 .i2c_gate_ctrl = lgdt3305_i2c_gate_ctrl,
1192 .init = lgdt3305_init,
1193 .sleep = lgdt3305_sleep,
1194 .set_frontend = lgdt3305_set_parameters,
1195 .get_frontend = lgdt3305_get_frontend,
1196 .get_tune_settings = lgdt3305_get_tune_settings,
1197 .read_status = lgdt3305_read_status,
1198 .read_ber = lgdt3305_read_ber,
1199 .read_signal_strength = lgdt3305_read_signal_strength,
1200 .read_snr = lgdt3305_read_snr,
1201 .read_ucblocks = lgdt3305_read_ucblocks,
1202 .release = lgdt3305_release,
1203};
1204
Jarod Wilson804258c2010-03-07 17:20:03 -03001205MODULE_DESCRIPTION("LG Electronics LGDT3304/5 ATSC/QAM-B Demodulator Driver");
Michael Krufky1c121482009-03-11 01:45:44 -03001206MODULE_AUTHOR("Michael Krufky <mkrufky@linuxtv.org>");
Michael Krufkycae78ed2009-01-13 04:40:36 -03001207MODULE_LICENSE("GPL");
Michael Krufky02901522009-03-11 01:46:44 -03001208MODULE_VERSION("0.1");
Michael Krufkycae78ed2009-01-13 04:40:36 -03001209
1210/*
1211 * Local variables:
1212 * c-basic-offset: 8
1213 * End:
1214 */