blob: be33a5442d8205f958a0eb2ed5121b020b3ff32b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Dynamic DMA mapping support for AMD Hammer.
Ingo Molnar05fccb02008-01-30 13:30:12 +01003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Use the integrated AGP GART in the Hammer northbridge as an IOMMU for PCI.
5 * This allows to use PCI devices that only support 32bit addresses on systems
Ingo Molnar05fccb02008-01-30 13:30:12 +01006 * with more than 4GB.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * See Documentation/DMA-mapping.txt for the interface specification.
Ingo Molnar05fccb02008-01-30 13:30:12 +01009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 * Copyright 2002 Andi Kleen, SuSE Labs.
Andi Kleenff7f3642007-10-17 18:04:37 +020011 * Subject to the GNU General Public License v2 only.
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/types.h>
15#include <linux/ctype.h>
16#include <linux/agp_backend.h>
17#include <linux/init.h>
18#include <linux/mm.h>
19#include <linux/string.h>
20#include <linux/spinlock.h>
21#include <linux/pci.h>
22#include <linux/module.h>
23#include <linux/topology.h>
24#include <linux/interrupt.h>
25#include <linux/bitops.h>
Christoph Hellwig1eeb66a2007-05-08 00:27:03 -070026#include <linux/kdebug.h>
Jens Axboe9ee1bea2007-10-04 09:35:37 +020027#include <linux/scatterlist.h>
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080028#include <linux/iommu-helper.h>
Pavel Machekcd763742008-05-29 00:30:21 -070029#include <linux/sysdev.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <asm/atomic.h>
31#include <asm/io.h>
32#include <asm/mtrr.h>
33#include <asm/pgtable.h>
34#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090035#include <asm/iommu.h>
Joerg Roedel395624f2007-10-24 12:49:47 +020036#include <asm/gart.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/cacheflush.h>
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010038#include <asm/swiotlb.h>
39#include <asm/dma.h>
Andi Kleena32073b2006-06-26 13:56:40 +020040#include <asm/k8.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
Joerg Roedel79da0872007-10-24 12:49:49 +020042static unsigned long iommu_bus_base; /* GART remapping area (physical) */
Ingo Molnar05fccb02008-01-30 13:30:12 +010043static unsigned long iommu_size; /* size of remapping area bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -070044static unsigned long iommu_pages; /* .. and in pages */
45
Ingo Molnar05fccb02008-01-30 13:30:12 +010046static u32 *iommu_gatt_base; /* Remapping table */
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
Ingo Molnar05fccb02008-01-30 13:30:12 +010048/*
49 * If this is disabled the IOMMU will use an optimized flushing strategy
50 * of only flushing when an mapping is reused. With it true the GART is
51 * flushed for every mapping. Problem is that doing the lazy flush seems
52 * to trigger bugs with some popular PCI cards, in particular 3ware (but
53 * has been also also seen with Qlogic at least).
54 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070055int iommu_fullflush = 1;
56
Ingo Molnar05fccb02008-01-30 13:30:12 +010057/* Allocation bitmap for the remapping area: */
Linus Torvalds1da177e2005-04-16 15:20:36 -070058static DEFINE_SPINLOCK(iommu_bitmap_lock);
Ingo Molnar05fccb02008-01-30 13:30:12 +010059/* Guarded by iommu_bitmap_lock: */
60static unsigned long *iommu_gart_bitmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
Ingo Molnar05fccb02008-01-30 13:30:12 +010062static u32 gart_unmapped_entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
64#define GPTE_VALID 1
65#define GPTE_COHERENT 2
66#define GPTE_ENCODE(x) \
67 (((x) & 0xfffff000) | (((x) >> 32) << 4) | GPTE_VALID | GPTE_COHERENT)
68#define GPTE_DECODE(x) (((x) & 0xfffff000) | (((u64)(x) & 0xff0) << 28))
69
Ingo Molnar05fccb02008-01-30 13:30:12 +010070#define EMERGENCY_PAGES 32 /* = 128KB */
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
72#ifdef CONFIG_AGP
73#define AGPEXTERN extern
74#else
75#define AGPEXTERN
76#endif
77
78/* backdoor interface to AGP driver */
79AGPEXTERN int agp_memory_reserved;
80AGPEXTERN __u32 *agp_gatt_table;
81
82static unsigned long next_bit; /* protected by iommu_bitmap_lock */
Ingo Molnar05fccb02008-01-30 13:30:12 +010083static int need_flush; /* global flush state. set for each gart wrap */
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080085static unsigned long alloc_iommu(struct device *dev, int size)
Ingo Molnar05fccb02008-01-30 13:30:12 +010086{
Linus Torvalds1da177e2005-04-16 15:20:36 -070087 unsigned long offset, flags;
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080088 unsigned long boundary_size;
89 unsigned long base_index;
90
91 base_index = ALIGN(iommu_bus_base & dma_get_seg_boundary(dev),
92 PAGE_SIZE) >> PAGE_SHIFT;
93 boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
94 PAGE_SIZE) >> PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070095
Ingo Molnar05fccb02008-01-30 13:30:12 +010096 spin_lock_irqsave(&iommu_bitmap_lock, flags);
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080097 offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, next_bit,
98 size, base_index, boundary_size, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070099 if (offset == -1) {
100 need_flush = 1;
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800101 offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, 0,
102 size, base_index, boundary_size, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 }
Ingo Molnar05fccb02008-01-30 13:30:12 +0100104 if (offset != -1) {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100105 next_bit = offset+size;
106 if (next_bit >= iommu_pages) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107 next_bit = 0;
108 need_flush = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100109 }
110 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111 if (iommu_fullflush)
112 need_flush = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100113 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
114
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115 return offset;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100116}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117
118static void free_iommu(unsigned long offset, int size)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100119{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 unsigned long flags;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100121
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 spin_lock_irqsave(&iommu_bitmap_lock, flags);
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800123 iommu_area_free(iommu_gart_bitmap, offset, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100125}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126
Ingo Molnar05fccb02008-01-30 13:30:12 +0100127/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 * Use global flush state to avoid races with multiple flushers.
129 */
Andi Kleena32073b2006-06-26 13:56:40 +0200130static void flush_gart(void)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100131{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 unsigned long flags;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100133
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 spin_lock_irqsave(&iommu_bitmap_lock, flags);
Andi Kleena32073b2006-06-26 13:56:40 +0200135 if (need_flush) {
136 k8_flush_garts();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 need_flush = 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100138 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100140}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142#ifdef CONFIG_IOMMU_LEAK
143
Ingo Molnar05fccb02008-01-30 13:30:12 +0100144#define SET_LEAK(x) \
145 do { \
146 if (iommu_leak_tab) \
147 iommu_leak_tab[x] = __builtin_return_address(0);\
148 } while (0)
149
150#define CLEAR_LEAK(x) \
151 do { \
152 if (iommu_leak_tab) \
153 iommu_leak_tab[x] = NULL; \
154 } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155
156/* Debugging aid for drivers that don't free their IOMMU tables */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100157static void **iommu_leak_tab;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158static int leak_trace;
Joerg Roedel79da0872007-10-24 12:49:49 +0200159static int iommu_leak_pages = 20;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100160
Joerg Roedel79da0872007-10-24 12:49:49 +0200161static void dump_leak(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162{
163 int i;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100164 static int dump;
165
166 if (dump || !iommu_leak_tab)
167 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 dump = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100169 show_stack(NULL, NULL);
170
171 /* Very crude. dump some from the end of the table too */
172 printk(KERN_DEBUG "Dumping %d pages from end of IOMMU:\n",
173 iommu_leak_pages);
174 for (i = 0; i < iommu_leak_pages; i += 2) {
175 printk(KERN_DEBUG "%lu: ", iommu_pages-i);
Arjan van de Venbc850d62008-01-30 13:33:07 +0100176 printk_address((unsigned long) iommu_leak_tab[iommu_pages-i], 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100177 printk(KERN_CONT "%c", (i+1)%2 == 0 ? '\n' : ' ');
178 }
179 printk(KERN_DEBUG "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180}
181#else
Ingo Molnar05fccb02008-01-30 13:30:12 +0100182# define SET_LEAK(x)
183# define CLEAR_LEAK(x)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184#endif
185
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100186static void iommu_full(struct device *dev, size_t size, int dir)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187{
Ingo Molnar05fccb02008-01-30 13:30:12 +0100188 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 * Ran out of IOMMU space for this operation. This is very bad.
190 * Unfortunately the drivers cannot handle this operation properly.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100191 * Return some non mapped prereserved space in the aperture and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 * let the Northbridge deal with it. This will result in garbage
193 * in the IO operation. When the size exceeds the prereserved space
Ingo Molnar05fccb02008-01-30 13:30:12 +0100194 * memory corruption will occur or random memory will be DMAed
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 * out. Hopefully no network devices use single mappings that big.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100196 */
197
Greg Kroah-Hartmanfc3a8822008-05-02 06:02:41 +0200198 dev_err(dev, "PCI-DMA: Out of IOMMU space for %lu bytes\n", size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100200 if (size > PAGE_SIZE*EMERGENCY_PAGES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 if (dir == PCI_DMA_FROMDEVICE || dir == PCI_DMA_BIDIRECTIONAL)
202 panic("PCI-DMA: Memory would be corrupted\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100203 if (dir == PCI_DMA_TODEVICE || dir == PCI_DMA_BIDIRECTIONAL)
204 panic(KERN_ERR
205 "PCI-DMA: Random memory would be DMAed\n");
206 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100208 dump_leak();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210}
211
Ingo Molnar05fccb02008-01-30 13:30:12 +0100212static inline int
213need_iommu(struct device *dev, unsigned long addr, size_t size)
214{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 u64 mask = *dev->dma_mask;
Andi Kleen00edefa2007-02-13 13:26:24 +0100216 int high = addr + size > mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 int mmu = high;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100218
219 if (force_iommu)
220 mmu = 1;
221
222 return mmu;
223}
224
225static inline int
226nonforced_iommu(struct device *dev, unsigned long addr, size_t size)
227{
228 u64 mask = *dev->dma_mask;
229 int high = addr + size > mask;
230 int mmu = high;
231
232 return mmu;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233}
234
235/* Map a single continuous physical area into the IOMMU.
236 * Caller needs to check if the iommu is needed and flush.
237 */
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100238static dma_addr_t dma_map_area(struct device *dev, dma_addr_t phys_mem,
239 size_t size, int dir)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100240{
Joerg Roedel87e39ea2008-07-25 14:58:00 +0200241 unsigned long npages = iommu_num_pages(phys_mem, size);
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800242 unsigned long iommu_page = alloc_iommu(dev, npages);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 int i;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100244
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 if (iommu_page == -1) {
246 if (!nonforced_iommu(dev, phys_mem, size))
Ingo Molnar05fccb02008-01-30 13:30:12 +0100247 return phys_mem;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 if (panic_on_overflow)
249 panic("dma_map_area overflow %lu bytes\n", size);
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100250 iommu_full(dev, size, dir);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 return bad_dma_address;
252 }
253
254 for (i = 0; i < npages; i++) {
255 iommu_gatt_base[iommu_page + i] = GPTE_ENCODE(phys_mem);
256 SET_LEAK(iommu_page + i);
257 phys_mem += PAGE_SIZE;
258 }
259 return iommu_bus_base + iommu_page*PAGE_SIZE + (phys_mem & ~PAGE_MASK);
260}
261
Ingo Molnar05fccb02008-01-30 13:30:12 +0100262static dma_addr_t
Ingo Molnar2be62142008-04-19 19:19:56 +0200263gart_map_simple(struct device *dev, phys_addr_t paddr, size_t size, int dir)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100264{
Ingo Molnar2be62142008-04-19 19:19:56 +0200265 dma_addr_t map = dma_map_area(dev, paddr, size, dir);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100266
Andi Kleena32073b2006-06-26 13:56:40 +0200267 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100268
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100269 return map;
270}
271
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272/* Map a single area into the IOMMU */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100273static dma_addr_t
Ingo Molnar2be62142008-04-19 19:19:56 +0200274gart_map_single(struct device *dev, phys_addr_t paddr, size_t size, int dir)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275{
Ingo Molnar2be62142008-04-19 19:19:56 +0200276 unsigned long bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 if (!dev)
279 dev = &fallback_dev;
280
Ingo Molnar2be62142008-04-19 19:19:56 +0200281 if (!need_iommu(dev, paddr, size))
282 return paddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283
Ingo Molnar2be62142008-04-19 19:19:56 +0200284 bus = gart_map_simple(dev, paddr, size, dir);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100285
286 return bus;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100287}
288
289/*
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200290 * Free a DMA mapping.
291 */
Yinghai Lu1048fa52007-07-21 17:11:23 +0200292static void gart_unmap_single(struct device *dev, dma_addr_t dma_addr,
Ingo Molnar05fccb02008-01-30 13:30:12 +0100293 size_t size, int direction)
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200294{
295 unsigned long iommu_page;
296 int npages;
297 int i;
298
299 if (dma_addr < iommu_bus_base + EMERGENCY_PAGES*PAGE_SIZE ||
300 dma_addr >= iommu_bus_base + iommu_size)
301 return;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100302
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200303 iommu_page = (dma_addr - iommu_bus_base)>>PAGE_SHIFT;
Joerg Roedel87e39ea2008-07-25 14:58:00 +0200304 npages = iommu_num_pages(dma_addr, size);
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200305 for (i = 0; i < npages; i++) {
306 iommu_gatt_base[iommu_page + i] = gart_unmapped_entry;
307 CLEAR_LEAK(iommu_page + i);
308 }
309 free_iommu(iommu_page, npages);
310}
311
312/*
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100313 * Wrapper for pci_unmap_single working with scatterlists.
314 */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100315static void
316gart_unmap_sg(struct device *dev, struct scatterlist *sg, int nents, int dir)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100317{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200318 struct scatterlist *s;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100319 int i;
320
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200321 for_each_sg(sg, s, nents, i) {
Jon Mason60b08c62006-02-26 04:18:22 +0100322 if (!s->dma_length || !s->length)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100323 break;
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200324 gart_unmap_single(dev, s->dma_address, s->dma_length, dir);
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100325 }
326}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327
328/* Fallback for dma_map_sg in case of overflow */
329static int dma_map_sg_nonforce(struct device *dev, struct scatterlist *sg,
330 int nents, int dir)
331{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200332 struct scatterlist *s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 int i;
334
335#ifdef CONFIG_IOMMU_DEBUG
336 printk(KERN_DEBUG "dma_map_sg overflow\n");
337#endif
338
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200339 for_each_sg(sg, s, nents, i) {
Jens Axboe58b053e2007-10-22 20:02:46 +0200340 unsigned long addr = sg_phys(s);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100341
342 if (nonforced_iommu(dev, addr, s->length)) {
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100343 addr = dma_map_area(dev, addr, s->length, dir);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100344 if (addr == bad_dma_address) {
345 if (i > 0)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100346 gart_unmap_sg(dev, sg, i, dir);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100347 nents = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 sg[0].dma_length = 0;
349 break;
350 }
351 }
352 s->dma_address = addr;
353 s->dma_length = s->length;
354 }
Andi Kleena32073b2006-06-26 13:56:40 +0200355 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100356
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 return nents;
358}
359
360/* Map multiple scatterlist entries continuous into the first. */
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800361static int __dma_map_cont(struct device *dev, struct scatterlist *start,
362 int nelems, struct scatterlist *sout,
363 unsigned long pages)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364{
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800365 unsigned long iommu_start = alloc_iommu(dev, pages);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100366 unsigned long iommu_page = iommu_start;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200367 struct scatterlist *s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368 int i;
369
370 if (iommu_start == -1)
371 return -1;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200372
373 for_each_sg(start, s, nelems, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 unsigned long pages, addr;
375 unsigned long phys_addr = s->dma_address;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100376
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200377 BUG_ON(s != start && s->offset);
378 if (s == start) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 sout->dma_address = iommu_bus_base;
380 sout->dma_address += iommu_page*PAGE_SIZE + s->offset;
381 sout->dma_length = s->length;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100382 } else {
383 sout->dma_length += s->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 }
385
386 addr = phys_addr;
Joerg Roedel87e39ea2008-07-25 14:58:00 +0200387 pages = iommu_num_pages(s->offset, s->length);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100388 while (pages--) {
389 iommu_gatt_base[iommu_page] = GPTE_ENCODE(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 SET_LEAK(iommu_page);
391 addr += PAGE_SIZE;
392 iommu_page++;
Andi Kleen0d5410642006-02-12 14:34:59 -0800393 }
Ingo Molnar05fccb02008-01-30 13:30:12 +0100394 }
395 BUG_ON(iommu_page - iommu_start != pages);
396
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 return 0;
398}
399
Ingo Molnar05fccb02008-01-30 13:30:12 +0100400static inline int
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800401dma_map_cont(struct device *dev, struct scatterlist *start, int nelems,
402 struct scatterlist *sout, unsigned long pages, int need)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200404 if (!need) {
405 BUG_ON(nelems != 1);
FUJITA Tomonorie88a39d2007-10-25 09:13:32 +0200406 sout->dma_address = start->dma_address;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200407 sout->dma_length = start->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408 return 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200409 }
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800410 return __dma_map_cont(dev, start, nelems, sout, pages);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411}
Ingo Molnar05fccb02008-01-30 13:30:12 +0100412
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413/*
414 * DMA map all entries in a scatterlist.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100415 * Merge chunks that have page aligned sizes into a continuous mapping.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100417static int
418gart_map_sg(struct device *dev, struct scatterlist *sg, int nents, int dir)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200420 struct scatterlist *s, *ps, *start_sg, *sgmap;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100421 int need = 0, nextneed, i, out, start;
422 unsigned long pages = 0;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800423 unsigned int seg_size;
424 unsigned int max_seg_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425
Ingo Molnar05fccb02008-01-30 13:30:12 +0100426 if (nents == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 return 0;
428
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429 if (!dev)
430 dev = &fallback_dev;
431
432 out = 0;
433 start = 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200434 start_sg = sgmap = sg;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800435 seg_size = 0;
436 max_seg_size = dma_get_max_seg_size(dev);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200437 ps = NULL; /* shut up gcc */
438 for_each_sg(sg, s, nents, i) {
Jens Axboe58b053e2007-10-22 20:02:46 +0200439 dma_addr_t addr = sg_phys(s);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440
Ingo Molnar05fccb02008-01-30 13:30:12 +0100441 s->dma_address = addr;
442 BUG_ON(s->length == 0);
443
444 nextneed = need_iommu(dev, addr, s->length);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
446 /* Handle the previous not yet processed entries */
447 if (i > start) {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100448 /*
449 * Can only merge when the last chunk ends on a
450 * page boundary and the new one doesn't have an
451 * offset.
452 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 if (!iommu_merge || !nextneed || !need || s->offset ||
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800454 (s->length + seg_size > max_seg_size) ||
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200455 (ps->offset + ps->length) % PAGE_SIZE) {
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800456 if (dma_map_cont(dev, start_sg, i - start,
457 sgmap, pages, need) < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 goto error;
459 out++;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800460 seg_size = 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200461 sgmap = sg_next(sgmap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 pages = 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200463 start = i;
464 start_sg = s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 }
466 }
467
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800468 seg_size += s->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 need = nextneed;
Joerg Roedel87e39ea2008-07-25 14:58:00 +0200470 pages += iommu_num_pages(s->offset, s->length);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200471 ps = s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 }
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800473 if (dma_map_cont(dev, start_sg, i - start, sgmap, pages, need) < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 goto error;
475 out++;
Andi Kleena32073b2006-06-26 13:56:40 +0200476 flush_gart();
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200477 if (out < nents) {
478 sgmap = sg_next(sgmap);
479 sgmap->dma_length = 0;
480 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 return out;
482
483error:
Andi Kleena32073b2006-06-26 13:56:40 +0200484 flush_gart();
FUJITA Tomonori53369402007-10-26 13:56:24 +0200485 gart_unmap_sg(dev, sg, out, dir);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100486
Kevin VanMarena1002a42006-02-03 21:51:32 +0100487 /* When it was forced or merged try again in a dumb way */
488 if (force_iommu || iommu_merge) {
489 out = dma_map_sg_nonforce(dev, sg, nents, dir);
490 if (out > 0)
491 return out;
492 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 if (panic_on_overflow)
494 panic("dma_map_sg: overflow on %lu pages\n", pages);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100495
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100496 iommu_full(dev, pages << PAGE_SHIFT, dir);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200497 for_each_sg(sg, s, nents, i)
498 s->dma_address = bad_dma_address;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 return 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100500}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100502static int no_agp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503
504static __init unsigned long check_iommu_size(unsigned long aper, u64 aper_size)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100505{
506 unsigned long a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507
Ingo Molnar05fccb02008-01-30 13:30:12 +0100508 if (!iommu_size) {
509 iommu_size = aper_size;
510 if (!no_agp)
511 iommu_size /= 2;
512 }
513
514 a = aper + iommu_size;
Andi Kleen31422c52008-02-04 16:48:08 +0100515 iommu_size -= round_up(a, PMD_PAGE_SIZE) - a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516
Ingo Molnar05fccb02008-01-30 13:30:12 +0100517 if (iommu_size < 64*1024*1024) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 printk(KERN_WARNING
Ingo Molnar05fccb02008-01-30 13:30:12 +0100519 "PCI-DMA: Warning: Small IOMMU %luMB."
520 " Consider increasing the AGP aperture in BIOS\n",
521 iommu_size >> 20);
522 }
523
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 return iommu_size;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100525}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526
Ingo Molnar05fccb02008-01-30 13:30:12 +0100527static __init unsigned read_aperture(struct pci_dev *dev, u32 *size)
528{
529 unsigned aper_size = 0, aper_base_32, aper_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 u64 aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200532 pci_read_config_dword(dev, AMD64_GARTAPERTUREBASE, &aper_base_32);
533 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &aper_order);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100534 aper_order = (aper_order >> 1) & 7;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535
Ingo Molnar05fccb02008-01-30 13:30:12 +0100536 aper_base = aper_base_32 & 0x7fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 aper_base <<= 25;
538
Ingo Molnar05fccb02008-01-30 13:30:12 +0100539 aper_size = (32 * 1024 * 1024) << aper_order;
540 if (aper_base + aper_size > 0x100000000UL || !aper_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 aper_base = 0;
542
543 *size = aper_size;
544 return aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100545}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200547static void enable_gart_translations(void)
548{
549 int i;
550
551 for (i = 0; i < num_k8_northbridges; i++) {
552 struct pci_dev *dev = k8_northbridges[i];
553
554 enable_gart_translation(dev, __pa(agp_gatt_table));
555 }
556}
557
558/*
559 * If fix_up_north_bridges is set, the north bridges have to be fixed up on
560 * resume in the same way as they are handled in gart_iommu_hole_init().
561 */
562static bool fix_up_north_bridges;
563static u32 aperture_order;
564static u32 aperture_alloc;
565
566void set_up_gart_resume(u32 aper_order, u32 aper_alloc)
567{
568 fix_up_north_bridges = true;
569 aperture_order = aper_order;
570 aperture_alloc = aper_alloc;
571}
572
Pavel Machekcd763742008-05-29 00:30:21 -0700573static int gart_resume(struct sys_device *dev)
574{
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200575 printk(KERN_INFO "PCI-DMA: Resuming GART IOMMU\n");
576
577 if (fix_up_north_bridges) {
578 int i;
579
580 printk(KERN_INFO "PCI-DMA: Restoring GART aperture settings\n");
581
582 for (i = 0; i < num_k8_northbridges; i++) {
583 struct pci_dev *dev = k8_northbridges[i];
584
585 /*
586 * Don't enable translations just yet. That is the next
587 * step. Restore the pre-suspend aperture settings.
588 */
589 pci_write_config_dword(dev, AMD64_GARTAPERTURECTL,
590 aperture_order << 1);
591 pci_write_config_dword(dev, AMD64_GARTAPERTUREBASE,
592 aperture_alloc >> 25);
593 }
594 }
595
596 enable_gart_translations();
597
Pavel Machekcd763742008-05-29 00:30:21 -0700598 return 0;
599}
600
601static int gart_suspend(struct sys_device *dev, pm_message_t state)
602{
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200603 return 0;
Pavel Machekcd763742008-05-29 00:30:21 -0700604}
605
606static struct sysdev_class gart_sysdev_class = {
607 .name = "gart",
608 .suspend = gart_suspend,
609 .resume = gart_resume,
610
611};
612
613static struct sys_device device_gart = {
614 .id = 0,
615 .cls = &gart_sysdev_class,
616};
617
Ingo Molnar05fccb02008-01-30 13:30:12 +0100618/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 * Private Northbridge GATT initialization in case we cannot use the
Ingo Molnar05fccb02008-01-30 13:30:12 +0100620 * AGP driver for some reason.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 */
622static __init int init_k8_gatt(struct agp_kern_info *info)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100623{
624 unsigned aper_size, gatt_size, new_aper_size;
625 unsigned aper_base, new_aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 struct pci_dev *dev;
627 void *gatt;
Pavel Machekcd763742008-05-29 00:30:21 -0700628 int i, error;
Andi Kleena32073b2006-06-26 13:56:40 +0200629
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 printk(KERN_INFO "PCI-DMA: Disabling AGP.\n");
631 aper_size = aper_base = info->aper_size = 0;
Andi Kleena32073b2006-06-26 13:56:40 +0200632 dev = NULL;
633 for (i = 0; i < num_k8_northbridges; i++) {
634 dev = k8_northbridges[i];
Ingo Molnar05fccb02008-01-30 13:30:12 +0100635 new_aper_base = read_aperture(dev, &new_aper_size);
636 if (!new_aper_base)
637 goto nommu;
638
639 if (!aper_base) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 aper_size = new_aper_size;
641 aper_base = new_aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100642 }
643 if (aper_size != new_aper_size || aper_base != new_aper_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644 goto nommu;
645 }
646 if (!aper_base)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100647 goto nommu;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 info->aper_base = aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100649 info->aper_size = aper_size >> 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650
Ingo Molnar05fccb02008-01-30 13:30:12 +0100651 gatt_size = (aper_size >> PAGE_SHIFT) * sizeof(u32);
652 gatt = (void *)__get_free_pages(GFP_KERNEL, get_order(gatt_size));
653 if (!gatt)
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200654 panic("Cannot allocate GATT table");
Arjan van de Ven6d238cc2008-01-30 13:34:06 +0100655 if (set_memory_uc((unsigned long)gatt, gatt_size >> PAGE_SHIFT))
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200656 panic("Could not set GART PTEs to uncacheable pages");
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200657
Ingo Molnar05fccb02008-01-30 13:30:12 +0100658 memset(gatt, 0, gatt_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 agp_gatt_table = gatt;
Andi Kleena32073b2006-06-26 13:56:40 +0200660
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200661 enable_gart_translations();
Pavel Machekcd763742008-05-29 00:30:21 -0700662
663 error = sysdev_class_register(&gart_sysdev_class);
664 if (!error)
665 error = sysdev_register(&device_gart);
666 if (error)
667 panic("Could not register gart_sysdev -- would corrupt data on next suspend");
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200668
Andi Kleena32073b2006-06-26 13:56:40 +0200669 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100670
671 printk(KERN_INFO "PCI-DMA: aperture base @ %x size %u KB\n",
672 aper_base, aper_size>>10);
Yinghai Lu7ab073b2008-07-12 14:30:35 -0700673
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 return 0;
675
676 nommu:
Ingo Molnar05fccb02008-01-30 13:30:12 +0100677 /* Should not happen anymore */
Pavel Machek8f596102008-04-01 14:24:03 +0200678 printk(KERN_WARNING "PCI-DMA: More than 4GB of RAM and no IOMMU\n"
679 KERN_WARNING "falling back to iommu=soft.\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100680 return -1;
681}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682
683extern int agp_amd64_init(void);
684
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700685static struct dma_mapping_ops gart_dma_ops = {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100686 .map_single = gart_map_single,
687 .map_simple = gart_map_simple,
688 .unmap_single = gart_unmap_single,
689 .sync_single_for_cpu = NULL,
690 .sync_single_for_device = NULL,
691 .sync_single_range_for_cpu = NULL,
692 .sync_single_range_for_device = NULL,
693 .sync_sg_for_cpu = NULL,
694 .sync_sg_for_device = NULL,
695 .map_sg = gart_map_sg,
696 .unmap_sg = gart_unmap_sg,
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100697};
698
Yinghai Lubc2cea62007-07-21 17:11:28 +0200699void gart_iommu_shutdown(void)
700{
701 struct pci_dev *dev;
702 int i;
703
704 if (no_agp && (dma_ops != &gart_dma_ops))
705 return;
706
Ingo Molnar05fccb02008-01-30 13:30:12 +0100707 for (i = 0; i < num_k8_northbridges; i++) {
708 u32 ctl;
Yinghai Lubc2cea62007-07-21 17:11:28 +0200709
Ingo Molnar05fccb02008-01-30 13:30:12 +0100710 dev = k8_northbridges[i];
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200711 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &ctl);
Yinghai Lubc2cea62007-07-21 17:11:28 +0200712
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200713 ctl &= ~GARTEN;
Yinghai Lubc2cea62007-07-21 17:11:28 +0200714
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200715 pci_write_config_dword(dev, AMD64_GARTAPERTURECTL, ctl);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100716 }
Yinghai Lubc2cea62007-07-21 17:11:28 +0200717}
718
Jon Mason0dc243a2006-06-26 13:58:11 +0200719void __init gart_iommu_init(void)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100720{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 struct agp_kern_info info;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 unsigned long iommu_start;
Yinghai Lud99e9012008-10-04 15:55:12 -0700723 unsigned long aper_base, aper_size;
724 unsigned long start_pfn, end_pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 unsigned long scratch;
726 long i;
727
Andi Kleena32073b2006-06-26 13:56:40 +0200728 if (cache_k8_northbridges() < 0 || num_k8_northbridges == 0) {
729 printk(KERN_INFO "PCI-GART: No AMD northbridge found.\n");
Jon Mason0dc243a2006-06-26 13:58:11 +0200730 return;
Andi Kleena32073b2006-06-26 13:56:40 +0200731 }
732
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733#ifndef CONFIG_AGP_AMD64
Ingo Molnar05fccb02008-01-30 13:30:12 +0100734 no_agp = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735#else
736 /* Makefile puts PCI initialization via subsys_initcall first. */
737 /* Add other K8 AGP bridge drivers here */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100738 no_agp = no_agp ||
739 (agp_amd64_init() < 0) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 (agp_copy_info(agp_bridge, &info) < 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100741#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742
Jon Mason60b08c62006-02-26 04:18:22 +0100743 if (swiotlb)
Jon Mason0dc243a2006-06-26 13:58:11 +0200744 return;
Jon Mason60b08c62006-02-26 04:18:22 +0100745
Jon Mason8d4f6b92006-06-26 13:58:05 +0200746 /* Did we detect a different HW IOMMU? */
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200747 if (iommu_detected && !gart_iommu_aperture)
Jon Mason0dc243a2006-06-26 13:58:11 +0200748 return;
Jon Mason8d4f6b92006-06-26 13:58:05 +0200749
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 if (no_iommu ||
Yinghai Luc987d122008-06-24 22:14:09 -0700751 (!force_iommu && max_pfn <= MAX_DMA32_PFN) ||
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200752 !gart_iommu_aperture ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 (no_agp && init_k8_gatt(&info) < 0)) {
Yinghai Luc987d122008-06-24 22:14:09 -0700754 if (max_pfn > MAX_DMA32_PFN) {
Pavel Machek8f596102008-04-01 14:24:03 +0200755 printk(KERN_WARNING "More than 4GB of memory "
756 "but GART IOMMU not available.\n"
757 KERN_WARNING "falling back to iommu=soft.\n");
Jon Mason5b7b6442006-02-03 21:51:59 +0100758 }
Jon Mason0dc243a2006-06-26 13:58:11 +0200759 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 }
761
Yinghai Lud99e9012008-10-04 15:55:12 -0700762 /* need to map that range */
763 aper_size = info.aper_size << 20;
764 aper_base = info.aper_base;
765 end_pfn = (aper_base>>PAGE_SHIFT) + (aper_size>>PAGE_SHIFT);
766 if (end_pfn > max_low_pfn_mapped) {
767 start_pfn = (aper_base>>PAGE_SHIFT);
768 init_memory_mapping(start_pfn<<PAGE_SHIFT, end_pfn<<PAGE_SHIFT);
769 }
770
Jon Mason5b7b6442006-02-03 21:51:59 +0100771 printk(KERN_INFO "PCI-DMA: using GART IOMMU.\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100772 iommu_size = check_iommu_size(info.aper_base, aper_size);
773 iommu_pages = iommu_size >> PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774
Ingo Molnar05fccb02008-01-30 13:30:12 +0100775 iommu_gart_bitmap = (void *) __get_free_pages(GFP_KERNEL,
776 get_order(iommu_pages/8));
777 if (!iommu_gart_bitmap)
778 panic("Cannot allocate iommu bitmap\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 memset(iommu_gart_bitmap, 0, iommu_pages/8);
780
781#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100782 if (leak_trace) {
783 iommu_leak_tab = (void *)__get_free_pages(GFP_KERNEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 get_order(iommu_pages*sizeof(void *)));
Ingo Molnar05fccb02008-01-30 13:30:12 +0100785 if (iommu_leak_tab)
786 memset(iommu_leak_tab, 0, iommu_pages * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 else
Ingo Molnar05fccb02008-01-30 13:30:12 +0100788 printk(KERN_DEBUG
789 "PCI-DMA: Cannot allocate leak trace area\n");
790 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791#endif
792
Ingo Molnar05fccb02008-01-30 13:30:12 +0100793 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 * Out of IOMMU space handling.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100795 * Reserve some invalid pages at the beginning of the GART.
796 */
797 set_bit_string(iommu_gart_bitmap, 0, EMERGENCY_PAGES);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798
Ingo Molnar05fccb02008-01-30 13:30:12 +0100799 agp_memory_reserved = iommu_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 printk(KERN_INFO
801 "PCI-DMA: Reserving %luMB of IOMMU area in the AGP aperture\n",
Ingo Molnar05fccb02008-01-30 13:30:12 +0100802 iommu_size >> 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803
Ingo Molnar05fccb02008-01-30 13:30:12 +0100804 iommu_start = aper_size - iommu_size;
805 iommu_bus_base = info.aper_base + iommu_start;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 bad_dma_address = iommu_bus_base;
807 iommu_gatt_base = agp_gatt_table + (iommu_start>>PAGE_SHIFT);
808
Ingo Molnar05fccb02008-01-30 13:30:12 +0100809 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 * Unmap the IOMMU part of the GART. The alias of the page is
811 * always mapped with cache enabled and there is no full cache
812 * coherency across the GART remapping. The unmapping avoids
813 * automatic prefetches from the CPU allocating cache lines in
814 * there. All CPU accesses are done via the direct mapping to
815 * the backing memory. The GART address is only used by PCI
Ingo Molnar05fccb02008-01-30 13:30:12 +0100816 * devices.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 */
Andi Kleen28d6ee42008-02-04 16:48:08 +0100818 set_memory_np((unsigned long)__va(iommu_bus_base),
819 iommu_size >> PAGE_SHIFT);
Ingo Molnar184652e2008-02-14 23:30:20 +0100820 /*
821 * Tricky. The GART table remaps the physical memory range,
822 * so the CPU wont notice potential aliases and if the memory
823 * is remapped to UC later on, we might surprise the PCI devices
824 * with a stray writeout of a cacheline. So play it sure and
825 * do an explicit, full-scale wbinvd() _after_ having marked all
826 * the pages as Not-Present:
827 */
828 wbinvd();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829
Ingo Molnar05fccb02008-01-30 13:30:12 +0100830 /*
Pavel Machekfa3d3192008-06-26 00:25:43 +0200831 * Try to workaround a bug (thanks to BenH):
Ingo Molnar05fccb02008-01-30 13:30:12 +0100832 * Set unmapped entries to a scratch page instead of 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833 * Any prefetches that hit unmapped entries won't get an bus abort
Pavel Machekfa3d3192008-06-26 00:25:43 +0200834 * then. (P2P bridge may be prefetching on DMA reads).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100836 scratch = get_zeroed_page(GFP_KERNEL);
837 if (!scratch)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 panic("Cannot allocate iommu scratch page");
839 gart_unmapped_entry = GPTE_ENCODE(__pa(scratch));
Ingo Molnar05fccb02008-01-30 13:30:12 +0100840 for (i = EMERGENCY_PAGES; i < iommu_pages; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 iommu_gatt_base[i] = gart_unmapped_entry;
842
Andi Kleena32073b2006-06-26 13:56:40 +0200843 flush_gart();
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100844 dma_ops = &gart_dma_ops;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100845}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846
Sam Ravnborg43999d92007-03-16 21:07:36 +0100847void __init gart_parse_options(char *p)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100848{
849 int arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100852 if (!strncmp(p, "leak", 4)) {
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100853 leak_trace = 1;
854 p += 4;
855 if (*p == '=') ++p;
856 if (isdigit(*p) && get_option(&p, &arg))
857 iommu_leak_pages = arg;
858 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859#endif
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100860 if (isdigit(*p) && get_option(&p, &arg))
861 iommu_size = arg;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100862 if (!strncmp(p, "fullflush", 8))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100863 iommu_fullflush = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100864 if (!strncmp(p, "nofullflush", 11))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100865 iommu_fullflush = 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100866 if (!strncmp(p, "noagp", 5))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100867 no_agp = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100868 if (!strncmp(p, "noaperture", 10))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100869 fix_aperture = 0;
870 /* duplicated from pci-dma.c */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100871 if (!strncmp(p, "force", 5))
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200872 gart_iommu_aperture_allowed = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100873 if (!strncmp(p, "allowed", 7))
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200874 gart_iommu_aperture_allowed = 1;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100875 if (!strncmp(p, "memaper", 7)) {
876 fallback_aper_force = 1;
877 p += 7;
878 if (*p == '=') {
879 ++p;
880 if (get_option(&p, &arg))
881 fallback_aper_order = arg;
882 }
883 }
884}