blob: 4fd80257c73ebe768fbfef51c492bbde4dd9423c [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
Tony Lindgren0f622e82011-03-29 15:54:50 -07002 * linux/arch/arm/mach-omap2/timer.c
Tony Lindgren1dbae812005-11-10 14:26:51 +00003 *
4 * OMAP2 GP timer support.
5 *
Paul Walmsleyf2480762009-04-23 21:11:10 -06006 * Copyright (C) 2009 Nokia Corporation
7 *
Kevin Hilman5a3a3882007-11-12 23:24:02 -08008 * Update to use new clocksource/clockevent layers
9 * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
10 * Copyright (C) 2007 MontaVista Software, Inc.
11 *
12 * Original driver:
Tony Lindgren1dbae812005-11-10 14:26:51 +000013 * Copyright (C) 2005 Nokia Corporation
14 * Author: Paul Mundt <paul.mundt@nokia.com>
Jan Engelhardt96de0e22007-10-19 23:21:04 +020015 * Juha Yrjölä <juha.yrjola@nokia.com>
Timo Teras77900a22006-06-26 16:16:12 -070016 * OMAP Dual-mode timer framework support by Timo Teras
Tony Lindgren1dbae812005-11-10 14:26:51 +000017 *
18 * Some parts based off of TI's 24xx code:
19 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070020 * Copyright (C) 2004-2009 Texas Instruments, Inc.
Tony Lindgren1dbae812005-11-10 14:26:51 +000021 *
22 * Roughly modelled after the OMAP1 MPU timer code.
Santosh Shilimkar44169072009-05-28 14:16:04 -070023 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
Tony Lindgren1dbae812005-11-10 14:26:51 +000024 *
25 * This file is subject to the terms and conditions of the GNU General Public
26 * License. See the file "COPYING" in the main directory of this archive
27 * for more details.
28 */
29#include <linux/init.h>
30#include <linux/time.h>
31#include <linux/interrupt.h>
32#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000033#include <linux/clk.h>
Timo Teras77900a22006-06-26 16:16:12 -070034#include <linux/delay.h>
Dirk Behmee6687292006-12-06 17:14:00 -080035#include <linux/irq.h>
Kevin Hilman5a3a3882007-11-12 23:24:02 -080036#include <linux/clocksource.h>
37#include <linux/clockchips.h>
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +053038#include <linux/slab.h>
Santosh Shilimkareed0de22012-07-04 18:32:32 +053039#include <linux/of.h>
Jon Hunter9725f442012-05-14 10:41:37 -050040#include <linux/of_address.h>
41#include <linux/of_irq.h>
Jon Hunter40fc3bb2012-09-28 11:34:49 -050042#include <linux/platform_device.h>
43#include <linux/platform_data/dmtimer-omap.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000044
Tony Lindgren1dbae812005-11-10 14:26:51 +000045#include <asm/mach/time.h>
Marc Zyngiera45c9832012-01-10 19:44:19 +000046#include <asm/smp_twd.h>
Paul Walmsleycbc94382011-02-22 19:59:49 -070047#include <asm/sched_clock.h>
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070048
Santosh Shilimkar3c7c5da2012-08-13 14:39:03 +053049#include <asm/arch_timer.h>
Tony Lindgren2a296c82012-10-02 17:41:35 -070050#include "omap_hwmod.h"
Tony Lindgren25c7d492012-10-02 17:25:48 -070051#include "omap_device.h"
Tony Lindgren5c2e8852012-10-29 16:45:47 -070052#include <plat/counter-32k.h>
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070053#include <plat/dmtimer.h>
Tony Lindgren1d5aef42012-10-03 16:36:40 -070054#include "omap-pm.h"
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053055
Tony Lindgrendbc04162012-08-31 10:59:07 -070056#include "soc.h"
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070057#include "common.h"
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053058#include "powerdomain.h"
Tony Lindgren1dbae812005-11-10 14:26:51 +000059
Tony Lindgrenaa561882011-03-29 15:54:48 -070060/* Parent clocks, eventually these will come from the clock framework */
61
62#define OMAP2_MPU_SOURCE "sys_ck"
63#define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE
64#define OMAP4_MPU_SOURCE "sys_clkin_ck"
65#define OMAP2_32K_SOURCE "func_32k_ck"
66#define OMAP3_32K_SOURCE "omap_32k_fck"
67#define OMAP4_32K_SOURCE "sys_32k_ck"
68
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +053069#define REALTIME_COUNTER_BASE 0x48243200
70#define INCREMENTER_NUMERATOR_OFFSET 0x10
71#define INCREMENTER_DENUMERATOR_RELOAD_OFFSET 0x14
72#define NUMERATOR_DENUMERATOR_MASK 0xfffff000
73
Tony Lindgrenaa561882011-03-29 15:54:48 -070074/* Clockevent code */
75
76static struct omap_dm_timer clkev;
Kevin Hilman5a3a3882007-11-12 23:24:02 -080077static struct clock_event_device clockevent_gpt;
Tony Lindgren1dbae812005-11-10 14:26:51 +000078
Linus Torvalds0cd61b62006-10-06 10:53:39 -070079static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
Tony Lindgren1dbae812005-11-10 14:26:51 +000080{
Kevin Hilman5a3a3882007-11-12 23:24:02 -080081 struct clock_event_device *evt = &clockevent_gpt;
Tony Lindgren1dbae812005-11-10 14:26:51 +000082
Tony Lindgrenee17f112011-09-16 15:44:20 -070083 __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
Kevin Hilman5a3a3882007-11-12 23:24:02 -080084
85 evt->event_handler(evt);
Tony Lindgren1dbae812005-11-10 14:26:51 +000086 return IRQ_HANDLED;
87}
88
89static struct irqaction omap2_gp_timer_irq = {
Vaibhav Hiremathf36921b2012-05-09 10:07:05 -070090 .name = "gp_timer",
Bernhard Walleb30faba2007-05-08 00:35:39 -070091 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
Tony Lindgren1dbae812005-11-10 14:26:51 +000092 .handler = omap2_gp_timer_interrupt,
93};
94
Kevin Hilman5a3a3882007-11-12 23:24:02 -080095static int omap2_gp_timer_set_next_event(unsigned long cycles,
96 struct clock_event_device *evt)
Tony Lindgren1dbae812005-11-10 14:26:51 +000097{
Tony Lindgrenee17f112011-09-16 15:44:20 -070098 __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
Jon Hunter971d0252012-09-27 11:49:45 -050099 0xffffffff - cycles, OMAP_TIMER_POSTED);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000100
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800101 return 0;
102}
103
104static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
105 struct clock_event_device *evt)
106{
107 u32 period;
108
Jon Hunter971d0252012-09-27 11:49:45 -0500109 __omap_dm_timer_stop(&clkev, OMAP_TIMER_POSTED, clkev.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800110
111 switch (mode) {
112 case CLOCK_EVT_MODE_PERIODIC:
Tony Lindgrenaa561882011-03-29 15:54:48 -0700113 period = clkev.rate / HZ;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800114 period -= 1;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700115 /* Looks like we need to first set the load value separately */
Tony Lindgrenee17f112011-09-16 15:44:20 -0700116 __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
Jon Hunter971d0252012-09-27 11:49:45 -0500117 0xffffffff - period, OMAP_TIMER_POSTED);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700118 __omap_dm_timer_load_start(&clkev,
Tony Lindgrenaa561882011-03-29 15:54:48 -0700119 OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
Jon Hunter971d0252012-09-27 11:49:45 -0500120 0xffffffff - period, OMAP_TIMER_POSTED);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800121 break;
122 case CLOCK_EVT_MODE_ONESHOT:
123 break;
124 case CLOCK_EVT_MODE_UNUSED:
125 case CLOCK_EVT_MODE_SHUTDOWN:
126 case CLOCK_EVT_MODE_RESUME:
127 break;
128 }
129}
130
131static struct clock_event_device clockevent_gpt = {
Vaibhav Hiremathf36921b2012-05-09 10:07:05 -0700132 .name = "gp_timer",
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800133 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
Santosh Shilimkar11d6ec22012-03-17 15:00:16 +0530134 .rating = 300,
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800135 .set_next_event = omap2_gp_timer_set_next_event,
136 .set_mode = omap2_gp_timer_set_mode,
137};
138
Jon Hunterad24bde2012-06-20 15:55:24 -0500139static struct property device_disabled = {
140 .name = "status",
141 .length = sizeof("disabled"),
142 .value = "disabled",
143};
144
145static struct of_device_id omap_timer_match[] __initdata = {
146 { .compatible = "ti,omap2-timer", },
147 { }
148};
149
150/**
Jon Hunter9725f442012-05-14 10:41:37 -0500151 * omap_get_timer_dt - get a timer using device-tree
152 * @match - device-tree match structure for matching a device type
153 * @property - optional timer property to match
154 *
155 * Helper function to get a timer during early boot using device-tree for use
156 * as kernel system timer. Optionally, the property argument can be used to
157 * select a timer with a specific property. Once a timer is found then mark
158 * the timer node in device-tree as disabled, to prevent the kernel from
159 * registering this timer as a platform device and so no one else can use it.
160 */
161static struct device_node * __init omap_get_timer_dt(struct of_device_id *match,
162 const char *property)
163{
164 struct device_node *np;
165
166 for_each_matching_node(np, match) {
Pantelis Antoniou034bf092013-01-08 15:31:42 +0200167 if (!of_device_is_available(np))
Jon Hunter9725f442012-05-14 10:41:37 -0500168 continue;
Jon Hunter9725f442012-05-14 10:41:37 -0500169
Pantelis Antoniou034bf092013-01-08 15:31:42 +0200170 if (property && !of_get_property(np, property, NULL))
Jon Hunter9725f442012-05-14 10:41:37 -0500171 continue;
Jon Hunter9725f442012-05-14 10:41:37 -0500172
Peter Ujfalusi2727da82012-12-19 10:50:09 +0100173 of_add_property(np, &device_disabled);
Jon Hunter9725f442012-05-14 10:41:37 -0500174 return np;
175 }
176
177 return NULL;
178}
179
180/**
Jon Hunterad24bde2012-06-20 15:55:24 -0500181 * omap_dmtimer_init - initialisation function when device tree is used
182 *
183 * For secure OMAP3 devices, timers with device type "timer-secure" cannot
184 * be used by the kernel as they are reserved. Therefore, to prevent the
185 * kernel registering these devices remove them dynamically from the device
186 * tree on boot.
187 */
Vaibhav Hiremathbf85f202012-11-28 15:56:41 -0600188static void __init omap_dmtimer_init(void)
Jon Hunterad24bde2012-06-20 15:55:24 -0500189{
190 struct device_node *np;
191
192 if (!cpu_is_omap34xx())
193 return;
194
195 /* If we are a secure device, remove any secure timer nodes */
196 if ((omap_type() != OMAP2_DEVICE_TYPE_GP)) {
Jon Hunter9725f442012-05-14 10:41:37 -0500197 np = omap_get_timer_dt(omap_timer_match, "ti,timer-secure");
198 if (np)
199 of_node_put(np);
Jon Hunterad24bde2012-06-20 15:55:24 -0500200 }
201}
202
Jon Hunterbfd6d022012-09-27 12:47:43 -0500203/**
204 * omap_dm_timer_get_errata - get errata flags for a timer
205 *
206 * Get the timer errata flags that are specific to the OMAP device being used.
207 */
Vaibhav Hiremathbf85f202012-11-28 15:56:41 -0600208static u32 __init omap_dm_timer_get_errata(void)
Jon Hunterbfd6d022012-09-27 12:47:43 -0500209{
210 if (cpu_is_omap24xx())
211 return 0;
212
213 return OMAP_TIMER_ERRATA_I103_I767;
214}
215
Tony Lindgrenaa561882011-03-29 15:54:48 -0700216static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
217 int gptimer_id,
Jon Hunter9725f442012-05-14 10:41:37 -0500218 const char *fck_source,
Jon Hunterbfd6d022012-09-27 12:47:43 -0500219 const char *property,
220 int posted)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800221{
Tony Lindgrenaa561882011-03-29 15:54:48 -0700222 char name[10]; /* 10 = sizeof("gptXX_Xck0") */
Jon Hunter9725f442012-05-14 10:41:37 -0500223 const char *oh_name;
224 struct device_node *np;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700225 struct omap_hwmod *oh;
Jon Hunter61b001c2012-09-28 18:03:29 -0500226 struct resource irq, mem;
Jon Hunterf88095b2012-11-09 17:07:39 -0600227 int r = 0;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800228
Jon Hunter9725f442012-05-14 10:41:37 -0500229 if (of_have_populated_dt()) {
Jon Hunter61338d52013-01-29 14:23:11 -0600230 np = omap_get_timer_dt(omap_timer_match, property);
Jon Hunter9725f442012-05-14 10:41:37 -0500231 if (!np)
232 return -ENODEV;
233
234 of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
235 if (!oh_name)
236 return -ENODEV;
237
238 timer->irq = irq_of_parse_and_map(np, 0);
239 if (!timer->irq)
240 return -ENXIO;
241
242 timer->io_base = of_iomap(np, 0);
243
244 of_node_put(np);
245 } else {
246 if (omap_dm_timer_reserve_systimer(gptimer_id))
247 return -ENODEV;
248
249 sprintf(name, "timer%d", gptimer_id);
250 oh_name = name;
251 }
252
Jon Hunter9725f442012-05-14 10:41:37 -0500253 oh = omap_hwmod_lookup(oh_name);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700254 if (!oh)
255 return -ENODEV;
Paul Walmsleyf2480762009-04-23 21:11:10 -0600256
Jon Hunter9725f442012-05-14 10:41:37 -0500257 if (!of_have_populated_dt()) {
258 r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL,
Jon Hunter61b001c2012-09-28 18:03:29 -0500259 &irq);
Jon Hunter9725f442012-05-14 10:41:37 -0500260 if (r)
261 return -ENXIO;
Jon Hunter61b001c2012-09-28 18:03:29 -0500262 timer->irq = irq.start;
Paul Walmsley6c0c27f2012-04-19 04:01:50 -0600263
Jon Hunter9725f442012-05-14 10:41:37 -0500264 r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL,
Jon Hunter61b001c2012-09-28 18:03:29 -0500265 &mem);
Jon Hunter9725f442012-05-14 10:41:37 -0500266 if (r)
267 return -ENXIO;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700268
Jon Hunter9725f442012-05-14 10:41:37 -0500269 /* Static mapping, never released */
Jon Hunter61b001c2012-09-28 18:03:29 -0500270 timer->io_base = ioremap(mem.start, mem.end - mem.start);
Jon Hunter9725f442012-05-14 10:41:37 -0500271 }
272
Tony Lindgrenaa561882011-03-29 15:54:48 -0700273 if (!timer->io_base)
274 return -ENXIO;
275
276 /* After the dmtimer is using hwmod these clocks won't be needed */
Tarun Kanti DebBarmaae6df412012-07-05 18:10:59 +0530277 timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
Tony Lindgrenaa561882011-03-29 15:54:48 -0700278 if (IS_ERR(timer->fclk))
279 return -ENODEV;
280
Jon Hunter9725f442012-05-14 10:41:37 -0500281 /* FIXME: Need to remove hard-coded test on timer ID */
Tony Lindgrenaa561882011-03-29 15:54:48 -0700282 if (gptimer_id != 12) {
283 struct clk *src;
284
285 src = clk_get(NULL, fck_source);
286 if (IS_ERR(src)) {
Jon Hunterf88095b2012-11-09 17:07:39 -0600287 r = -EINVAL;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700288 } else {
Jon Hunterf88095b2012-11-09 17:07:39 -0600289 r = clk_set_parent(timer->fclk, src);
290 if (IS_ERR_VALUE(r))
Jon Hunter9725f442012-05-14 10:41:37 -0500291 pr_warn("%s: %s cannot set source\n",
292 __func__, oh->name);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700293 clk_put(src);
294 }
295 }
Jon Hunterb1538832012-09-28 11:43:30 -0500296
297 omap_hwmod_setup_one(oh_name);
298 omap_hwmod_enable(oh);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700299 __omap_dm_timer_init_regs(timer);
Jon Hunterbfd6d022012-09-27 12:47:43 -0500300
301 if (posted)
302 __omap_dm_timer_enable_posted(timer);
303
304 /* Check that the intended posted configuration matches the actual */
305 if (posted != timer->posted)
306 return -EINVAL;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700307
308 timer->rate = clk_get_rate(timer->fclk);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700309 timer->reserved = 1;
Paul Walmsley38698be2011-02-23 00:14:08 -0700310
Jon Hunterf88095b2012-11-09 17:07:39 -0600311 return r;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700312}
Paul Walmsleyf2480762009-04-23 21:11:10 -0600313
Tony Lindgrenaa561882011-03-29 15:54:48 -0700314static void __init omap2_gp_clockevent_init(int gptimer_id,
Jon Hunter9725f442012-05-14 10:41:37 -0500315 const char *fck_source,
316 const char *property)
Tony Lindgrenaa561882011-03-29 15:54:48 -0700317{
318 int res;
Paul Walmsleyf2480762009-04-23 21:11:10 -0600319
Jon Hunterbfd6d022012-09-27 12:47:43 -0500320 clkev.errata = omap_dm_timer_get_errata();
321
322 /*
323 * For clock-event timers we never read the timer counter and
324 * so we are not impacted by errata i103 and i767. Therefore,
325 * we can safely ignore this errata for clock-event timers.
326 */
327 __omap_dm_timer_override_errata(&clkev, OMAP_TIMER_ERRATA_I103_I767);
328
329 res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source, property,
330 OMAP_TIMER_POSTED);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700331 BUG_ON(res);
Paul Walmsleyf2480762009-04-23 21:11:10 -0600332
Paul Walmsleya032d332012-08-03 09:21:10 -0600333 omap2_gp_timer_irq.dev_id = &clkev;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700334 setup_irq(clkev.irq, &omap2_gp_timer_irq);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800335
Tony Lindgrenee17f112011-09-16 15:44:20 -0700336 __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700337
Santosh Shilimkar11d6ec22012-03-17 15:00:16 +0530338 clockevent_gpt.cpumask = cpu_possible_mask;
339 clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
Shawn Guo838a2ae2013-01-12 11:50:05 +0000340 clockevents_config_and_register(&clockevent_gpt, clkev.rate,
341 3, /* Timer internal resynch latency */
342 0xffffffff);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700343
344 pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
345 gptimer_id, clkev.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800346}
347
Paul Walmsleyf2480762009-04-23 21:11:10 -0600348/* Clocksource code */
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700349static struct omap_dm_timer clksrc;
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700350static bool use_gptimer_clksrc;
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700351
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800352/*
353 * clocksource
354 */
Magnus Damm8e196082009-04-21 12:24:00 -0700355static cycle_t clocksource_read_cycles(struct clocksource *cs)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800356{
Jon Hunter971d0252012-09-27 11:49:45 -0500357 return (cycle_t)__omap_dm_timer_read_counter(&clksrc,
Jon Hunterbfd6d022012-09-27 12:47:43 -0500358 OMAP_TIMER_NONPOSTED);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800359}
360
361static struct clocksource clocksource_gpt = {
Vaibhav Hiremathf36921b2012-05-09 10:07:05 -0700362 .name = "gp_timer",
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800363 .rating = 300,
364 .read = clocksource_read_cycles,
365 .mask = CLOCKSOURCE_MASK(32),
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800366 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
367};
368
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100369static u32 notrace dmtimer_read_sched_clock(void)
Paul Walmsleycbc94382011-02-22 19:59:49 -0700370{
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700371 if (clksrc.reserved)
Jon Hunter971d0252012-09-27 11:49:45 -0500372 return __omap_dm_timer_read_counter(&clksrc,
Jon Hunterbfd6d022012-09-27 12:47:43 -0500373 OMAP_TIMER_NONPOSTED);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800374
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100375 return 0;
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700376}
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800377
Jon Hunter258e84a2012-11-15 13:09:03 -0600378static struct of_device_id omap_counter_match[] __initdata = {
379 { .compatible = "ti,omap-counter32k", },
380 { }
381};
382
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700383/* Setup free-running counter for clocksource */
Jon Huntere0c3e272012-11-27 15:24:12 -0600384static int __init __maybe_unused omap2_sync32k_clocksource_init(void)
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700385{
386 int ret;
Jon Hunter9883f7c2012-10-09 14:12:26 -0500387 struct device_node *np = NULL;
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700388 struct omap_hwmod *oh;
389 void __iomem *vbase;
390 const char *oh_name = "counter_32k";
391
392 /*
Jon Hunter9883f7c2012-10-09 14:12:26 -0500393 * If device-tree is present, then search the DT blob
394 * to see if the 32kHz counter is supported.
395 */
396 if (of_have_populated_dt()) {
397 np = omap_get_timer_dt(omap_counter_match, NULL);
398 if (!np)
399 return -ENODEV;
400
401 of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
402 if (!oh_name)
403 return -ENODEV;
404 }
405
406 /*
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700407 * First check hwmod data is available for sync32k counter
408 */
409 oh = omap_hwmod_lookup(oh_name);
410 if (!oh || oh->slaves_cnt == 0)
411 return -ENODEV;
412
413 omap_hwmod_setup_one(oh_name);
414
Jon Hunter9883f7c2012-10-09 14:12:26 -0500415 if (np) {
416 vbase = of_iomap(np, 0);
417 of_node_put(np);
418 } else {
419 vbase = omap_hwmod_get_mpu_rt_va(oh);
420 }
421
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700422 if (!vbase) {
423 pr_warn("%s: failed to get counter_32k resource\n", __func__);
424 return -ENXIO;
425 }
426
427 ret = omap_hwmod_enable(oh);
428 if (ret) {
429 pr_warn("%s: failed to enable counter_32k module (%d)\n",
430 __func__, ret);
431 return ret;
432 }
433
434 ret = omap_init_clocksource_32k(vbase);
435 if (ret) {
436 pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
437 __func__, ret);
438 omap_hwmod_idle(oh);
439 }
440
441 return ret;
442}
443
444static void __init omap2_gptimer_clocksource_init(int gptimer_id,
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700445 const char *fck_source)
446{
447 int res;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800448
Jon Hunterbfd6d022012-09-27 12:47:43 -0500449 clksrc.errata = omap_dm_timer_get_errata();
450
451 res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source, NULL,
452 OMAP_TIMER_NONPOSTED);
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700453 BUG_ON(res);
Paul Walmsleycbc94382011-02-22 19:59:49 -0700454
Tony Lindgrenee17f112011-09-16 15:44:20 -0700455 __omap_dm_timer_load_start(&clksrc,
Jon Hunter971d0252012-09-27 11:49:45 -0500456 OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0,
Jon Hunterbfd6d022012-09-27 12:47:43 -0500457 OMAP_TIMER_NONPOSTED);
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100458 setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700459
460 if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
461 pr_err("Could not register clocksource %s\n",
462 clocksource_gpt.name);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700463 else
464 pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
465 gptimer_id, clksrc.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800466}
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700467
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530468#ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
469/*
470 * The realtime counter also called master counter, is a free-running
471 * counter, which is related to real time. It produces the count used
472 * by the CPU local timer peripherals in the MPU cluster. The timer counts
473 * at a rate of 6.144 MHz. Because the device operates on different clocks
474 * in different power modes, the master counter shifts operation between
475 * clocks, adjusting the increment per clock in hardware accordingly to
476 * maintain a constant count rate.
477 */
478static void __init realtime_counter_init(void)
479{
480 void __iomem *base;
481 static struct clk *sys_clk;
482 unsigned long rate;
483 unsigned int reg, num, den;
484
485 base = ioremap(REALTIME_COUNTER_BASE, SZ_32);
486 if (!base) {
487 pr_err("%s: ioremap failed\n", __func__);
488 return;
489 }
490 sys_clk = clk_get(NULL, "sys_clkin_ck");
Wei Yongjun533b2982012-10-08 15:01:41 -0700491 if (IS_ERR(sys_clk)) {
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530492 pr_err("%s: failed to get system clock handle\n", __func__);
493 iounmap(base);
494 return;
495 }
496
497 rate = clk_get_rate(sys_clk);
498 /* Numerator/denumerator values refer TRM Realtime Counter section */
499 switch (rate) {
500 case 1200000:
501 num = 64;
502 den = 125;
503 break;
504 case 1300000:
505 num = 768;
506 den = 1625;
507 break;
508 case 19200000:
509 num = 8;
510 den = 25;
511 break;
512 case 2600000:
513 num = 384;
514 den = 1625;
515 break;
516 case 2700000:
517 num = 256;
518 den = 1125;
519 break;
520 case 38400000:
521 default:
522 /* Program it for 38.4 MHz */
523 num = 4;
524 den = 25;
525 break;
526 }
527
528 /* Program numerator and denumerator registers */
529 reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
530 NUMERATOR_DENUMERATOR_MASK;
531 reg |= num;
532 __raw_writel(reg, base + INCREMENTER_NUMERATOR_OFFSET);
533
534 reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
535 NUMERATOR_DENUMERATOR_MASK;
536 reg |= den;
537 __raw_writel(reg, base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET);
538
539 iounmap(base);
540}
541#else
542static inline void __init realtime_counter_init(void)
543{}
544#endif
545
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200546#define OMAP_SYS_GP_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
547 clksrc_nr, clksrc_src) \
Stephen Warren6bb27d72012-11-08 12:40:59 -0700548void __init omap##name##_gptimer_timer_init(void) \
Tony Lindgrene74984e2011-03-29 15:54:48 -0700549{ \
Jon Hunterad24bde2012-06-20 15:55:24 -0500550 omap_dmtimer_init(); \
Jon Hunter9725f442012-05-14 10:41:37 -0500551 omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200552 omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src); \
Tony Lindgrene74984e2011-03-29 15:54:48 -0700553}
554
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200555#define OMAP_SYS_32K_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
556 clksrc_nr, clksrc_src) \
Stephen Warren6bb27d72012-11-08 12:40:59 -0700557void __init omap##name##_sync32k_timer_init(void) \
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200558{ \
559 omap_dmtimer_init(); \
560 omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
561 /* Enable the use of clocksource="gp_timer" kernel parameter */ \
562 if (use_gptimer_clksrc) \
563 omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src);\
564 else \
565 omap2_sync32k_clocksource_init(); \
566}
567
Tony Lindgrene74984e2011-03-29 15:54:48 -0700568#ifdef CONFIG_ARCH_OMAP2
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200569OMAP_SYS_32K_TIMER_INIT(2, 1, OMAP2_32K_SOURCE, "ti,timer-alwon",
570 2, OMAP2_MPU_SOURCE);
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200571#endif /* CONFIG_ARCH_OMAP2 */
Tony Lindgrene74984e2011-03-29 15:54:48 -0700572
573#ifdef CONFIG_ARCH_OMAP3
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200574OMAP_SYS_32K_TIMER_INIT(3, 1, OMAP3_32K_SOURCE, "ti,timer-alwon",
575 2, OMAP3_MPU_SOURCE);
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200576OMAP_SYS_32K_TIMER_INIT(3_secure, 12, OMAP3_32K_SOURCE, "ti,timer-secure",
577 2, OMAP3_MPU_SOURCE);
Igor Grinberg26f01992012-11-18 17:06:41 +0200578OMAP_SYS_GP_TIMER_INIT(3_gp, 1, OMAP3_MPU_SOURCE, "ti,timer-alwon",
579 2, OMAP3_MPU_SOURCE);
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200580#endif /* CONFIG_ARCH_OMAP3 */
Tony Lindgrene74984e2011-03-29 15:54:48 -0700581
Afzal Mohammed08f30982012-05-11 00:38:49 +0530582#ifdef CONFIG_SOC_AM33XX
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200583OMAP_SYS_GP_TIMER_INIT(3_am33xx, 1, OMAP4_MPU_SOURCE, "ti,timer-alwon",
584 2, OMAP4_MPU_SOURCE);
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200585#endif /* CONFIG_SOC_AM33XX */
Afzal Mohammed08f30982012-05-11 00:38:49 +0530586
Tony Lindgrene74984e2011-03-29 15:54:48 -0700587#ifdef CONFIG_ARCH_OMAP4
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200588OMAP_SYS_32K_TIMER_INIT(4, 1, OMAP4_32K_SOURCE, "ti,timer-alwon",
589 2, OMAP4_MPU_SOURCE);
Marc Zyngiera45c9832012-01-10 19:44:19 +0000590#ifdef CONFIG_LOCAL_TIMERS
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200591static DEFINE_TWD_LOCAL_TIMER(twd_local_timer, OMAP44XX_LOCAL_TWD_BASE, 29);
Stephen Warren6bb27d72012-11-08 12:40:59 -0700592void __init omap4_local_timer_init(void)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800593{
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200594 omap4_sync32k_timer_init();
Marc Zyngiera45c9832012-01-10 19:44:19 +0000595 /* Local timers are not supprted on OMAP4430 ES1.0 */
596 if (omap_rev() != OMAP4430_REV_ES1_0) {
597 int err;
598
Santosh Shilimkareed0de22012-07-04 18:32:32 +0530599 if (of_have_populated_dt()) {
Rob Herringda4a6862013-02-06 21:17:47 -0600600 clocksource_of_init();
Santosh Shilimkareed0de22012-07-04 18:32:32 +0530601 return;
602 }
603
Marc Zyngiera45c9832012-01-10 19:44:19 +0000604 err = twd_local_timer_register(&twd_local_timer);
605 if (err)
606 pr_err("twd_local_timer_register failed %d\n", err);
607 }
Tony Lindgren1dbae812005-11-10 14:26:51 +0000608}
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200609#else /* CONFIG_LOCAL_TIMERS */
Stephen Warren6bb27d72012-11-08 12:40:59 -0700610void __init omap4_local_timer_init(void)
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200611{
Olof Johansson73f14f62012-11-29 23:05:32 -0800612 omap4_sync32k_timer_init();
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200613}
614#endif /* CONFIG_LOCAL_TIMERS */
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200615#endif /* CONFIG_ARCH_OMAP4 */
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530616
R Sricharan37b32802012-05-02 13:07:12 +0530617#ifdef CONFIG_SOC_OMAP5
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200618OMAP_SYS_32K_TIMER_INIT(5, 1, OMAP4_32K_SOURCE, "ti,timer-alwon",
619 2, OMAP4_MPU_SOURCE);
Stephen Warren6bb27d72012-11-08 12:40:59 -0700620void __init omap5_realtime_timer_init(void)
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530621{
Santosh Shilimkar3c7c5da2012-08-13 14:39:03 +0530622 int err;
623
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200624 omap5_sync32k_timer_init();
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530625 realtime_counter_init();
Santosh Shilimkar3c7c5da2012-08-13 14:39:03 +0530626
627 err = arch_timer_of_register();
628 if (err)
629 pr_err("%s: arch_timer_register failed %d\n", __func__, err);
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530630}
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200631#endif /* CONFIG_SOC_OMAP5 */
R Sricharan37b32802012-05-02 13:07:12 +0530632
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530633/**
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530634 * omap_timer_init - build and register timer device with an
635 * associated timer hwmod
636 * @oh: timer hwmod pointer to be used to build timer device
637 * @user: parameter that can be passed from calling hwmod API
638 *
639 * Called by omap_hwmod_for_each_by_class to register each of the timer
640 * devices present in the system. The number of timer devices is known
641 * by parsing through the hwmod database for a given class name. At the
642 * end of function call memory is allocated for timer device and it is
643 * registered to the framework ready to be proved by the driver.
644 */
645static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
646{
647 int id;
648 int ret = 0;
649 char *name = "omap_timer";
650 struct dmtimer_platform_data *pdata;
Tony Lindgrenc541c152011-10-04 09:47:06 -0700651 struct platform_device *pdev;
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530652 struct omap_timer_capability_dev_attr *timer_dev_attr;
653
654 pr_debug("%s: %s\n", __func__, oh->name);
655
656 /* on secure device, do not register secure timer */
657 timer_dev_attr = oh->dev_attr;
658 if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
659 if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
660 return ret;
661
662 pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
663 if (!pdata) {
664 pr_err("%s: No memory for [%s]\n", __func__, oh->name);
665 return -ENOMEM;
666 }
667
668 /*
669 * Extract the IDs from name field in hwmod database
670 * and use the same for constructing ids' for the
671 * timer devices. In a way, we are avoiding usage of
672 * static variable witin the function to do the same.
673 * CAUTION: We have to be careful and make sure the
674 * name in hwmod database does not change in which case
675 * we might either make corresponding change here or
676 * switch back static variable mechanism.
677 */
678 sscanf(oh->name, "timer%2d", &id);
679
Jon Hunterd1c16912012-06-05 12:34:52 -0500680 if (timer_dev_attr)
681 pdata->timer_capability = timer_dev_attr->timer_capability;
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530682
Jon Hunterbfd6d022012-09-27 12:47:43 -0500683 pdata->timer_errata = omap_dm_timer_get_errata();
Tony Lindgren6e740f92012-10-29 15:20:45 -0700684 pdata->get_context_loss_count = omap_pm_get_dev_context_loss_count;
685
Paul Walmsleyc1d1cd52013-01-26 00:48:53 -0700686 pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata));
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530687
Tony Lindgrenc541c152011-10-04 09:47:06 -0700688 if (IS_ERR(pdev)) {
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530689 pr_err("%s: Can't build omap_device for %s: %s.\n",
690 __func__, name, oh->name);
691 ret = -EINVAL;
692 }
693
694 kfree(pdata);
695
696 return ret;
697}
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530698
699/**
700 * omap2_dm_timer_init - top level regular device initialization
701 *
702 * Uses dedicated hwmod api to parse through hwmod database for
703 * given class name and then build and register the timer device.
704 */
705static int __init omap2_dm_timer_init(void)
706{
707 int ret;
708
Jon Hunter9725f442012-05-14 10:41:37 -0500709 /* If dtb is there, the devices will be created dynamically */
710 if (of_have_populated_dt())
711 return -ENODEV;
712
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530713 ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
714 if (unlikely(ret)) {
715 pr_err("%s: device registration failed.\n", __func__);
716 return -EINVAL;
717 }
718
719 return 0;
720}
Tony Lindgrenb76c8b12013-01-11 11:24:18 -0800721omap_arch_initcall(omap2_dm_timer_init);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700722
723/**
724 * omap2_override_clocksource - clocksource override with user configuration
725 *
726 * Allows user to override default clocksource, using kernel parameter
727 * clocksource="gp_timer" (For all OMAP2PLUS architectures)
728 *
729 * Note that, here we are using same standard kernel parameter "clocksource=",
730 * and not introducing any OMAP specific interface.
731 */
732static int __init omap2_override_clocksource(char *str)
733{
734 if (!str)
735 return 0;
736 /*
737 * For OMAP architecture, we only have two options
738 * - sync_32k (default)
739 * - gp_timer (sys_clk based)
740 */
741 if (!strcmp(str, "gp_timer"))
742 use_gptimer_clksrc = true;
743
744 return 0;
745}
746early_param("clocksource", omap2_override_clocksource);