blob: b8e2014cb9cb0681d8fa1a21d7930b13e1e2a261 [file] [log] [blame]
Daniel Vetterf51b7662010-04-14 00:29:52 +02001/*
2 * Intel GTT (Graphics Translation Table) routines
3 *
4 * Caveat: This driver implements the linux agp interface, but this is far from
5 * a agp driver! GTT support ended up here for purely historical reasons: The
6 * old userspace intel graphics drivers needed an interface to map memory into
7 * the GTT. And the drm provides a default interface for graphic devices sitting
8 * on an agp port. So it made sense to fake the GTT support as an agp port to
9 * avoid having to create a new api.
10 *
11 * With gem this does not make much sense anymore, just needlessly complicates
12 * the code. But as long as the old graphics stack is still support, it's stuck
13 * here.
14 *
15 * /fairy-tale-mode off
16 */
17
Daniel Vettere2404e72010-09-08 17:29:51 +020018#include <linux/module.h>
19#include <linux/pci.h>
20#include <linux/init.h>
21#include <linux/kernel.h>
22#include <linux/pagemap.h>
23#include <linux/agp_backend.h>
Chris Wilsonbdb8b972010-12-22 11:37:09 +000024#include <linux/delay.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020025#include <asm/smp.h>
26#include "agp.h"
27#include "intel-agp.h"
Daniel Vetter0ade6382010-08-24 22:18:41 +020028#include <drm/intel-gtt.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020029
Daniel Vetterf51b7662010-04-14 00:29:52 +020030/*
31 * If we have Intel graphics, we're not going to have anything other than
32 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
Suresh Siddhad3f13812011-08-23 17:05:25 -070033 * on the Intel IOMMU support (CONFIG_INTEL_IOMMU).
Daniel Vetterf51b7662010-04-14 00:29:52 +020034 * Only newer chipsets need to bother with this, of course.
35 */
Suresh Siddhad3f13812011-08-23 17:05:25 -070036#ifdef CONFIG_INTEL_IOMMU
Daniel Vetterf51b7662010-04-14 00:29:52 +020037#define USE_PCI_DMA_API 1
Daniel Vetter0e87d2b2010-09-07 22:11:15 +020038#else
39#define USE_PCI_DMA_API 0
Daniel Vetterf51b7662010-04-14 00:29:52 +020040#endif
41
Daniel Vetter1a997ff2010-09-08 21:18:53 +020042struct intel_gtt_driver {
43 unsigned int gen : 8;
44 unsigned int is_g33 : 1;
45 unsigned int is_pineview : 1;
46 unsigned int is_ironlake : 1;
Chris Wilson100519e2010-10-31 10:37:02 +000047 unsigned int has_pgtbl_enable : 1;
Daniel Vetter22533b42010-09-12 16:38:55 +020048 unsigned int dma_mask_size : 8;
Daniel Vetter73800422010-08-29 17:29:50 +020049 /* Chipset specific GTT setup */
50 int (*setup)(void);
Daniel Vetterae83dd52010-09-12 17:11:15 +020051 /* This should undo anything done in ->setup() save the unmapping
52 * of the mmio register file, that's done in the generic code. */
53 void (*cleanup)(void);
Daniel Vetter351bb272010-09-07 22:41:04 +020054 void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
55 /* Flags is a more or less chipset specific opaque value.
56 * For chipsets that need to support old ums (non-gem) code, this
57 * needs to be identical to the various supported agp memory types! */
Daniel Vetter5cbecaf2010-09-11 21:31:04 +020058 bool (*check_flags)(unsigned int flags);
Daniel Vetter1b263f22010-09-12 00:27:24 +020059 void (*chipset_flush)(void);
Daniel Vetter1a997ff2010-09-08 21:18:53 +020060};
61
Daniel Vetterf51b7662010-04-14 00:29:52 +020062static struct _intel_private {
Daniel Vetter1a997ff2010-09-08 21:18:53 +020063 const struct intel_gtt_driver *driver;
Daniel Vetterf51b7662010-04-14 00:29:52 +020064 struct pci_dev *pcidev; /* device one */
Daniel Vetterd7cca2f2010-08-24 23:06:19 +020065 struct pci_dev *bridge_dev;
Daniel Vetterf51b7662010-04-14 00:29:52 +020066 u8 __iomem *registers;
Daniel Vetterf67eab62010-08-29 17:27:36 +020067 phys_addr_t gtt_bus_addr;
Daniel Vetterb3eafc52010-09-23 20:04:17 +020068 u32 PGETBL_save;
Daniel Vetterf51b7662010-04-14 00:29:52 +020069 u32 __iomem *gtt; /* I915G */
Chris Wilsonbee4a182011-01-21 10:54:32 +000070 bool clear_fake_agp; /* on first access via agp, fill with scratch */
Daniel Vetterf51b7662010-04-14 00:29:52 +020071 int num_dcache_entries;
Chris Wilsonbdb8b972010-12-22 11:37:09 +000072 void __iomem *i9xx_flush_page;
Daniel Vetter820647b2010-11-05 13:30:14 +010073 char *i81x_gtt_table;
Daniel Vetterf51b7662010-04-14 00:29:52 +020074 struct resource ifp_resource;
75 int resource_valid;
Daniel Vetter0e87d2b2010-09-07 22:11:15 +020076 struct page *scratch_page;
Ben Widawsky9c61a322013-01-18 12:30:32 -080077 phys_addr_t scratch_page_dma;
Daniel Vetter14be93d2012-06-08 15:55:40 +020078 int refcount;
Ben Widawsky8d2e6302013-01-18 12:30:33 -080079 /* Whether i915 needs to use the dmar apis or not. */
80 unsigned int needs_dmar : 1;
Ben Widawskye5c65372013-01-18 12:30:34 -080081 phys_addr_t gma_bus_addr;
Ben Widawskya54c0c22013-01-24 14:45:00 -080082 /* Size of memory reserved for graphics by the BIOS */
83 unsigned int stolen_size;
84 /* Total number of gtt entries. */
85 unsigned int gtt_total_entries;
86 /* Part of the gtt that is mappable by the cpu, for those chips where
87 * this is not the full gtt. */
88 unsigned int gtt_mappable_entries;
Daniel Vetterf51b7662010-04-14 00:29:52 +020089} intel_private;
90
Daniel Vetter1a997ff2010-09-08 21:18:53 +020091#define INTEL_GTT_GEN intel_private.driver->gen
92#define IS_G33 intel_private.driver->is_g33
93#define IS_PINEVIEW intel_private.driver->is_pineview
94#define IS_IRONLAKE intel_private.driver->is_ironlake
Chris Wilson100519e2010-10-31 10:37:02 +000095#define HAS_PGTBL_EN intel_private.driver->has_pgtbl_enable
Daniel Vetter1a997ff2010-09-08 21:18:53 +020096
Chris Wilson9da3da62012-06-01 15:20:22 +010097static int intel_gtt_map_memory(struct page **pages,
98 unsigned int num_entries,
99 struct sg_table *st)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200100{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200101 struct scatterlist *sg;
102 int i;
103
Daniel Vetter40807752010-11-06 11:18:58 +0100104 DBG("try mapping %lu pages\n", (unsigned long)num_entries);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200105
Chris Wilson9da3da62012-06-01 15:20:22 +0100106 if (sg_alloc_table(st, num_entries, GFP_KERNEL))
Chris Wilson831cd442010-07-24 18:29:37 +0100107 goto err;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200108
Chris Wilson9da3da62012-06-01 15:20:22 +0100109 for_each_sg(st->sgl, sg, num_entries, i)
Daniel Vetter40807752010-11-06 11:18:58 +0100110 sg_set_page(sg, pages[i], PAGE_SIZE, 0);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200111
Chris Wilson9da3da62012-06-01 15:20:22 +0100112 if (!pci_map_sg(intel_private.pcidev,
113 st->sgl, st->nents, PCI_DMA_BIDIRECTIONAL))
Chris Wilson831cd442010-07-24 18:29:37 +0100114 goto err;
115
Daniel Vetterf51b7662010-04-14 00:29:52 +0200116 return 0;
Chris Wilson831cd442010-07-24 18:29:37 +0100117
118err:
Chris Wilson9da3da62012-06-01 15:20:22 +0100119 sg_free_table(st);
Chris Wilson831cd442010-07-24 18:29:37 +0100120 return -ENOMEM;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200121}
122
Chris Wilson9da3da62012-06-01 15:20:22 +0100123static void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200124{
Daniel Vetter40807752010-11-06 11:18:58 +0100125 struct sg_table st;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200126 DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
127
Daniel Vetter40807752010-11-06 11:18:58 +0100128 pci_unmap_sg(intel_private.pcidev, sg_list,
129 num_sg, PCI_DMA_BIDIRECTIONAL);
130
131 st.sgl = sg_list;
132 st.orig_nents = st.nents = num_sg;
133
134 sg_free_table(&st);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200135}
136
Daniel Vetterffdd7512010-08-27 17:51:29 +0200137static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200138{
139 return;
140}
141
142/* Exists to support ARGB cursors */
143static struct page *i8xx_alloc_pages(void)
144{
145 struct page *page;
146
147 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
148 if (page == NULL)
149 return NULL;
150
151 if (set_pages_uc(page, 4) < 0) {
152 set_pages_wb(page, 4);
153 __free_pages(page, 2);
154 return NULL;
155 }
156 get_page(page);
157 atomic_inc(&agp_bridge->current_memory_agp);
158 return page;
159}
160
161static void i8xx_destroy_pages(struct page *page)
162{
163 if (page == NULL)
164 return;
165
166 set_pages_wb(page, 4);
167 put_page(page);
168 __free_pages(page, 2);
169 atomic_dec(&agp_bridge->current_memory_agp);
170}
171
Daniel Vetter820647b2010-11-05 13:30:14 +0100172#define I810_GTT_ORDER 4
173static int i810_setup(void)
174{
175 u32 reg_addr;
176 char *gtt_table;
177
178 /* i81x does not preallocate the gtt. It's always 64kb in size. */
179 gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
180 if (gtt_table == NULL)
181 return -ENOMEM;
182 intel_private.i81x_gtt_table = gtt_table;
183
184 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
185 reg_addr &= 0xfff80000;
186
187 intel_private.registers = ioremap(reg_addr, KB(64));
188 if (!intel_private.registers)
189 return -ENOMEM;
190
191 writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
192 intel_private.registers+I810_PGETBL_CTL);
193
194 intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
195
196 if ((readl(intel_private.registers+I810_DRAM_CTL)
197 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
198 dev_info(&intel_private.pcidev->dev,
199 "detected 4MB dedicated video ram\n");
200 intel_private.num_dcache_entries = 1024;
201 }
202
203 return 0;
204}
205
206static void i810_cleanup(void)
207{
208 writel(0, intel_private.registers+I810_PGETBL_CTL);
209 free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
210}
211
Daniel Vetterff268602010-11-05 15:43:35 +0100212static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
213 int type)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200214{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200215 int i;
216
Daniel Vetterff268602010-11-05 15:43:35 +0100217 if ((pg_start + mem->page_count)
218 > intel_private.num_dcache_entries)
219 return -EINVAL;
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100220
Daniel Vetterff268602010-11-05 15:43:35 +0100221 if (!mem->is_flushed)
222 global_cache_flush();
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100223
Daniel Vetterff268602010-11-05 15:43:35 +0100224 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
225 dma_addr_t addr = i << PAGE_SHIFT;
226 intel_private.driver->write_entry(addr,
227 i, type);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200228 }
Daniel Vetterff268602010-11-05 15:43:35 +0100229 readl(intel_private.gtt+i-1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200230
Daniel Vetterff268602010-11-05 15:43:35 +0100231 return 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200232}
233
234/*
235 * The i810/i830 requires a physical address to program its mouse
236 * pointer into hardware.
237 * However the Xserver still writes to it through the agp aperture.
238 */
239static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
240{
241 struct agp_memory *new;
242 struct page *page;
243
244 switch (pg_count) {
245 case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
246 break;
247 case 4:
248 /* kludge to get 4 physical pages for ARGB cursor */
249 page = i8xx_alloc_pages();
250 break;
251 default:
252 return NULL;
253 }
254
255 if (page == NULL)
256 return NULL;
257
258 new = agp_create_memory(pg_count);
259 if (new == NULL)
260 return NULL;
261
262 new->pages[0] = page;
263 if (pg_count == 4) {
264 /* kludge to get 4 physical pages for ARGB cursor */
265 new->pages[1] = new->pages[0] + 1;
266 new->pages[2] = new->pages[1] + 1;
267 new->pages[3] = new->pages[2] + 1;
268 }
269 new->page_count = pg_count;
270 new->num_scratch_pages = pg_count;
271 new->type = AGP_PHYS_MEMORY;
272 new->physical = page_to_phys(new->pages[0]);
273 return new;
274}
275
Daniel Vetterf51b7662010-04-14 00:29:52 +0200276static void intel_i810_free_by_type(struct agp_memory *curr)
277{
278 agp_free_key(curr->key);
279 if (curr->type == AGP_PHYS_MEMORY) {
280 if (curr->page_count == 4)
281 i8xx_destroy_pages(curr->pages[0]);
282 else {
283 agp_bridge->driver->agp_destroy_page(curr->pages[0],
284 AGP_PAGE_DESTROY_UNMAP);
285 agp_bridge->driver->agp_destroy_page(curr->pages[0],
286 AGP_PAGE_DESTROY_FREE);
287 }
288 agp_free_page_array(curr);
289 }
290 kfree(curr);
291}
292
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200293static int intel_gtt_setup_scratch_page(void)
294{
295 struct page *page;
296 dma_addr_t dma_addr;
297
298 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
299 if (page == NULL)
300 return -ENOMEM;
301 get_page(page);
302 set_pages_uc(page, 1);
303
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800304 if (intel_private.needs_dmar) {
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200305 dma_addr = pci_map_page(intel_private.pcidev, page, 0,
306 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
307 if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
308 return -EINVAL;
309
Ben Widawsky9c61a322013-01-18 12:30:32 -0800310 intel_private.scratch_page_dma = dma_addr;
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200311 } else
Ben Widawsky9c61a322013-01-18 12:30:32 -0800312 intel_private.scratch_page_dma = page_to_phys(page);
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200313
314 intel_private.scratch_page = page;
315
316 return 0;
317}
318
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100319static void i810_write_entry(dma_addr_t addr, unsigned int entry,
320 unsigned int flags)
321{
322 u32 pte_flags = I810_PTE_VALID;
323
324 switch (flags) {
325 case AGP_DCACHE_MEMORY:
326 pte_flags |= I810_PTE_LOCAL;
327 break;
328 case AGP_USER_CACHED_MEMORY:
329 pte_flags |= I830_PTE_SYSTEM_CACHED;
330 break;
331 }
332
333 writel(addr | pte_flags, intel_private.gtt + entry);
334}
335
Chris Wilson7bdc9ab2010-11-09 17:53:20 +0000336static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
Daniel Vetter820647b2010-11-05 13:30:14 +0100337 {32, 8192, 3},
338 {64, 16384, 4},
Daniel Vetterf51b7662010-04-14 00:29:52 +0200339 {128, 32768, 5},
Daniel Vetterf51b7662010-04-14 00:29:52 +0200340 {256, 65536, 6},
341 {512, 131072, 7},
342};
343
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000344static unsigned int intel_gtt_stolen_size(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200345{
346 u16 gmch_ctrl;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200347 u8 rdct;
348 int local = 0;
349 static const int ddt[4] = { 0, 16, 32, 64 };
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200350 unsigned int stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200351
Daniel Vetter820647b2010-11-05 13:30:14 +0100352 if (INTEL_GTT_GEN == 1)
353 return 0; /* no stolen mem on i81x */
354
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200355 pci_read_config_word(intel_private.bridge_dev,
356 I830_GMCH_CTRL, &gmch_ctrl);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200357
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200358 if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
359 intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200360 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
361 case I830_GMCH_GMS_STOLEN_512:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200362 stolen_size = KB(512);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200363 break;
364 case I830_GMCH_GMS_STOLEN_1024:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200365 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200366 break;
367 case I830_GMCH_GMS_STOLEN_8192:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200368 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200369 break;
370 case I830_GMCH_GMS_LOCAL:
371 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200372 stolen_size = (I830_RDRAM_ND(rdct) + 1) *
Daniel Vetterf51b7662010-04-14 00:29:52 +0200373 MB(ddt[I830_RDRAM_DDT(rdct)]);
374 local = 1;
375 break;
376 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200377 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200378 break;
379 }
Daniel Vetterf51b7662010-04-14 00:29:52 +0200380 } else {
381 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
382 case I855_GMCH_GMS_STOLEN_1M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200383 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200384 break;
385 case I855_GMCH_GMS_STOLEN_4M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200386 stolen_size = MB(4);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200387 break;
388 case I855_GMCH_GMS_STOLEN_8M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200389 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200390 break;
391 case I855_GMCH_GMS_STOLEN_16M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200392 stolen_size = MB(16);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200393 break;
394 case I855_GMCH_GMS_STOLEN_32M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200395 stolen_size = MB(32);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200396 break;
397 case I915_GMCH_GMS_STOLEN_48M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200398 stolen_size = MB(48);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200399 break;
400 case I915_GMCH_GMS_STOLEN_64M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200401 stolen_size = MB(64);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200402 break;
403 case G33_GMCH_GMS_STOLEN_128M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200404 stolen_size = MB(128);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200405 break;
406 case G33_GMCH_GMS_STOLEN_256M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200407 stolen_size = MB(256);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200408 break;
409 case INTEL_GMCH_GMS_STOLEN_96M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200410 stolen_size = MB(96);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200411 break;
412 case INTEL_GMCH_GMS_STOLEN_160M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200413 stolen_size = MB(160);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200414 break;
415 case INTEL_GMCH_GMS_STOLEN_224M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200416 stolen_size = MB(224);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200417 break;
418 case INTEL_GMCH_GMS_STOLEN_352M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200419 stolen_size = MB(352);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200420 break;
421 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200422 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200423 break;
424 }
425 }
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200426
Chris Wilson1b6064d2010-11-23 12:33:54 +0000427 if (stolen_size > 0) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200428 dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200429 stolen_size / KB(1), local ? "local" : "stolen");
Daniel Vetterf51b7662010-04-14 00:29:52 +0200430 } else {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200431 dev_info(&intel_private.bridge_dev->dev,
Daniel Vetterf51b7662010-04-14 00:29:52 +0200432 "no pre-allocated video memory detected\n");
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200433 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200434 }
435
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000436 return stolen_size;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200437}
438
Daniel Vetter20172842010-09-24 18:25:59 +0200439static void i965_adjust_pgetbl_size(unsigned int size_flag)
440{
441 u32 pgetbl_ctl, pgetbl_ctl2;
442
443 /* ensure that ppgtt is disabled */
444 pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
445 pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
446 writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
447
448 /* write the new ggtt size */
449 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
450 pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
451 pgetbl_ctl |= size_flag;
452 writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
453}
454
455static unsigned int i965_gtt_total_entries(void)
456{
457 int size;
458 u32 pgetbl_ctl;
459 u16 gmch_ctl;
460
461 pci_read_config_word(intel_private.bridge_dev,
462 I830_GMCH_CTRL, &gmch_ctl);
463
464 if (INTEL_GTT_GEN == 5) {
465 switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
466 case G4x_GMCH_SIZE_1M:
467 case G4x_GMCH_SIZE_VT_1M:
468 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
469 break;
470 case G4x_GMCH_SIZE_VT_1_5M:
471 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
472 break;
473 case G4x_GMCH_SIZE_2M:
474 case G4x_GMCH_SIZE_VT_2M:
475 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
476 break;
477 }
478 }
479
480 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
481
482 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
483 case I965_PGETBL_SIZE_128KB:
484 size = KB(128);
485 break;
486 case I965_PGETBL_SIZE_256KB:
487 size = KB(256);
488 break;
489 case I965_PGETBL_SIZE_512KB:
490 size = KB(512);
491 break;
492 /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
493 case I965_PGETBL_SIZE_1MB:
494 size = KB(1024);
495 break;
496 case I965_PGETBL_SIZE_2MB:
497 size = KB(2048);
498 break;
499 case I965_PGETBL_SIZE_1_5MB:
500 size = KB(1024 + 512);
501 break;
502 default:
503 dev_info(&intel_private.pcidev->dev,
504 "unknown page table size, assuming 512KB\n");
505 size = KB(512);
506 }
507
508 return size/4;
509}
510
Daniel Vetterfbe40782010-08-27 17:12:41 +0200511static unsigned int intel_gtt_total_entries(void)
512{
Daniel Vetter20172842010-09-24 18:25:59 +0200513 if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
514 return i965_gtt_total_entries();
Ben Widawsky009946f2012-11-04 09:21:29 -0800515 else {
Daniel Vetterfbe40782010-08-27 17:12:41 +0200516 /* On previous hardware, the GTT size was just what was
517 * required to map the aperture.
518 */
Ben Widawskya54c0c22013-01-24 14:45:00 -0800519 return intel_private.gtt_mappable_entries;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200520 }
Daniel Vetterfbe40782010-08-27 17:12:41 +0200521}
Daniel Vetterfbe40782010-08-27 17:12:41 +0200522
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200523static unsigned int intel_gtt_mappable_entries(void)
524{
525 unsigned int aperture_size;
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200526
Daniel Vetter820647b2010-11-05 13:30:14 +0100527 if (INTEL_GTT_GEN == 1) {
528 u32 smram_miscc;
529
530 pci_read_config_dword(intel_private.bridge_dev,
531 I810_SMRAM_MISCC, &smram_miscc);
532
533 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
534 == I810_GFX_MEM_WIN_32M)
535 aperture_size = MB(32);
536 else
537 aperture_size = MB(64);
538 } else if (INTEL_GTT_GEN == 2) {
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100539 u16 gmch_ctrl;
540
541 pci_read_config_word(intel_private.bridge_dev,
542 I830_GMCH_CTRL, &gmch_ctrl);
543
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200544 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100545 aperture_size = MB(64);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200546 else
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100547 aperture_size = MB(128);
Daniel Vetter239918f2010-08-31 22:30:43 +0200548 } else {
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200549 /* 9xx supports large sizes, just look at the length */
550 aperture_size = pci_resource_len(intel_private.pcidev, 2);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200551 }
552
553 return aperture_size >> PAGE_SHIFT;
554}
555
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200556static void intel_gtt_teardown_scratch_page(void)
557{
558 set_pages_wb(intel_private.scratch_page, 1);
Ben Widawsky9c61a322013-01-18 12:30:32 -0800559 pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200560 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
561 put_page(intel_private.scratch_page);
562 __free_page(intel_private.scratch_page);
563}
564
565static void intel_gtt_cleanup(void)
566{
Daniel Vetterae83dd52010-09-12 17:11:15 +0200567 intel_private.driver->cleanup();
568
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200569 iounmap(intel_private.gtt);
570 iounmap(intel_private.registers);
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100571
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200572 intel_gtt_teardown_scratch_page();
573}
574
Chris Wilsonda88a5f2013-02-13 09:31:53 +0000575/* Certain Gen5 chipsets require require idling the GPU before
576 * unmapping anything from the GTT when VT-d is enabled.
577 */
578static inline int needs_ilk_vtd_wa(void)
579{
580#ifdef CONFIG_INTEL_IOMMU
581 const unsigned short gpu_devid = intel_private.pcidev->device;
582
583 /* Query intel_iommu to see if we need the workaround. Presumably that
584 * was loaded first.
585 */
586 if ((gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB ||
587 gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG) &&
588 intel_iommu_gfx_mapped)
589 return 1;
590#endif
591 return 0;
592}
593
594static bool intel_gtt_can_wc(void)
595{
596 if (INTEL_GTT_GEN <= 2)
597 return false;
598
599 if (INTEL_GTT_GEN >= 6)
600 return false;
601
602 /* Reports of major corruption with ILK vt'd enabled */
603 if (needs_ilk_vtd_wa())
604 return false;
605
606 return true;
607}
608
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200609static int intel_gtt_init(void)
610{
Daniel Vetter32e3cd62012-06-07 15:56:02 +0200611 u32 gma_addr;
Daniel Vetterf67eab62010-08-29 17:27:36 +0200612 u32 gtt_map_size;
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200613 int ret;
614
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200615 ret = intel_private.driver->setup();
616 if (ret != 0)
617 return ret;
Daniel Vetterf67eab62010-08-29 17:27:36 +0200618
Ben Widawskya54c0c22013-01-24 14:45:00 -0800619 intel_private.gtt_mappable_entries = intel_gtt_mappable_entries();
620 intel_private.gtt_total_entries = intel_gtt_total_entries();
Daniel Vetterf67eab62010-08-29 17:27:36 +0200621
Daniel Vetterb3eafc52010-09-23 20:04:17 +0200622 /* save the PGETBL reg for resume */
623 intel_private.PGETBL_save =
624 readl(intel_private.registers+I810_PGETBL_CTL)
625 & ~I810_PGETBL_ENABLED;
Chris Wilson100519e2010-10-31 10:37:02 +0000626 /* we only ever restore the register when enabling the PGTBL... */
627 if (HAS_PGTBL_EN)
628 intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
Daniel Vetterb3eafc52010-09-23 20:04:17 +0200629
Daniel Vetter0af9e922010-09-12 14:04:03 +0200630 dev_info(&intel_private.bridge_dev->dev,
631 "detected gtt size: %dK total, %dK mappable\n",
Ben Widawskya54c0c22013-01-24 14:45:00 -0800632 intel_private.gtt_total_entries * 4,
633 intel_private.gtt_mappable_entries * 4);
Daniel Vetter0af9e922010-09-12 14:04:03 +0200634
Ben Widawskya54c0c22013-01-24 14:45:00 -0800635 gtt_map_size = intel_private.gtt_total_entries * 4;
Daniel Vetterf67eab62010-08-29 17:27:36 +0200636
Chris Wilsonedef7e62012-09-14 11:57:47 +0100637 intel_private.gtt = NULL;
Chris Wilsonda88a5f2013-02-13 09:31:53 +0000638 if (intel_gtt_can_wc())
Chris Wilsonedef7e62012-09-14 11:57:47 +0100639 intel_private.gtt = ioremap_wc(intel_private.gtt_bus_addr,
640 gtt_map_size);
641 if (intel_private.gtt == NULL)
642 intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
643 gtt_map_size);
644 if (intel_private.gtt == NULL) {
Daniel Vetterae83dd52010-09-12 17:11:15 +0200645 intel_private.driver->cleanup();
Daniel Vetterf67eab62010-08-29 17:27:36 +0200646 iounmap(intel_private.registers);
647 return -ENOMEM;
648 }
649
650 global_cache_flush(); /* FIXME: ? */
651
Ben Widawskya54c0c22013-01-24 14:45:00 -0800652 intel_private.stolen_size = intel_gtt_stolen_size();
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200653
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800654 intel_private.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
Dave Airliea46f3102011-01-12 11:38:37 +1000655
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200656 ret = intel_gtt_setup_scratch_page();
657 if (ret != 0) {
658 intel_gtt_cleanup();
659 return ret;
660 }
661
Daniel Vetter32e3cd62012-06-07 15:56:02 +0200662 if (INTEL_GTT_GEN <= 2)
663 pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
664 &gma_addr);
665 else
666 pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
667 &gma_addr);
668
Ben Widawskye5c65372013-01-18 12:30:34 -0800669 intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
Daniel Vetter32e3cd62012-06-07 15:56:02 +0200670
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200671 return 0;
672}
673
Daniel Vetter3e921f92010-08-27 15:33:26 +0200674static int intel_fake_agp_fetch_size(void)
675{
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100676 int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200677 unsigned int aper_size;
678 int i;
Daniel Vetter3e921f92010-08-27 15:33:26 +0200679
Ben Widawskya54c0c22013-01-24 14:45:00 -0800680 aper_size = (intel_private.gtt_mappable_entries << PAGE_SHIFT) / MB(1);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200681
682 for (i = 0; i < num_sizes; i++) {
Daniel Vetterffdd7512010-08-27 17:51:29 +0200683 if (aper_size == intel_fake_agp_sizes[i].size) {
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100684 agp_bridge->current_size =
685 (void *) (intel_fake_agp_sizes + i);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200686 return aper_size;
687 }
688 }
689
690 return 0;
691}
692
Daniel Vetterae83dd52010-09-12 17:11:15 +0200693static void i830_cleanup(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200694{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200695}
696
697/* The chipset_flush interface needs to get data that has already been
698 * flushed out of the CPU all the way out to main memory, because the GPU
699 * doesn't snoop those buffers.
700 *
701 * The 8xx series doesn't have the same lovely interface for flushing the
702 * chipset write buffers that the later chips do. According to the 865
703 * specs, it's 64 octwords, or 1KB. So, to get those previous things in
704 * that buffer out, we just fill 1KB and clflush it out, on the assumption
705 * that it'll push whatever was in there out. It appears to work.
706 */
Daniel Vetter1b263f22010-09-12 00:27:24 +0200707static void i830_chipset_flush(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200708{
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000709 unsigned long timeout = jiffies + msecs_to_jiffies(1000);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200710
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000711 /* Forcibly evict everything from the CPU write buffers.
712 * clflush appears to be insufficient.
713 */
714 wbinvd_on_all_cpus();
Daniel Vetterf51b7662010-04-14 00:29:52 +0200715
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000716 /* Now we've only seen documents for this magic bit on 855GM,
717 * we hope it exists for the other gen2 chipsets...
718 *
719 * Also works as advertised on my 845G.
720 */
721 writel(readl(intel_private.registers+I830_HIC) | (1<<31),
722 intel_private.registers+I830_HIC);
723
724 while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
725 if (time_after(jiffies, timeout))
726 break;
727
728 udelay(50);
729 }
Daniel Vetterf51b7662010-04-14 00:29:52 +0200730}
731
Daniel Vetter351bb272010-09-07 22:41:04 +0200732static void i830_write_entry(dma_addr_t addr, unsigned int entry,
733 unsigned int flags)
734{
735 u32 pte_flags = I810_PTE_VALID;
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100736
Daniel Vetterb47cf662010-11-04 18:41:50 +0100737 if (flags == AGP_USER_CACHED_MEMORY)
Daniel Vetter351bb272010-09-07 22:41:04 +0200738 pte_flags |= I830_PTE_SYSTEM_CACHED;
Daniel Vetter351bb272010-09-07 22:41:04 +0200739
740 writel(addr | pte_flags, intel_private.gtt + entry);
741}
742
Daniel Vetter8ecd1a62012-06-07 15:56:03 +0200743bool intel_enable_gtt(void)
Daniel Vetter73800422010-08-29 17:29:50 +0200744{
Chris Wilsone380f602010-10-29 18:11:26 +0100745 u8 __iomem *reg;
Daniel Vetter73800422010-08-29 17:29:50 +0200746
Chris Wilson100519e2010-10-31 10:37:02 +0000747 if (INTEL_GTT_GEN == 2) {
748 u16 gmch_ctrl;
Chris Wilsone380f602010-10-29 18:11:26 +0100749
Chris Wilson100519e2010-10-31 10:37:02 +0000750 pci_read_config_word(intel_private.bridge_dev,
751 I830_GMCH_CTRL, &gmch_ctrl);
752 gmch_ctrl |= I830_GMCH_ENABLED;
753 pci_write_config_word(intel_private.bridge_dev,
754 I830_GMCH_CTRL, gmch_ctrl);
755
756 pci_read_config_word(intel_private.bridge_dev,
757 I830_GMCH_CTRL, &gmch_ctrl);
758 if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
759 dev_err(&intel_private.pcidev->dev,
760 "failed to enable the GTT: GMCH_CTRL=%x\n",
761 gmch_ctrl);
762 return false;
763 }
Chris Wilsone380f602010-10-29 18:11:26 +0100764 }
765
Chris Wilsonc97689d2010-12-23 10:40:38 +0000766 /* On the resume path we may be adjusting the PGTBL value, so
767 * be paranoid and flush all chipset write buffers...
768 */
769 if (INTEL_GTT_GEN >= 3)
770 writel(0, intel_private.registers+GFX_FLSH_CNTL);
771
Chris Wilsone380f602010-10-29 18:11:26 +0100772 reg = intel_private.registers+I810_PGETBL_CTL;
Chris Wilson100519e2010-10-31 10:37:02 +0000773 writel(intel_private.PGETBL_save, reg);
774 if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
Chris Wilsone380f602010-10-29 18:11:26 +0100775 dev_err(&intel_private.pcidev->dev,
Chris Wilson100519e2010-10-31 10:37:02 +0000776 "failed to enable the GTT: PGETBL=%x [expected %x]\n",
Chris Wilsone380f602010-10-29 18:11:26 +0100777 readl(reg), intel_private.PGETBL_save);
778 return false;
779 }
780
Chris Wilsonc97689d2010-12-23 10:40:38 +0000781 if (INTEL_GTT_GEN >= 3)
782 writel(0, intel_private.registers+GFX_FLSH_CNTL);
783
Chris Wilsone380f602010-10-29 18:11:26 +0100784 return true;
Daniel Vetter73800422010-08-29 17:29:50 +0200785}
Daniel Vetter8ecd1a62012-06-07 15:56:03 +0200786EXPORT_SYMBOL(intel_enable_gtt);
Daniel Vetter73800422010-08-29 17:29:50 +0200787
788static int i830_setup(void)
789{
790 u32 reg_addr;
791
792 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
793 reg_addr &= 0xfff80000;
794
795 intel_private.registers = ioremap(reg_addr, KB(64));
796 if (!intel_private.registers)
797 return -ENOMEM;
798
799 intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
800
Daniel Vetter73800422010-08-29 17:29:50 +0200801 return 0;
802}
803
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200804static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200805{
Daniel Vetter73800422010-08-29 17:29:50 +0200806 agp_bridge->gatt_table_real = NULL;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200807 agp_bridge->gatt_table = NULL;
Daniel Vetter73800422010-08-29 17:29:50 +0200808 agp_bridge->gatt_bus_addr = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200809
810 return 0;
811}
812
Daniel Vetterffdd7512010-08-27 17:51:29 +0200813static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200814{
815 return 0;
816}
817
Daniel Vetter351bb272010-09-07 22:41:04 +0200818static int intel_fake_agp_configure(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200819{
Chris Wilsone380f602010-10-29 18:11:26 +0100820 if (!intel_enable_gtt())
821 return -EIO;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200822
Chris Wilsonbee4a182011-01-21 10:54:32 +0000823 intel_private.clear_fake_agp = true;
Ben Widawskye5c65372013-01-18 12:30:34 -0800824 agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200825
Daniel Vetterf51b7662010-04-14 00:29:52 +0200826 return 0;
827}
828
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200829static bool i830_check_flags(unsigned int flags)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200830{
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200831 switch (flags) {
832 case 0:
833 case AGP_PHYS_MEMORY:
834 case AGP_USER_CACHED_MEMORY:
835 case AGP_USER_MEMORY:
836 return true;
837 }
838
839 return false;
840}
841
Chris Wilson9da3da62012-06-01 15:20:22 +0100842void intel_gtt_insert_sg_entries(struct sg_table *st,
Daniel Vetter40807752010-11-06 11:18:58 +0100843 unsigned int pg_start,
844 unsigned int flags)
Daniel Vetterfefaa702010-09-11 22:12:11 +0200845{
846 struct scatterlist *sg;
847 unsigned int len, m;
848 int i, j;
849
850 j = pg_start;
851
852 /* sg may merge pages, but we have to separate
853 * per-page addr for GTT */
Chris Wilson9da3da62012-06-01 15:20:22 +0100854 for_each_sg(st->sgl, sg, st->nents, i) {
Daniel Vetterfefaa702010-09-11 22:12:11 +0200855 len = sg_dma_len(sg) >> PAGE_SHIFT;
856 for (m = 0; m < len; m++) {
857 dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
Chris Wilson9da3da62012-06-01 15:20:22 +0100858 intel_private.driver->write_entry(addr, j, flags);
Daniel Vetterfefaa702010-09-11 22:12:11 +0200859 j++;
860 }
861 }
862 readl(intel_private.gtt+j-1);
863}
Daniel Vetter40807752010-11-06 11:18:58 +0100864EXPORT_SYMBOL(intel_gtt_insert_sg_entries);
865
Chris Wilson9da3da62012-06-01 15:20:22 +0100866static void intel_gtt_insert_pages(unsigned int first_entry,
867 unsigned int num_entries,
868 struct page **pages,
869 unsigned int flags)
Daniel Vetter40807752010-11-06 11:18:58 +0100870{
871 int i, j;
872
873 for (i = 0, j = first_entry; i < num_entries; i++, j++) {
874 dma_addr_t addr = page_to_phys(pages[i]);
875 intel_private.driver->write_entry(addr,
876 j, flags);
877 }
878 readl(intel_private.gtt+j-1);
879}
Daniel Vetterfefaa702010-09-11 22:12:11 +0200880
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200881static int intel_fake_agp_insert_entries(struct agp_memory *mem,
882 off_t pg_start, int type)
883{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200884 int ret = -EINVAL;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200885
Chris Wilsonbee4a182011-01-21 10:54:32 +0000886 if (intel_private.clear_fake_agp) {
Ben Widawskya54c0c22013-01-24 14:45:00 -0800887 int start = intel_private.stolen_size / PAGE_SIZE;
888 int end = intel_private.gtt_mappable_entries;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000889 intel_gtt_clear_range(start, end - start);
890 intel_private.clear_fake_agp = false;
891 }
892
Daniel Vetterff268602010-11-05 15:43:35 +0100893 if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
894 return i810_insert_dcache_entries(mem, pg_start, type);
895
Daniel Vetterf51b7662010-04-14 00:29:52 +0200896 if (mem->page_count == 0)
897 goto out;
898
Ben Widawskya54c0c22013-01-24 14:45:00 -0800899 if (pg_start + mem->page_count > intel_private.gtt_total_entries)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200900 goto out_err;
901
Daniel Vetterf51b7662010-04-14 00:29:52 +0200902 if (type != mem->type)
903 goto out_err;
904
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200905 if (!intel_private.driver->check_flags(type))
Daniel Vetterf51b7662010-04-14 00:29:52 +0200906 goto out_err;
907
908 if (!mem->is_flushed)
909 global_cache_flush();
910
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800911 if (intel_private.needs_dmar) {
Chris Wilson9da3da62012-06-01 15:20:22 +0100912 struct sg_table st;
913
914 ret = intel_gtt_map_memory(mem->pages, mem->page_count, &st);
Daniel Vetterfefaa702010-09-11 22:12:11 +0200915 if (ret != 0)
916 return ret;
917
Chris Wilson9da3da62012-06-01 15:20:22 +0100918 intel_gtt_insert_sg_entries(&st, pg_start, type);
919 mem->sg_list = st.sgl;
920 mem->num_sg = st.nents;
Daniel Vetter40807752010-11-06 11:18:58 +0100921 } else
922 intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
923 type);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200924
925out:
926 ret = 0;
927out_err:
928 mem->is_flushed = true;
929 return ret;
930}
931
Daniel Vetter40807752010-11-06 11:18:58 +0100932void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200933{
Daniel Vetter40807752010-11-06 11:18:58 +0100934 unsigned int i;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200935
Daniel Vetter40807752010-11-06 11:18:58 +0100936 for (i = first_entry; i < (first_entry + num_entries); i++) {
Ben Widawsky9c61a322013-01-18 12:30:32 -0800937 intel_private.driver->write_entry(intel_private.scratch_page_dma,
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200938 i, 0);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200939 }
Daniel Vetterfdfb58a2010-08-29 00:15:03 +0200940 readl(intel_private.gtt+i-1);
Daniel Vetter40807752010-11-06 11:18:58 +0100941}
942EXPORT_SYMBOL(intel_gtt_clear_range);
943
944static int intel_fake_agp_remove_entries(struct agp_memory *mem,
945 off_t pg_start, int type)
946{
947 if (mem->page_count == 0)
948 return 0;
949
Dave Airlied15eda52011-01-12 11:39:48 +1000950 intel_gtt_clear_range(pg_start, mem->page_count);
951
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800952 if (intel_private.needs_dmar) {
Daniel Vetter40807752010-11-06 11:18:58 +0100953 intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
954 mem->sg_list = NULL;
955 mem->num_sg = 0;
956 }
957
Daniel Vetterf51b7662010-04-14 00:29:52 +0200958 return 0;
959}
960
Daniel Vetterffdd7512010-08-27 17:51:29 +0200961static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
962 int type)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200963{
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100964 struct agp_memory *new;
965
966 if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
967 if (pg_count != intel_private.num_dcache_entries)
968 return NULL;
969
970 new = agp_create_memory(1);
971 if (new == NULL)
972 return NULL;
973
974 new->type = AGP_DCACHE_MEMORY;
975 new->page_count = pg_count;
976 new->num_scratch_pages = 0;
977 agp_free_page_array(new);
978 return new;
979 }
Daniel Vetterf51b7662010-04-14 00:29:52 +0200980 if (type == AGP_PHYS_MEMORY)
981 return alloc_agpphysmem_i8xx(pg_count, type);
982 /* always return NULL for other allocation types for now */
983 return NULL;
984}
985
986static int intel_alloc_chipset_flush_resource(void)
987{
988 int ret;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200989 ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
Daniel Vetterf51b7662010-04-14 00:29:52 +0200990 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200991 pcibios_align_resource, intel_private.bridge_dev);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200992
993 return ret;
994}
995
996static void intel_i915_setup_chipset_flush(void)
997{
998 int ret;
999 u32 temp;
1000
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001001 pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001002 if (!(temp & 0x1)) {
1003 intel_alloc_chipset_flush_resource();
1004 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001005 pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001006 } else {
1007 temp &= ~1;
1008
1009 intel_private.resource_valid = 1;
1010 intel_private.ifp_resource.start = temp;
1011 intel_private.ifp_resource.end = temp + PAGE_SIZE;
1012 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1013 /* some BIOSes reserve this area in a pnp some don't */
1014 if (ret)
1015 intel_private.resource_valid = 0;
1016 }
1017}
1018
1019static void intel_i965_g33_setup_chipset_flush(void)
1020{
1021 u32 temp_hi, temp_lo;
1022 int ret;
1023
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001024 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
1025 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001026
1027 if (!(temp_lo & 0x1)) {
1028
1029 intel_alloc_chipset_flush_resource();
1030
1031 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001032 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001033 upper_32_bits(intel_private.ifp_resource.start));
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001034 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001035 } else {
1036 u64 l64;
1037
1038 temp_lo &= ~0x1;
1039 l64 = ((u64)temp_hi << 32) | temp_lo;
1040
1041 intel_private.resource_valid = 1;
1042 intel_private.ifp_resource.start = l64;
1043 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1044 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1045 /* some BIOSes reserve this area in a pnp some don't */
1046 if (ret)
1047 intel_private.resource_valid = 0;
1048 }
1049}
1050
1051static void intel_i9xx_setup_flush(void)
1052{
1053 /* return if already configured */
1054 if (intel_private.ifp_resource.start)
1055 return;
1056
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001057 if (INTEL_GTT_GEN == 6)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001058 return;
1059
1060 /* setup a resource for this object */
1061 intel_private.ifp_resource.name = "Intel Flush Page";
1062 intel_private.ifp_resource.flags = IORESOURCE_MEM;
1063
1064 /* Setup chipset flush for 915 */
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001065 if (IS_G33 || INTEL_GTT_GEN >= 4) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001066 intel_i965_g33_setup_chipset_flush();
1067 } else {
1068 intel_i915_setup_chipset_flush();
1069 }
1070
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001071 if (intel_private.ifp_resource.start)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001072 intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001073 if (!intel_private.i9xx_flush_page)
1074 dev_err(&intel_private.pcidev->dev,
1075 "can't ioremap flush page - no chipset flushing\n");
Daniel Vetterf51b7662010-04-14 00:29:52 +02001076}
1077
Daniel Vetterae83dd52010-09-12 17:11:15 +02001078static void i9xx_cleanup(void)
1079{
1080 if (intel_private.i9xx_flush_page)
1081 iounmap(intel_private.i9xx_flush_page);
1082 if (intel_private.resource_valid)
1083 release_resource(&intel_private.ifp_resource);
1084 intel_private.ifp_resource.start = 0;
1085 intel_private.resource_valid = 0;
1086}
1087
Daniel Vetter1b263f22010-09-12 00:27:24 +02001088static void i9xx_chipset_flush(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001089{
1090 if (intel_private.i9xx_flush_page)
1091 writel(1, intel_private.i9xx_flush_page);
1092}
1093
Chris Wilson71f45662010-12-14 11:29:23 +00001094static void i965_write_entry(dma_addr_t addr,
1095 unsigned int entry,
Daniel Vettera6963592010-09-11 14:01:43 +02001096 unsigned int flags)
1097{
Chris Wilson71f45662010-12-14 11:29:23 +00001098 u32 pte_flags;
1099
1100 pte_flags = I810_PTE_VALID;
1101 if (flags == AGP_USER_CACHED_MEMORY)
1102 pte_flags |= I830_PTE_SYSTEM_CACHED;
1103
Daniel Vettera6963592010-09-11 14:01:43 +02001104 /* Shift high bits down */
1105 addr |= (addr >> 28) & 0xf0;
Chris Wilson71f45662010-12-14 11:29:23 +00001106 writel(addr | pte_flags, intel_private.gtt + entry);
Daniel Vettera6963592010-09-11 14:01:43 +02001107}
1108
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001109static int i9xx_setup(void)
1110{
Ben Widawsky009946f2012-11-04 09:21:29 -08001111 u32 reg_addr, gtt_addr;
Jesse Barnes4b60d292012-03-28 13:39:33 -07001112 int size = KB(512);
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001113
1114 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
1115
1116 reg_addr &= 0xfff80000;
1117
Jesse Barnes4b60d292012-03-28 13:39:33 -07001118 intel_private.registers = ioremap(reg_addr, size);
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001119 if (!intel_private.registers)
1120 return -ENOMEM;
1121
Ben Widawsky009946f2012-11-04 09:21:29 -08001122 switch (INTEL_GTT_GEN) {
1123 case 3:
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001124 pci_read_config_dword(intel_private.pcidev,
1125 I915_PTEADDR, &gtt_addr);
1126 intel_private.gtt_bus_addr = gtt_addr;
Ben Widawsky009946f2012-11-04 09:21:29 -08001127 break;
1128 case 5:
1129 intel_private.gtt_bus_addr = reg_addr + MB(2);
1130 break;
1131 default:
1132 intel_private.gtt_bus_addr = reg_addr + KB(512);
1133 break;
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001134 }
1135
1136 intel_i9xx_setup_flush();
1137
1138 return 0;
1139}
1140
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001141static const struct agp_bridge_driver intel_fake_agp_driver = {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001142 .owner = THIS_MODULE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001143 .size_type = FIXED_APER_SIZE,
Chris Wilson9e76e7b2010-09-14 12:12:11 +01001144 .aperture_sizes = intel_fake_agp_sizes,
1145 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
Daniel Vettera6963592010-09-11 14:01:43 +02001146 .configure = intel_fake_agp_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001147 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001148 .cleanup = intel_gtt_cleanup,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001149 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001150 .cache_flush = global_cache_flush,
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001151 .create_gatt_table = intel_fake_agp_create_gatt_table,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001152 .free_gatt_table = intel_fake_agp_free_gatt_table,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001153 .insert_memory = intel_fake_agp_insert_entries,
1154 .remove_memory = intel_fake_agp_remove_entries,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001155 .alloc_by_type = intel_fake_agp_alloc_by_type,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001156 .free_by_type = intel_i810_free_by_type,
1157 .agp_alloc_page = agp_generic_alloc_page,
1158 .agp_alloc_pages = agp_generic_alloc_pages,
1159 .agp_destroy_page = agp_generic_destroy_page,
1160 .agp_destroy_pages = agp_generic_destroy_pages,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001161};
Daniel Vetter02c026c2010-08-24 19:39:48 +02001162
Daniel Vetterbdd30722010-09-12 12:34:44 +02001163static const struct intel_gtt_driver i81x_gtt_driver = {
1164 .gen = 1,
Daniel Vetter820647b2010-11-05 13:30:14 +01001165 .has_pgtbl_enable = 1,
Daniel Vetter22533b42010-09-12 16:38:55 +02001166 .dma_mask_size = 32,
Daniel Vetter820647b2010-11-05 13:30:14 +01001167 .setup = i810_setup,
1168 .cleanup = i810_cleanup,
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001169 .check_flags = i830_check_flags,
1170 .write_entry = i810_write_entry,
Daniel Vetterbdd30722010-09-12 12:34:44 +02001171};
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001172static const struct intel_gtt_driver i8xx_gtt_driver = {
1173 .gen = 2,
Chris Wilson100519e2010-10-31 10:37:02 +00001174 .has_pgtbl_enable = 1,
Daniel Vetter73800422010-08-29 17:29:50 +02001175 .setup = i830_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001176 .cleanup = i830_cleanup,
Daniel Vetter351bb272010-09-07 22:41:04 +02001177 .write_entry = i830_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001178 .dma_mask_size = 32,
Daniel Vetter5cbecaf2010-09-11 21:31:04 +02001179 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001180 .chipset_flush = i830_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001181};
1182static const struct intel_gtt_driver i915_gtt_driver = {
1183 .gen = 3,
Chris Wilson100519e2010-10-31 10:37:02 +00001184 .has_pgtbl_enable = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001185 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001186 .cleanup = i9xx_cleanup,
Daniel Vetter351bb272010-09-07 22:41:04 +02001187 /* i945 is the last gpu to need phys mem (for overlay and cursors). */
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001188 .write_entry = i830_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001189 .dma_mask_size = 32,
Daniel Vetterfefaa702010-09-11 22:12:11 +02001190 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001191 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001192};
1193static const struct intel_gtt_driver g33_gtt_driver = {
1194 .gen = 3,
1195 .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001196 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001197 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001198 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001199 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001200 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001201 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001202};
1203static const struct intel_gtt_driver pineview_gtt_driver = {
1204 .gen = 3,
1205 .is_pineview = 1, .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001206 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001207 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001208 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001209 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001210 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001211 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001212};
1213static const struct intel_gtt_driver i965_gtt_driver = {
1214 .gen = 4,
Chris Wilson100519e2010-10-31 10:37:02 +00001215 .has_pgtbl_enable = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001216 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001217 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001218 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001219 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001220 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001221 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001222};
1223static const struct intel_gtt_driver g4x_gtt_driver = {
1224 .gen = 5,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001225 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001226 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001227 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001228 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001229 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001230 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001231};
1232static const struct intel_gtt_driver ironlake_gtt_driver = {
1233 .gen = 5,
1234 .is_ironlake = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001235 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001236 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001237 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001238 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001239 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001240 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001241};
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001242
Daniel Vetter02c026c2010-08-24 19:39:48 +02001243/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
1244 * driver and gmch_driver must be non-null, and find_gmch will determine
1245 * which one should be used if a gmch_chip_id is present.
1246 */
1247static const struct intel_gtt_driver_description {
1248 unsigned int gmch_chip_id;
1249 char *name;
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001250 const struct intel_gtt_driver *gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001251} intel_gtt_chipsets[] = {
Daniel Vetterff268602010-11-05 15:43:35 +01001252 { PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001253 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001254 { PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001255 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001256 { PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001257 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001258 { PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001259 &i81x_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001260 { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
Daniel Vetterff268602010-11-05 15:43:35 +01001261 &i8xx_gtt_driver},
Oswald Buddenhagen53371ed2010-06-19 23:08:37 +02001262 { PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
Daniel Vetterff268602010-11-05 15:43:35 +01001263 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001264 { PCI_DEVICE_ID_INTEL_82854_IG, "854",
Daniel Vetterff268602010-11-05 15:43:35 +01001265 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001266 { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001267 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001268 { PCI_DEVICE_ID_INTEL_82865_IG, "865",
Daniel Vetterff268602010-11-05 15:43:35 +01001269 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001270 { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
Daniel Vetterff268602010-11-05 15:43:35 +01001271 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001272 { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
Daniel Vetterff268602010-11-05 15:43:35 +01001273 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001274 { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001275 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001276 { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
Daniel Vetterff268602010-11-05 15:43:35 +01001277 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001278 { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001279 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001280 { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
Daniel Vetterff268602010-11-05 15:43:35 +01001281 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001282 { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
Daniel Vetterff268602010-11-05 15:43:35 +01001283 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001284 { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
Daniel Vetterff268602010-11-05 15:43:35 +01001285 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001286 { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
Daniel Vetterff268602010-11-05 15:43:35 +01001287 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001288 { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
Daniel Vetterff268602010-11-05 15:43:35 +01001289 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001290 { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001291 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001292 { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
Daniel Vetterff268602010-11-05 15:43:35 +01001293 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001294 { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
Daniel Vetterff268602010-11-05 15:43:35 +01001295 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001296 { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
Daniel Vetterff268602010-11-05 15:43:35 +01001297 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001298 { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
Daniel Vetterff268602010-11-05 15:43:35 +01001299 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001300 { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
Daniel Vetterff268602010-11-05 15:43:35 +01001301 &pineview_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001302 { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
Daniel Vetterff268602010-11-05 15:43:35 +01001303 &pineview_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001304 { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
Daniel Vetterff268602010-11-05 15:43:35 +01001305 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001306 { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
Daniel Vetterff268602010-11-05 15:43:35 +01001307 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001308 { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
Daniel Vetterff268602010-11-05 15:43:35 +01001309 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001310 { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
Daniel Vetterff268602010-11-05 15:43:35 +01001311 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001312 { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
Daniel Vetterff268602010-11-05 15:43:35 +01001313 &g4x_gtt_driver },
Chris Wilsone9e5f8e2010-09-21 11:19:32 +01001314 { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
Daniel Vetterff268602010-11-05 15:43:35 +01001315 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001316 { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
Daniel Vetterff268602010-11-05 15:43:35 +01001317 &g4x_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001318 { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001319 "HD Graphics", &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001320 { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001321 "HD Graphics", &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001322 { 0, NULL, NULL }
1323};
1324
1325static int find_gmch(u16 device)
1326{
1327 struct pci_dev *gmch_device;
1328
1329 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
1330 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
1331 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
1332 device, gmch_device);
1333 }
1334
1335 if (!gmch_device)
1336 return 0;
1337
1338 intel_private.pcidev = gmch_device;
1339 return 1;
1340}
1341
Daniel Vetter14be93d2012-06-08 15:55:40 +02001342int intel_gmch_probe(struct pci_dev *bridge_pdev, struct pci_dev *gpu_pdev,
1343 struct agp_bridge_data *bridge)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001344{
1345 int i, mask;
Daniel Vetter14be93d2012-06-08 15:55:40 +02001346
1347 /*
1348 * Can be called from the fake agp driver but also directly from
1349 * drm/i915.ko. Hence we need to check whether everything is set up
1350 * already.
1351 */
1352 if (intel_private.driver) {
1353 intel_private.refcount++;
1354 return 1;
1355 }
Daniel Vetter02c026c2010-08-24 19:39:48 +02001356
1357 for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
Daniel Vetter14be93d2012-06-08 15:55:40 +02001358 if (gpu_pdev) {
1359 if (gpu_pdev->device ==
1360 intel_gtt_chipsets[i].gmch_chip_id) {
1361 intel_private.pcidev = pci_dev_get(gpu_pdev);
1362 intel_private.driver =
1363 intel_gtt_chipsets[i].gtt_driver;
1364
1365 break;
1366 }
1367 } else if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001368 intel_private.driver =
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001369 intel_gtt_chipsets[i].gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001370 break;
1371 }
1372 }
1373
Daniel Vetterff268602010-11-05 15:43:35 +01001374 if (!intel_private.driver)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001375 return 0;
1376
Daniel Vetter14be93d2012-06-08 15:55:40 +02001377 intel_private.refcount++;
1378
Daniel Vetter7e8f6302012-06-07 15:55:58 +02001379 if (bridge) {
1380 bridge->driver = &intel_fake_agp_driver;
1381 bridge->dev_private_data = &intel_private;
Daniel Vetter14be93d2012-06-08 15:55:40 +02001382 bridge->dev = bridge_pdev;
Daniel Vetter7e8f6302012-06-07 15:55:58 +02001383 }
Daniel Vetter02c026c2010-08-24 19:39:48 +02001384
Daniel Vetter14be93d2012-06-08 15:55:40 +02001385 intel_private.bridge_dev = pci_dev_get(bridge_pdev);
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001386
Daniel Vetter14be93d2012-06-08 15:55:40 +02001387 dev_info(&bridge_pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001388
Daniel Vetter22533b42010-09-12 16:38:55 +02001389 mask = intel_private.driver->dma_mask_size;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001390 if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
1391 dev_err(&intel_private.pcidev->dev,
1392 "set gfx device dma mask %d-bit failed!\n", mask);
1393 else
1394 pci_set_consistent_dma_mask(intel_private.pcidev,
1395 DMA_BIT_MASK(mask));
1396
Daniel Vetter14be93d2012-06-08 15:55:40 +02001397 if (intel_gtt_init() != 0) {
1398 intel_gmch_remove();
1399
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001400 return 0;
Daniel Vetter14be93d2012-06-08 15:55:40 +02001401 }
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001402
Daniel Vetter02c026c2010-08-24 19:39:48 +02001403 return 1;
1404}
Daniel Vettere2404e72010-09-08 17:29:51 +02001405EXPORT_SYMBOL(intel_gmch_probe);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001406
Ben Widawsky41907dd2013-02-08 11:32:47 -08001407void intel_gtt_get(size_t *gtt_total, size_t *stolen_size,
1408 phys_addr_t *mappable_base, unsigned long *mappable_end)
Daniel Vetter19966752010-09-06 20:08:44 +02001409{
Ben Widawskya54c0c22013-01-24 14:45:00 -08001410 *gtt_total = intel_private.gtt_total_entries << PAGE_SHIFT;
1411 *stolen_size = intel_private.stolen_size;
Ben Widawsky41907dd2013-02-08 11:32:47 -08001412 *mappable_base = intel_private.gma_bus_addr;
1413 *mappable_end = intel_private.gtt_mappable_entries << PAGE_SHIFT;
Daniel Vetter19966752010-09-06 20:08:44 +02001414}
1415EXPORT_SYMBOL(intel_gtt_get);
1416
Daniel Vetter40ce6572010-11-05 18:12:18 +01001417void intel_gtt_chipset_flush(void)
1418{
1419 if (intel_private.driver->chipset_flush)
1420 intel_private.driver->chipset_flush();
1421}
1422EXPORT_SYMBOL(intel_gtt_chipset_flush);
1423
Daniel Vetter14be93d2012-06-08 15:55:40 +02001424void intel_gmch_remove(void)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001425{
Daniel Vetter14be93d2012-06-08 15:55:40 +02001426 if (--intel_private.refcount)
1427 return;
1428
Daniel Vetter02c026c2010-08-24 19:39:48 +02001429 if (intel_private.pcidev)
1430 pci_dev_put(intel_private.pcidev);
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001431 if (intel_private.bridge_dev)
1432 pci_dev_put(intel_private.bridge_dev);
Daniel Vetter14be93d2012-06-08 15:55:40 +02001433 intel_private.driver = NULL;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001434}
Daniel Vettere2404e72010-09-08 17:29:51 +02001435EXPORT_SYMBOL(intel_gmch_remove);
1436
1437MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
1438MODULE_LICENSE("GPL and additional rights");