blob: 1f6bfb8f873723238c64c027200dfb4c612dee30 [file] [log] [blame]
Ulf Hanssonbce5afd2012-08-27 15:45:51 +02001/*
2 * Clock definitions for u8500 platform.
3 *
4 * Copyright (C) 2012 ST-Ericsson SA
5 * Author: Ulf Hansson <ulf.hansson@linaro.org>
6 *
7 * License terms: GNU General Public License (GPL) version 2
8 */
9
10#include <linux/clk.h>
11#include <linux/clkdev.h>
12#include <linux/clk-provider.h>
13#include <linux/mfd/dbx500-prcmu.h>
14#include <linux/platform_data/clk-ux500.h>
Linus Walleijb7a5bcd2012-10-18 17:58:29 +020015#include <mach/db8500-regs.h>
Ulf Hanssonbce5afd2012-08-27 15:45:51 +020016#include "clk.h"
17
18void u8500_clk_init(void)
19{
Ulf Hansson0e6dcde2012-08-27 15:45:52 +020020 struct prcmu_fw_version *fw_version;
21 const char *sgaclk_parent = NULL;
22 struct clk *clk;
23
24 /* Clock sources */
25 clk = clk_reg_prcmu_gate("soc0_pll", NULL, PRCMU_PLLSOC0,
26 CLK_IS_ROOT|CLK_IGNORE_UNUSED);
27 clk_register_clkdev(clk, "soc0_pll", NULL);
28
29 clk = clk_reg_prcmu_gate("soc1_pll", NULL, PRCMU_PLLSOC1,
30 CLK_IS_ROOT|CLK_IGNORE_UNUSED);
31 clk_register_clkdev(clk, "soc1_pll", NULL);
32
33 clk = clk_reg_prcmu_gate("ddr_pll", NULL, PRCMU_PLLDDR,
34 CLK_IS_ROOT|CLK_IGNORE_UNUSED);
35 clk_register_clkdev(clk, "ddr_pll", NULL);
36
37 /* FIXME: Add sys, ulp and int clocks here. */
38
39 clk = clk_register_fixed_rate(NULL, "rtc32k", "NULL",
40 CLK_IS_ROOT|CLK_IGNORE_UNUSED,
41 32768);
42 clk_register_clkdev(clk, "clk32k", NULL);
43 clk_register_clkdev(clk, NULL, "rtc-pl031");
44
45 /* PRCMU clocks */
46 fw_version = prcmu_get_fw_version();
47 if (fw_version != NULL) {
48 switch (fw_version->project) {
49 case PRCMU_FW_PROJECT_U8500_C2:
50 case PRCMU_FW_PROJECT_U8520:
51 case PRCMU_FW_PROJECT_U8420:
52 sgaclk_parent = "soc0_pll";
53 break;
54 default:
55 break;
56 }
57 }
58
59 if (sgaclk_parent)
60 clk = clk_reg_prcmu_gate("sgclk", sgaclk_parent,
61 PRCMU_SGACLK, 0);
62 else
63 clk = clk_reg_prcmu_gate("sgclk", NULL,
64 PRCMU_SGACLK, CLK_IS_ROOT);
65 clk_register_clkdev(clk, NULL, "mali");
66
67 clk = clk_reg_prcmu_gate("uartclk", NULL, PRCMU_UARTCLK, CLK_IS_ROOT);
68 clk_register_clkdev(clk, NULL, "UART");
69
70 clk = clk_reg_prcmu_gate("msp02clk", NULL, PRCMU_MSP02CLK, CLK_IS_ROOT);
71 clk_register_clkdev(clk, NULL, "MSP02");
72
73 clk = clk_reg_prcmu_gate("msp1clk", NULL, PRCMU_MSP1CLK, CLK_IS_ROOT);
74 clk_register_clkdev(clk, NULL, "MSP1");
75
76 clk = clk_reg_prcmu_gate("i2cclk", NULL, PRCMU_I2CCLK, CLK_IS_ROOT);
77 clk_register_clkdev(clk, NULL, "I2C");
78
79 clk = clk_reg_prcmu_gate("slimclk", NULL, PRCMU_SLIMCLK, CLK_IS_ROOT);
80 clk_register_clkdev(clk, NULL, "slim");
81
82 clk = clk_reg_prcmu_gate("per1clk", NULL, PRCMU_PER1CLK, CLK_IS_ROOT);
83 clk_register_clkdev(clk, NULL, "PERIPH1");
84
85 clk = clk_reg_prcmu_gate("per2clk", NULL, PRCMU_PER2CLK, CLK_IS_ROOT);
86 clk_register_clkdev(clk, NULL, "PERIPH2");
87
88 clk = clk_reg_prcmu_gate("per3clk", NULL, PRCMU_PER3CLK, CLK_IS_ROOT);
89 clk_register_clkdev(clk, NULL, "PERIPH3");
90
91 clk = clk_reg_prcmu_gate("per5clk", NULL, PRCMU_PER5CLK, CLK_IS_ROOT);
92 clk_register_clkdev(clk, NULL, "PERIPH5");
93
94 clk = clk_reg_prcmu_gate("per6clk", NULL, PRCMU_PER6CLK, CLK_IS_ROOT);
95 clk_register_clkdev(clk, NULL, "PERIPH6");
96
97 clk = clk_reg_prcmu_gate("per7clk", NULL, PRCMU_PER7CLK, CLK_IS_ROOT);
98 clk_register_clkdev(clk, NULL, "PERIPH7");
99
100 clk = clk_reg_prcmu_scalable("lcdclk", NULL, PRCMU_LCDCLK, 0,
101 CLK_IS_ROOT|CLK_SET_RATE_GATE);
102 clk_register_clkdev(clk, NULL, "lcd");
103 clk_register_clkdev(clk, "lcd", "mcde");
104
105 clk = clk_reg_prcmu_opp_gate("bmlclk", NULL, PRCMU_BMLCLK, CLK_IS_ROOT);
106 clk_register_clkdev(clk, NULL, "bml");
107
108 clk = clk_reg_prcmu_scalable("hsitxclk", NULL, PRCMU_HSITXCLK, 0,
109 CLK_IS_ROOT|CLK_SET_RATE_GATE);
110
111 clk = clk_reg_prcmu_scalable("hsirxclk", NULL, PRCMU_HSIRXCLK, 0,
112 CLK_IS_ROOT|CLK_SET_RATE_GATE);
113
114 clk = clk_reg_prcmu_scalable("hdmiclk", NULL, PRCMU_HDMICLK, 0,
115 CLK_IS_ROOT|CLK_SET_RATE_GATE);
116 clk_register_clkdev(clk, NULL, "hdmi");
117 clk_register_clkdev(clk, "hdmi", "mcde");
118
119 clk = clk_reg_prcmu_gate("apeatclk", NULL, PRCMU_APEATCLK, CLK_IS_ROOT);
120 clk_register_clkdev(clk, NULL, "apeat");
121
122 clk = clk_reg_prcmu_gate("apetraceclk", NULL, PRCMU_APETRACECLK,
123 CLK_IS_ROOT);
124 clk_register_clkdev(clk, NULL, "apetrace");
125
126 clk = clk_reg_prcmu_gate("mcdeclk", NULL, PRCMU_MCDECLK, CLK_IS_ROOT);
127 clk_register_clkdev(clk, NULL, "mcde");
128 clk_register_clkdev(clk, "mcde", "mcde");
129 clk_register_clkdev(clk, "dsisys", "dsilink.0");
130 clk_register_clkdev(clk, "dsisys", "dsilink.1");
131 clk_register_clkdev(clk, "dsisys", "dsilink.2");
132
133 clk = clk_reg_prcmu_opp_gate("ipi2cclk", NULL, PRCMU_IPI2CCLK,
134 CLK_IS_ROOT);
135 clk_register_clkdev(clk, NULL, "ipi2");
136
137 clk = clk_reg_prcmu_gate("dsialtclk", NULL, PRCMU_DSIALTCLK,
138 CLK_IS_ROOT);
139 clk_register_clkdev(clk, NULL, "dsialt");
140
141 clk = clk_reg_prcmu_gate("dmaclk", NULL, PRCMU_DMACLK, CLK_IS_ROOT);
142 clk_register_clkdev(clk, NULL, "dma40.0");
143
144 clk = clk_reg_prcmu_gate("b2r2clk", NULL, PRCMU_B2R2CLK, CLK_IS_ROOT);
145 clk_register_clkdev(clk, NULL, "b2r2");
146 clk_register_clkdev(clk, NULL, "b2r2_core");
147 clk_register_clkdev(clk, NULL, "U8500-B2R2.0");
148
149 clk = clk_reg_prcmu_scalable("tvclk", NULL, PRCMU_TVCLK, 0,
150 CLK_IS_ROOT|CLK_SET_RATE_GATE);
151 clk_register_clkdev(clk, NULL, "tv");
152 clk_register_clkdev(clk, "tv", "mcde");
153
154 clk = clk_reg_prcmu_gate("sspclk", NULL, PRCMU_SSPCLK, CLK_IS_ROOT);
155 clk_register_clkdev(clk, NULL, "SSP");
156
157 clk = clk_reg_prcmu_gate("rngclk", NULL, PRCMU_RNGCLK, CLK_IS_ROOT);
158 clk_register_clkdev(clk, NULL, "rngclk");
159
160 clk = clk_reg_prcmu_gate("uiccclk", NULL, PRCMU_UICCCLK, CLK_IS_ROOT);
161 clk_register_clkdev(clk, NULL, "uicc");
162
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200163 clk = clk_reg_prcmu_gate("timclk", NULL, PRCMU_TIMCLK, CLK_IS_ROOT);
164 clk_register_clkdev(clk, NULL, "mtu0");
165 clk_register_clkdev(clk, NULL, "mtu1");
166
167 clk = clk_reg_prcmu_gate("sdmmcclk", NULL, PRCMU_SDMMCCLK, CLK_IS_ROOT);
168 clk_register_clkdev(clk, NULL, "sdmmc");
169
170
171 clk = clk_reg_prcmu_scalable("dsi_pll", "hdmiclk",
172 PRCMU_PLLDSI, 0, CLK_SET_RATE_GATE);
173 clk_register_clkdev(clk, "dsihs2", "mcde");
174 clk_register_clkdev(clk, "dsihs2", "dsilink.2");
175
176
177 clk = clk_reg_prcmu_scalable("dsi0clk", "dsi_pll",
178 PRCMU_DSI0CLK, 0, CLK_SET_RATE_GATE);
179 clk_register_clkdev(clk, "dsihs0", "mcde");
180 clk_register_clkdev(clk, "dsihs0", "dsilink.0");
181
182 clk = clk_reg_prcmu_scalable("dsi1clk", "dsi_pll",
183 PRCMU_DSI1CLK, 0, CLK_SET_RATE_GATE);
184 clk_register_clkdev(clk, "dsihs1", "mcde");
185 clk_register_clkdev(clk, "dsihs1", "dsilink.1");
186
187 clk = clk_reg_prcmu_scalable("dsi0escclk", "tvclk",
188 PRCMU_DSI0ESCCLK, 0, CLK_SET_RATE_GATE);
189 clk_register_clkdev(clk, "dsilp0", "dsilink.0");
190 clk_register_clkdev(clk, "dsilp0", "mcde");
191
192 clk = clk_reg_prcmu_scalable("dsi1escclk", "tvclk",
193 PRCMU_DSI1ESCCLK, 0, CLK_SET_RATE_GATE);
194 clk_register_clkdev(clk, "dsilp1", "dsilink.1");
195 clk_register_clkdev(clk, "dsilp1", "mcde");
196
197 clk = clk_reg_prcmu_scalable("dsi2escclk", "tvclk",
198 PRCMU_DSI2ESCCLK, 0, CLK_SET_RATE_GATE);
199 clk_register_clkdev(clk, "dsilp2", "dsilink.2");
200 clk_register_clkdev(clk, "dsilp2", "mcde");
201
Ulf Hansson09b9b2b2012-08-31 14:21:31 +0200202 clk = clk_reg_prcmu_rate("smp_twd", NULL, PRCMU_ARMSS,
203 CLK_IS_ROOT|CLK_GET_RATE_NOCACHE|
204 CLK_IGNORE_UNUSED);
205 clk_register_clkdev(clk, NULL, "smp_twd");
206
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200207 /*
208 * FIXME: Add special handled PRCMU clocks here:
Ulf Hansson09b9b2b2012-08-31 14:21:31 +0200209 * 1. clk_arm, use PRCMU_ARMCLK.
210 * 2. clkout0yuv, use PRCMU as parent + need regulator + pinctrl.
211 * 3. ab9540_clkout1yuv, see clkout0yuv
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200212 */
213
214 /* PRCC P-clocks */
215 clk = clk_reg_prcc_pclk("p1_pclk0", "per1clk", U8500_CLKRST1_BASE,
216 BIT(0), 0);
217 clk_register_clkdev(clk, "apb_pclk", "uart0");
218
219 clk = clk_reg_prcc_pclk("p1_pclk1", "per1clk", U8500_CLKRST1_BASE,
220 BIT(1), 0);
221 clk_register_clkdev(clk, "apb_pclk", "uart1");
222
223 clk = clk_reg_prcc_pclk("p1_pclk2", "per1clk", U8500_CLKRST1_BASE,
224 BIT(2), 0);
225 clk = clk_reg_prcc_pclk("p1_pclk3", "per1clk", U8500_CLKRST1_BASE,
226 BIT(3), 0);
227 clk = clk_reg_prcc_pclk("p1_pclk4", "per1clk", U8500_CLKRST1_BASE,
228 BIT(4), 0);
229
230 clk = clk_reg_prcc_pclk("p1_pclk5", "per1clk", U8500_CLKRST1_BASE,
231 BIT(5), 0);
232 clk_register_clkdev(clk, "apb_pclk", "sdi0");
233
234 clk = clk_reg_prcc_pclk("p1_pclk6", "per1clk", U8500_CLKRST1_BASE,
235 BIT(6), 0);
236
237 clk = clk_reg_prcc_pclk("p1_pclk7", "per1clk", U8500_CLKRST1_BASE,
238 BIT(7), 0);
239 clk_register_clkdev(clk, NULL, "spi3");
240
241 clk = clk_reg_prcc_pclk("p1_pclk8", "per1clk", U8500_CLKRST1_BASE,
242 BIT(8), 0);
243
244 clk = clk_reg_prcc_pclk("p1_pclk9", "per1clk", U8500_CLKRST1_BASE,
245 BIT(9), 0);
246 clk_register_clkdev(clk, NULL, "gpio.0");
247 clk_register_clkdev(clk, NULL, "gpio.1");
248 clk_register_clkdev(clk, NULL, "gpioblock0");
249
250 clk = clk_reg_prcc_pclk("p1_pclk10", "per1clk", U8500_CLKRST1_BASE,
251 BIT(10), 0);
252 clk = clk_reg_prcc_pclk("p1_pclk11", "per1clk", U8500_CLKRST1_BASE,
253 BIT(11), 0);
254
255 clk = clk_reg_prcc_pclk("p2_pclk0", "per2clk", U8500_CLKRST2_BASE,
256 BIT(0), 0);
257
258 clk = clk_reg_prcc_pclk("p2_pclk1", "per2clk", U8500_CLKRST2_BASE,
259 BIT(1), 0);
260 clk_register_clkdev(clk, NULL, "spi2");
261
262 clk = clk_reg_prcc_pclk("p2_pclk2", "per2clk", U8500_CLKRST2_BASE,
263 BIT(2), 0);
264 clk_register_clkdev(clk, NULL, "spi1");
265
266 clk = clk_reg_prcc_pclk("p2_pclk3", "per2clk", U8500_CLKRST2_BASE,
267 BIT(3), 0);
268 clk_register_clkdev(clk, NULL, "pwl");
269
270 clk = clk_reg_prcc_pclk("p2_pclk4", "per2clk", U8500_CLKRST2_BASE,
271 BIT(4), 0);
272 clk_register_clkdev(clk, "apb_pclk", "sdi4");
273
274 clk = clk_reg_prcc_pclk("p2_pclk5", "per2clk", U8500_CLKRST2_BASE,
275 BIT(5), 0);
276
277 clk = clk_reg_prcc_pclk("p2_pclk6", "per2clk", U8500_CLKRST2_BASE,
278 BIT(6), 0);
279 clk_register_clkdev(clk, "apb_pclk", "sdi1");
280
281
282 clk = clk_reg_prcc_pclk("p2_pclk7", "per2clk", U8500_CLKRST2_BASE,
283 BIT(7), 0);
284 clk_register_clkdev(clk, "apb_pclk", "sdi3");
285
286 clk = clk_reg_prcc_pclk("p2_pclk8", "per2clk", U8500_CLKRST2_BASE,
287 BIT(8), 0);
288 clk_register_clkdev(clk, NULL, "spi0");
289
290 clk = clk_reg_prcc_pclk("p2_pclk9", "per2clk", U8500_CLKRST2_BASE,
291 BIT(9), 0);
292 clk_register_clkdev(clk, "hsir_hclk", "ste_hsi.0");
293
294 clk = clk_reg_prcc_pclk("p2_pclk10", "per2clk", U8500_CLKRST2_BASE,
295 BIT(10), 0);
296 clk_register_clkdev(clk, "hsit_hclk", "ste_hsi.0");
297
298 clk = clk_reg_prcc_pclk("p2_pclk11", "per2clk", U8500_CLKRST2_BASE,
299 BIT(11), 0);
300 clk_register_clkdev(clk, NULL, "gpio.6");
301 clk_register_clkdev(clk, NULL, "gpio.7");
302 clk_register_clkdev(clk, NULL, "gpioblock1");
303
304 clk = clk_reg_prcc_pclk("p2_pclk12", "per2clk", U8500_CLKRST2_BASE,
305 BIT(11), 0);
306
307 clk = clk_reg_prcc_pclk("p3_pclk0", "per3clk", U8500_CLKRST3_BASE,
308 BIT(0), 0);
309 clk_register_clkdev(clk, NULL, "fsmc");
310
311 clk = clk_reg_prcc_pclk("p3_pclk1", "per3clk", U8500_CLKRST3_BASE,
312 BIT(1), 0);
313 clk = clk_reg_prcc_pclk("p3_pclk2", "per3clk", U8500_CLKRST3_BASE,
314 BIT(2), 0);
315 clk = clk_reg_prcc_pclk("p3_pclk3", "per3clk", U8500_CLKRST3_BASE,
316 BIT(3), 0);
317
318 clk = clk_reg_prcc_pclk("p3_pclk4", "per3clk", U8500_CLKRST3_BASE,
319 BIT(4), 0);
320 clk_register_clkdev(clk, "apb_pclk", "sdi2");
321
322 clk = clk_reg_prcc_pclk("p3_pclk5", "per3clk", U8500_CLKRST3_BASE,
323 BIT(5), 0);
324
325 clk = clk_reg_prcc_pclk("p3_pclk6", "per3clk", U8500_CLKRST3_BASE,
326 BIT(6), 0);
327 clk_register_clkdev(clk, "apb_pclk", "uart2");
328
329 clk = clk_reg_prcc_pclk("p3_pclk7", "per3clk", U8500_CLKRST3_BASE,
330 BIT(7), 0);
331 clk_register_clkdev(clk, "apb_pclk", "sdi5");
332
333 clk = clk_reg_prcc_pclk("p3_pclk8", "per3clk", U8500_CLKRST3_BASE,
334 BIT(8), 0);
335 clk_register_clkdev(clk, NULL, "gpio.2");
336 clk_register_clkdev(clk, NULL, "gpio.3");
337 clk_register_clkdev(clk, NULL, "gpio.4");
338 clk_register_clkdev(clk, NULL, "gpio.5");
339 clk_register_clkdev(clk, NULL, "gpioblock2");
340
341 clk = clk_reg_prcc_pclk("p5_pclk0", "per5clk", U8500_CLKRST5_BASE,
342 BIT(0), 0);
343 clk_register_clkdev(clk, "usb", "musb-ux500.0");
344
345 clk = clk_reg_prcc_pclk("p5_pclk1", "per5clk", U8500_CLKRST5_BASE,
346 BIT(1), 0);
347 clk_register_clkdev(clk, NULL, "gpio.8");
348 clk_register_clkdev(clk, NULL, "gpioblock3");
349
350 clk = clk_reg_prcc_pclk("p6_pclk0", "per6clk", U8500_CLKRST6_BASE,
351 BIT(0), 0);
352
353 clk = clk_reg_prcc_pclk("p6_pclk1", "per6clk", U8500_CLKRST6_BASE,
354 BIT(1), 0);
355 clk_register_clkdev(clk, NULL, "cryp0");
356 clk_register_clkdev(clk, NULL, "cryp1");
357
358 clk = clk_reg_prcc_pclk("p6_pclk2", "per6clk", U8500_CLKRST6_BASE,
359 BIT(2), 0);
360 clk_register_clkdev(clk, NULL, "hash0");
361
362 clk = clk_reg_prcc_pclk("p6_pclk3", "per6clk", U8500_CLKRST6_BASE,
363 BIT(3), 0);
364 clk_register_clkdev(clk, NULL, "pka");
365
366 clk = clk_reg_prcc_pclk("p6_pclk4", "per6clk", U8500_CLKRST6_BASE,
367 BIT(4), 0);
368 clk_register_clkdev(clk, NULL, "hash1");
369
370 clk = clk_reg_prcc_pclk("p6_pclk5", "per6clk", U8500_CLKRST6_BASE,
371 BIT(5), 0);
372 clk_register_clkdev(clk, NULL, "cfgreg");
373
374 clk = clk_reg_prcc_pclk("p6_pclk6", "per6clk", U8500_CLKRST6_BASE,
375 BIT(6), 0);
Ulf Hanssondb5eb2d2012-10-24 14:13:40 +0200376 clk_register_clkdev(clk, "apb_pclk", "mtu0");
377
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200378 clk = clk_reg_prcc_pclk("p6_pclk7", "per6clk", U8500_CLKRST6_BASE,
379 BIT(7), 0);
Ulf Hanssondb5eb2d2012-10-24 14:13:40 +0200380 clk_register_clkdev(clk, "apb_pclk", "mtu1");
Ulf Hansson0e6dcde2012-08-27 15:45:52 +0200381
382 /* PRCC K-clocks
383 *
384 * FIXME: Some drivers requires PERPIH[n| to be automatically enabled
385 * by enabling just the K-clock, even if it is not a valid parent to
386 * the K-clock. Until drivers get fixed we might need some kind of
387 * "parent muxed join".
388 */
389
390 /* Periph1 */
391 clk = clk_reg_prcc_kclk("p1_uart0_kclk", "uartclk",
392 U8500_CLKRST1_BASE, BIT(0), CLK_SET_RATE_GATE);
393 clk_register_clkdev(clk, NULL, "uart0");
394
395 clk = clk_reg_prcc_kclk("p1_uart1_kclk", "uartclk",
396 U8500_CLKRST1_BASE, BIT(1), CLK_SET_RATE_GATE);
397 clk_register_clkdev(clk, NULL, "uart1");
398
399 clk = clk_reg_prcc_kclk("p1_i2c1_kclk", "i2cclk",
400 U8500_CLKRST1_BASE, BIT(2), CLK_SET_RATE_GATE);
401 clk = clk_reg_prcc_kclk("p1_msp0_kclk", "msp02clk",
402 U8500_CLKRST1_BASE, BIT(3), CLK_SET_RATE_GATE);
403 clk = clk_reg_prcc_kclk("p1_msp1_kclk", "msp1clk",
404 U8500_CLKRST1_BASE, BIT(4), CLK_SET_RATE_GATE);
405
406 clk = clk_reg_prcc_kclk("p1_sdi0_kclk", "sdmmcclk",
407 U8500_CLKRST1_BASE, BIT(5), CLK_SET_RATE_GATE);
408 clk_register_clkdev(clk, NULL, "sdi0");
409
410 clk = clk_reg_prcc_kclk("p1_i2c2_kclk", "i2cclk",
411 U8500_CLKRST1_BASE, BIT(6), CLK_SET_RATE_GATE);
412 clk = clk_reg_prcc_kclk("p1_slimbus0_kclk", "slimclk",
413 U8500_CLKRST1_BASE, BIT(3), CLK_SET_RATE_GATE);
414 /* FIXME: Redefinition of BIT(3). */
415 clk = clk_reg_prcc_kclk("p1_i2c4_kclk", "i2cclk",
416 U8500_CLKRST1_BASE, BIT(9), CLK_SET_RATE_GATE);
417 clk = clk_reg_prcc_kclk("p1_msp3_kclk", "msp1clk",
418 U8500_CLKRST1_BASE, BIT(10), CLK_SET_RATE_GATE);
419
420 /* Periph2 */
421 clk = clk_reg_prcc_kclk("p2_i2c3_kclk", "i2cclk",
422 U8500_CLKRST2_BASE, BIT(0), CLK_SET_RATE_GATE);
423
424 clk = clk_reg_prcc_kclk("p2_sdi4_kclk", "sdmmcclk",
425 U8500_CLKRST2_BASE, BIT(2), CLK_SET_RATE_GATE);
426 clk_register_clkdev(clk, NULL, "sdi4");
427
428 clk = clk_reg_prcc_kclk("p2_msp2_kclk", "msp02clk",
429 U8500_CLKRST2_BASE, BIT(3), CLK_SET_RATE_GATE);
430
431 clk = clk_reg_prcc_kclk("p2_sdi1_kclk", "sdmmcclk",
432 U8500_CLKRST2_BASE, BIT(4), CLK_SET_RATE_GATE);
433 clk_register_clkdev(clk, NULL, "sdi1");
434
435 clk = clk_reg_prcc_kclk("p2_sdi3_kclk", "sdmmcclk",
436 U8500_CLKRST2_BASE, BIT(5), CLK_SET_RATE_GATE);
437 clk_register_clkdev(clk, NULL, "sdi3");
438
439 /* Note that rate is received from parent. */
440 clk = clk_reg_prcc_kclk("p2_ssirx_kclk", "hsirxclk",
441 U8500_CLKRST2_BASE, BIT(6),
442 CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
443 clk = clk_reg_prcc_kclk("p2_ssitx_kclk", "hsitxclk",
444 U8500_CLKRST2_BASE, BIT(7),
445 CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
446
447 /* Periph3 */
448 clk = clk_reg_prcc_kclk("p3_ssp0_kclk", "sspclk",
449 U8500_CLKRST3_BASE, BIT(1), CLK_SET_RATE_GATE);
450 clk = clk_reg_prcc_kclk("p3_ssp1_kclk", "sspclk",
451 U8500_CLKRST3_BASE, BIT(2), CLK_SET_RATE_GATE);
452 clk = clk_reg_prcc_kclk("p3_i2c0_kclk", "i2cclk",
453 U8500_CLKRST3_BASE, BIT(3), CLK_SET_RATE_GATE);
454
455 clk = clk_reg_prcc_kclk("p3_sdi2_kclk", "sdmmcclk",
456 U8500_CLKRST3_BASE, BIT(4), CLK_SET_RATE_GATE);
457 clk_register_clkdev(clk, NULL, "sdi2");
458
459 clk = clk_reg_prcc_kclk("p3_ske_kclk", "rtc32k",
460 U8500_CLKRST3_BASE, BIT(5), CLK_SET_RATE_GATE);
461
462 clk = clk_reg_prcc_kclk("p3_uart2_kclk", "uartclk",
463 U8500_CLKRST3_BASE, BIT(6), CLK_SET_RATE_GATE);
464 clk_register_clkdev(clk, NULL, "uart2");
465
466 clk = clk_reg_prcc_kclk("p3_sdi5_kclk", "sdmmcclk",
467 U8500_CLKRST3_BASE, BIT(7), CLK_SET_RATE_GATE);
468 clk_register_clkdev(clk, NULL, "sdi5");
469
470 /* Periph6 */
471 clk = clk_reg_prcc_kclk("p3_rng_kclk", "rngclk",
472 U8500_CLKRST6_BASE, BIT(0), CLK_SET_RATE_GATE);
473
Ulf Hanssonbce5afd2012-08-27 15:45:51 +0200474}