blob: 283dd75effe7b0a149c019e2514039590e0fc8ec [file] [log] [blame]
Changhwan Youn2b12b5c2010-07-26 21:08:52 +09001/* linux/arch/arm/mach-s5pv310/cpu.c
2 *
3 * Copyright (c) 2010 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com/
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9*/
10
11#include <linux/sched.h>
12#include <linux/sysdev.h>
13
14#include <asm/mach/map.h>
15#include <asm/mach/irq.h>
16
17#include <asm/proc-fns.h>
Kyungmin Park1cf0eb72010-10-21 15:22:36 +090018#include <asm/hardware/cache-l2x0.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090019
20#include <plat/cpu.h>
21#include <plat/clock.h>
22#include <plat/s5pv310.h>
Hyuk Lee1036c3a2010-10-05 19:07:41 +090023#include <plat/sdhci.h>
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090024
25#include <mach/regs-irq.h>
26
27void __iomem *gic_cpu_base_addr;
28
29extern int combiner_init(unsigned int combiner_nr, void __iomem *base,
30 unsigned int irq_start);
31extern void combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq);
32
33/* Initial IO mappings */
34static struct map_desc s5pv310_iodesc[] __initdata = {
35 {
Changhwan Youn766211e2010-08-27 17:57:44 +090036 .virtual = (unsigned long)S5P_VA_SYSRAM,
37 .pfn = __phys_to_pfn(S5PV310_PA_SYSRAM),
38 .length = SZ_4K,
39 .type = MT_DEVICE,
40 }, {
Kukjin Kimc598c472010-08-18 21:45:49 +090041 .virtual = (unsigned long)S5P_VA_CMU,
42 .pfn = __phys_to_pfn(S5PV310_PA_CMU),
43 .length = SZ_128K,
44 .type = MT_DEVICE,
Kukjin Kim19a2c062010-08-31 16:30:51 +090045 }, {
46 .virtual = (unsigned long)S5P_VA_COMBINER_BASE,
47 .pfn = __phys_to_pfn(S5PV310_PA_COMBINER),
48 .length = SZ_4K,
49 .type = MT_DEVICE,
50 }, {
51 .virtual = (unsigned long)S5P_VA_COREPERI_BASE,
52 .pfn = __phys_to_pfn(S5PV310_PA_COREPERI),
53 .length = SZ_8K,
54 .type = MT_DEVICE,
55 }, {
56 .virtual = (unsigned long)S5P_VA_L2CC,
57 .pfn = __phys_to_pfn(S5PV310_PA_L2CC),
58 .length = SZ_4K,
59 .type = MT_DEVICE,
60 }, {
Jongpill Lee37ea63b2010-10-14 15:46:18 +090061 .virtual = (unsigned long)S5P_VA_GPIO1,
Kukjin Kimfe0cdec2010-09-09 21:57:29 +090062 .pfn = __phys_to_pfn(S5PV310_PA_GPIO1),
Kukjin Kim19a2c062010-08-31 16:30:51 +090063 .length = SZ_4K,
64 .type = MT_DEVICE,
65 }, {
Jongpill Lee37ea63b2010-10-14 15:46:18 +090066 .virtual = (unsigned long)S5P_VA_GPIO2,
67 .pfn = __phys_to_pfn(S5PV310_PA_GPIO2),
68 .length = SZ_4K,
69 .type = MT_DEVICE,
70 }, {
71 .virtual = (unsigned long)S5P_VA_GPIO3,
72 .pfn = __phys_to_pfn(S5PV310_PA_GPIO3),
73 .length = SZ_256,
74 .type = MT_DEVICE,
75 }, {
Sunyoung Kangdd0b7e22010-12-22 07:21:17 +090076 .virtual = (unsigned long)S5P_VA_DMC0,
77 .pfn = __phys_to_pfn(S5PV310_PA_DMC0),
78 .length = SZ_4K,
79 .type = MT_DEVICE,
80 }, {
Kukjin Kim19a2c062010-08-31 16:30:51 +090081 .virtual = (unsigned long)S3C_VA_UART,
82 .pfn = __phys_to_pfn(S3C_PA_UART),
83 .length = SZ_512K,
84 .type = MT_DEVICE,
Daein Moon09596ba2010-10-25 16:30:40 +090085 }, {
86 .virtual = (unsigned long)S5P_VA_SROMC,
87 .pfn = __phys_to_pfn(S5PV310_PA_SROMC),
88 .length = SZ_4K,
89 .type = MT_DEVICE,
Changhwan Youn766211e2010-08-27 17:57:44 +090090 },
Changhwan Youn2b12b5c2010-07-26 21:08:52 +090091};
92
93static void s5pv310_idle(void)
94{
95 if (!need_resched())
96 cpu_do_idle();
97
98 local_irq_enable();
99}
100
101/* s5pv310_map_io
102 *
103 * register the standard cpu IO areas
104*/
105void __init s5pv310_map_io(void)
106{
107 iotable_init(s5pv310_iodesc, ARRAY_SIZE(s5pv310_iodesc));
Hyuk Lee1036c3a2010-10-05 19:07:41 +0900108
109 /* initialize device information early */
110 s5pv310_default_sdhci0();
111 s5pv310_default_sdhci1();
112 s5pv310_default_sdhci2();
113 s5pv310_default_sdhci3();
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900114}
115
116void __init s5pv310_init_clocks(int xtal)
117{
118 printk(KERN_DEBUG "%s: initializing clocks\n", __func__);
119
120 s3c24xx_register_baseclocks(xtal);
121 s5p_register_clocks(xtal);
122 s5pv310_register_clocks();
123 s5pv310_setup_clocks();
124}
125
126void __init s5pv310_init_irq(void)
127{
128 int irq;
129
130 gic_cpu_base_addr = S5P_VA_GIC_CPU;
131 gic_dist_init(0, S5P_VA_GIC_DIST, IRQ_LOCALTIMER);
132 gic_cpu_init(0, S5P_VA_GIC_CPU);
133
134 for (irq = 0; irq < MAX_COMBINER_NR; irq++) {
135 combiner_init(irq, (void __iomem *)S5P_VA_COMBINER(irq),
136 COMBINER_IRQ(irq, 0));
137 combiner_cascade_irq(irq, IRQ_SPI(irq));
138 }
139
140 /* The parameters of s5p_init_irq() are for VIC init.
141 * Theses parameters should be NULL and 0 because S5PV310
142 * uses GIC instead of VIC.
143 */
144 s5p_init_irq(NULL, 0);
145}
146
147struct sysdev_class s5pv310_sysclass = {
148 .name = "s5pv310-core",
149};
150
151static struct sys_device s5pv310_sysdev = {
152 .cls = &s5pv310_sysclass,
153};
154
155static int __init s5pv310_core_init(void)
156{
157 return sysdev_class_register(&s5pv310_sysclass);
158}
159
160core_initcall(s5pv310_core_init);
161
Kyungmin Park1cf0eb72010-10-21 15:22:36 +0900162#ifdef CONFIG_CACHE_L2X0
163static int __init s5pv310_l2x0_cache_init(void)
164{
165 /* TAG, Data Latency Control: 2cycle */
166 __raw_writel(0x110, S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL);
167 __raw_writel(0x110, S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL);
168
169 /* L2X0 Prefetch Control */
170 __raw_writel(0x30000007, S5P_VA_L2CC + L2X0_PREFETCH_CTRL);
171
172 /* L2X0 Power Control */
173 __raw_writel(L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN,
174 S5P_VA_L2CC + L2X0_POWER_CTRL);
175
176 l2x0_init(S5P_VA_L2CC, 0x7C070001, 0xC200ffff);
177
178 return 0;
179}
180
181early_initcall(s5pv310_l2x0_cache_init);
182#endif
183
Changhwan Youn2b12b5c2010-07-26 21:08:52 +0900184int __init s5pv310_init(void)
185{
186 printk(KERN_INFO "S5PV310: Initializing architecture\n");
187
188 /* set idle function */
189 pm_idle = s5pv310_idle;
190
191 return sysdev_register(&s5pv310_sysdev);
192}