blob: 8a9776b52daf1bc8d1f310ae2775bb76bc2736b0 [file] [log] [blame]
Michael Buesche4d6b792007-09-18 15:39:42 -04001/*
2
3 Broadcom B43 wireless driver
4
5 DMA ringbuffer and descriptor allocation/management
6
7 Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
8
9 Some code in this file is derived from the b44.c driver
10 Copyright (C) 2002 David S. Miller
11 Copyright (C) Pekka Pietikainen
12
13 This program is free software; you can redistribute it and/or modify
14 it under the terms of the GNU General Public License as published by
15 the Free Software Foundation; either version 2 of the License, or
16 (at your option) any later version.
17
18 This program is distributed in the hope that it will be useful,
19 but WITHOUT ANY WARRANTY; without even the implied warranty of
20 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 GNU General Public License for more details.
22
23 You should have received a copy of the GNU General Public License
24 along with this program; see the file COPYING. If not, write to
25 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
26 Boston, MA 02110-1301, USA.
27
28*/
29
30#include "b43.h"
31#include "dma.h"
32#include "main.h"
33#include "debugfs.h"
34#include "xmit.h"
35
36#include <linux/dma-mapping.h>
37#include <linux/pci.h>
38#include <linux/delay.h>
39#include <linux/skbuff.h>
Michael Buesch280d0e12007-12-26 18:26:17 +010040#include <linux/etherdevice.h>
Michael Buesch57df40d2008-03-07 15:50:02 +010041#include <asm/div64.h>
Michael Buesch280d0e12007-12-26 18:26:17 +010042
Michael Buesche4d6b792007-09-18 15:39:42 -040043
44/* 32bit DMA ops. */
45static
46struct b43_dmadesc_generic *op32_idx2desc(struct b43_dmaring *ring,
47 int slot,
48 struct b43_dmadesc_meta **meta)
49{
50 struct b43_dmadesc32 *desc;
51
52 *meta = &(ring->meta[slot]);
53 desc = ring->descbase;
54 desc = &(desc[slot]);
55
56 return (struct b43_dmadesc_generic *)desc;
57}
58
59static void op32_fill_descriptor(struct b43_dmaring *ring,
60 struct b43_dmadesc_generic *desc,
61 dma_addr_t dmaaddr, u16 bufsize,
62 int start, int end, int irq)
63{
64 struct b43_dmadesc32 *descbase = ring->descbase;
65 int slot;
66 u32 ctl;
67 u32 addr;
68 u32 addrext;
69
70 slot = (int)(&(desc->dma32) - descbase);
71 B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
72
73 addr = (u32) (dmaaddr & ~SSB_DMA_TRANSLATION_MASK);
74 addrext = (u32) (dmaaddr & SSB_DMA_TRANSLATION_MASK)
75 >> SSB_DMA_TRANSLATION_SHIFT;
76 addr |= ssb_dma_translation(ring->dev->dev);
77 ctl = (bufsize - ring->frameoffset)
78 & B43_DMA32_DCTL_BYTECNT;
79 if (slot == ring->nr_slots - 1)
80 ctl |= B43_DMA32_DCTL_DTABLEEND;
81 if (start)
82 ctl |= B43_DMA32_DCTL_FRAMESTART;
83 if (end)
84 ctl |= B43_DMA32_DCTL_FRAMEEND;
85 if (irq)
86 ctl |= B43_DMA32_DCTL_IRQ;
87 ctl |= (addrext << B43_DMA32_DCTL_ADDREXT_SHIFT)
88 & B43_DMA32_DCTL_ADDREXT_MASK;
89
90 desc->dma32.control = cpu_to_le32(ctl);
91 desc->dma32.address = cpu_to_le32(addr);
92}
93
94static void op32_poke_tx(struct b43_dmaring *ring, int slot)
95{
96 b43_dma_write(ring, B43_DMA32_TXINDEX,
97 (u32) (slot * sizeof(struct b43_dmadesc32)));
98}
99
100static void op32_tx_suspend(struct b43_dmaring *ring)
101{
102 b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
103 | B43_DMA32_TXSUSPEND);
104}
105
106static void op32_tx_resume(struct b43_dmaring *ring)
107{
108 b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
109 & ~B43_DMA32_TXSUSPEND);
110}
111
112static int op32_get_current_rxslot(struct b43_dmaring *ring)
113{
114 u32 val;
115
116 val = b43_dma_read(ring, B43_DMA32_RXSTATUS);
117 val &= B43_DMA32_RXDPTR;
118
119 return (val / sizeof(struct b43_dmadesc32));
120}
121
122static void op32_set_current_rxslot(struct b43_dmaring *ring, int slot)
123{
124 b43_dma_write(ring, B43_DMA32_RXINDEX,
125 (u32) (slot * sizeof(struct b43_dmadesc32)));
126}
127
128static const struct b43_dma_ops dma32_ops = {
129 .idx2desc = op32_idx2desc,
130 .fill_descriptor = op32_fill_descriptor,
131 .poke_tx = op32_poke_tx,
132 .tx_suspend = op32_tx_suspend,
133 .tx_resume = op32_tx_resume,
134 .get_current_rxslot = op32_get_current_rxslot,
135 .set_current_rxslot = op32_set_current_rxslot,
136};
137
138/* 64bit DMA ops. */
139static
140struct b43_dmadesc_generic *op64_idx2desc(struct b43_dmaring *ring,
141 int slot,
142 struct b43_dmadesc_meta **meta)
143{
144 struct b43_dmadesc64 *desc;
145
146 *meta = &(ring->meta[slot]);
147 desc = ring->descbase;
148 desc = &(desc[slot]);
149
150 return (struct b43_dmadesc_generic *)desc;
151}
152
153static void op64_fill_descriptor(struct b43_dmaring *ring,
154 struct b43_dmadesc_generic *desc,
155 dma_addr_t dmaaddr, u16 bufsize,
156 int start, int end, int irq)
157{
158 struct b43_dmadesc64 *descbase = ring->descbase;
159 int slot;
160 u32 ctl0 = 0, ctl1 = 0;
161 u32 addrlo, addrhi;
162 u32 addrext;
163
164 slot = (int)(&(desc->dma64) - descbase);
165 B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
166
167 addrlo = (u32) (dmaaddr & 0xFFFFFFFF);
168 addrhi = (((u64) dmaaddr >> 32) & ~SSB_DMA_TRANSLATION_MASK);
169 addrext = (((u64) dmaaddr >> 32) & SSB_DMA_TRANSLATION_MASK)
170 >> SSB_DMA_TRANSLATION_SHIFT;
Larry Finger013978b2007-11-26 10:29:47 -0600171 addrhi |= (ssb_dma_translation(ring->dev->dev) << 1);
Michael Buesche4d6b792007-09-18 15:39:42 -0400172 if (slot == ring->nr_slots - 1)
173 ctl0 |= B43_DMA64_DCTL0_DTABLEEND;
174 if (start)
175 ctl0 |= B43_DMA64_DCTL0_FRAMESTART;
176 if (end)
177 ctl0 |= B43_DMA64_DCTL0_FRAMEEND;
178 if (irq)
179 ctl0 |= B43_DMA64_DCTL0_IRQ;
180 ctl1 |= (bufsize - ring->frameoffset)
181 & B43_DMA64_DCTL1_BYTECNT;
182 ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT)
183 & B43_DMA64_DCTL1_ADDREXT_MASK;
184
185 desc->dma64.control0 = cpu_to_le32(ctl0);
186 desc->dma64.control1 = cpu_to_le32(ctl1);
187 desc->dma64.address_low = cpu_to_le32(addrlo);
188 desc->dma64.address_high = cpu_to_le32(addrhi);
189}
190
191static void op64_poke_tx(struct b43_dmaring *ring, int slot)
192{
193 b43_dma_write(ring, B43_DMA64_TXINDEX,
194 (u32) (slot * sizeof(struct b43_dmadesc64)));
195}
196
197static void op64_tx_suspend(struct b43_dmaring *ring)
198{
199 b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
200 | B43_DMA64_TXSUSPEND);
201}
202
203static void op64_tx_resume(struct b43_dmaring *ring)
204{
205 b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
206 & ~B43_DMA64_TXSUSPEND);
207}
208
209static int op64_get_current_rxslot(struct b43_dmaring *ring)
210{
211 u32 val;
212
213 val = b43_dma_read(ring, B43_DMA64_RXSTATUS);
214 val &= B43_DMA64_RXSTATDPTR;
215
216 return (val / sizeof(struct b43_dmadesc64));
217}
218
219static void op64_set_current_rxslot(struct b43_dmaring *ring, int slot)
220{
221 b43_dma_write(ring, B43_DMA64_RXINDEX,
222 (u32) (slot * sizeof(struct b43_dmadesc64)));
223}
224
225static const struct b43_dma_ops dma64_ops = {
226 .idx2desc = op64_idx2desc,
227 .fill_descriptor = op64_fill_descriptor,
228 .poke_tx = op64_poke_tx,
229 .tx_suspend = op64_tx_suspend,
230 .tx_resume = op64_tx_resume,
231 .get_current_rxslot = op64_get_current_rxslot,
232 .set_current_rxslot = op64_set_current_rxslot,
233};
234
235static inline int free_slots(struct b43_dmaring *ring)
236{
237 return (ring->nr_slots - ring->used_slots);
238}
239
240static inline int next_slot(struct b43_dmaring *ring, int slot)
241{
242 B43_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1));
243 if (slot == ring->nr_slots - 1)
244 return 0;
245 return slot + 1;
246}
247
248static inline int prev_slot(struct b43_dmaring *ring, int slot)
249{
250 B43_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1));
251 if (slot == 0)
252 return ring->nr_slots - 1;
253 return slot - 1;
254}
255
256#ifdef CONFIG_B43_DEBUG
257static void update_max_used_slots(struct b43_dmaring *ring,
258 int current_used_slots)
259{
260 if (current_used_slots <= ring->max_used_slots)
261 return;
262 ring->max_used_slots = current_used_slots;
263 if (b43_debug(ring->dev, B43_DBG_DMAVERBOSE)) {
264 b43dbg(ring->dev->wl,
265 "max_used_slots increased to %d on %s ring %d\n",
266 ring->max_used_slots,
267 ring->tx ? "TX" : "RX", ring->index);
268 }
269}
270#else
271static inline
272 void update_max_used_slots(struct b43_dmaring *ring, int current_used_slots)
273{
274}
275#endif /* DEBUG */
276
277/* Request a slot for usage. */
278static inline int request_slot(struct b43_dmaring *ring)
279{
280 int slot;
281
282 B43_WARN_ON(!ring->tx);
283 B43_WARN_ON(ring->stopped);
284 B43_WARN_ON(free_slots(ring) == 0);
285
286 slot = next_slot(ring, ring->current_slot);
287 ring->current_slot = slot;
288 ring->used_slots++;
289
290 update_max_used_slots(ring, ring->used_slots);
291
292 return slot;
293}
294
Michael Bueschb79caa62008-02-05 12:50:41 +0100295static u16 b43_dmacontroller_base(enum b43_dmatype type, int controller_idx)
Michael Buesche4d6b792007-09-18 15:39:42 -0400296{
297 static const u16 map64[] = {
298 B43_MMIO_DMA64_BASE0,
299 B43_MMIO_DMA64_BASE1,
300 B43_MMIO_DMA64_BASE2,
301 B43_MMIO_DMA64_BASE3,
302 B43_MMIO_DMA64_BASE4,
303 B43_MMIO_DMA64_BASE5,
304 };
305 static const u16 map32[] = {
306 B43_MMIO_DMA32_BASE0,
307 B43_MMIO_DMA32_BASE1,
308 B43_MMIO_DMA32_BASE2,
309 B43_MMIO_DMA32_BASE3,
310 B43_MMIO_DMA32_BASE4,
311 B43_MMIO_DMA32_BASE5,
312 };
313
Michael Bueschb79caa62008-02-05 12:50:41 +0100314 if (type == B43_DMA_64BIT) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400315 B43_WARN_ON(!(controller_idx >= 0 &&
316 controller_idx < ARRAY_SIZE(map64)));
317 return map64[controller_idx];
318 }
319 B43_WARN_ON(!(controller_idx >= 0 &&
320 controller_idx < ARRAY_SIZE(map32)));
321 return map32[controller_idx];
322}
323
324static inline
325 dma_addr_t map_descbuffer(struct b43_dmaring *ring,
326 unsigned char *buf, size_t len, int tx)
327{
328 dma_addr_t dmaaddr;
329
330 if (tx) {
331 dmaaddr = dma_map_single(ring->dev->dev->dev,
332 buf, len, DMA_TO_DEVICE);
333 } else {
334 dmaaddr = dma_map_single(ring->dev->dev->dev,
335 buf, len, DMA_FROM_DEVICE);
336 }
337
338 return dmaaddr;
339}
340
341static inline
342 void unmap_descbuffer(struct b43_dmaring *ring,
343 dma_addr_t addr, size_t len, int tx)
344{
345 if (tx) {
346 dma_unmap_single(ring->dev->dev->dev, addr, len, DMA_TO_DEVICE);
347 } else {
348 dma_unmap_single(ring->dev->dev->dev,
349 addr, len, DMA_FROM_DEVICE);
350 }
351}
352
353static inline
354 void sync_descbuffer_for_cpu(struct b43_dmaring *ring,
355 dma_addr_t addr, size_t len)
356{
357 B43_WARN_ON(ring->tx);
358 dma_sync_single_for_cpu(ring->dev->dev->dev,
359 addr, len, DMA_FROM_DEVICE);
360}
361
362static inline
363 void sync_descbuffer_for_device(struct b43_dmaring *ring,
364 dma_addr_t addr, size_t len)
365{
366 B43_WARN_ON(ring->tx);
367 dma_sync_single_for_device(ring->dev->dev->dev,
368 addr, len, DMA_FROM_DEVICE);
369}
370
371static inline
372 void free_descriptor_buffer(struct b43_dmaring *ring,
373 struct b43_dmadesc_meta *meta)
374{
375 if (meta->skb) {
376 dev_kfree_skb_any(meta->skb);
377 meta->skb = NULL;
378 }
379}
380
381static int alloc_ringmemory(struct b43_dmaring *ring)
382{
383 struct device *dev = ring->dev->dev->dev;
Larry Finger013978b2007-11-26 10:29:47 -0600384 gfp_t flags = GFP_KERNEL;
Michael Buesche4d6b792007-09-18 15:39:42 -0400385
Larry Finger013978b2007-11-26 10:29:47 -0600386 /* The specs call for 4K buffers for 30- and 32-bit DMA with 4K
387 * alignment and 8K buffers for 64-bit DMA with 8K alignment. Testing
388 * has shown that 4K is sufficient for the latter as long as the buffer
389 * does not cross an 8K boundary.
390 *
391 * For unknown reasons - possibly a hardware error - the BCM4311 rev
392 * 02, which uses 64-bit DMA, needs the ring buffer in very low memory,
393 * which accounts for the GFP_DMA flag below.
394 */
Michael Bueschb79caa62008-02-05 12:50:41 +0100395 if (ring->type == B43_DMA_64BIT)
Larry Finger013978b2007-11-26 10:29:47 -0600396 flags |= GFP_DMA;
Michael Buesche4d6b792007-09-18 15:39:42 -0400397 ring->descbase = dma_alloc_coherent(dev, B43_DMA_RINGMEMSIZE,
Larry Finger013978b2007-11-26 10:29:47 -0600398 &(ring->dmabase), flags);
Michael Buesche4d6b792007-09-18 15:39:42 -0400399 if (!ring->descbase) {
400 b43err(ring->dev->wl, "DMA ringmemory allocation failed\n");
401 return -ENOMEM;
402 }
403 memset(ring->descbase, 0, B43_DMA_RINGMEMSIZE);
404
405 return 0;
406}
407
408static void free_ringmemory(struct b43_dmaring *ring)
409{
410 struct device *dev = ring->dev->dev->dev;
411
412 dma_free_coherent(dev, B43_DMA_RINGMEMSIZE,
413 ring->descbase, ring->dmabase);
414}
415
416/* Reset the RX DMA channel */
Michael Bueschb79caa62008-02-05 12:50:41 +0100417static int b43_dmacontroller_rx_reset(struct b43_wldev *dev, u16 mmio_base,
418 enum b43_dmatype type)
Michael Buesche4d6b792007-09-18 15:39:42 -0400419{
420 int i;
421 u32 value;
422 u16 offset;
423
424 might_sleep();
425
Michael Bueschb79caa62008-02-05 12:50:41 +0100426 offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXCTL : B43_DMA32_RXCTL;
Michael Buesche4d6b792007-09-18 15:39:42 -0400427 b43_write32(dev, mmio_base + offset, 0);
428 for (i = 0; i < 10; i++) {
Michael Bueschb79caa62008-02-05 12:50:41 +0100429 offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXSTATUS :
430 B43_DMA32_RXSTATUS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400431 value = b43_read32(dev, mmio_base + offset);
Michael Bueschb79caa62008-02-05 12:50:41 +0100432 if (type == B43_DMA_64BIT) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400433 value &= B43_DMA64_RXSTAT;
434 if (value == B43_DMA64_RXSTAT_DISABLED) {
435 i = -1;
436 break;
437 }
438 } else {
439 value &= B43_DMA32_RXSTATE;
440 if (value == B43_DMA32_RXSTAT_DISABLED) {
441 i = -1;
442 break;
443 }
444 }
445 msleep(1);
446 }
447 if (i != -1) {
448 b43err(dev->wl, "DMA RX reset timed out\n");
449 return -ENODEV;
450 }
451
452 return 0;
453}
454
Larry Finger013978b2007-11-26 10:29:47 -0600455/* Reset the TX DMA channel */
Michael Bueschb79caa62008-02-05 12:50:41 +0100456static int b43_dmacontroller_tx_reset(struct b43_wldev *dev, u16 mmio_base,
457 enum b43_dmatype type)
Michael Buesche4d6b792007-09-18 15:39:42 -0400458{
459 int i;
460 u32 value;
461 u16 offset;
462
463 might_sleep();
464
465 for (i = 0; i < 10; i++) {
Michael Bueschb79caa62008-02-05 12:50:41 +0100466 offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
467 B43_DMA32_TXSTATUS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400468 value = b43_read32(dev, mmio_base + offset);
Michael Bueschb79caa62008-02-05 12:50:41 +0100469 if (type == B43_DMA_64BIT) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400470 value &= B43_DMA64_TXSTAT;
471 if (value == B43_DMA64_TXSTAT_DISABLED ||
472 value == B43_DMA64_TXSTAT_IDLEWAIT ||
473 value == B43_DMA64_TXSTAT_STOPPED)
474 break;
475 } else {
476 value &= B43_DMA32_TXSTATE;
477 if (value == B43_DMA32_TXSTAT_DISABLED ||
478 value == B43_DMA32_TXSTAT_IDLEWAIT ||
479 value == B43_DMA32_TXSTAT_STOPPED)
480 break;
481 }
482 msleep(1);
483 }
Michael Bueschb79caa62008-02-05 12:50:41 +0100484 offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXCTL : B43_DMA32_TXCTL;
Michael Buesche4d6b792007-09-18 15:39:42 -0400485 b43_write32(dev, mmio_base + offset, 0);
486 for (i = 0; i < 10; i++) {
Michael Bueschb79caa62008-02-05 12:50:41 +0100487 offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
488 B43_DMA32_TXSTATUS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400489 value = b43_read32(dev, mmio_base + offset);
Michael Bueschb79caa62008-02-05 12:50:41 +0100490 if (type == B43_DMA_64BIT) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400491 value &= B43_DMA64_TXSTAT;
492 if (value == B43_DMA64_TXSTAT_DISABLED) {
493 i = -1;
494 break;
495 }
496 } else {
497 value &= B43_DMA32_TXSTATE;
498 if (value == B43_DMA32_TXSTAT_DISABLED) {
499 i = -1;
500 break;
501 }
502 }
503 msleep(1);
504 }
505 if (i != -1) {
506 b43err(dev->wl, "DMA TX reset timed out\n");
507 return -ENODEV;
508 }
509 /* ensure the reset is completed. */
510 msleep(1);
511
512 return 0;
513}
514
Michael Bueschb79caa62008-02-05 12:50:41 +0100515/* Check if a DMA mapping address is invalid. */
516static bool b43_dma_mapping_error(struct b43_dmaring *ring,
517 dma_addr_t addr,
Michael Bueschffa92562008-03-22 22:04:45 +0100518 size_t buffersize, bool dma_to_device)
Michael Bueschb79caa62008-02-05 12:50:41 +0100519{
520 if (unlikely(dma_mapping_error(addr)))
521 return 1;
522
523 switch (ring->type) {
524 case B43_DMA_30BIT:
525 if ((u64)addr + buffersize > (1ULL << 30))
Michael Bueschffa92562008-03-22 22:04:45 +0100526 goto address_error;
Michael Bueschb79caa62008-02-05 12:50:41 +0100527 break;
528 case B43_DMA_32BIT:
529 if ((u64)addr + buffersize > (1ULL << 32))
Michael Bueschffa92562008-03-22 22:04:45 +0100530 goto address_error;
Michael Bueschb79caa62008-02-05 12:50:41 +0100531 break;
532 case B43_DMA_64BIT:
533 /* Currently we can't have addresses beyond
534 * 64bit in the kernel. */
535 break;
536 }
537
538 /* The address is OK. */
539 return 0;
Michael Bueschffa92562008-03-22 22:04:45 +0100540
541address_error:
542 /* We can't support this address. Unmap it again. */
543 unmap_descbuffer(ring, addr, buffersize, dma_to_device);
544
545 return 1;
Michael Bueschb79caa62008-02-05 12:50:41 +0100546}
547
Michael Buesche4d6b792007-09-18 15:39:42 -0400548static int setup_rx_descbuffer(struct b43_dmaring *ring,
549 struct b43_dmadesc_generic *desc,
550 struct b43_dmadesc_meta *meta, gfp_t gfp_flags)
551{
552 struct b43_rxhdr_fw4 *rxhdr;
553 struct b43_hwtxstatus *txstat;
554 dma_addr_t dmaaddr;
555 struct sk_buff *skb;
556
557 B43_WARN_ON(ring->tx);
558
559 skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
560 if (unlikely(!skb))
561 return -ENOMEM;
562 dmaaddr = map_descbuffer(ring, skb->data, ring->rx_buffersize, 0);
Michael Bueschffa92562008-03-22 22:04:45 +0100563 if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400564 /* ugh. try to realloc in zone_dma */
565 gfp_flags |= GFP_DMA;
566
567 dev_kfree_skb_any(skb);
568
569 skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
570 if (unlikely(!skb))
571 return -ENOMEM;
572 dmaaddr = map_descbuffer(ring, skb->data,
573 ring->rx_buffersize, 0);
574 }
575
Michael Bueschffa92562008-03-22 22:04:45 +0100576 if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400577 dev_kfree_skb_any(skb);
578 return -EIO;
579 }
580
581 meta->skb = skb;
582 meta->dmaaddr = dmaaddr;
583 ring->ops->fill_descriptor(ring, desc, dmaaddr,
584 ring->rx_buffersize, 0, 0, 0);
585
586 rxhdr = (struct b43_rxhdr_fw4 *)(skb->data);
587 rxhdr->frame_len = 0;
588 txstat = (struct b43_hwtxstatus *)(skb->data);
589 txstat->cookie = 0;
590
591 return 0;
592}
593
594/* Allocate the initial descbuffers.
595 * This is used for an RX ring only.
596 */
597static int alloc_initial_descbuffers(struct b43_dmaring *ring)
598{
599 int i, err = -ENOMEM;
600 struct b43_dmadesc_generic *desc;
601 struct b43_dmadesc_meta *meta;
602
603 for (i = 0; i < ring->nr_slots; i++) {
604 desc = ring->ops->idx2desc(ring, i, &meta);
605
606 err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
607 if (err) {
608 b43err(ring->dev->wl,
609 "Failed to allocate initial descbuffers\n");
610 goto err_unwind;
611 }
612 }
613 mb();
614 ring->used_slots = ring->nr_slots;
615 err = 0;
616 out:
617 return err;
618
619 err_unwind:
620 for (i--; i >= 0; i--) {
621 desc = ring->ops->idx2desc(ring, i, &meta);
622
623 unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
624 dev_kfree_skb(meta->skb);
625 }
626 goto out;
627}
628
629/* Do initial setup of the DMA controller.
630 * Reset the controller, write the ring busaddress
631 * and switch the "enable" bit on.
632 */
633static int dmacontroller_setup(struct b43_dmaring *ring)
634{
635 int err = 0;
636 u32 value;
637 u32 addrext;
638 u32 trans = ssb_dma_translation(ring->dev->dev);
639
640 if (ring->tx) {
Michael Bueschb79caa62008-02-05 12:50:41 +0100641 if (ring->type == B43_DMA_64BIT) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400642 u64 ringbase = (u64) (ring->dmabase);
643
644 addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
645 >> SSB_DMA_TRANSLATION_SHIFT;
646 value = B43_DMA64_TXENABLE;
647 value |= (addrext << B43_DMA64_TXADDREXT_SHIFT)
648 & B43_DMA64_TXADDREXT_MASK;
649 b43_dma_write(ring, B43_DMA64_TXCTL, value);
650 b43_dma_write(ring, B43_DMA64_TXRINGLO,
651 (ringbase & 0xFFFFFFFF));
652 b43_dma_write(ring, B43_DMA64_TXRINGHI,
653 ((ringbase >> 32) &
654 ~SSB_DMA_TRANSLATION_MASK)
Larry Finger013978b2007-11-26 10:29:47 -0600655 | (trans << 1));
Michael Buesche4d6b792007-09-18 15:39:42 -0400656 } else {
657 u32 ringbase = (u32) (ring->dmabase);
658
659 addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
660 >> SSB_DMA_TRANSLATION_SHIFT;
661 value = B43_DMA32_TXENABLE;
662 value |= (addrext << B43_DMA32_TXADDREXT_SHIFT)
663 & B43_DMA32_TXADDREXT_MASK;
664 b43_dma_write(ring, B43_DMA32_TXCTL, value);
665 b43_dma_write(ring, B43_DMA32_TXRING,
666 (ringbase & ~SSB_DMA_TRANSLATION_MASK)
667 | trans);
668 }
669 } else {
670 err = alloc_initial_descbuffers(ring);
671 if (err)
672 goto out;
Michael Bueschb79caa62008-02-05 12:50:41 +0100673 if (ring->type == B43_DMA_64BIT) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400674 u64 ringbase = (u64) (ring->dmabase);
675
676 addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
677 >> SSB_DMA_TRANSLATION_SHIFT;
678 value = (ring->frameoffset << B43_DMA64_RXFROFF_SHIFT);
679 value |= B43_DMA64_RXENABLE;
680 value |= (addrext << B43_DMA64_RXADDREXT_SHIFT)
681 & B43_DMA64_RXADDREXT_MASK;
682 b43_dma_write(ring, B43_DMA64_RXCTL, value);
683 b43_dma_write(ring, B43_DMA64_RXRINGLO,
684 (ringbase & 0xFFFFFFFF));
685 b43_dma_write(ring, B43_DMA64_RXRINGHI,
686 ((ringbase >> 32) &
687 ~SSB_DMA_TRANSLATION_MASK)
Larry Finger013978b2007-11-26 10:29:47 -0600688 | (trans << 1));
689 b43_dma_write(ring, B43_DMA64_RXINDEX, ring->nr_slots *
690 sizeof(struct b43_dmadesc64));
Michael Buesche4d6b792007-09-18 15:39:42 -0400691 } else {
692 u32 ringbase = (u32) (ring->dmabase);
693
694 addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
695 >> SSB_DMA_TRANSLATION_SHIFT;
696 value = (ring->frameoffset << B43_DMA32_RXFROFF_SHIFT);
697 value |= B43_DMA32_RXENABLE;
698 value |= (addrext << B43_DMA32_RXADDREXT_SHIFT)
699 & B43_DMA32_RXADDREXT_MASK;
700 b43_dma_write(ring, B43_DMA32_RXCTL, value);
701 b43_dma_write(ring, B43_DMA32_RXRING,
702 (ringbase & ~SSB_DMA_TRANSLATION_MASK)
703 | trans);
Larry Finger013978b2007-11-26 10:29:47 -0600704 b43_dma_write(ring, B43_DMA32_RXINDEX, ring->nr_slots *
705 sizeof(struct b43_dmadesc32));
Michael Buesche4d6b792007-09-18 15:39:42 -0400706 }
707 }
708
Larry Finger013978b2007-11-26 10:29:47 -0600709out:
Michael Buesche4d6b792007-09-18 15:39:42 -0400710 return err;
711}
712
713/* Shutdown the DMA controller. */
714static void dmacontroller_cleanup(struct b43_dmaring *ring)
715{
716 if (ring->tx) {
717 b43_dmacontroller_tx_reset(ring->dev, ring->mmio_base,
Michael Bueschb79caa62008-02-05 12:50:41 +0100718 ring->type);
719 if (ring->type == B43_DMA_64BIT) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400720 b43_dma_write(ring, B43_DMA64_TXRINGLO, 0);
721 b43_dma_write(ring, B43_DMA64_TXRINGHI, 0);
722 } else
723 b43_dma_write(ring, B43_DMA32_TXRING, 0);
724 } else {
725 b43_dmacontroller_rx_reset(ring->dev, ring->mmio_base,
Michael Bueschb79caa62008-02-05 12:50:41 +0100726 ring->type);
727 if (ring->type == B43_DMA_64BIT) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400728 b43_dma_write(ring, B43_DMA64_RXRINGLO, 0);
729 b43_dma_write(ring, B43_DMA64_RXRINGHI, 0);
730 } else
731 b43_dma_write(ring, B43_DMA32_RXRING, 0);
732 }
733}
734
735static void free_all_descbuffers(struct b43_dmaring *ring)
736{
737 struct b43_dmadesc_generic *desc;
738 struct b43_dmadesc_meta *meta;
739 int i;
740
741 if (!ring->used_slots)
742 return;
743 for (i = 0; i < ring->nr_slots; i++) {
744 desc = ring->ops->idx2desc(ring, i, &meta);
745
746 if (!meta->skb) {
747 B43_WARN_ON(!ring->tx);
748 continue;
749 }
750 if (ring->tx) {
751 unmap_descbuffer(ring, meta->dmaaddr,
752 meta->skb->len, 1);
753 } else {
754 unmap_descbuffer(ring, meta->dmaaddr,
755 ring->rx_buffersize, 0);
756 }
757 free_descriptor_buffer(ring, meta);
758 }
759}
760
761static u64 supported_dma_mask(struct b43_wldev *dev)
762{
763 u32 tmp;
764 u16 mmio_base;
765
766 tmp = b43_read32(dev, SSB_TMSHIGH);
767 if (tmp & SSB_TMSHIGH_DMA64)
768 return DMA_64BIT_MASK;
769 mmio_base = b43_dmacontroller_base(0, 0);
770 b43_write32(dev, mmio_base + B43_DMA32_TXCTL, B43_DMA32_TXADDREXT_MASK);
771 tmp = b43_read32(dev, mmio_base + B43_DMA32_TXCTL);
772 if (tmp & B43_DMA32_TXADDREXT_MASK)
773 return DMA_32BIT_MASK;
774
775 return DMA_30BIT_MASK;
776}
777
778/* Main initialization function. */
779static
780struct b43_dmaring *b43_setup_dmaring(struct b43_wldev *dev,
781 int controller_index,
Michael Bueschb79caa62008-02-05 12:50:41 +0100782 int for_tx,
783 enum b43_dmatype type)
Michael Buesche4d6b792007-09-18 15:39:42 -0400784{
785 struct b43_dmaring *ring;
786 int err;
787 int nr_slots;
788 dma_addr_t dma_test;
789
790 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
791 if (!ring)
792 goto out;
Michael Bueschb79caa62008-02-05 12:50:41 +0100793 ring->type = type;
Michael Buesche4d6b792007-09-18 15:39:42 -0400794
795 nr_slots = B43_RXRING_SLOTS;
796 if (for_tx)
797 nr_slots = B43_TXRING_SLOTS;
798
799 ring->meta = kcalloc(nr_slots, sizeof(struct b43_dmadesc_meta),
800 GFP_KERNEL);
801 if (!ring->meta)
802 goto err_kfree_ring;
803 if (for_tx) {
804 ring->txhdr_cache = kcalloc(nr_slots,
Michael Buescheb189d8b2008-01-28 14:47:41 -0800805 b43_txhdr_size(dev),
Michael Buesche4d6b792007-09-18 15:39:42 -0400806 GFP_KERNEL);
807 if (!ring->txhdr_cache)
808 goto err_kfree_meta;
809
810 /* test for ability to dma to txhdr_cache */
811 dma_test = dma_map_single(dev->dev->dev,
812 ring->txhdr_cache,
Michael Buescheb189d8b2008-01-28 14:47:41 -0800813 b43_txhdr_size(dev),
Michael Buesche4d6b792007-09-18 15:39:42 -0400814 DMA_TO_DEVICE);
815
Michael Bueschffa92562008-03-22 22:04:45 +0100816 if (b43_dma_mapping_error(ring, dma_test,
817 b43_txhdr_size(dev), 1)) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400818 /* ugh realloc */
819 kfree(ring->txhdr_cache);
820 ring->txhdr_cache = kcalloc(nr_slots,
Michael Buescheb189d8b2008-01-28 14:47:41 -0800821 b43_txhdr_size(dev),
Michael Buesche4d6b792007-09-18 15:39:42 -0400822 GFP_KERNEL | GFP_DMA);
823 if (!ring->txhdr_cache)
824 goto err_kfree_meta;
825
826 dma_test = dma_map_single(dev->dev->dev,
827 ring->txhdr_cache,
Michael Buescheb189d8b2008-01-28 14:47:41 -0800828 b43_txhdr_size(dev),
Michael Buesche4d6b792007-09-18 15:39:42 -0400829 DMA_TO_DEVICE);
830
Michael Bueschb79caa62008-02-05 12:50:41 +0100831 if (b43_dma_mapping_error(ring, dma_test,
Michael Bueschffa92562008-03-22 22:04:45 +0100832 b43_txhdr_size(dev), 1))
Michael Buesche4d6b792007-09-18 15:39:42 -0400833 goto err_kfree_txhdr_cache;
834 }
835
836 dma_unmap_single(dev->dev->dev,
Michael Buescheb189d8b2008-01-28 14:47:41 -0800837 dma_test, b43_txhdr_size(dev),
Michael Buesche4d6b792007-09-18 15:39:42 -0400838 DMA_TO_DEVICE);
839 }
840
841 ring->dev = dev;
842 ring->nr_slots = nr_slots;
Michael Bueschb79caa62008-02-05 12:50:41 +0100843 ring->mmio_base = b43_dmacontroller_base(type, controller_index);
Michael Buesche4d6b792007-09-18 15:39:42 -0400844 ring->index = controller_index;
Michael Bueschb79caa62008-02-05 12:50:41 +0100845 if (type == B43_DMA_64BIT)
Michael Buesche4d6b792007-09-18 15:39:42 -0400846 ring->ops = &dma64_ops;
847 else
848 ring->ops = &dma32_ops;
849 if (for_tx) {
850 ring->tx = 1;
851 ring->current_slot = -1;
852 } else {
853 if (ring->index == 0) {
854 ring->rx_buffersize = B43_DMA0_RX_BUFFERSIZE;
855 ring->frameoffset = B43_DMA0_RX_FRAMEOFFSET;
856 } else if (ring->index == 3) {
857 ring->rx_buffersize = B43_DMA3_RX_BUFFERSIZE;
858 ring->frameoffset = B43_DMA3_RX_FRAMEOFFSET;
859 } else
860 B43_WARN_ON(1);
861 }
862 spin_lock_init(&ring->lock);
863#ifdef CONFIG_B43_DEBUG
864 ring->last_injected_overflow = jiffies;
865#endif
866
867 err = alloc_ringmemory(ring);
868 if (err)
869 goto err_kfree_txhdr_cache;
870 err = dmacontroller_setup(ring);
871 if (err)
872 goto err_free_ringmemory;
873
874 out:
875 return ring;
876
877 err_free_ringmemory:
878 free_ringmemory(ring);
879 err_kfree_txhdr_cache:
880 kfree(ring->txhdr_cache);
881 err_kfree_meta:
882 kfree(ring->meta);
883 err_kfree_ring:
884 kfree(ring);
885 ring = NULL;
886 goto out;
887}
888
Michael Buesch57df40d2008-03-07 15:50:02 +0100889#define divide(a, b) ({ \
890 typeof(a) __a = a; \
891 do_div(__a, b); \
892 __a; \
893 })
894
895#define modulo(a, b) ({ \
896 typeof(a) __a = a; \
897 do_div(__a, b); \
898 })
899
Michael Buesche4d6b792007-09-18 15:39:42 -0400900/* Main cleanup function. */
Michael Bueschb27faf82008-03-06 16:32:46 +0100901static void b43_destroy_dmaring(struct b43_dmaring *ring,
902 const char *ringname)
Michael Buesche4d6b792007-09-18 15:39:42 -0400903{
904 if (!ring)
905 return;
906
Michael Buesch57df40d2008-03-07 15:50:02 +0100907#ifdef CONFIG_B43_DEBUG
908 {
909 /* Print some statistics. */
910 u64 failed_packets = ring->nr_failed_tx_packets;
911 u64 succeed_packets = ring->nr_succeed_tx_packets;
912 u64 nr_packets = failed_packets + succeed_packets;
913 u64 permille_failed = 0, average_tries = 0;
914
915 if (nr_packets)
916 permille_failed = divide(failed_packets * 1000, nr_packets);
917 if (nr_packets)
918 average_tries = divide(ring->nr_total_packet_tries * 100, nr_packets);
919
920 b43dbg(ring->dev->wl, "DMA-%u %s: "
921 "Used slots %d/%d, Failed frames %llu/%llu = %llu.%01llu%%, "
922 "Average tries %llu.%02llu\n",
923 (unsigned int)(ring->type), ringname,
924 ring->max_used_slots,
925 ring->nr_slots,
926 (unsigned long long)failed_packets,
Michael Buesch87d96112008-03-07 19:52:24 +0100927 (unsigned long long)nr_packets,
Michael Buesch57df40d2008-03-07 15:50:02 +0100928 (unsigned long long)divide(permille_failed, 10),
929 (unsigned long long)modulo(permille_failed, 10),
930 (unsigned long long)divide(average_tries, 100),
931 (unsigned long long)modulo(average_tries, 100));
932 }
933#endif /* DEBUG */
934
Michael Buesche4d6b792007-09-18 15:39:42 -0400935 /* Device IRQs are disabled prior entering this function,
936 * so no need to take care of concurrency with rx handler stuff.
937 */
938 dmacontroller_cleanup(ring);
939 free_all_descbuffers(ring);
940 free_ringmemory(ring);
941
942 kfree(ring->txhdr_cache);
943 kfree(ring->meta);
944 kfree(ring);
945}
946
Michael Bueschb27faf82008-03-06 16:32:46 +0100947#define destroy_ring(dma, ring) do { \
948 b43_destroy_dmaring((dma)->ring, __stringify(ring)); \
949 (dma)->ring = NULL; \
950 } while (0)
951
Michael Buesche4d6b792007-09-18 15:39:42 -0400952void b43_dma_free(struct b43_wldev *dev)
953{
Michael Buesch03b29772007-12-26 14:41:30 +0100954 struct b43_dma *dma = &dev->dma;
Michael Buesche4d6b792007-09-18 15:39:42 -0400955
Michael Bueschb27faf82008-03-06 16:32:46 +0100956 destroy_ring(dma, rx_ring);
957 destroy_ring(dma, tx_ring_AC_BK);
958 destroy_ring(dma, tx_ring_AC_BE);
959 destroy_ring(dma, tx_ring_AC_VI);
960 destroy_ring(dma, tx_ring_AC_VO);
961 destroy_ring(dma, tx_ring_mcast);
Michael Buesche4d6b792007-09-18 15:39:42 -0400962}
963
964int b43_dma_init(struct b43_wldev *dev)
965{
966 struct b43_dma *dma = &dev->dma;
Michael Buesche4d6b792007-09-18 15:39:42 -0400967 int err;
968 u64 dmamask;
Michael Bueschb79caa62008-02-05 12:50:41 +0100969 enum b43_dmatype type;
Michael Buesche4d6b792007-09-18 15:39:42 -0400970
971 dmamask = supported_dma_mask(dev);
Michael Bueschb79caa62008-02-05 12:50:41 +0100972 switch (dmamask) {
973 default:
974 B43_WARN_ON(1);
975 case DMA_30BIT_MASK:
976 type = B43_DMA_30BIT;
977 break;
978 case DMA_32BIT_MASK:
979 type = B43_DMA_32BIT;
980 break;
981 case DMA_64BIT_MASK:
982 type = B43_DMA_64BIT;
983 break;
984 }
Michael Buesche4d6b792007-09-18 15:39:42 -0400985 err = ssb_dma_set_mask(dev->dev, dmamask);
986 if (err) {
Michael Buesch03b29772007-12-26 14:41:30 +0100987 b43err(dev->wl, "The machine/kernel does not support "
988 "the required DMA mask (0x%08X%08X)\n",
989 (unsigned int)((dmamask & 0xFFFFFFFF00000000ULL) >> 32),
990 (unsigned int)(dmamask & 0x00000000FFFFFFFFULL));
Michael Buesche4d6b792007-09-18 15:39:42 -0400991 return -EOPNOTSUPP;
Michael Buesche4d6b792007-09-18 15:39:42 -0400992 }
993
994 err = -ENOMEM;
995 /* setup TX DMA channels. */
Michael Bueschb27faf82008-03-06 16:32:46 +0100996 dma->tx_ring_AC_BK = b43_setup_dmaring(dev, 0, 1, type);
997 if (!dma->tx_ring_AC_BK)
Michael Buesche4d6b792007-09-18 15:39:42 -0400998 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400999
Michael Bueschb27faf82008-03-06 16:32:46 +01001000 dma->tx_ring_AC_BE = b43_setup_dmaring(dev, 1, 1, type);
1001 if (!dma->tx_ring_AC_BE)
1002 goto err_destroy_bk;
Michael Buesche4d6b792007-09-18 15:39:42 -04001003
Michael Bueschb27faf82008-03-06 16:32:46 +01001004 dma->tx_ring_AC_VI = b43_setup_dmaring(dev, 2, 1, type);
1005 if (!dma->tx_ring_AC_VI)
1006 goto err_destroy_be;
Michael Buesche4d6b792007-09-18 15:39:42 -04001007
Michael Bueschb27faf82008-03-06 16:32:46 +01001008 dma->tx_ring_AC_VO = b43_setup_dmaring(dev, 3, 1, type);
1009 if (!dma->tx_ring_AC_VO)
1010 goto err_destroy_vi;
Michael Buesche4d6b792007-09-18 15:39:42 -04001011
Michael Bueschb27faf82008-03-06 16:32:46 +01001012 dma->tx_ring_mcast = b43_setup_dmaring(dev, 4, 1, type);
1013 if (!dma->tx_ring_mcast)
1014 goto err_destroy_vo;
Michael Buesche4d6b792007-09-18 15:39:42 -04001015
Michael Bueschb27faf82008-03-06 16:32:46 +01001016 /* setup RX DMA channel. */
1017 dma->rx_ring = b43_setup_dmaring(dev, 0, 0, type);
1018 if (!dma->rx_ring)
1019 goto err_destroy_mcast;
Michael Buesche4d6b792007-09-18 15:39:42 -04001020
Michael Bueschb27faf82008-03-06 16:32:46 +01001021 /* No support for the TX status DMA ring. */
1022 B43_WARN_ON(dev->dev->id.revision < 5);
Michael Buesche4d6b792007-09-18 15:39:42 -04001023
Michael Bueschb79caa62008-02-05 12:50:41 +01001024 b43dbg(dev->wl, "%u-bit DMA initialized\n",
1025 (unsigned int)type);
Michael Buesche4d6b792007-09-18 15:39:42 -04001026 err = 0;
Michael Bueschb27faf82008-03-06 16:32:46 +01001027out:
Michael Buesche4d6b792007-09-18 15:39:42 -04001028 return err;
1029
Michael Bueschb27faf82008-03-06 16:32:46 +01001030err_destroy_mcast:
1031 destroy_ring(dma, tx_ring_mcast);
1032err_destroy_vo:
1033 destroy_ring(dma, tx_ring_AC_VO);
1034err_destroy_vi:
1035 destroy_ring(dma, tx_ring_AC_VI);
1036err_destroy_be:
1037 destroy_ring(dma, tx_ring_AC_BE);
1038err_destroy_bk:
1039 destroy_ring(dma, tx_ring_AC_BK);
1040 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04001041}
1042
1043/* Generate a cookie for the TX header. */
1044static u16 generate_cookie(struct b43_dmaring *ring, int slot)
1045{
Michael Bueschb27faf82008-03-06 16:32:46 +01001046 u16 cookie;
Michael Buesche4d6b792007-09-18 15:39:42 -04001047
1048 /* Use the upper 4 bits of the cookie as
1049 * DMA controller ID and store the slot number
1050 * in the lower 12 bits.
1051 * Note that the cookie must never be 0, as this
1052 * is a special value used in RX path.
Michael Buesch280d0e12007-12-26 18:26:17 +01001053 * It can also not be 0xFFFF because that is special
1054 * for multicast frames.
Michael Buesche4d6b792007-09-18 15:39:42 -04001055 */
Michael Bueschb27faf82008-03-06 16:32:46 +01001056 cookie = (((u16)ring->index + 1) << 12);
Michael Buesche4d6b792007-09-18 15:39:42 -04001057 B43_WARN_ON(slot & ~0x0FFF);
Michael Bueschb27faf82008-03-06 16:32:46 +01001058 cookie |= (u16)slot;
Michael Buesche4d6b792007-09-18 15:39:42 -04001059
1060 return cookie;
1061}
1062
1063/* Inspect a cookie and find out to which controller/slot it belongs. */
1064static
1065struct b43_dmaring *parse_cookie(struct b43_wldev *dev, u16 cookie, int *slot)
1066{
1067 struct b43_dma *dma = &dev->dma;
1068 struct b43_dmaring *ring = NULL;
1069
1070 switch (cookie & 0xF000) {
Michael Buesch280d0e12007-12-26 18:26:17 +01001071 case 0x1000:
Michael Bueschb27faf82008-03-06 16:32:46 +01001072 ring = dma->tx_ring_AC_BK;
Michael Buesche4d6b792007-09-18 15:39:42 -04001073 break;
Michael Buesch280d0e12007-12-26 18:26:17 +01001074 case 0x2000:
Michael Bueschb27faf82008-03-06 16:32:46 +01001075 ring = dma->tx_ring_AC_BE;
Michael Buesche4d6b792007-09-18 15:39:42 -04001076 break;
Michael Buesch280d0e12007-12-26 18:26:17 +01001077 case 0x3000:
Michael Bueschb27faf82008-03-06 16:32:46 +01001078 ring = dma->tx_ring_AC_VI;
Michael Buesche4d6b792007-09-18 15:39:42 -04001079 break;
Michael Buesch280d0e12007-12-26 18:26:17 +01001080 case 0x4000:
Michael Bueschb27faf82008-03-06 16:32:46 +01001081 ring = dma->tx_ring_AC_VO;
Michael Buesche4d6b792007-09-18 15:39:42 -04001082 break;
Michael Buesch280d0e12007-12-26 18:26:17 +01001083 case 0x5000:
Michael Bueschb27faf82008-03-06 16:32:46 +01001084 ring = dma->tx_ring_mcast;
Michael Buesche4d6b792007-09-18 15:39:42 -04001085 break;
1086 default:
1087 B43_WARN_ON(1);
1088 }
1089 *slot = (cookie & 0x0FFF);
1090 B43_WARN_ON(!(ring && *slot >= 0 && *slot < ring->nr_slots));
1091
1092 return ring;
1093}
1094
1095static int dma_tx_fragment(struct b43_dmaring *ring,
1096 struct sk_buff *skb,
1097 struct ieee80211_tx_control *ctl)
1098{
1099 const struct b43_dma_ops *ops = ring->ops;
1100 u8 *header;
Michael Buesch09552cc2008-01-23 21:44:15 +01001101 int slot, old_top_slot, old_used_slots;
Michael Buesche4d6b792007-09-18 15:39:42 -04001102 int err;
1103 struct b43_dmadesc_generic *desc;
1104 struct b43_dmadesc_meta *meta;
1105 struct b43_dmadesc_meta *meta_hdr;
1106 struct sk_buff *bounce_skb;
Michael Buesch280d0e12007-12-26 18:26:17 +01001107 u16 cookie;
Michael Buescheb189d8b2008-01-28 14:47:41 -08001108 size_t hdrsize = b43_txhdr_size(ring->dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04001109
1110#define SLOTS_PER_PACKET 2
1111 B43_WARN_ON(skb_shinfo(skb)->nr_frags);
1112
Michael Buesch09552cc2008-01-23 21:44:15 +01001113 old_top_slot = ring->current_slot;
1114 old_used_slots = ring->used_slots;
1115
Michael Buesche4d6b792007-09-18 15:39:42 -04001116 /* Get a slot for the header. */
1117 slot = request_slot(ring);
1118 desc = ops->idx2desc(ring, slot, &meta_hdr);
1119 memset(meta_hdr, 0, sizeof(*meta_hdr));
1120
Michael Buescheb189d8b2008-01-28 14:47:41 -08001121 header = &(ring->txhdr_cache[slot * hdrsize]);
Michael Buesch280d0e12007-12-26 18:26:17 +01001122 cookie = generate_cookie(ring, slot);
Michael Buesch09552cc2008-01-23 21:44:15 +01001123 err = b43_generate_txhdr(ring->dev, header,
1124 skb->data, skb->len, ctl, cookie);
1125 if (unlikely(err)) {
1126 ring->current_slot = old_top_slot;
1127 ring->used_slots = old_used_slots;
1128 return err;
1129 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001130
1131 meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header,
Michael Buescheb189d8b2008-01-28 14:47:41 -08001132 hdrsize, 1);
Michael Bueschffa92562008-03-22 22:04:45 +01001133 if (b43_dma_mapping_error(ring, meta_hdr->dmaaddr, hdrsize, 1)) {
Michael Buesch09552cc2008-01-23 21:44:15 +01001134 ring->current_slot = old_top_slot;
1135 ring->used_slots = old_used_slots;
Michael Buesche4d6b792007-09-18 15:39:42 -04001136 return -EIO;
Michael Buesch09552cc2008-01-23 21:44:15 +01001137 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001138 ops->fill_descriptor(ring, desc, meta_hdr->dmaaddr,
Michael Buescheb189d8b2008-01-28 14:47:41 -08001139 hdrsize, 1, 0, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04001140
1141 /* Get a slot for the payload. */
1142 slot = request_slot(ring);
1143 desc = ops->idx2desc(ring, slot, &meta);
1144 memset(meta, 0, sizeof(*meta));
1145
1146 memcpy(&meta->txstat.control, ctl, sizeof(*ctl));
1147 meta->skb = skb;
1148 meta->is_last_fragment = 1;
1149
1150 meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
1151 /* create a bounce buffer in zone_dma on mapping failure. */
Michael Bueschffa92562008-03-22 22:04:45 +01001152 if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001153 bounce_skb = __dev_alloc_skb(skb->len, GFP_ATOMIC | GFP_DMA);
1154 if (!bounce_skb) {
Michael Buesch09552cc2008-01-23 21:44:15 +01001155 ring->current_slot = old_top_slot;
1156 ring->used_slots = old_used_slots;
Michael Buesche4d6b792007-09-18 15:39:42 -04001157 err = -ENOMEM;
1158 goto out_unmap_hdr;
1159 }
1160
1161 memcpy(skb_put(bounce_skb, skb->len), skb->data, skb->len);
1162 dev_kfree_skb_any(skb);
1163 skb = bounce_skb;
1164 meta->skb = skb;
1165 meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
Michael Bueschffa92562008-03-22 22:04:45 +01001166 if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
Michael Buesch09552cc2008-01-23 21:44:15 +01001167 ring->current_slot = old_top_slot;
1168 ring->used_slots = old_used_slots;
Michael Buesche4d6b792007-09-18 15:39:42 -04001169 err = -EIO;
1170 goto out_free_bounce;
1171 }
1172 }
1173
1174 ops->fill_descriptor(ring, desc, meta->dmaaddr, skb->len, 0, 1, 1);
1175
Michael Buesch280d0e12007-12-26 18:26:17 +01001176 if (ctl->flags & IEEE80211_TXCTL_SEND_AFTER_DTIM) {
1177 /* Tell the firmware about the cookie of the last
1178 * mcast frame, so it can clear the more-data bit in it. */
1179 b43_shm_write16(ring->dev, B43_SHM_SHARED,
1180 B43_SHM_SH_MCASTCOOKIE, cookie);
1181 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001182 /* Now transfer the whole frame. */
1183 wmb();
1184 ops->poke_tx(ring, next_slot(ring, slot));
1185 return 0;
1186
Michael Buesch280d0e12007-12-26 18:26:17 +01001187out_free_bounce:
Michael Buesche4d6b792007-09-18 15:39:42 -04001188 dev_kfree_skb_any(skb);
Michael Buesch280d0e12007-12-26 18:26:17 +01001189out_unmap_hdr:
Michael Buesche4d6b792007-09-18 15:39:42 -04001190 unmap_descbuffer(ring, meta_hdr->dmaaddr,
Michael Buescheb189d8b2008-01-28 14:47:41 -08001191 hdrsize, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001192 return err;
1193}
1194
1195static inline int should_inject_overflow(struct b43_dmaring *ring)
1196{
1197#ifdef CONFIG_B43_DEBUG
1198 if (unlikely(b43_debug(ring->dev, B43_DBG_DMAOVERFLOW))) {
1199 /* Check if we should inject another ringbuffer overflow
1200 * to test handling of this situation in the stack. */
1201 unsigned long next_overflow;
1202
1203 next_overflow = ring->last_injected_overflow + HZ;
1204 if (time_after(jiffies, next_overflow)) {
1205 ring->last_injected_overflow = jiffies;
1206 b43dbg(ring->dev->wl,
1207 "Injecting TX ring overflow on "
1208 "DMA controller %d\n", ring->index);
1209 return 1;
1210 }
1211 }
1212#endif /* CONFIG_B43_DEBUG */
1213 return 0;
1214}
1215
Michael Buesche6f5b932008-03-05 21:18:49 +01001216/* Static mapping of mac80211's queues (priorities) to b43 DMA rings. */
1217static struct b43_dmaring * select_ring_by_priority(struct b43_wldev *dev,
1218 u8 queue_prio)
1219{
1220 struct b43_dmaring *ring;
1221
1222 if (b43_modparam_qos) {
1223 /* 0 = highest priority */
1224 switch (queue_prio) {
1225 default:
1226 B43_WARN_ON(1);
1227 /* fallthrough */
1228 case 0:
Michael Bueschb27faf82008-03-06 16:32:46 +01001229 ring = dev->dma.tx_ring_AC_VO;
Michael Buesche6f5b932008-03-05 21:18:49 +01001230 break;
1231 case 1:
Michael Bueschb27faf82008-03-06 16:32:46 +01001232 ring = dev->dma.tx_ring_AC_VI;
Michael Buesche6f5b932008-03-05 21:18:49 +01001233 break;
1234 case 2:
Michael Bueschb27faf82008-03-06 16:32:46 +01001235 ring = dev->dma.tx_ring_AC_BE;
Michael Buesche6f5b932008-03-05 21:18:49 +01001236 break;
1237 case 3:
Michael Bueschb27faf82008-03-06 16:32:46 +01001238 ring = dev->dma.tx_ring_AC_BK;
Michael Buesche6f5b932008-03-05 21:18:49 +01001239 break;
1240 }
1241 } else
Michael Bueschb27faf82008-03-06 16:32:46 +01001242 ring = dev->dma.tx_ring_AC_BE;
Michael Buesche6f5b932008-03-05 21:18:49 +01001243
1244 return ring;
1245}
1246
Michael Buesche4d6b792007-09-18 15:39:42 -04001247int b43_dma_tx(struct b43_wldev *dev,
1248 struct sk_buff *skb, struct ieee80211_tx_control *ctl)
1249{
1250 struct b43_dmaring *ring;
Michael Buesch280d0e12007-12-26 18:26:17 +01001251 struct ieee80211_hdr *hdr;
Michael Buesche4d6b792007-09-18 15:39:42 -04001252 int err = 0;
1253 unsigned long flags;
1254
Michael Buesch280d0e12007-12-26 18:26:17 +01001255 if (unlikely(skb->len < 2 + 2 + 6)) {
1256 /* Too short, this can't be a valid frame. */
1257 return -EINVAL;
1258 }
1259
1260 hdr = (struct ieee80211_hdr *)skb->data;
1261 if (ctl->flags & IEEE80211_TXCTL_SEND_AFTER_DTIM) {
1262 /* The multicast ring will be sent after the DTIM */
Michael Bueschb27faf82008-03-06 16:32:46 +01001263 ring = dev->dma.tx_ring_mcast;
Michael Buesch280d0e12007-12-26 18:26:17 +01001264 /* Set the more-data bit. Ucode will clear it on
1265 * the last frame for us. */
1266 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_MOREDATA);
1267 } else {
1268 /* Decide by priority where to put this frame. */
Michael Buesche6f5b932008-03-05 21:18:49 +01001269 ring = select_ring_by_priority(dev, ctl->queue);
Michael Buesch280d0e12007-12-26 18:26:17 +01001270 }
1271
Michael Buesche4d6b792007-09-18 15:39:42 -04001272 spin_lock_irqsave(&ring->lock, flags);
1273 B43_WARN_ON(!ring->tx);
1274 if (unlikely(free_slots(ring) < SLOTS_PER_PACKET)) {
1275 b43warn(dev->wl, "DMA queue overflow\n");
1276 err = -ENOSPC;
1277 goto out_unlock;
1278 }
1279 /* Check if the queue was stopped in mac80211,
1280 * but we got called nevertheless.
1281 * That would be a mac80211 bug. */
1282 B43_WARN_ON(ring->stopped);
1283
Michael Buesche6f5b932008-03-05 21:18:49 +01001284 /* Assign the queue number to the ring (if not already done before)
1285 * so TX status handling can use it. The queue to ring mapping is
1286 * static, so we don't need to store it per frame. */
1287 ring->queue_prio = ctl->queue;
1288
Michael Buesche4d6b792007-09-18 15:39:42 -04001289 err = dma_tx_fragment(ring, skb, ctl);
Michael Buesch09552cc2008-01-23 21:44:15 +01001290 if (unlikely(err == -ENOKEY)) {
1291 /* Drop this packet, as we don't have the encryption key
1292 * anymore and must not transmit it unencrypted. */
1293 dev_kfree_skb_any(skb);
1294 err = 0;
1295 goto out_unlock;
1296 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001297 if (unlikely(err)) {
1298 b43err(dev->wl, "DMA tx mapping failure\n");
1299 goto out_unlock;
1300 }
1301 ring->nr_tx_packets++;
1302 if ((free_slots(ring) < SLOTS_PER_PACKET) ||
1303 should_inject_overflow(ring)) {
1304 /* This TX ring is full. */
Michael Buesche6f5b932008-03-05 21:18:49 +01001305 ieee80211_stop_queue(dev->wl->hw, ctl->queue);
Michael Buesche4d6b792007-09-18 15:39:42 -04001306 ring->stopped = 1;
1307 if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
1308 b43dbg(dev->wl, "Stopped TX ring %d\n", ring->index);
1309 }
1310 }
Michael Buesch280d0e12007-12-26 18:26:17 +01001311out_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04001312 spin_unlock_irqrestore(&ring->lock, flags);
1313
1314 return err;
1315}
1316
Michael Buesch57df40d2008-03-07 15:50:02 +01001317static void b43_fill_txstatus_report(struct b43_dmaring *ring,
1318 struct ieee80211_tx_status *report,
1319 const struct b43_txstatus *status)
1320{
1321 bool frame_failed = 0;
1322
1323 if (status->acked) {
1324 /* The frame was ACKed. */
1325 report->flags |= IEEE80211_TX_STATUS_ACK;
1326 } else {
1327 /* The frame was not ACKed... */
1328 if (!(report->control.flags & IEEE80211_TXCTL_NO_ACK)) {
1329 /* ...but we expected an ACK. */
1330 frame_failed = 1;
1331 report->excessive_retries = 1;
1332 }
1333 }
1334 if (status->frame_count == 0) {
1335 /* The frame was not transmitted at all. */
1336 report->retry_count = 0;
1337 } else {
1338 report->retry_count = status->frame_count - 1;
1339#ifdef CONFIG_B43_DEBUG
1340 if (frame_failed)
1341 ring->nr_failed_tx_packets++;
1342 else
1343 ring->nr_succeed_tx_packets++;
1344 ring->nr_total_packet_tries += status->frame_count;
1345#endif /* DEBUG */
1346 }
1347}
1348
Michael Buesch7a193a52008-03-23 01:08:22 +01001349/* Called with IRQs disabled. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001350void b43_dma_handle_txstatus(struct b43_wldev *dev,
1351 const struct b43_txstatus *status)
1352{
1353 const struct b43_dma_ops *ops;
1354 struct b43_dmaring *ring;
1355 struct b43_dmadesc_generic *desc;
1356 struct b43_dmadesc_meta *meta;
1357 int slot;
1358
1359 ring = parse_cookie(dev, status->cookie, &slot);
1360 if (unlikely(!ring))
1361 return;
Michael Buesch7a193a52008-03-23 01:08:22 +01001362
1363 spin_lock(&ring->lock); /* IRQs are already disabled. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001364
1365 B43_WARN_ON(!ring->tx);
1366 ops = ring->ops;
1367 while (1) {
1368 B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
1369 desc = ops->idx2desc(ring, slot, &meta);
1370
1371 if (meta->skb)
1372 unmap_descbuffer(ring, meta->dmaaddr, meta->skb->len,
1373 1);
1374 else
1375 unmap_descbuffer(ring, meta->dmaaddr,
Michael Buescheb189d8b2008-01-28 14:47:41 -08001376 b43_txhdr_size(dev), 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001377
1378 if (meta->is_last_fragment) {
1379 B43_WARN_ON(!meta->skb);
1380 /* Call back to inform the ieee80211 subsystem about the
1381 * status of the transmission.
1382 * Some fields of txstat are already filled in dma_tx().
1383 */
Michael Buesch57df40d2008-03-07 15:50:02 +01001384 b43_fill_txstatus_report(ring, &(meta->txstat), status);
Michael Buesche4d6b792007-09-18 15:39:42 -04001385 ieee80211_tx_status_irqsafe(dev->wl->hw, meta->skb,
1386 &(meta->txstat));
1387 /* skb is freed by ieee80211_tx_status_irqsafe() */
1388 meta->skb = NULL;
1389 } else {
1390 /* No need to call free_descriptor_buffer here, as
1391 * this is only the txhdr, which is not allocated.
1392 */
1393 B43_WARN_ON(meta->skb);
1394 }
1395
1396 /* Everything unmapped and free'd. So it's not used anymore. */
1397 ring->used_slots--;
1398
1399 if (meta->is_last_fragment)
1400 break;
1401 slot = next_slot(ring, slot);
1402 }
1403 dev->stats.last_tx = jiffies;
1404 if (ring->stopped) {
1405 B43_WARN_ON(free_slots(ring) < SLOTS_PER_PACKET);
Michael Buesche6f5b932008-03-05 21:18:49 +01001406 ieee80211_wake_queue(dev->wl->hw, ring->queue_prio);
Michael Buesche4d6b792007-09-18 15:39:42 -04001407 ring->stopped = 0;
1408 if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
1409 b43dbg(dev->wl, "Woke up TX ring %d\n", ring->index);
1410 }
1411 }
1412
1413 spin_unlock(&ring->lock);
1414}
1415
1416void b43_dma_get_tx_stats(struct b43_wldev *dev,
1417 struct ieee80211_tx_queue_stats *stats)
1418{
1419 const int nr_queues = dev->wl->hw->queues;
1420 struct b43_dmaring *ring;
1421 struct ieee80211_tx_queue_stats_data *data;
1422 unsigned long flags;
1423 int i;
1424
1425 for (i = 0; i < nr_queues; i++) {
1426 data = &(stats->data[i]);
Michael Buesche6f5b932008-03-05 21:18:49 +01001427 ring = select_ring_by_priority(dev, i);
Michael Buesche4d6b792007-09-18 15:39:42 -04001428
1429 spin_lock_irqsave(&ring->lock, flags);
1430 data->len = ring->used_slots / SLOTS_PER_PACKET;
1431 data->limit = ring->nr_slots / SLOTS_PER_PACKET;
1432 data->count = ring->nr_tx_packets;
1433 spin_unlock_irqrestore(&ring->lock, flags);
1434 }
1435}
1436
1437static void dma_rx(struct b43_dmaring *ring, int *slot)
1438{
1439 const struct b43_dma_ops *ops = ring->ops;
1440 struct b43_dmadesc_generic *desc;
1441 struct b43_dmadesc_meta *meta;
1442 struct b43_rxhdr_fw4 *rxhdr;
1443 struct sk_buff *skb;
1444 u16 len;
1445 int err;
1446 dma_addr_t dmaaddr;
1447
1448 desc = ops->idx2desc(ring, *slot, &meta);
1449
1450 sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
1451 skb = meta->skb;
1452
Michael Buesche4d6b792007-09-18 15:39:42 -04001453 rxhdr = (struct b43_rxhdr_fw4 *)skb->data;
1454 len = le16_to_cpu(rxhdr->frame_len);
1455 if (len == 0) {
1456 int i = 0;
1457
1458 do {
1459 udelay(2);
1460 barrier();
1461 len = le16_to_cpu(rxhdr->frame_len);
1462 } while (len == 0 && i++ < 5);
1463 if (unlikely(len == 0)) {
1464 /* recycle the descriptor buffer. */
1465 sync_descbuffer_for_device(ring, meta->dmaaddr,
1466 ring->rx_buffersize);
1467 goto drop;
1468 }
1469 }
1470 if (unlikely(len > ring->rx_buffersize)) {
1471 /* The data did not fit into one descriptor buffer
1472 * and is split over multiple buffers.
1473 * This should never happen, as we try to allocate buffers
1474 * big enough. So simply ignore this packet.
1475 */
1476 int cnt = 0;
1477 s32 tmp = len;
1478
1479 while (1) {
1480 desc = ops->idx2desc(ring, *slot, &meta);
1481 /* recycle the descriptor buffer. */
1482 sync_descbuffer_for_device(ring, meta->dmaaddr,
1483 ring->rx_buffersize);
1484 *slot = next_slot(ring, *slot);
1485 cnt++;
1486 tmp -= ring->rx_buffersize;
1487 if (tmp <= 0)
1488 break;
1489 }
1490 b43err(ring->dev->wl, "DMA RX buffer too small "
1491 "(len: %u, buffer: %u, nr-dropped: %d)\n",
1492 len, ring->rx_buffersize, cnt);
1493 goto drop;
1494 }
1495
1496 dmaaddr = meta->dmaaddr;
1497 err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
1498 if (unlikely(err)) {
1499 b43dbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer() failed\n");
1500 sync_descbuffer_for_device(ring, dmaaddr, ring->rx_buffersize);
1501 goto drop;
1502 }
1503
1504 unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
1505 skb_put(skb, len + ring->frameoffset);
1506 skb_pull(skb, ring->frameoffset);
1507
1508 b43_rx(ring->dev, skb, rxhdr);
Michael Bueschb27faf82008-03-06 16:32:46 +01001509drop:
Michael Buesche4d6b792007-09-18 15:39:42 -04001510 return;
1511}
1512
1513void b43_dma_rx(struct b43_dmaring *ring)
1514{
1515 const struct b43_dma_ops *ops = ring->ops;
1516 int slot, current_slot;
1517 int used_slots = 0;
1518
1519 B43_WARN_ON(ring->tx);
1520 current_slot = ops->get_current_rxslot(ring);
1521 B43_WARN_ON(!(current_slot >= 0 && current_slot < ring->nr_slots));
1522
1523 slot = ring->current_slot;
1524 for (; slot != current_slot; slot = next_slot(ring, slot)) {
1525 dma_rx(ring, &slot);
1526 update_max_used_slots(ring, ++used_slots);
1527 }
1528 ops->set_current_rxslot(ring, slot);
1529 ring->current_slot = slot;
1530}
1531
1532static void b43_dma_tx_suspend_ring(struct b43_dmaring *ring)
1533{
1534 unsigned long flags;
1535
1536 spin_lock_irqsave(&ring->lock, flags);
1537 B43_WARN_ON(!ring->tx);
1538 ring->ops->tx_suspend(ring);
1539 spin_unlock_irqrestore(&ring->lock, flags);
1540}
1541
1542static void b43_dma_tx_resume_ring(struct b43_dmaring *ring)
1543{
1544 unsigned long flags;
1545
1546 spin_lock_irqsave(&ring->lock, flags);
1547 B43_WARN_ON(!ring->tx);
1548 ring->ops->tx_resume(ring);
1549 spin_unlock_irqrestore(&ring->lock, flags);
1550}
1551
1552void b43_dma_tx_suspend(struct b43_wldev *dev)
1553{
1554 b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
Michael Bueschb27faf82008-03-06 16:32:46 +01001555 b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BK);
1556 b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BE);
1557 b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VI);
1558 b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VO);
1559 b43_dma_tx_suspend_ring(dev->dma.tx_ring_mcast);
Michael Buesche4d6b792007-09-18 15:39:42 -04001560}
1561
1562void b43_dma_tx_resume(struct b43_wldev *dev)
1563{
Michael Bueschb27faf82008-03-06 16:32:46 +01001564 b43_dma_tx_resume_ring(dev->dma.tx_ring_mcast);
1565 b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VO);
1566 b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VI);
1567 b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BE);
1568 b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BK);
Michael Buesche4d6b792007-09-18 15:39:42 -04001569 b43_power_saving_ctl_bits(dev, 0);
1570}