blob: 0410bd30060d1ac19bad2e1f87d127c6d32c6ddb [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Dynamic DMA mapping support for AMD Hammer.
Ingo Molnar05fccb02008-01-30 13:30:12 +01003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Use the integrated AGP GART in the Hammer northbridge as an IOMMU for PCI.
5 * This allows to use PCI devices that only support 32bit addresses on systems
Ingo Molnar05fccb02008-01-30 13:30:12 +01006 * with more than 4GB.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Randy Dunlap5872fb92009-01-29 16:28:02 -08008 * See Documentation/PCI/PCI-DMA-mapping.txt for the interface specification.
Ingo Molnar05fccb02008-01-30 13:30:12 +01009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 * Copyright 2002 Andi Kleen, SuSE Labs.
Andi Kleenff7f3642007-10-17 18:04:37 +020011 * Subject to the GNU General Public License v2 only.
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/types.h>
15#include <linux/ctype.h>
16#include <linux/agp_backend.h>
17#include <linux/init.h>
18#include <linux/mm.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040019#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/string.h>
21#include <linux/spinlock.h>
22#include <linux/pci.h>
23#include <linux/module.h>
24#include <linux/topology.h>
25#include <linux/interrupt.h>
26#include <linux/bitops.h>
Christoph Hellwig1eeb66a2007-05-08 00:27:03 -070027#include <linux/kdebug.h>
Jens Axboe9ee1bea2007-10-04 09:35:37 +020028#include <linux/scatterlist.h>
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080029#include <linux/iommu-helper.h>
Pavel Machekcd763742008-05-29 00:30:21 -070030#include <linux/sysdev.h>
Joerg Roedel237a6222008-09-25 12:13:53 +020031#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include <asm/atomic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <asm/mtrr.h>
34#include <asm/pgtable.h>
35#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090036#include <asm/iommu.h>
Joerg Roedel395624f2007-10-24 12:49:47 +020037#include <asm/gart.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <asm/cacheflush.h>
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010039#include <asm/swiotlb.h>
40#include <asm/dma.h>
Andi Kleena32073b2006-06-26 13:56:40 +020041#include <asm/k8.h>
FUJITA Tomonori338bac52009-10-27 16:34:44 +090042#include <asm/x86_init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
Joerg Roedel79da0872007-10-24 12:49:49 +020044static unsigned long iommu_bus_base; /* GART remapping area (physical) */
Ingo Molnar05fccb02008-01-30 13:30:12 +010045static unsigned long iommu_size; /* size of remapping area bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -070046static unsigned long iommu_pages; /* .. and in pages */
47
Ingo Molnar05fccb02008-01-30 13:30:12 +010048static u32 *iommu_gatt_base; /* Remapping table */
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Ingo Molnar05fccb02008-01-30 13:30:12 +010050/*
51 * If this is disabled the IOMMU will use an optimized flushing strategy
52 * of only flushing when an mapping is reused. With it true the GART is
53 * flushed for every mapping. Problem is that doing the lazy flush seems
54 * to trigger bugs with some popular PCI cards, in particular 3ware (but
55 * has been also also seen with Qlogic at least).
56 */
Jaswinder Singh Rajputc854c912008-12-29 20:38:09 +053057static int iommu_fullflush = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Ingo Molnar05fccb02008-01-30 13:30:12 +010059/* Allocation bitmap for the remapping area: */
Linus Torvalds1da177e2005-04-16 15:20:36 -070060static DEFINE_SPINLOCK(iommu_bitmap_lock);
Ingo Molnar05fccb02008-01-30 13:30:12 +010061/* Guarded by iommu_bitmap_lock: */
62static unsigned long *iommu_gart_bitmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
Ingo Molnar05fccb02008-01-30 13:30:12 +010064static u32 gart_unmapped_entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
66#define GPTE_VALID 1
67#define GPTE_COHERENT 2
68#define GPTE_ENCODE(x) \
69 (((x) & 0xfffff000) | (((x) >> 32) << 4) | GPTE_VALID | GPTE_COHERENT)
70#define GPTE_DECODE(x) (((x) & 0xfffff000) | (((u64)(x) & 0xff0) << 28))
71
Ingo Molnar05fccb02008-01-30 13:30:12 +010072#define EMERGENCY_PAGES 32 /* = 128KB */
Linus Torvalds1da177e2005-04-16 15:20:36 -070073
74#ifdef CONFIG_AGP
75#define AGPEXTERN extern
76#else
77#define AGPEXTERN
78#endif
79
80/* backdoor interface to AGP driver */
81AGPEXTERN int agp_memory_reserved;
82AGPEXTERN __u32 *agp_gatt_table;
83
84static unsigned long next_bit; /* protected by iommu_bitmap_lock */
Joerg Roedel3610f212008-09-25 12:13:54 +020085static bool need_flush; /* global flush state. set for each gart wrap */
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +090087static unsigned long alloc_iommu(struct device *dev, int size,
88 unsigned long align_mask)
Ingo Molnar05fccb02008-01-30 13:30:12 +010089{
Linus Torvalds1da177e2005-04-16 15:20:36 -070090 unsigned long offset, flags;
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080091 unsigned long boundary_size;
92 unsigned long base_index;
93
94 base_index = ALIGN(iommu_bus_base & dma_get_seg_boundary(dev),
95 PAGE_SIZE) >> PAGE_SHIFT;
Prarit Bhargava05d3ed02008-07-21 10:15:22 -040096 boundary_size = ALIGN((unsigned long long)dma_get_seg_boundary(dev) + 1,
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080097 PAGE_SIZE) >> PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
Ingo Molnar05fccb02008-01-30 13:30:12 +010099 spin_lock_irqsave(&iommu_bitmap_lock, flags);
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800100 offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, next_bit,
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900101 size, base_index, boundary_size, align_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 if (offset == -1) {
Joerg Roedel3610f212008-09-25 12:13:54 +0200103 need_flush = true;
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800104 offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, 0,
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900105 size, base_index, boundary_size,
106 align_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107 }
Ingo Molnar05fccb02008-01-30 13:30:12 +0100108 if (offset != -1) {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100109 next_bit = offset+size;
110 if (next_bit >= iommu_pages) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111 next_bit = 0;
Joerg Roedel3610f212008-09-25 12:13:54 +0200112 need_flush = true;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100113 }
114 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115 if (iommu_fullflush)
Joerg Roedel3610f212008-09-25 12:13:54 +0200116 need_flush = true;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100117 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
118
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 return offset;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100120}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121
122static void free_iommu(unsigned long offset, int size)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100123{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 unsigned long flags;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100125
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 spin_lock_irqsave(&iommu_bitmap_lock, flags);
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800127 iommu_area_free(iommu_gart_bitmap, offset, size);
Joerg Roedel70d7d352008-12-02 20:16:03 +0100128 if (offset >= next_bit)
129 next_bit = offset + size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100131}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Ingo Molnar05fccb02008-01-30 13:30:12 +0100133/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 * Use global flush state to avoid races with multiple flushers.
135 */
Andi Kleena32073b2006-06-26 13:56:40 +0200136static void flush_gart(void)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100137{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 unsigned long flags;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100139
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140 spin_lock_irqsave(&iommu_bitmap_lock, flags);
Andi Kleena32073b2006-06-26 13:56:40 +0200141 if (need_flush) {
142 k8_flush_garts();
Joerg Roedel3610f212008-09-25 12:13:54 +0200143 need_flush = false;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100144 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100146}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148#ifdef CONFIG_IOMMU_LEAK
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149/* Debugging aid for drivers that don't free their IOMMU tables */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150static int leak_trace;
Joerg Roedel79da0872007-10-24 12:49:49 +0200151static int iommu_leak_pages = 20;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100152
Joerg Roedel79da0872007-10-24 12:49:49 +0200153static void dump_leak(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154{
Ingo Molnar05fccb02008-01-30 13:30:12 +0100155 static int dump;
156
FUJITA Tomonori19c1a6f2009-04-14 09:43:19 +0900157 if (dump)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100158 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 dump = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100160
FUJITA Tomonori19c1a6f2009-04-14 09:43:19 +0900161 show_stack(NULL, NULL);
162 debug_dma_dump_mappings(NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164#endif
165
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100166static void iommu_full(struct device *dev, size_t size, int dir)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167{
Ingo Molnar05fccb02008-01-30 13:30:12 +0100168 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 * Ran out of IOMMU space for this operation. This is very bad.
170 * Unfortunately the drivers cannot handle this operation properly.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100171 * Return some non mapped prereserved space in the aperture and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 * let the Northbridge deal with it. This will result in garbage
173 * in the IO operation. When the size exceeds the prereserved space
Ingo Molnar05fccb02008-01-30 13:30:12 +0100174 * memory corruption will occur or random memory will be DMAed
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 * out. Hopefully no network devices use single mappings that big.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100176 */
177
Greg Kroah-Hartmanfc3a8822008-05-02 06:02:41 +0200178 dev_err(dev, "PCI-DMA: Out of IOMMU space for %lu bytes\n", size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100180 if (size > PAGE_SIZE*EMERGENCY_PAGES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 if (dir == PCI_DMA_FROMDEVICE || dir == PCI_DMA_BIDIRECTIONAL)
182 panic("PCI-DMA: Memory would be corrupted\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100183 if (dir == PCI_DMA_TODEVICE || dir == PCI_DMA_BIDIRECTIONAL)
184 panic(KERN_ERR
185 "PCI-DMA: Random memory would be DMAed\n");
186 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100188 dump_leak();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190}
191
Ingo Molnar05fccb02008-01-30 13:30:12 +0100192static inline int
193need_iommu(struct device *dev, unsigned long addr, size_t size)
194{
FUJITA Tomonoria4c2baa2009-07-10 10:04:55 +0900195 return force_iommu || !dma_capable(dev, addr, size);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100196}
197
198static inline int
199nonforced_iommu(struct device *dev, unsigned long addr, size_t size)
200{
FUJITA Tomonoria4c2baa2009-07-10 10:04:55 +0900201 return !dma_capable(dev, addr, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202}
203
204/* Map a single continuous physical area into the IOMMU.
205 * Caller needs to check if the iommu is needed and flush.
206 */
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100207static dma_addr_t dma_map_area(struct device *dev, dma_addr_t phys_mem,
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900208 size_t size, int dir, unsigned long align_mask)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100209{
Joerg Roedel1477b8e2008-10-15 22:02:11 -0700210 unsigned long npages = iommu_num_pages(phys_mem, size, PAGE_SIZE);
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900211 unsigned long iommu_page = alloc_iommu(dev, npages, align_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 int i;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100213
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 if (iommu_page == -1) {
215 if (!nonforced_iommu(dev, phys_mem, size))
Ingo Molnar05fccb02008-01-30 13:30:12 +0100216 return phys_mem;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 if (panic_on_overflow)
218 panic("dma_map_area overflow %lu bytes\n", size);
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100219 iommu_full(dev, size, dir);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220 return bad_dma_address;
221 }
222
223 for (i = 0; i < npages; i++) {
224 iommu_gatt_base[iommu_page + i] = GPTE_ENCODE(phys_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 phys_mem += PAGE_SIZE;
226 }
227 return iommu_bus_base + iommu_page*PAGE_SIZE + (phys_mem & ~PAGE_MASK);
228}
229
230/* Map a single area into the IOMMU */
FUJITA Tomonori052aedb2009-01-05 23:47:23 +0900231static dma_addr_t gart_map_page(struct device *dev, struct page *page,
232 unsigned long offset, size_t size,
233 enum dma_data_direction dir,
234 struct dma_attrs *attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235{
Ingo Molnar2be62142008-04-19 19:19:56 +0200236 unsigned long bus;
FUJITA Tomonori052aedb2009-01-05 23:47:23 +0900237 phys_addr_t paddr = page_to_phys(page) + offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 if (!dev)
Joerg Roedel6c505ce2008-08-19 16:32:45 +0200240 dev = &x86_dma_fallback_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241
Ingo Molnar2be62142008-04-19 19:19:56 +0200242 if (!need_iommu(dev, paddr, size))
243 return paddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900245 bus = dma_map_area(dev, paddr, size, dir, 0);
246 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100247
248 return bus;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100249}
250
251/*
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200252 * Free a DMA mapping.
253 */
FUJITA Tomonori052aedb2009-01-05 23:47:23 +0900254static void gart_unmap_page(struct device *dev, dma_addr_t dma_addr,
255 size_t size, enum dma_data_direction dir,
256 struct dma_attrs *attrs)
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200257{
258 unsigned long iommu_page;
259 int npages;
260 int i;
261
262 if (dma_addr < iommu_bus_base + EMERGENCY_PAGES*PAGE_SIZE ||
263 dma_addr >= iommu_bus_base + iommu_size)
264 return;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100265
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200266 iommu_page = (dma_addr - iommu_bus_base)>>PAGE_SHIFT;
Joerg Roedel1477b8e2008-10-15 22:02:11 -0700267 npages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200268 for (i = 0; i < npages; i++) {
269 iommu_gatt_base[iommu_page + i] = gart_unmapped_entry;
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200270 }
271 free_iommu(iommu_page, npages);
272}
273
274/*
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100275 * Wrapper for pci_unmap_single working with scatterlists.
276 */
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900277static void gart_unmap_sg(struct device *dev, struct scatterlist *sg, int nents,
278 enum dma_data_direction dir, struct dma_attrs *attrs)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100279{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200280 struct scatterlist *s;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100281 int i;
282
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200283 for_each_sg(sg, s, nents, i) {
Jon Mason60b08c62006-02-26 04:18:22 +0100284 if (!s->dma_length || !s->length)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100285 break;
FUJITA Tomonorid7dff842009-01-05 23:47:28 +0900286 gart_unmap_page(dev, s->dma_address, s->dma_length, dir, NULL);
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100287 }
288}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289
290/* Fallback for dma_map_sg in case of overflow */
291static int dma_map_sg_nonforce(struct device *dev, struct scatterlist *sg,
292 int nents, int dir)
293{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200294 struct scatterlist *s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295 int i;
296
297#ifdef CONFIG_IOMMU_DEBUG
298 printk(KERN_DEBUG "dma_map_sg overflow\n");
299#endif
300
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200301 for_each_sg(sg, s, nents, i) {
Jens Axboe58b053e2007-10-22 20:02:46 +0200302 unsigned long addr = sg_phys(s);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100303
304 if (nonforced_iommu(dev, addr, s->length)) {
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900305 addr = dma_map_area(dev, addr, s->length, dir, 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100306 if (addr == bad_dma_address) {
307 if (i > 0)
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900308 gart_unmap_sg(dev, sg, i, dir, NULL);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100309 nents = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 sg[0].dma_length = 0;
311 break;
312 }
313 }
314 s->dma_address = addr;
315 s->dma_length = s->length;
316 }
Andi Kleena32073b2006-06-26 13:56:40 +0200317 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100318
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 return nents;
320}
321
322/* Map multiple scatterlist entries continuous into the first. */
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800323static int __dma_map_cont(struct device *dev, struct scatterlist *start,
324 int nelems, struct scatterlist *sout,
325 unsigned long pages)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326{
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900327 unsigned long iommu_start = alloc_iommu(dev, pages, 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100328 unsigned long iommu_page = iommu_start;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200329 struct scatterlist *s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 int i;
331
332 if (iommu_start == -1)
333 return -1;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200334
335 for_each_sg(start, s, nelems, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 unsigned long pages, addr;
337 unsigned long phys_addr = s->dma_address;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100338
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200339 BUG_ON(s != start && s->offset);
340 if (s == start) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 sout->dma_address = iommu_bus_base;
342 sout->dma_address += iommu_page*PAGE_SIZE + s->offset;
343 sout->dma_length = s->length;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100344 } else {
345 sout->dma_length += s->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 }
347
348 addr = phys_addr;
Joerg Roedel1477b8e2008-10-15 22:02:11 -0700349 pages = iommu_num_pages(s->offset, s->length, PAGE_SIZE);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100350 while (pages--) {
351 iommu_gatt_base[iommu_page] = GPTE_ENCODE(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 addr += PAGE_SIZE;
353 iommu_page++;
Andi Kleen0d5410642006-02-12 14:34:59 -0800354 }
Ingo Molnar05fccb02008-01-30 13:30:12 +0100355 }
356 BUG_ON(iommu_page - iommu_start != pages);
357
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 return 0;
359}
360
Ingo Molnar05fccb02008-01-30 13:30:12 +0100361static inline int
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800362dma_map_cont(struct device *dev, struct scatterlist *start, int nelems,
363 struct scatterlist *sout, unsigned long pages, int need)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200365 if (!need) {
366 BUG_ON(nelems != 1);
FUJITA Tomonorie88a39d2007-10-25 09:13:32 +0200367 sout->dma_address = start->dma_address;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200368 sout->dma_length = start->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 return 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200370 }
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800371 return __dma_map_cont(dev, start, nelems, sout, pages);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372}
Ingo Molnar05fccb02008-01-30 13:30:12 +0100373
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374/*
375 * DMA map all entries in a scatterlist.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100376 * Merge chunks that have page aligned sizes into a continuous mapping.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 */
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900378static int gart_map_sg(struct device *dev, struct scatterlist *sg, int nents,
379 enum dma_data_direction dir, struct dma_attrs *attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200381 struct scatterlist *s, *ps, *start_sg, *sgmap;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100382 int need = 0, nextneed, i, out, start;
383 unsigned long pages = 0;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800384 unsigned int seg_size;
385 unsigned int max_seg_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386
Ingo Molnar05fccb02008-01-30 13:30:12 +0100387 if (nents == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 return 0;
389
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 if (!dev)
Joerg Roedel6c505ce2008-08-19 16:32:45 +0200391 dev = &x86_dma_fallback_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
393 out = 0;
394 start = 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200395 start_sg = sgmap = sg;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800396 seg_size = 0;
397 max_seg_size = dma_get_max_seg_size(dev);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200398 ps = NULL; /* shut up gcc */
399 for_each_sg(sg, s, nents, i) {
Jens Axboe58b053e2007-10-22 20:02:46 +0200400 dma_addr_t addr = sg_phys(s);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
Ingo Molnar05fccb02008-01-30 13:30:12 +0100402 s->dma_address = addr;
403 BUG_ON(s->length == 0);
404
405 nextneed = need_iommu(dev, addr, s->length);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406
407 /* Handle the previous not yet processed entries */
408 if (i > start) {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100409 /*
410 * Can only merge when the last chunk ends on a
411 * page boundary and the new one doesn't have an
412 * offset.
413 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 if (!iommu_merge || !nextneed || !need || s->offset ||
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800415 (s->length + seg_size > max_seg_size) ||
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200416 (ps->offset + ps->length) % PAGE_SIZE) {
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800417 if (dma_map_cont(dev, start_sg, i - start,
418 sgmap, pages, need) < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 goto error;
420 out++;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800421 seg_size = 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200422 sgmap = sg_next(sgmap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 pages = 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200424 start = i;
425 start_sg = s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 }
427 }
428
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800429 seg_size += s->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 need = nextneed;
Joerg Roedel1477b8e2008-10-15 22:02:11 -0700431 pages += iommu_num_pages(s->offset, s->length, PAGE_SIZE);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200432 ps = s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 }
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800434 if (dma_map_cont(dev, start_sg, i - start, sgmap, pages, need) < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 goto error;
436 out++;
Andi Kleena32073b2006-06-26 13:56:40 +0200437 flush_gart();
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200438 if (out < nents) {
439 sgmap = sg_next(sgmap);
440 sgmap->dma_length = 0;
441 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442 return out;
443
444error:
Andi Kleena32073b2006-06-26 13:56:40 +0200445 flush_gart();
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900446 gart_unmap_sg(dev, sg, out, dir, NULL);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100447
Kevin VanMarena1002a42006-02-03 21:51:32 +0100448 /* When it was forced or merged try again in a dumb way */
449 if (force_iommu || iommu_merge) {
450 out = dma_map_sg_nonforce(dev, sg, nents, dir);
451 if (out > 0)
452 return out;
453 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 if (panic_on_overflow)
455 panic("dma_map_sg: overflow on %lu pages\n", pages);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100456
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100457 iommu_full(dev, pages << PAGE_SHIFT, dir);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200458 for_each_sg(sg, s, nents, i)
459 s->dma_address = bad_dma_address;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 return 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100461}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462
Joerg Roedel94581092008-08-19 16:32:39 +0200463/* allocate and map a coherent mapping */
464static void *
465gart_alloc_coherent(struct device *dev, size_t size, dma_addr_t *dma_addr,
466 gfp_t flag)
467{
FUJITA Tomonorif6a32a32008-09-11 23:08:48 +0900468 dma_addr_t paddr;
FUJITA Tomonori421076e2008-08-22 16:29:10 +0900469 unsigned long align_mask;
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900470 struct page *page;
Joerg Roedel94581092008-08-19 16:32:39 +0200471
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900472 if (force_iommu && !(flag & GFP_DMA)) {
473 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
474 page = alloc_pages(flag | __GFP_ZERO, get_order(size));
475 if (!page)
476 return NULL;
Joerg Roedel94581092008-08-19 16:32:39 +0200477
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900478 align_mask = (1UL << get_order(size)) - 1;
479 paddr = dma_map_area(dev, page_to_phys(page), size,
480 DMA_BIDIRECTIONAL, align_mask);
FUJITA Tomonorif6a32a32008-09-11 23:08:48 +0900481
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900482 flush_gart();
483 if (paddr != bad_dma_address) {
484 *dma_addr = paddr;
485 return page_address(page);
486 }
487 __free_pages(page, get_order(size));
488 } else
489 return dma_generic_alloc_coherent(dev, size, dma_addr, flag);
Joerg Roedel94581092008-08-19 16:32:39 +0200490
491 return NULL;
492}
493
Joerg Roedel43a5a5a2008-08-19 16:32:40 +0200494/* free a coherent mapping */
495static void
496gart_free_coherent(struct device *dev, size_t size, void *vaddr,
497 dma_addr_t dma_addr)
498{
FUJITA Tomonorid7dff842009-01-05 23:47:28 +0900499 gart_unmap_page(dev, dma_addr, size, DMA_BIDIRECTIONAL, NULL);
Joerg Roedel43a5a5a2008-08-19 16:32:40 +0200500 free_pages((unsigned long)vaddr, get_order(size));
501}
502
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100503static int no_agp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
505static __init unsigned long check_iommu_size(unsigned long aper, u64 aper_size)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100506{
507 unsigned long a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508
Ingo Molnar05fccb02008-01-30 13:30:12 +0100509 if (!iommu_size) {
510 iommu_size = aper_size;
511 if (!no_agp)
512 iommu_size /= 2;
513 }
514
515 a = aper + iommu_size;
Andi Kleen31422c52008-02-04 16:48:08 +0100516 iommu_size -= round_up(a, PMD_PAGE_SIZE) - a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517
Ingo Molnar05fccb02008-01-30 13:30:12 +0100518 if (iommu_size < 64*1024*1024) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519 printk(KERN_WARNING
Ingo Molnar05fccb02008-01-30 13:30:12 +0100520 "PCI-DMA: Warning: Small IOMMU %luMB."
521 " Consider increasing the AGP aperture in BIOS\n",
522 iommu_size >> 20);
523 }
524
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 return iommu_size;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100526}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527
Ingo Molnar05fccb02008-01-30 13:30:12 +0100528static __init unsigned read_aperture(struct pci_dev *dev, u32 *size)
529{
530 unsigned aper_size = 0, aper_base_32, aper_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531 u64 aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200533 pci_read_config_dword(dev, AMD64_GARTAPERTUREBASE, &aper_base_32);
534 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &aper_order);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100535 aper_order = (aper_order >> 1) & 7;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536
Ingo Molnar05fccb02008-01-30 13:30:12 +0100537 aper_base = aper_base_32 & 0x7fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 aper_base <<= 25;
539
Ingo Molnar05fccb02008-01-30 13:30:12 +0100540 aper_size = (32 * 1024 * 1024) << aper_order;
541 if (aper_base + aper_size > 0x100000000UL || !aper_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 aper_base = 0;
543
544 *size = aper_size;
545 return aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100546}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200548static void enable_gart_translations(void)
549{
550 int i;
551
552 for (i = 0; i < num_k8_northbridges; i++) {
553 struct pci_dev *dev = k8_northbridges[i];
554
555 enable_gart_translation(dev, __pa(agp_gatt_table));
556 }
557}
558
559/*
560 * If fix_up_north_bridges is set, the north bridges have to be fixed up on
561 * resume in the same way as they are handled in gart_iommu_hole_init().
562 */
563static bool fix_up_north_bridges;
564static u32 aperture_order;
565static u32 aperture_alloc;
566
567void set_up_gart_resume(u32 aper_order, u32 aper_alloc)
568{
569 fix_up_north_bridges = true;
570 aperture_order = aper_order;
571 aperture_alloc = aper_alloc;
572}
573
Pavel Machekcd763742008-05-29 00:30:21 -0700574static int gart_resume(struct sys_device *dev)
575{
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200576 printk(KERN_INFO "PCI-DMA: Resuming GART IOMMU\n");
577
578 if (fix_up_north_bridges) {
579 int i;
580
581 printk(KERN_INFO "PCI-DMA: Restoring GART aperture settings\n");
582
583 for (i = 0; i < num_k8_northbridges; i++) {
584 struct pci_dev *dev = k8_northbridges[i];
585
586 /*
587 * Don't enable translations just yet. That is the next
588 * step. Restore the pre-suspend aperture settings.
589 */
590 pci_write_config_dword(dev, AMD64_GARTAPERTURECTL,
591 aperture_order << 1);
592 pci_write_config_dword(dev, AMD64_GARTAPERTUREBASE,
593 aperture_alloc >> 25);
594 }
595 }
596
597 enable_gart_translations();
598
Pavel Machekcd763742008-05-29 00:30:21 -0700599 return 0;
600}
601
602static int gart_suspend(struct sys_device *dev, pm_message_t state)
603{
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200604 return 0;
Pavel Machekcd763742008-05-29 00:30:21 -0700605}
606
607static struct sysdev_class gart_sysdev_class = {
608 .name = "gart",
609 .suspend = gart_suspend,
610 .resume = gart_resume,
611
612};
613
614static struct sys_device device_gart = {
615 .id = 0,
616 .cls = &gart_sysdev_class,
617};
618
Ingo Molnar05fccb02008-01-30 13:30:12 +0100619/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620 * Private Northbridge GATT initialization in case we cannot use the
Ingo Molnar05fccb02008-01-30 13:30:12 +0100621 * AGP driver for some reason.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 */
623static __init int init_k8_gatt(struct agp_kern_info *info)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100624{
625 unsigned aper_size, gatt_size, new_aper_size;
626 unsigned aper_base, new_aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 struct pci_dev *dev;
628 void *gatt;
Pavel Machekcd763742008-05-29 00:30:21 -0700629 int i, error;
Andi Kleena32073b2006-06-26 13:56:40 +0200630
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 printk(KERN_INFO "PCI-DMA: Disabling AGP.\n");
632 aper_size = aper_base = info->aper_size = 0;
Andi Kleena32073b2006-06-26 13:56:40 +0200633 dev = NULL;
634 for (i = 0; i < num_k8_northbridges; i++) {
635 dev = k8_northbridges[i];
Ingo Molnar05fccb02008-01-30 13:30:12 +0100636 new_aper_base = read_aperture(dev, &new_aper_size);
637 if (!new_aper_base)
638 goto nommu;
639
640 if (!aper_base) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 aper_size = new_aper_size;
642 aper_base = new_aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100643 }
644 if (aper_size != new_aper_size || aper_base != new_aper_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 goto nommu;
646 }
647 if (!aper_base)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100648 goto nommu;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 info->aper_base = aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100650 info->aper_size = aper_size >> 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651
Ingo Molnar05fccb02008-01-30 13:30:12 +0100652 gatt_size = (aper_size >> PAGE_SHIFT) * sizeof(u32);
Joerg Roedel01142672008-09-25 12:42:12 +0200653 gatt = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
654 get_order(gatt_size));
Ingo Molnar05fccb02008-01-30 13:30:12 +0100655 if (!gatt)
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200656 panic("Cannot allocate GATT table");
Arjan van de Ven6d238cc2008-01-30 13:34:06 +0100657 if (set_memory_uc((unsigned long)gatt, gatt_size >> PAGE_SHIFT))
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200658 panic("Could not set GART PTEs to uncacheable pages");
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200659
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 agp_gatt_table = gatt;
Andi Kleena32073b2006-06-26 13:56:40 +0200661
Pavel Machekcd763742008-05-29 00:30:21 -0700662 error = sysdev_class_register(&gart_sysdev_class);
663 if (!error)
664 error = sysdev_register(&device_gart);
665 if (error)
Joerg Roedel237a6222008-09-25 12:13:53 +0200666 panic("Could not register gart_sysdev -- "
667 "would corrupt data on next suspend");
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200668
Andi Kleena32073b2006-06-26 13:56:40 +0200669 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100670
671 printk(KERN_INFO "PCI-DMA: aperture base @ %x size %u KB\n",
672 aper_base, aper_size>>10);
Yinghai Lu7ab073b2008-07-12 14:30:35 -0700673
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 return 0;
675
676 nommu:
Ingo Molnar05fccb02008-01-30 13:30:12 +0100677 /* Should not happen anymore */
Pavel Machek8f596102008-04-01 14:24:03 +0200678 printk(KERN_WARNING "PCI-DMA: More than 4GB of RAM and no IOMMU\n"
Joe Perchesad361c92009-07-06 13:05:40 -0700679 "falling back to iommu=soft.\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100680 return -1;
681}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900683static struct dma_map_ops gart_dma_ops = {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100684 .map_sg = gart_map_sg,
685 .unmap_sg = gart_unmap_sg,
FUJITA Tomonori052aedb2009-01-05 23:47:23 +0900686 .map_page = gart_map_page,
687 .unmap_page = gart_unmap_page,
Joerg Roedel94581092008-08-19 16:32:39 +0200688 .alloc_coherent = gart_alloc_coherent,
Joerg Roedel43a5a5a2008-08-19 16:32:40 +0200689 .free_coherent = gart_free_coherent,
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100690};
691
FUJITA Tomonori338bac52009-10-27 16:34:44 +0900692static void gart_iommu_shutdown(void)
Yinghai Lubc2cea62007-07-21 17:11:28 +0200693{
694 struct pci_dev *dev;
695 int i;
696
FUJITA Tomonori338bac52009-10-27 16:34:44 +0900697 if (no_agp)
Yinghai Lubc2cea62007-07-21 17:11:28 +0200698 return;
699
Ingo Molnar05fccb02008-01-30 13:30:12 +0100700 for (i = 0; i < num_k8_northbridges; i++) {
701 u32 ctl;
Yinghai Lubc2cea62007-07-21 17:11:28 +0200702
Ingo Molnar05fccb02008-01-30 13:30:12 +0100703 dev = k8_northbridges[i];
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200704 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &ctl);
Yinghai Lubc2cea62007-07-21 17:11:28 +0200705
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200706 ctl &= ~GARTEN;
Yinghai Lubc2cea62007-07-21 17:11:28 +0200707
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200708 pci_write_config_dword(dev, AMD64_GARTAPERTURECTL, ctl);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100709 }
Yinghai Lubc2cea62007-07-21 17:11:28 +0200710}
711
FUJITA Tomonoride957622009-11-10 19:46:14 +0900712int __init gart_iommu_init(void)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100713{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 struct agp_kern_info info;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 unsigned long iommu_start;
Yinghai Lud99e9012008-10-04 15:55:12 -0700716 unsigned long aper_base, aper_size;
717 unsigned long start_pfn, end_pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 unsigned long scratch;
719 long i;
720
Bjorn Helgaas55aab5f2008-12-17 12:52:34 -0700721 if (cache_k8_northbridges() < 0 || num_k8_northbridges == 0)
FUJITA Tomonoride957622009-11-10 19:46:14 +0900722 return 0;
Andi Kleena32073b2006-06-26 13:56:40 +0200723
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724#ifndef CONFIG_AGP_AMD64
Ingo Molnar05fccb02008-01-30 13:30:12 +0100725 no_agp = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726#else
727 /* Makefile puts PCI initialization via subsys_initcall first. */
728 /* Add other K8 AGP bridge drivers here */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100729 no_agp = no_agp ||
730 (agp_amd64_init() < 0) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 (agp_copy_info(agp_bridge, &info) < 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100732#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 if (no_iommu ||
Yinghai Luc987d122008-06-24 22:14:09 -0700735 (!force_iommu && max_pfn <= MAX_DMA32_PFN) ||
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200736 !gart_iommu_aperture ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 (no_agp && init_k8_gatt(&info) < 0)) {
Yinghai Luc987d122008-06-24 22:14:09 -0700738 if (max_pfn > MAX_DMA32_PFN) {
Pavel Machek8f596102008-04-01 14:24:03 +0200739 printk(KERN_WARNING "More than 4GB of memory "
Joerg Roedel237a6222008-09-25 12:13:53 +0200740 "but GART IOMMU not available.\n");
741 printk(KERN_WARNING "falling back to iommu=soft.\n");
Jon Mason5b7b6442006-02-03 21:51:59 +0100742 }
FUJITA Tomonoride957622009-11-10 19:46:14 +0900743 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 }
745
Yinghai Lud99e9012008-10-04 15:55:12 -0700746 /* need to map that range */
747 aper_size = info.aper_size << 20;
748 aper_base = info.aper_base;
749 end_pfn = (aper_base>>PAGE_SHIFT) + (aper_size>>PAGE_SHIFT);
750 if (end_pfn > max_low_pfn_mapped) {
751 start_pfn = (aper_base>>PAGE_SHIFT);
752 init_memory_mapping(start_pfn<<PAGE_SHIFT, end_pfn<<PAGE_SHIFT);
753 }
754
Jon Mason5b7b6442006-02-03 21:51:59 +0100755 printk(KERN_INFO "PCI-DMA: using GART IOMMU.\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100756 iommu_size = check_iommu_size(info.aper_base, aper_size);
757 iommu_pages = iommu_size >> PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758
Joerg Roedel01142672008-09-25 12:42:12 +0200759 iommu_gart_bitmap = (void *) __get_free_pages(GFP_KERNEL | __GFP_ZERO,
Ingo Molnar05fccb02008-01-30 13:30:12 +0100760 get_order(iommu_pages/8));
761 if (!iommu_gart_bitmap)
762 panic("Cannot allocate iommu bitmap\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763
764#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100765 if (leak_trace) {
FUJITA Tomonori19c1a6f2009-04-14 09:43:19 +0900766 int ret;
767
768 ret = dma_debug_resize_entries(iommu_pages);
769 if (ret)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100770 printk(KERN_DEBUG
FUJITA Tomonori19c1a6f2009-04-14 09:43:19 +0900771 "PCI-DMA: Cannot trace all the entries\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100772 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773#endif
774
Ingo Molnar05fccb02008-01-30 13:30:12 +0100775 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 * Out of IOMMU space handling.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100777 * Reserve some invalid pages at the beginning of the GART.
778 */
FUJITA Tomonorid26dbc52008-09-22 22:35:07 +0900779 iommu_area_reserve(iommu_gart_bitmap, 0, EMERGENCY_PAGES);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780
Ingo Molnar05fccb02008-01-30 13:30:12 +0100781 agp_memory_reserved = iommu_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782 printk(KERN_INFO
783 "PCI-DMA: Reserving %luMB of IOMMU area in the AGP aperture\n",
Ingo Molnar05fccb02008-01-30 13:30:12 +0100784 iommu_size >> 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785
Ingo Molnar05fccb02008-01-30 13:30:12 +0100786 iommu_start = aper_size - iommu_size;
787 iommu_bus_base = info.aper_base + iommu_start;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 bad_dma_address = iommu_bus_base;
789 iommu_gatt_base = agp_gatt_table + (iommu_start>>PAGE_SHIFT);
790
Ingo Molnar05fccb02008-01-30 13:30:12 +0100791 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 * Unmap the IOMMU part of the GART. The alias of the page is
793 * always mapped with cache enabled and there is no full cache
794 * coherency across the GART remapping. The unmapping avoids
795 * automatic prefetches from the CPU allocating cache lines in
796 * there. All CPU accesses are done via the direct mapping to
797 * the backing memory. The GART address is only used by PCI
Ingo Molnar05fccb02008-01-30 13:30:12 +0100798 * devices.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 */
Andi Kleen28d6ee42008-02-04 16:48:08 +0100800 set_memory_np((unsigned long)__va(iommu_bus_base),
801 iommu_size >> PAGE_SHIFT);
Ingo Molnar184652e2008-02-14 23:30:20 +0100802 /*
803 * Tricky. The GART table remaps the physical memory range,
804 * so the CPU wont notice potential aliases and if the memory
805 * is remapped to UC later on, we might surprise the PCI devices
806 * with a stray writeout of a cacheline. So play it sure and
807 * do an explicit, full-scale wbinvd() _after_ having marked all
808 * the pages as Not-Present:
809 */
810 wbinvd();
Mark Langsdorffe2245c2009-07-05 15:50:52 -0500811
812 /*
813 * Now all caches are flushed and we can safely enable
814 * GART hardware. Doing it early leaves the possibility
815 * of stale cache entries that can lead to GART PTE
816 * errors.
817 */
818 enable_gart_translations();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819
Ingo Molnar05fccb02008-01-30 13:30:12 +0100820 /*
Pavel Machekfa3d3192008-06-26 00:25:43 +0200821 * Try to workaround a bug (thanks to BenH):
Ingo Molnar05fccb02008-01-30 13:30:12 +0100822 * Set unmapped entries to a scratch page instead of 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823 * Any prefetches that hit unmapped entries won't get an bus abort
Pavel Machekfa3d3192008-06-26 00:25:43 +0200824 * then. (P2P bridge may be prefetching on DMA reads).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825 */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100826 scratch = get_zeroed_page(GFP_KERNEL);
827 if (!scratch)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828 panic("Cannot allocate iommu scratch page");
829 gart_unmapped_entry = GPTE_ENCODE(__pa(scratch));
Ingo Molnar05fccb02008-01-30 13:30:12 +0100830 for (i = EMERGENCY_PAGES; i < iommu_pages; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 iommu_gatt_base[i] = gart_unmapped_entry;
832
Andi Kleena32073b2006-06-26 13:56:40 +0200833 flush_gart();
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100834 dma_ops = &gart_dma_ops;
FUJITA Tomonori338bac52009-10-27 16:34:44 +0900835 x86_platform.iommu_shutdown = gart_iommu_shutdown;
FUJITA Tomonoride957622009-11-10 19:46:14 +0900836
837 return 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100838}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839
Sam Ravnborg43999d92007-03-16 21:07:36 +0100840void __init gart_parse_options(char *p)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100841{
842 int arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100845 if (!strncmp(p, "leak", 4)) {
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100846 leak_trace = 1;
847 p += 4;
Joerg Roedel237a6222008-09-25 12:13:53 +0200848 if (*p == '=')
849 ++p;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100850 if (isdigit(*p) && get_option(&p, &arg))
851 iommu_leak_pages = arg;
852 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853#endif
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100854 if (isdigit(*p) && get_option(&p, &arg))
855 iommu_size = arg;
Joe Perches41855b72009-11-09 17:58:50 -0800856 if (!strncmp(p, "fullflush", 9))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100857 iommu_fullflush = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100858 if (!strncmp(p, "nofullflush", 11))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100859 iommu_fullflush = 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100860 if (!strncmp(p, "noagp", 5))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100861 no_agp = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100862 if (!strncmp(p, "noaperture", 10))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100863 fix_aperture = 0;
864 /* duplicated from pci-dma.c */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100865 if (!strncmp(p, "force", 5))
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200866 gart_iommu_aperture_allowed = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100867 if (!strncmp(p, "allowed", 7))
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200868 gart_iommu_aperture_allowed = 1;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100869 if (!strncmp(p, "memaper", 7)) {
870 fallback_aper_force = 1;
871 p += 7;
872 if (*p == '=') {
873 ++p;
874 if (get_option(&p, &arg))
875 fallback_aper_order = arg;
876 }
877 }
878}