blob: 858a995f3d3be6a9f904fa2df21df13ce046ccb5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * I/O SAPIC support.
3 *
4 * Copyright (C) 1999 Intel Corp.
5 * Copyright (C) 1999 Asit Mallick <asit.k.mallick@intel.com>
6 * Copyright (C) 2000-2002 J.I. Lee <jung-ik.lee@intel.com>
7 * Copyright (C) 1999-2000, 2002-2003 Hewlett-Packard Co.
8 * David Mosberger-Tang <davidm@hpl.hp.com>
9 * Copyright (C) 1999 VA Linux Systems
10 * Copyright (C) 1999,2000 Walt Drummond <drummond@valinux.com>
11 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090012 * 00/04/19 D. Mosberger Rewritten to mirror more closely the x86 I/O
13 * APIC code. In particular, we now have separate
14 * handlers for edge and level triggered
15 * interrupts.
16 * 00/10/27 Asit Mallick, Goutham Rao <goutham.rao@intel.com> IRQ vector
17 * allocation PCI to vector mapping, shared PCI
18 * interrupts.
19 * 00/10/27 D. Mosberger Document things a bit more to make them more
20 * understandable. Clean up much of the old
21 * IOSAPIC cruft.
22 * 01/07/27 J.I. Lee PCI irq routing, Platform/Legacy interrupts
23 * and fixes for ACPI S5(SoftOff) support.
Linus Torvalds1da177e2005-04-16 15:20:36 -070024 * 02/01/23 J.I. Lee iosapic pgm fixes for PCI irq routing from _PRT
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090025 * 02/01/07 E. Focht <efocht@ess.nec.de> Redirectable interrupt
26 * vectors in iosapic_set_affinity(),
27 * initializations for /proc/irq/#/smp_affinity
Linus Torvalds1da177e2005-04-16 15:20:36 -070028 * 02/04/02 P. Diefenbaugh Cleaned up ACPI PCI IRQ routing.
29 * 02/04/18 J.I. Lee bug fix in iosapic_init_pci_irq
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090030 * 02/04/30 J.I. Lee bug fix in find_iosapic to fix ACPI PCI IRQ to
31 * IOSAPIC mapping error
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 * 02/07/29 T. Kochi Allocate interrupt vectors dynamically
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090033 * 02/08/04 T. Kochi Cleaned up terminology (irq, global system
34 * interrupt, vector, etc.)
35 * 02/09/20 D. Mosberger Simplified by taking advantage of ACPI's
36 * pci_irq code.
Linus Torvalds1da177e2005-04-16 15:20:36 -070037 * 03/02/19 B. Helgaas Make pcat_compat system-wide, not per-IOSAPIC.
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090038 * Remove iosapic_address & gsi_base from
39 * external interfaces. Rationalize
40 * __init/__devinit attributes.
Linus Torvalds1da177e2005-04-16 15:20:36 -070041 * 04/12/04 Ashok Raj <ashok.raj@intel.com> Intel Corporation 2004
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090042 * Updated to work with irq migration necessary
43 * for CPU Hotplug
Linus Torvalds1da177e2005-04-16 15:20:36 -070044 */
45/*
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090046 * Here is what the interrupt logic between a PCI device and the kernel looks
47 * like:
Linus Torvalds1da177e2005-04-16 15:20:36 -070048 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090049 * (1) A PCI device raises one of the four interrupt pins (INTA, INTB, INTC,
50 * INTD). The device is uniquely identified by its bus-, and slot-number
51 * (the function number does not matter here because all functions share
52 * the same interrupt lines).
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090054 * (2) The motherboard routes the interrupt line to a pin on a IOSAPIC
55 * controller. Multiple interrupt lines may have to share the same
56 * IOSAPIC pin (if they're level triggered and use the same polarity).
57 * Each interrupt line has a unique Global System Interrupt (GSI) number
58 * which can be calculated as the sum of the controller's base GSI number
59 * and the IOSAPIC pin number to which the line connects.
Linus Torvalds1da177e2005-04-16 15:20:36 -070060 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090061 * (3) The IOSAPIC uses an internal routing table entries (RTEs) to map the
62 * IOSAPIC pin into the IA-64 interrupt vector. This interrupt vector is then
63 * sent to the CPU.
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090065 * (4) The kernel recognizes an interrupt as an IRQ. The IRQ interface is
66 * used as architecture-independent interrupt handling mechanism in Linux.
67 * As an IRQ is a number, we have to have
68 * IA-64 interrupt vector number <-> IRQ number mapping. On smaller
69 * systems, we use one-to-one mapping between IA-64 vector and IRQ. A
70 * platform can implement platform_irq_to_vector(irq) and
Linus Torvalds1da177e2005-04-16 15:20:36 -070071 * platform_local_vector_to_irq(vector) APIs to differentiate the mapping.
Tony Luck7f304912008-08-01 10:13:32 -070072 * Please see also arch/ia64/include/asm/hw_irq.h for those APIs.
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 *
74 * To sum up, there are three levels of mappings involved:
75 *
76 * PCI pin -> global system interrupt (GSI) -> IA-64 vector <-> IRQ
77 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090078 * Note: The term "IRQ" is loosely used everywhere in Linux kernel to
79 * describeinterrupts. Now we use "IRQ" only for Linux IRQ's. ISA IRQ
80 * (isa_irq) is the only exception in this source code.
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83#include <linux/acpi.h>
84#include <linux/init.h>
85#include <linux/irq.h>
86#include <linux/kernel.h>
87#include <linux/list.h>
88#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090089#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070090#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070091#include <linux/string.h>
Kenji Kaneshige24eeb562005-04-25 13:26:23 -070092#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
94#include <asm/delay.h>
95#include <asm/hw_irq.h>
96#include <asm/io.h>
97#include <asm/iosapic.h>
98#include <asm/machvec.h>
99#include <asm/processor.h>
100#include <asm/ptrace.h>
101#include <asm/system.h>
102
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103#undef DEBUG_INTERRUPT_ROUTING
104
105#ifdef DEBUG_INTERRUPT_ROUTING
106#define DBG(fmt...) printk(fmt)
107#else
108#define DBG(fmt...)
109#endif
110
111static DEFINE_SPINLOCK(iosapic_lock);
112
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900113/*
114 * These tables map IA-64 vectors to the IOSAPIC pin that generates this
115 * vector.
116 */
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900117
118#define NO_REF_RTE 0
119
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900120static struct iosapic {
121 char __iomem *addr; /* base address of IOSAPIC */
122 unsigned int gsi_base; /* GSI base */
123 unsigned short num_rte; /* # of RTEs on this IOSAPIC */
124 int rtes_inuse; /* # of RTEs in use on this IOSAPIC */
125#ifdef CONFIG_NUMA
126 unsigned short node; /* numa node association via pxm */
127#endif
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900128 spinlock_t lock; /* lock for indirect reg access */
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900129} iosapic_lists[NR_IOSAPICS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700131struct iosapic_rte_info {
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900132 struct list_head rte_list; /* RTEs sharing the same vector */
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700133 char rte_index; /* IOSAPIC RTE index */
134 int refcnt; /* reference counter */
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900135 struct iosapic *iosapic;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700136} ____cacheline_aligned;
137
138static struct iosapic_intr_info {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900139 struct list_head rtes; /* RTEs using this vector (empty =>
140 * not an IOSAPIC interrupt) */
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900141 int count; /* # of registered RTEs */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900142 u32 low32; /* current value of low word of
143 * Redirection table entry */
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700144 unsigned int dest; /* destination CPU physical ID */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 unsigned char dmode : 3; /* delivery mode (see iosapic.h) */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900146 unsigned char polarity: 1; /* interrupt polarity
147 * (see iosapic.h) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 unsigned char trigger : 1; /* trigger mode (see iosapic.h) */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900149} iosapic_intr_info[NR_IRQS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700151static unsigned char pcat_compat __devinitdata; /* 8259 compatibility flag */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900153static inline void
154iosapic_write(struct iosapic *iosapic, unsigned int reg, u32 val)
155{
156 unsigned long flags;
157
158 spin_lock_irqsave(&iosapic->lock, flags);
159 __iosapic_write(iosapic->addr, reg, val);
160 spin_unlock_irqrestore(&iosapic->lock, flags);
161}
162
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163/*
164 * Find an IOSAPIC associated with a GSI
165 */
166static inline int
167find_iosapic (unsigned int gsi)
168{
169 int i;
170
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700171 for (i = 0; i < NR_IOSAPICS; i++) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900172 if ((unsigned) (gsi - iosapic_lists[i].gsi_base) <
173 iosapic_lists[i].num_rte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 return i;
175 }
176
177 return -1;
178}
179
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900180static inline int __gsi_to_irq(unsigned int gsi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900182 int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 struct iosapic_intr_info *info;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700184 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900186 for (irq = 0; irq < NR_IRQS; irq++) {
187 info = &iosapic_intr_info[irq];
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700188 list_for_each_entry(rte, &info->rtes, rte_list)
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900189 if (rte->iosapic->gsi_base + rte->rte_index == gsi)
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900190 return irq;
191 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 return -1;
193}
194
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195int
196gsi_to_irq (unsigned int gsi)
197{
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700198 unsigned long flags;
199 int irq;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700200
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900201 spin_lock_irqsave(&iosapic_lock, flags);
202 irq = __gsi_to_irq(gsi);
203 spin_unlock_irqrestore(&iosapic_lock, flags);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700204 return irq;
205}
206
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900207static struct iosapic_rte_info *find_rte(unsigned int irq, unsigned int gsi)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700208{
209 struct iosapic_rte_info *rte;
210
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900211 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list)
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900212 if (rte->iosapic->gsi_base + rte->rte_index == gsi)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700213 return rte;
214 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215}
216
217static void
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900218set_rte (unsigned int gsi, unsigned int irq, unsigned int dest, int mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219{
220 unsigned long pol, trigger, dmode;
221 u32 low32, high32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 int rte_index;
223 char redir;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700224 struct iosapic_rte_info *rte;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900225 ia64_vector vector = irq_to_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226
227 DBG(KERN_DEBUG"IOSAPIC: routing vector %d to 0x%x\n", vector, dest);
228
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900229 rte = find_rte(irq, gsi);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700230 if (!rte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 return; /* not an IOSAPIC interrupt */
232
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700233 rte_index = rte->rte_index;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900234 pol = iosapic_intr_info[irq].polarity;
235 trigger = iosapic_intr_info[irq].trigger;
236 dmode = iosapic_intr_info[irq].dmode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
238 redir = (dmode == IOSAPIC_LOWEST_PRIORITY) ? 1 : 0;
239
240#ifdef CONFIG_SMP
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900241 set_irq_affinity_info(irq, (int)(dest & 0xffff), redir);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242#endif
243
244 low32 = ((pol << IOSAPIC_POLARITY_SHIFT) |
245 (trigger << IOSAPIC_TRIGGER_SHIFT) |
246 (dmode << IOSAPIC_DELIVERY_SHIFT) |
247 ((mask ? 1 : 0) << IOSAPIC_MASK_SHIFT) |
248 vector);
249
250 /* dest contains both id and eid */
251 high32 = (dest << IOSAPIC_DEST_SHIFT);
252
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900253 iosapic_write(rte->iosapic, IOSAPIC_RTE_HIGH(rte_index), high32);
254 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900255 iosapic_intr_info[irq].low32 = low32;
256 iosapic_intr_info[irq].dest = dest;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257}
258
259static void
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100260nop (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261{
262 /* do nothing... */
263}
264
Zou Nan haia79561132006-12-07 09:51:35 -0800265
266#ifdef CONFIG_KEXEC
267void
268kexec_disable_iosapic(void)
269{
270 struct iosapic_intr_info *info;
271 struct iosapic_rte_info *rte;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900272 ia64_vector vec;
273 int irq;
274
275 for (irq = 0; irq < NR_IRQS; irq++) {
276 info = &iosapic_intr_info[irq];
277 vec = irq_to_vector(irq);
Zou Nan haia79561132006-12-07 09:51:35 -0800278 list_for_each_entry(rte, &info->rtes,
279 rte_list) {
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900280 iosapic_write(rte->iosapic,
Zou Nan haia79561132006-12-07 09:51:35 -0800281 IOSAPIC_RTE_LOW(rte->rte_index),
282 IOSAPIC_MASK|vec);
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900283 iosapic_eoi(rte->iosapic->addr, vec);
Zou Nan haia79561132006-12-07 09:51:35 -0800284 }
285 }
286}
287#endif
288
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289static void
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100290mask_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291{
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100292 unsigned int irq = data->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 u32 low32;
294 int rte_index;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700295 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900297 if (!iosapic_intr_info[irq].count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 return; /* not an IOSAPIC interrupt! */
299
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900300 /* set only the mask bit */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900301 low32 = iosapic_intr_info[irq].low32 |= IOSAPIC_MASK;
302 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900303 rte_index = rte->rte_index;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900304 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306}
307
308static void
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100309unmask_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310{
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100311 unsigned int irq = data->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 u32 low32;
313 int rte_index;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700314 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900316 if (!iosapic_intr_info[irq].count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 return; /* not an IOSAPIC interrupt! */
318
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900319 low32 = iosapic_intr_info[irq].low32 &= ~IOSAPIC_MASK;
320 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900321 rte_index = rte->rte_index;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900322 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324}
325
326
Yinghai Lud5dedd42009-04-27 17:59:21 -0700327static int
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100328iosapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
329 bool force)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330{
331#ifdef CONFIG_SMP
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100332 unsigned int irq = data->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 u32 high32, low32;
Rusty Russell0de26522008-12-13 21:20:26 +1030334 int cpu, dest, rte_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 int redir = (irq & IA64_IRQ_REDIRECTED) ? 1 : 0;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700336 struct iosapic_rte_info *rte;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900337 struct iosapic *iosapic;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
339 irq &= (~IA64_IRQ_REDIRECTED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340
Rusty Russell0de26522008-12-13 21:20:26 +1030341 cpu = cpumask_first_and(cpu_online_mask, mask);
342 if (cpu >= nr_cpu_ids)
Yinghai Lud5dedd42009-04-27 17:59:21 -0700343 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344
Rusty Russell0de26522008-12-13 21:20:26 +1030345 if (irq_prepare_move(irq, cpu))
Yinghai Lud5dedd42009-04-27 17:59:21 -0700346 return -1;
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900347
Rusty Russell0de26522008-12-13 21:20:26 +1030348 dest = cpu_physical_id(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900350 if (!iosapic_intr_info[irq].count)
Yinghai Lud5dedd42009-04-27 17:59:21 -0700351 return -1; /* not an IOSAPIC interrupt */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352
353 set_irq_affinity_info(irq, dest, redir);
354
355 /* dest contains both id and eid */
356 high32 = dest << IOSAPIC_DEST_SHIFT;
357
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900358 low32 = iosapic_intr_info[irq].low32 & ~(7 << IOSAPIC_DELIVERY_SHIFT);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900359 if (redir)
360 /* change delivery mode to lowest priority */
361 low32 |= (IOSAPIC_LOWEST_PRIORITY << IOSAPIC_DELIVERY_SHIFT);
362 else
363 /* change delivery mode to fixed */
364 low32 |= (IOSAPIC_FIXED << IOSAPIC_DELIVERY_SHIFT);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900365 low32 &= IOSAPIC_VECTOR_MASK;
366 low32 |= irq_to_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900368 iosapic_intr_info[irq].low32 = low32;
369 iosapic_intr_info[irq].dest = dest;
370 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900371 iosapic = rte->iosapic;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900372 rte_index = rte->rte_index;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900373 iosapic_write(iosapic, IOSAPIC_RTE_HIGH(rte_index), high32);
374 iosapic_write(iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 }
Yinghai Lud5dedd42009-04-27 17:59:21 -0700376
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377#endif
Yinghai Lud5dedd42009-04-27 17:59:21 -0700378 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379}
380
381/*
382 * Handlers for level-triggered interrupts.
383 */
384
385static unsigned int
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100386iosapic_startup_level_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387{
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100388 unmask_irq(data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 return 0;
390}
391
392static void
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100393iosapic_unmask_level_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394{
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100395 unsigned int irq = data->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 ia64_vector vec = irq_to_vector(irq);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700397 struct iosapic_rte_info *rte;
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900398 int do_unmask_irq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
Kenji Kaneshigea6cd63222008-02-25 14:32:22 +0900400 irq_complete_move(irq);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900401 if (unlikely(irq_desc[irq].status & IRQ_MOVE_PENDING)) {
402 do_unmask_irq = 1;
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100403 mask_irq(data);
Tony Luck5d4bff92010-09-27 13:58:14 -0700404 } else
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100405 unmask_irq(data);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900406
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900407 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list)
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900408 iosapic_eoi(rte->iosapic->addr, vec);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900409
410 if (unlikely(do_unmask_irq)) {
411 move_masked_irq(irq);
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100412 unmask_irq(data);
Yasuaki Ishimatsucd378f12007-07-17 21:22:48 +0900413 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414}
415
416#define iosapic_shutdown_level_irq mask_irq
417#define iosapic_enable_level_irq unmask_irq
418#define iosapic_disable_level_irq mask_irq
419#define iosapic_ack_level_irq nop
420
Simon Horman9e004eb2007-12-07 14:44:05 -0800421static struct irq_chip irq_type_iosapic_level = {
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100422 .name = "IO-SAPIC-level",
423 .irq_startup = iosapic_startup_level_irq,
424 .irq_shutdown = iosapic_shutdown_level_irq,
425 .irq_enable = iosapic_enable_level_irq,
426 .irq_disable = iosapic_disable_level_irq,
427 .irq_ack = iosapic_ack_level_irq,
428 .irq_mask = mask_irq,
429 .irq_unmask = iosapic_unmask_level_irq,
430 .irq_set_affinity = iosapic_set_affinity
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431};
432
433/*
434 * Handlers for edge-triggered interrupts.
435 */
436
437static unsigned int
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100438iosapic_startup_edge_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439{
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100440 unmask_irq(data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 /*
442 * IOSAPIC simply drops interrupts pended while the
443 * corresponding pin was masked, so we can't know if an
444 * interrupt is pending already. Let's hope not...
445 */
446 return 0;
447}
448
449static void
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100450iosapic_ack_edge_irq (struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451{
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100452 unsigned int irq = data->irq;
Thomas Gleixner86bc3df2009-06-10 12:45:00 -0700453 struct irq_desc *idesc = irq_desc + irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454
Kenji Kaneshigea6cd63222008-02-25 14:32:22 +0900455 irq_complete_move(irq);
Chen, Kenneth W41503de2006-05-16 16:29:00 -0700456 move_native_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 /*
458 * Once we have recorded IRQ_PENDING already, we can mask the
459 * interrupt for real. This prevents IRQ storms from unhandled
460 * devices.
461 */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900462 if ((idesc->status & (IRQ_PENDING|IRQ_DISABLED)) ==
463 (IRQ_PENDING|IRQ_DISABLED))
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100464 mask_irq(data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465}
466
467#define iosapic_enable_edge_irq unmask_irq
468#define iosapic_disable_edge_irq nop
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469
Simon Horman9e004eb2007-12-07 14:44:05 -0800470static struct irq_chip irq_type_iosapic_edge = {
Thomas Gleixner8fac1712011-02-04 20:31:21 +0100471 .name = "IO-SAPIC-edge",
472 .irq_startup = iosapic_startup_edge_irq,
473 .irq_shutdown = iosapic_disable_edge_irq,
474 .irq_enable = iosapic_enable_edge_irq,
475 .irq_disable = iosapic_disable_edge_irq,
476 .irq_ack = iosapic_ack_edge_irq,
477 .irq_mask = mask_irq,
478 .irq_unmask = unmask_irq,
479 .irq_set_affinity = iosapic_set_affinity
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480};
481
Simon Horman9e004eb2007-12-07 14:44:05 -0800482static unsigned int
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483iosapic_version (char __iomem *addr)
484{
485 /*
486 * IOSAPIC Version Register return 32 bit structure like:
487 * {
488 * unsigned int version : 8;
489 * unsigned int reserved1 : 8;
490 * unsigned int max_redir : 8;
491 * unsigned int reserved2 : 8;
492 * }
493 */
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900494 return __iosapic_read(addr, IOSAPIC_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495}
496
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900497static int iosapic_find_sharable_irq(unsigned long trigger, unsigned long pol)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700498{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900499 int i, irq = -ENOSPC, min_count = -1;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700500 struct iosapic_intr_info *info;
501
502 /*
503 * shared vectors for edge-triggered interrupts are not
504 * supported yet
505 */
506 if (trigger == IOSAPIC_EDGE)
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900507 return -EINVAL;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700508
Roel Kluin5b592392009-02-21 23:40:27 +0100509 for (i = 0; i < NR_IRQS; i++) {
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700510 info = &iosapic_intr_info[i];
511 if (info->trigger == trigger && info->polarity == pol &&
Yasuaki Ishimatsuf8c087f2007-07-17 21:22:14 +0900512 (info->dmode == IOSAPIC_FIXED ||
513 info->dmode == IOSAPIC_LOWEST_PRIORITY) &&
514 can_request_irq(i, IRQF_SHARED)) {
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700515 if (min_count == -1 || info->count < min_count) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900516 irq = i;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700517 min_count = info->count;
518 }
519 }
520 }
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900521 return irq;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700522}
523
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524/*
525 * if the given vector is already owned by other,
526 * assign a new vector for the other and make the vector available
527 */
528static void __init
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900529iosapic_reassign_vector (int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900531 int new_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900533 if (iosapic_intr_info[irq].count) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900534 new_irq = create_irq();
535 if (new_irq < 0)
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800536 panic("%s: out of interrupt vectors!\n", __func__);
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900537 printk(KERN_INFO "Reassigning vector %d to %d\n",
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900538 irq_to_vector(irq), irq_to_vector(new_irq));
539 memcpy(&iosapic_intr_info[new_irq], &iosapic_intr_info[irq],
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 sizeof(struct iosapic_intr_info));
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900541 INIT_LIST_HEAD(&iosapic_intr_info[new_irq].rtes);
542 list_move(iosapic_intr_info[irq].rtes.next,
543 &iosapic_intr_info[new_irq].rtes);
544 memset(&iosapic_intr_info[irq], 0,
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900545 sizeof(struct iosapic_intr_info));
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900546 iosapic_intr_info[irq].low32 = IOSAPIC_MASK;
547 INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 }
549}
550
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900551static inline int irq_is_shared (int irq)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700552{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900553 return (iosapic_intr_info[irq].count > 1);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700554}
555
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900556struct irq_chip*
557ia64_native_iosapic_get_irq_chip(unsigned long trigger)
558{
559 if (trigger == IOSAPIC_EDGE)
560 return &irq_type_iosapic_edge;
561 else
562 return &irq_type_iosapic_level;
563}
564
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400565static int
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900566register_intr (unsigned int gsi, int irq, unsigned char delivery,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 unsigned long polarity, unsigned long trigger)
568{
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100569 struct irq_chip *chip, *irq_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 int index;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700571 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572
573 index = find_iosapic(gsi);
574 if (index < 0) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900575 printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800576 __func__, gsi);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400577 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 }
579
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900580 rte = find_rte(irq, gsi);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700581 if (!rte) {
Tony Luck4de0a752010-10-05 15:41:25 -0700582 rte = kzalloc(sizeof (*rte), GFP_ATOMIC);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700583 if (!rte) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900584 printk(KERN_WARNING "%s: cannot allocate memory\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800585 __func__);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400586 return -ENOMEM;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700587 }
588
Yasuaki Ishimatsuc5e3f9e2007-07-17 21:20:42 +0900589 rte->iosapic = &iosapic_lists[index];
590 rte->rte_index = gsi - rte->iosapic->gsi_base;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700591 rte->refcnt++;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900592 list_add_tail(&rte->rte_list, &iosapic_intr_info[irq].rtes);
593 iosapic_intr_info[irq].count++;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700594 iosapic_lists[index].rtes_inuse++;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700595 }
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900596 else if (rte->refcnt == NO_REF_RTE) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900597 struct iosapic_intr_info *info = &iosapic_intr_info[irq];
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900598 if (info->count > 0 &&
599 (info->trigger != trigger || info->polarity != polarity)){
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900600 printk (KERN_WARNING
601 "%s: cannot override the interrupt\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800602 __func__);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400603 return -EINVAL;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700604 }
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900605 rte->refcnt++;
606 iosapic_intr_info[irq].count++;
607 iosapic_lists[index].rtes_inuse++;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700608 }
609
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900610 iosapic_intr_info[irq].polarity = polarity;
611 iosapic_intr_info[irq].dmode = delivery;
612 iosapic_intr_info[irq].trigger = trigger;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900614 irq_type = iosapic_get_irq_chip(trigger);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100616 chip = irq_get_chip(irq);
617 if (irq_type != NULL && chip != irq_type) {
618 if (chip != &no_irq_chip)
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900619 printk(KERN_WARNING
620 "%s: changing vector %d from %s to %s\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800621 __func__, irq_to_vector(irq),
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100622 chip->name, irq_type->name);
623 chip = irq_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 }
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100625 __irq_set_chip_handler_name_locked(irq, chip, trigger == IOSAPIC_EDGE ?
626 handle_edge_irq : handle_level_irq,
627 NULL);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400628 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629}
630
631static unsigned int
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900632get_target_cpu (unsigned int gsi, int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633{
634#ifdef CONFIG_SMP
635 static int cpu = -1;
Ashok Rajff741902005-11-11 14:32:40 -0800636 extern int cpe_vector;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900637 cpumask_t domain = irq_to_domain(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638
639 /*
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700640 * In case of vector shared by multiple RTEs, all RTEs that
641 * share the vector need to use the same destination CPU.
642 */
Kenji Kaneshigec4c376f2007-07-30 11:54:41 +0900643 if (iosapic_intr_info[irq].count)
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900644 return iosapic_intr_info[irq].dest;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700645
646 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 * If the platform supports redirection via XTP, let it
648 * distribute interrupts.
649 */
650 if (smp_int_redirect & SMP_IRQ_REDIRECTION)
651 return cpu_physical_id(smp_processor_id());
652
653 /*
654 * Some interrupts (ACPI SCI, for instance) are registered
655 * before the BSP is marked as online.
656 */
657 if (!cpu_online(smp_processor_id()))
658 return cpu_physical_id(smp_processor_id());
659
Ashok Rajff741902005-11-11 14:32:40 -0800660#ifdef CONFIG_ACPI
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900661 if (cpe_vector > 0 && irq_to_vector(irq) == IA64_CPEP_VECTOR)
Ashok Rajb88e9262006-01-19 16:18:47 -0800662 return get_cpei_target_cpu();
Ashok Rajff741902005-11-11 14:32:40 -0800663#endif
664
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665#ifdef CONFIG_NUMA
666 {
667 int num_cpus, cpu_index, iosapic_index, numa_cpu, i = 0;
Rusty Russellfbb776c2008-12-26 22:23:40 +1030668 const struct cpumask *cpu_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669
670 iosapic_index = find_iosapic(gsi);
671 if (iosapic_index < 0 ||
672 iosapic_lists[iosapic_index].node == MAX_NUMNODES)
673 goto skip_numa_setup;
674
Rusty Russellfbb776c2008-12-26 22:23:40 +1030675 cpu_mask = cpumask_of_node(iosapic_lists[iosapic_index].node);
676 num_cpus = 0;
677 for_each_cpu_and(numa_cpu, cpu_mask, &domain) {
678 if (cpu_online(numa_cpu))
679 num_cpus++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 }
681
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 if (!num_cpus)
683 goto skip_numa_setup;
684
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900685 /* Use irq assignment to distribute across cpus in node */
686 cpu_index = irq % num_cpus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687
Rusty Russellfbb776c2008-12-26 22:23:40 +1030688 for_each_cpu_and(numa_cpu, cpu_mask, &domain)
689 if (cpu_online(numa_cpu) && i++ >= cpu_index)
690 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691
Rusty Russellfbb776c2008-12-26 22:23:40 +1030692 if (numa_cpu < nr_cpu_ids)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 return cpu_physical_id(numa_cpu);
694 }
695skip_numa_setup:
696#endif
697 /*
698 * Otherwise, round-robin interrupt vectors across all the
699 * processors. (It'd be nice if we could be smarter in the
700 * case of NUMA.)
701 */
702 do {
Rusty Russellfbb776c2008-12-26 22:23:40 +1030703 if (++cpu >= nr_cpu_ids)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 cpu = 0;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900705 } while (!cpu_online(cpu) || !cpu_isset(cpu, domain));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706
707 return cpu_physical_id(cpu);
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900708#else /* CONFIG_SMP */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 return cpu_physical_id(smp_processor_id());
710#endif
711}
712
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900713static inline unsigned char choose_dmode(void)
714{
715#ifdef CONFIG_SMP
716 if (smp_int_redirect & SMP_IRQ_REDIRECTION)
717 return IOSAPIC_LOWEST_PRIORITY;
718#endif
719 return IOSAPIC_FIXED;
720}
721
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722/*
723 * ACPI can describe IOSAPIC interrupts via static tables and namespace
724 * methods. This provides an interface to register those interrupts and
725 * program the IOSAPIC RTE.
726 */
727int
728iosapic_register_intr (unsigned int gsi,
729 unsigned long polarity, unsigned long trigger)
730{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900731 int irq, mask = 1, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 unsigned int dest;
733 unsigned long flags;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700734 struct iosapic_rte_info *rte;
735 u32 low32;
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900736 unsigned char dmode;
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100737 struct irq_desc *desc;
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900738
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 /*
740 * If this GSI has already been registered (i.e., it's a
741 * shared interrupt, or we lost a race to register it),
742 * don't touch the RTE.
743 */
744 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900745 irq = __gsi_to_irq(gsi);
746 if (irq > 0) {
747 rte = find_rte(irq, gsi);
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900748 if(iosapic_intr_info[irq].count == 0) {
749 assign_irq_vector(irq);
750 dynamic_irq_init(irq);
751 } else if (rte->refcnt != NO_REF_RTE) {
752 rte->refcnt++;
753 goto unlock_iosapic_lock;
754 }
755 } else
756 irq = create_irq();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700758 /* If vector is running out, we try to find a sharable vector */
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900759 if (irq < 0) {
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900760 irq = iosapic_find_sharable_irq(trigger, polarity);
761 if (irq < 0)
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900762 goto unlock_iosapic_lock;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900763 }
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700764
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100765 desc = irq_to_desc(irq);
766 raw_spin_lock(&desc->lock);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900767 dest = get_target_cpu(gsi, irq);
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900768 dmode = choose_dmode();
769 err = register_intr(gsi, irq, dmode, polarity, trigger);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900770 if (err < 0) {
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100771 raw_spin_unlock(&desc->lock);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900772 irq = err;
Kenji Kaneshige224685c2007-08-01 21:18:44 +0900773 goto unlock_iosapic_lock;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900774 }
775
776 /*
777 * If the vector is shared and already unmasked for other
778 * interrupt sources, don't mask it.
779 */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900780 low32 = iosapic_intr_info[irq].low32;
781 if (irq_is_shared(irq) && !(low32 & IOSAPIC_MASK))
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900782 mask = 0;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900783 set_rte(gsi, irq, dest, mask);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700784
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 printk(KERN_INFO "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d\n",
786 gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
787 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900788 cpu_logical_id(dest), dest, irq_to_vector(irq));
Kenji Kaneshige224685c2007-08-01 21:18:44 +0900789
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100790 raw_spin_unlock(&desc->lock);
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900791 unlock_iosapic_lock:
792 spin_unlock_irqrestore(&iosapic_lock, flags);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900793 return irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794}
795
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796void
797iosapic_unregister_intr (unsigned int gsi)
798{
799 unsigned long flags;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900800 int irq, index;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700801 u32 low32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 unsigned long trigger, polarity;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700803 unsigned int dest;
804 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805
806 /*
807 * If the irq associated with the gsi is not found,
808 * iosapic_unregister_intr() is unbalanced. We need to check
809 * this again after getting locks.
810 */
811 irq = gsi_to_irq(gsi);
812 if (irq < 0) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900813 printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n",
814 gsi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 WARN_ON(1);
816 return;
817 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900819 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900820 if ((rte = find_rte(irq, gsi)) == NULL) {
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900821 printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n",
822 gsi);
823 WARN_ON(1);
824 goto out;
825 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900827 if (--rte->refcnt > 0)
828 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900830 rte->refcnt = NO_REF_RTE;
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900831
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900832 /* Mask the interrupt */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900833 low32 = iosapic_intr_info[irq].low32 | IOSAPIC_MASK;
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +0900834 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte->rte_index), low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900836 iosapic_intr_info[irq].count--;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900837 index = find_iosapic(gsi);
838 iosapic_lists[index].rtes_inuse--;
839 WARN_ON(iosapic_lists[index].rtes_inuse < 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900841 trigger = iosapic_intr_info[irq].trigger;
842 polarity = iosapic_intr_info[irq].polarity;
843 dest = iosapic_intr_info[irq].dest;
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900844 printk(KERN_INFO
845 "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d unregistered\n",
846 gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
847 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900848 cpu_logical_id(dest), dest, irq_to_vector(irq));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900850 if (iosapic_intr_info[irq].count == 0) {
Alex Williamson451fe002007-01-24 22:48:04 -0700851#ifdef CONFIG_SMP
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900852 /* Clear affinity */
Thomas Gleixnerdea10782011-03-25 20:16:05 +0100853 cpumask_setall(irq_get_irq_data(irq)->affinity);
Alex Williamson451fe002007-01-24 22:48:04 -0700854#endif
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +0900855 /* Clear the interrupt information */
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900856 iosapic_intr_info[irq].dest = 0;
857 iosapic_intr_info[irq].dmode = 0;
858 iosapic_intr_info[irq].polarity = 0;
859 iosapic_intr_info[irq].trigger = 0;
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900860 iosapic_intr_info[irq].low32 |= IOSAPIC_MASK;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700861
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900862 /* Destroy and reserve IRQ */
863 destroy_and_reserve_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 }
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700865 out:
Yasuaki Ishimatsu40598cb2007-07-17 21:20:54 +0900866 spin_unlock_irqrestore(&iosapic_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868
869/*
870 * ACPI calls this when it finds an entry for a platform interrupt.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 */
872int __init
873iosapic_register_platform_intr (u32 int_type, unsigned int gsi,
874 int iosapic_vector, u16 eid, u16 id,
875 unsigned long polarity, unsigned long trigger)
876{
877 static const char * const name[] = {"unknown", "PMI", "INIT", "CPEI"};
878 unsigned char delivery;
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900879 int irq, vector, mask = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880 unsigned int dest = ((id << 8) | eid) & 0xffff;
881
882 switch (int_type) {
883 case ACPI_INTERRUPT_PMI:
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900884 irq = vector = iosapic_vector;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900885 bind_irq_vector(irq, vector, CPU_MASK_ALL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886 /*
887 * since PMI vector is alloc'd by FW(ACPI) not by kernel,
888 * we need to make sure the vector is available
889 */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900890 iosapic_reassign_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891 delivery = IOSAPIC_PMI;
892 break;
893 case ACPI_INTERRUPT_INIT:
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900894 irq = create_irq();
895 if (irq < 0)
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800896 panic("%s: out of interrupt vectors!\n", __func__);
Yasuaki Ishimatsueb21ab22007-07-17 21:21:48 +0900897 vector = irq_to_vector(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 delivery = IOSAPIC_INIT;
899 break;
900 case ACPI_INTERRUPT_CPEI:
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900901 irq = vector = IA64_CPE_VECTOR;
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900902 BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL));
Kenji Kaneshigeaa0ebec2007-11-09 10:51:01 +0900903 delivery = IOSAPIC_FIXED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 mask = 1;
905 break;
906 default:
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800907 printk(KERN_ERR "%s: invalid int type 0x%x\n", __func__,
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900908 int_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909 return -1;
910 }
911
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900912 register_intr(gsi, irq, delivery, polarity, trigger);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900914 printk(KERN_INFO
915 "PLATFORM int %s (0x%x): GSI %u (%s, %s) -> CPU %d (0x%04x)"
916 " vector %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 int_type < ARRAY_SIZE(name) ? name[int_type] : "unknown",
918 int_type, gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
919 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
920 cpu_logical_id(dest), dest, vector);
921
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900922 set_rte(gsi, irq, dest, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 return vector;
924}
925
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926/*
927 * ACPI calls this when it finds an entry for a legacy ISA IRQ override.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 */
Tony Luck0f7ac292007-05-07 13:17:00 -0700929void __devinit
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930iosapic_override_isa_irq (unsigned int isa_irq, unsigned int gsi,
931 unsigned long polarity,
932 unsigned long trigger)
933{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900934 int vector, irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 unsigned int dest = cpu_physical_id(smp_processor_id());
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900936 unsigned char dmode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900938 irq = vector = isa_irq_to_vector(isa_irq);
Yasuaki Ishimatsu4994be12007-07-17 21:22:33 +0900939 BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL));
Kenji Kaneshigec9d059d2007-11-07 15:38:30 +0900940 dmode = choose_dmode();
941 register_intr(gsi, irq, dmode, polarity, trigger);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942
943 DBG("ISA: IRQ %u -> GSI %u (%s,%s) -> CPU %d (0x%04x) vector %d\n",
944 isa_irq, gsi, trigger == IOSAPIC_EDGE ? "edge" : "level",
945 polarity == IOSAPIC_POL_HIGH ? "high" : "low",
946 cpu_logical_id(dest), dest, vector);
947
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900948 set_rte(gsi, irq, dest, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949}
950
951void __init
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900952ia64_native_iosapic_pcat_compat_init(void)
953{
954 if (pcat_compat) {
955 /*
956 * Disable the compatibility mode interrupts (8259 style),
957 * needs IN/OUT support enabled.
958 */
959 printk(KERN_INFO
960 "%s: Disabling PC-AT compatible 8259 interrupts\n",
961 __func__);
962 outb(0xff, 0xA1);
963 outb(0xff, 0x21);
964 }
965}
966
967void __init
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968iosapic_system_init (int system_pcat_compat)
969{
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900970 int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900972 for (irq = 0; irq < NR_IRQS; ++irq) {
973 iosapic_intr_info[irq].low32 = IOSAPIC_MASK;
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900974 /* mark as unused */
Yasuaki Ishimatsu4bbdec72007-07-17 21:22:03 +0900975 INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes);
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +0900976
977 iosapic_intr_info[irq].count = 0;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700978 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979
980 pcat_compat = system_pcat_compat;
Isaku Yamahata33b39e82008-05-19 22:13:42 +0900981 if (pcat_compat)
982 iosapic_pcat_compat_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983}
984
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700985static inline int
986iosapic_alloc (void)
987{
988 int index;
989
990 for (index = 0; index < NR_IOSAPICS; index++)
991 if (!iosapic_lists[index].addr)
992 return index;
993
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800994 printk(KERN_WARNING "%s: failed to allocate iosapic\n", __func__);
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700995 return -1;
996}
997
998static inline void
999iosapic_free (int index)
1000{
1001 memset(&iosapic_lists[index], 0, sizeof(iosapic_lists[0]));
1002}
1003
1004static inline int
1005iosapic_check_gsi_range (unsigned int gsi_base, unsigned int ver)
1006{
1007 int index;
1008 unsigned int gsi_end, base, end;
1009
1010 /* check gsi range */
1011 gsi_end = gsi_base + ((ver >> 16) & 0xff);
1012 for (index = 0; index < NR_IOSAPICS; index++) {
1013 if (!iosapic_lists[index].addr)
1014 continue;
1015
1016 base = iosapic_lists[index].gsi_base;
1017 end = base + iosapic_lists[index].num_rte - 1;
1018
Satoru Takeuchie6d1ba52006-03-27 17:13:46 +09001019 if (gsi_end < base || end < gsi_base)
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001020 continue; /* OK */
1021
1022 return -EBUSY;
1023 }
1024 return 0;
1025}
1026
1027int __devinit
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028iosapic_init (unsigned long phys_addr, unsigned int gsi_base)
1029{
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001030 int num_rte, err, index;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031 unsigned int isa_irq, ver;
1032 char __iomem *addr;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001033 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001035 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +09001036 index = find_iosapic(gsi_base);
1037 if (index >= 0) {
1038 spin_unlock_irqrestore(&iosapic_lock, flags);
1039 return -EBUSY;
1040 }
1041
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001042 addr = ioremap(phys_addr, 0);
Roel Kluine7369e02009-08-11 14:52:11 -07001043 if (addr == NULL) {
1044 spin_unlock_irqrestore(&iosapic_lock, flags);
1045 return -ENOMEM;
1046 }
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001047 ver = iosapic_version(addr);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001048 if ((err = iosapic_check_gsi_range(gsi_base, ver))) {
1049 iounmap(addr);
1050 spin_unlock_irqrestore(&iosapic_lock, flags);
1051 return err;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001052 }
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001053
1054 /*
1055 * The MAX_REDIR register holds the highest input pin number
1056 * (starting from 0). We add 1 so that we can use it for
1057 * number of pins (= RTEs)
1058 */
1059 num_rte = ((ver >> 16) & 0xff) + 1;
1060
1061 index = iosapic_alloc();
1062 iosapic_lists[index].addr = addr;
1063 iosapic_lists[index].gsi_base = gsi_base;
1064 iosapic_lists[index].num_rte = num_rte;
1065#ifdef CONFIG_NUMA
1066 iosapic_lists[index].node = MAX_NUMNODES;
1067#endif
Yasuaki Ishimatsuc1726d62007-07-17 21:21:26 +09001068 spin_lock_init(&iosapic_lists[index].lock);
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001069 spin_unlock_irqrestore(&iosapic_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070
1071 if ((gsi_base == 0) && pcat_compat) {
1072 /*
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +09001073 * Map the legacy ISA devices into the IOSAPIC data. Some of
1074 * these may get reprogrammed later on with data from the ACPI
1075 * Interrupt Source Override table.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076 */
1077 for (isa_irq = 0; isa_irq < 16; ++isa_irq)
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +09001078 iosapic_override_isa_irq(isa_irq, isa_irq,
1079 IOSAPIC_POL_HIGH,
1080 IOSAPIC_EDGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081 }
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001082 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083}
1084
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001085#ifdef CONFIG_HOTPLUG
1086int
1087iosapic_remove (unsigned int gsi_base)
1088{
1089 int index, err = 0;
1090 unsigned long flags;
1091
1092 spin_lock_irqsave(&iosapic_lock, flags);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001093 index = find_iosapic(gsi_base);
1094 if (index < 0) {
1095 printk(KERN_WARNING "%s: No IOSAPIC for GSI base %u\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -08001096 __func__, gsi_base);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001097 goto out;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001098 }
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001099
1100 if (iosapic_lists[index].rtes_inuse) {
1101 err = -EBUSY;
1102 printk(KERN_WARNING "%s: IOSAPIC for GSI base %u is busy\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -08001103 __func__, gsi_base);
Yasuaki Ishimatsue3a8f7b2007-07-17 21:20:29 +09001104 goto out;
1105 }
1106
1107 iounmap(iosapic_lists[index].addr);
1108 iosapic_free(index);
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001109 out:
1110 spin_unlock_irqrestore(&iosapic_lock, flags);
1111 return err;
1112}
1113#endif /* CONFIG_HOTPLUG */
1114
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115#ifdef CONFIG_NUMA
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001116void __devinit
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117map_iosapic_to_node(unsigned int gsi_base, int node)
1118{
1119 int index;
1120
1121 index = find_iosapic(gsi_base);
1122 if (index < 0) {
1123 printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n",
Harvey Harrisond4ed8082008-03-04 15:15:00 -08001124 __func__, gsi_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125 return;
1126 }
1127 iosapic_lists[index].node = node;
1128 return;
1129}
1130#endif