blob: 7f615c57cbaddac8454c1291239b29a609c21ff6 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/******************************************************************************
Avi Kivity56e82312009-08-12 15:04:37 +03002 * emulate.c
Avi Kivity6aa8b732006-12-10 02:21:36 -08003 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
Rusty Russelldcc07662007-07-17 23:16:56 +10009 * privileged instructions:
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Copyright (C) 2006 Qumranet
Avi Kivity221d0592010-05-23 18:37:00 +030012 * Copyright 2010 Red Hat, Inc. and/or its affilates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080013 *
14 * Avi Kivity <avi@qumranet.com>
15 * Yaniv Kamay <yaniv@qumranet.com>
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 *
20 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
21 */
22
23#ifndef __KERNEL__
24#include <stdio.h>
25#include <stdint.h>
26#include <public/xen.h>
Mike Dayd77c26f2007-10-08 09:02:08 -040027#define DPRINTF(_f, _a ...) printf(_f , ## _a)
Avi Kivity6aa8b732006-12-10 02:21:36 -080028#else
Avi Kivityedf88412007-12-16 11:02:48 +020029#include <linux/kvm_host.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030030#include "kvm_cache_regs.h"
Avi Kivity6aa8b732006-12-10 02:21:36 -080031#define DPRINTF(x...) do {} while (0)
32#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -080033#include <linux/module.h>
Avi Kivity56e82312009-08-12 15:04:37 +030034#include <asm/kvm_emulate.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080035
Avi Kivity3eeb3282010-01-21 15:31:48 +020036#include "x86.h"
Gleb Natapov38ba30b2010-03-18 15:20:17 +020037#include "tss.h"
Andre Przywarae99f0502009-06-17 15:50:33 +020038
Avi Kivity6aa8b732006-12-10 02:21:36 -080039/*
40 * Opcode effective-address decode tables.
41 * Note that we only emulate instructions that have at least one memory
42 * operand (excluding implicit stack references). We assume that stack
43 * references and instruction fetches will never occur in special memory
44 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
45 * not be handled.
46 */
47
48/* Operand sizes: 8-bit operands or specified/overridden size. */
Avi Kivity2ce49532010-07-26 14:37:46 +030049#define ByteOp (1<<16) /* 8-bit operands. */
Avi Kivity6aa8b732006-12-10 02:21:36 -080050/* Destination operand type. */
Avi Kivity2ce49532010-07-26 14:37:46 +030051#define ImplicitOps (1<<17) /* Implicit in opcode. No generic decode. */
52#define DstReg (2<<17) /* Register operand. */
53#define DstMem (3<<17) /* Memory operand. */
54#define DstAcc (4<<17) /* Destination Accumulator */
55#define DstDI (5<<17) /* Destination is in ES:(E)DI */
56#define DstMem64 (6<<17) /* 64bit memory operand */
57#define DstMask (7<<17)
Avi Kivity6aa8b732006-12-10 02:21:36 -080058/* Source operand type. */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020059#define SrcNone (0<<4) /* No source operand. */
60#define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
61#define SrcReg (1<<4) /* Register operand. */
62#define SrcMem (2<<4) /* Memory operand. */
63#define SrcMem16 (3<<4) /* Memory operand (16-bit). */
64#define SrcMem32 (4<<4) /* Memory operand (32-bit). */
65#define SrcImm (5<<4) /* Immediate operand. */
66#define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
Guillaume Thouveninbfcadf82008-12-04 14:27:38 +010067#define SrcOne (7<<4) /* Implied '1' */
Gleb Natapov341de7e2009-04-12 13:36:41 +030068#define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
Avi Kivityc9eaf20f2009-05-18 16:13:45 +030069#define SrcImmU (9<<4) /* Immediate operand, unsigned */
Gleb Natapova682e352010-03-18 15:20:21 +020070#define SrcSI (0xa<<4) /* Source is in the DS:RSI */
Gleb Natapov414e6272010-04-28 19:15:26 +030071#define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
72#define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
Wei Yongjun5d55f292010-07-07 17:43:35 +080073#define SrcAcc (0xd<<4) /* Source Accumulator */
Gleb Natapov341de7e2009-04-12 13:36:41 +030074#define SrcMask (0xf<<4)
Avi Kivity6aa8b732006-12-10 02:21:36 -080075/* Generic ModRM decode. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030076#define ModRM (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -080077/* Destination is only written; never read. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030078#define Mov (1<<9)
79#define BitOp (1<<10)
80#define MemAbs (1<<11) /* Memory operand is absolute displacement */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020081#define String (1<<12) /* String instruction (rep capable) */
82#define Stack (1<<13) /* Stack instruction (push/pop) */
Avi Kivitye09d0822008-01-18 12:38:59 +020083#define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
84#define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
Avi Kivity2ce49532010-07-26 14:37:46 +030085#define GroupMask 0x0f /* Group number stored in bits 0:3 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030086/* Misc flags */
Avi Kivity047a4812010-07-26 14:37:47 +030087#define Undefined (1<<25) /* No Such Instruction */
Gleb Natapovd380a5e2010-02-10 14:21:36 +020088#define Lock (1<<26) /* lock prefix is allowed for the instruction */
Gleb Natapove92805a2010-02-10 14:21:35 +020089#define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030090#define No64 (1<<28)
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +010091/* Source 2 operand type */
92#define Src2None (0<<29)
93#define Src2CL (1<<29)
94#define Src2ImmByte (2<<29)
95#define Src2One (3<<29)
96#define Src2Mask (7<<29)
Avi Kivity6aa8b732006-12-10 02:21:36 -080097
Avi Kivity83babbc2010-07-26 14:37:39 +030098#define X2(x) (x), (x)
99#define X3(x) X2(x), (x)
100#define X4(x) X2(x), X2(x)
101#define X5(x) X4(x), (x)
102#define X6(x) X4(x), X2(x)
103#define X7(x) X4(x), X3(x)
104#define X8(x) X4(x), X4(x)
105#define X16(x) X8(x), X8(x)
106
Avi Kivity43bb19c2008-01-18 12:46:50 +0200107enum {
Avi Kivitye071edd2010-07-26 14:37:51 +0300108 Group1, Group1A, Group3, Group4, Group5, Group7, Group8, Group9,
Avi Kivity43bb19c2008-01-18 12:46:50 +0200109};
110
Guillaume Thouvenin45ed60b2008-12-04 14:25:38 +0100111static u32 opcode_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800112 /* 0x00 - 0x07 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200113 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800114 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300115 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300116 ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800117 /* 0x08 - 0x0F */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200118 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800119 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamal94677e62009-08-28 16:41:44 +0200120 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
121 ImplicitOps | Stack | No64, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800122 /* 0x10 - 0x17 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200123 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800124 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300125 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300126 ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800127 /* 0x18 - 0x1F */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200128 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800129 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300130 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300131 ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800132 /* 0x20 - 0x27 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200133 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800134 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Wei Yongjune97e8832010-07-06 16:51:09 +0800135 ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800136 /* 0x28 - 0x2F */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200137 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800138 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamalabc19082010-05-12 01:39:21 +0300139 ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800140 /* 0x30 - 0x37 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200141 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800142 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamal222b7c52010-05-12 01:39:22 +0300143 ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800144 /* 0x38 - 0x3F */
145 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
146 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Guillaume Thouvenin8a9fee62008-09-12 13:51:15 +0200147 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
148 0, 0,
Avi Kivity749358a2010-07-26 14:37:40 +0300149 /* 0x40 - 0x4F */
150 X16(DstReg),
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300151 /* 0x50 - 0x57 */
Avi Kivity38491862010-07-26 14:37:41 +0300152 X8(SrcReg | Stack),
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300153 /* 0x58 - 0x5F */
Avi Kivity38491862010-07-26 14:37:41 +0300154 X8(DstReg | Stack),
Nitin A Kamble7d316912007-08-28 17:58:52 -0700155 /* 0x60 - 0x67 */
Mohammed Gamalabcf14b2009-09-01 15:28:11 +0200156 ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
157 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
Nitin A Kamble7d316912007-08-28 17:58:52 -0700158 0, 0, 0, 0,
159 /* 0x68 - 0x6F */
Avi Kivity91ed7a02008-05-29 14:38:38 +0300160 SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
Gleb Natapov79729952010-03-18 15:20:24 +0200161 DstDI | ByteOp | Mov | String, DstDI | Mov | String, /* insb, insw/insd */
162 SrcSI | ByteOp | ImplicitOps | String, SrcSI | ImplicitOps | String, /* outsb, outsw/outsd */
Avi Kivityb3ab3402010-07-26 14:37:42 +0300163 /* 0x70 - 0x7F */
164 X16(SrcImmByte),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800165 /* 0x80 - 0x87 */
Avi Kivity4968ec42010-07-26 14:37:49 +0300166 ByteOp | DstMem | SrcImm | ModRM | Group | Group1,
167 DstMem | SrcImm | ModRM | Group | Group1,
168 ByteOp | DstMem | SrcImm | ModRM | No64 | Group | Group1,
169 DstMem | SrcImmByte | ModRM | Group | Group1,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800170 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200171 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800172 /* 0x88 - 0x8F */
173 ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
174 ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
Wei Yongjunb16b2b72010-07-06 16:52:53 +0800175 DstMem | SrcNone | ModRM | Mov, ModRM | DstReg,
Wei Yongjuna5046e62010-07-06 16:49:05 +0800176 ImplicitOps | SrcMem16 | ModRM, Group | Group1A,
Mohammed Gamalb13354f2008-06-15 19:37:38 +0300177 /* 0x90 - 0x97 */
178 DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
179 /* 0x98 - 0x9F */
Gleb Natapov414e6272010-04-28 19:15:26 +0300180 0, 0, SrcImmFAddr | No64, 0,
Gleb Natapov06541692009-04-12 13:36:20 +0300181 ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800182 /* 0xA0 - 0xA7 */
Wei Yongjun5d55f292010-07-07 17:43:35 +0800183 ByteOp | DstAcc | SrcMem | Mov | MemAbs, DstAcc | SrcMem | Mov | MemAbs,
184 ByteOp | DstMem | SrcAcc | Mov | MemAbs, DstMem | SrcAcc | Mov | MemAbs,
Gleb Natapova682e352010-03-18 15:20:21 +0200185 ByteOp | SrcSI | DstDI | Mov | String, SrcSI | DstDI | Mov | String,
186 ByteOp | SrcSI | DstDI | String, SrcSI | DstDI | String,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800187 /* 0xA8 - 0xAF */
Mohammed Gamaldfb507c2010-05-11 22:22:40 +0300188 DstAcc | SrcImmByte | ByteOp, DstAcc | SrcImm, ByteOp | DstDI | Mov | String, DstDI | Mov | String,
Gleb Natapova682e352010-03-18 15:20:21 +0200189 ByteOp | SrcSI | DstAcc | Mov | String, SrcSI | DstAcc | Mov | String,
190 ByteOp | DstDI | String, DstDI | String,
Mohammed Gamala5e2e822008-08-27 05:02:56 +0300191 /* 0xB0 - 0xB7 */
Avi Kivityb6e61532010-07-26 14:37:43 +0300192 X8(ByteOp | DstReg | SrcImm | Mov),
Mohammed Gamala5e2e822008-08-27 05:02:56 +0300193 /* 0xB8 - 0xBF */
Avi Kivityb6e61532010-07-26 14:37:43 +0300194 X8(DstReg | SrcImm | Mov),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800195 /* 0xC0 - 0xC7 */
Nitin A Kambled9413cd2007-06-19 11:21:15 +0300196 ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200197 0, ImplicitOps | Stack, 0, 0,
Nitin A Kambled9413cd2007-06-19 11:21:15 +0300198 ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800199 /* 0xC8 - 0xCF */
Gleb Natapove637b822009-04-12 13:36:52 +0300200 0, 0, 0, ImplicitOps | Stack,
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300201 ImplicitOps, SrcImmByte, ImplicitOps | No64, ImplicitOps,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800202 /* 0xD0 - 0xD7 */
203 ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
204 ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
205 0, 0, 0, 0,
206 /* 0xD8 - 0xDF */
207 0, 0, 0, 0, 0, 0, 0, 0,
Nitin A Kamble098c9372007-08-19 11:00:36 +0300208 /* 0xE0 - 0xE7 */
Mohammed Gamala6a30342008-09-06 17:22:29 +0300209 0, 0, 0, 0,
Gleb Natapovcf8f70b2010-03-18 15:20:23 +0200210 ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
211 ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
Nitin A Kamble098c9372007-08-19 11:00:36 +0300212 /* 0xE8 - 0xEF */
Gleb Natapovd53c4772009-04-12 13:36:36 +0300213 SrcImm | Stack, SrcImm | ImplicitOps,
Gleb Natapov414e6272010-04-28 19:15:26 +0300214 SrcImmFAddr | No64, SrcImmByte | ImplicitOps,
Gleb Natapovcf8f70b2010-03-18 15:20:23 +0200215 SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
216 SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800217 /* 0xF0 - 0xF7 */
218 0, 0, 0, 0,
Avi Kivitye071edd2010-07-26 14:37:51 +0300219 ImplicitOps | Priv, ImplicitOps, ByteOp | Group | Group3, Group | Group3,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800220 /* 0xF8 - 0xFF */
Nitin A Kambleb284be52007-10-16 18:23:27 -0700221 ImplicitOps, 0, ImplicitOps, ImplicitOps,
Mohammed Gamalfb4616f2008-09-01 04:52:24 +0300222 ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800223};
224
Guillaume Thouvenin45ed60b2008-12-04 14:25:38 +0100225static u32 twobyte_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800226 /* 0x00 - 0x0F */
Gleb Natapove92805a2010-02-10 14:21:35 +0200227 0, Group | GroupDual | Group7, 0, 0,
228 0, ImplicitOps, ImplicitOps | Priv, 0,
229 ImplicitOps | Priv, ImplicitOps | Priv, 0, 0,
230 0, ImplicitOps | ModRM, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800231 /* 0x10 - 0x1F */
232 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
233 /* 0x20 - 0x2F */
Gleb Natapove92805a2010-02-10 14:21:35 +0200234 ModRM | ImplicitOps | Priv, ModRM | Priv,
235 ModRM | ImplicitOps | Priv, ModRM | Priv,
236 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800237 0, 0, 0, 0, 0, 0, 0, 0,
238 /* 0x30 - 0x3F */
Gleb Natapove92805a2010-02-10 14:21:35 +0200239 ImplicitOps | Priv, 0, ImplicitOps | Priv, 0,
240 ImplicitOps, ImplicitOps | Priv, 0, 0,
Andre Przywarae99f0502009-06-17 15:50:33 +0200241 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivitybe8eacd2010-07-26 14:37:44 +0300242 /* 0x40 - 0x4F */
243 X16(DstReg | SrcMem | ModRM | Mov),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800244 /* 0x50 - 0x5F */
245 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
246 /* 0x60 - 0x6F */
247 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
248 /* 0x70 - 0x7F */
249 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
250 /* 0x80 - 0x8F */
Avi Kivity880a1882010-07-26 14:37:45 +0300251 X16(SrcImm),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800252 /* 0x90 - 0x9F */
253 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
254 /* 0xA0 - 0xA7 */
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300255 ImplicitOps | Stack, ImplicitOps | Stack,
256 0, DstMem | SrcReg | ModRM | BitOp,
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +0100257 DstMem | SrcReg | Src2ImmByte | ModRM,
258 DstMem | SrcReg | Src2CL | ModRM, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800259 /* 0xA8 - 0xAF */
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300260 ImplicitOps | Stack, ImplicitOps | Stack,
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200261 0, DstMem | SrcReg | ModRM | BitOp | Lock,
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +0100262 DstMem | SrcReg | Src2ImmByte | ModRM,
263 DstMem | SrcReg | Src2CL | ModRM,
264 ModRM, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800265 /* 0xB0 - 0xB7 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200266 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
267 0, DstMem | SrcReg | ModRM | BitOp | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800268 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
269 DstReg | SrcMem16 | ModRM | Mov,
270 /* 0xB8 - 0xBF */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200271 0, 0,
272 Group | Group8, DstMem | SrcReg | ModRM | BitOp | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800273 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
274 DstReg | SrcMem16 | ModRM | Mov,
275 /* 0xC0 - 0xCF */
Gleb Natapov60a29d42010-02-10 14:21:30 +0200276 0, 0, 0, DstMem | SrcReg | ModRM | Mov,
277 0, 0, 0, Group | GroupDual | Group9,
Sheng Yanga012e652007-10-15 14:24:20 +0800278 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800279 /* 0xD0 - 0xDF */
280 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
281 /* 0xE0 - 0xEF */
282 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
283 /* 0xF0 - 0xFF */
284 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
285};
286
Guillaume Thouvenin45ed60b2008-12-04 14:25:38 +0100287static u32 group_table[] = {
Avi Kivity4968ec42010-07-26 14:37:49 +0300288 [Group1*8] =
289 X7(Lock), 0,
Avi Kivity43bb19c2008-01-18 12:46:50 +0200290 [Group1A*8] =
291 DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity7d858a12008-01-18 12:58:04 +0200292 [Group3*8] =
Wei Yongjun7d5993d2010-06-17 17:33:55 +0800293 DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
Avi Kivitydfe11482010-07-26 14:37:50 +0300294 DstMem | SrcNone | ModRM | Lock, DstMem | SrcNone | ModRM | Lock,
Avi Kivitye071edd2010-07-26 14:37:51 +0300295 X4(Undefined),
Avi Kivityfd607542008-01-18 13:12:26 +0200296 [Group4*8] =
Gleb Natapovc0e06082010-07-13 16:40:23 +0300297 ByteOp | DstMem | SrcNone | ModRM | Lock, ByteOp | DstMem | SrcNone | ModRM | Lock,
Avi Kivityfd607542008-01-18 13:12:26 +0200298 0, 0, 0, 0, 0, 0,
299 [Group5*8] =
Gleb Natapovc0e06082010-07-13 16:40:23 +0300300 DstMem | SrcNone | ModRM | Lock, DstMem | SrcNone | ModRM | Lock,
Mohammed Gamald19292e2008-09-08 21:47:19 +0300301 SrcMem | ModRM | Stack, 0,
Gleb Natapov414e6272010-04-28 19:15:26 +0300302 SrcMem | ModRM | Stack, SrcMemFAddr | ModRM | ImplicitOps,
Gleb Natapovea798492010-02-25 16:36:43 +0200303 SrcMem | ModRM | Stack, 0,
Avi Kivityd95058a2008-01-18 13:36:50 +0200304 [Group7*8] =
Gleb Natapove92805a2010-02-10 14:21:35 +0200305 0, 0, ModRM | SrcMem | Priv, ModRM | SrcMem | Priv,
Avi Kivity16286d02008-04-14 14:40:50 +0300306 SrcNone | ModRM | DstMem | Mov, 0,
Gleb Natapove92805a2010-02-10 14:21:35 +0200307 SrcMem16 | ModRM | Mov | Priv, SrcMem | ModRM | ByteOp | Priv,
Gleb Natapov2db2c2e2010-02-10 14:21:29 +0200308 [Group8*8] =
309 0, 0, 0, 0,
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200310 DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM | Lock,
311 DstMem | SrcImmByte | ModRM | Lock, DstMem | SrcImmByte | ModRM | Lock,
Gleb Natapov60a29d42010-02-10 14:21:30 +0200312 [Group9*8] =
Gleb Natapov6550e1f2010-03-21 13:08:21 +0200313 0, DstMem64 | ModRM | Lock, 0, 0, 0, 0, 0, 0,
Avi Kivitye09d0822008-01-18 12:38:59 +0200314};
315
Guillaume Thouvenin45ed60b2008-12-04 14:25:38 +0100316static u32 group2_table[] = {
Avi Kivityd95058a2008-01-18 13:36:50 +0200317 [Group7*8] =
Gleb Natapov835e6b82010-03-03 17:53:05 +0200318 SrcNone | ModRM | Priv, 0, 0, SrcNone | ModRM | Priv,
Avi Kivity16286d02008-04-14 14:40:50 +0300319 SrcNone | ModRM | DstMem | Mov, 0,
Gleb Natapov835e6b82010-03-03 17:53:05 +0200320 SrcMem16 | ModRM | Mov | Priv, 0,
Gleb Natapov60a29d42010-02-10 14:21:30 +0200321 [Group9*8] =
322 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivitye09d0822008-01-18 12:38:59 +0200323};
324
Avi Kivity6aa8b732006-12-10 02:21:36 -0800325/* EFLAGS bit definitions. */
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200326#define EFLG_ID (1<<21)
327#define EFLG_VIP (1<<20)
328#define EFLG_VIF (1<<19)
329#define EFLG_AC (1<<18)
Andre Przywarab1d86142009-06-17 15:50:32 +0200330#define EFLG_VM (1<<17)
331#define EFLG_RF (1<<16)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200332#define EFLG_IOPL (3<<12)
333#define EFLG_NT (1<<14)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800334#define EFLG_OF (1<<11)
335#define EFLG_DF (1<<10)
Andre Przywarab1d86142009-06-17 15:50:32 +0200336#define EFLG_IF (1<<9)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200337#define EFLG_TF (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800338#define EFLG_SF (1<<7)
339#define EFLG_ZF (1<<6)
340#define EFLG_AF (1<<4)
341#define EFLG_PF (1<<2)
342#define EFLG_CF (1<<0)
343
344/*
345 * Instruction emulation:
346 * Most instructions are emulated directly via a fragment of inline assembly
347 * code. This allows us to save/restore EFLAGS and thus very easily pick up
348 * any modified flags.
349 */
350
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800351#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800352#define _LO32 "k" /* force 32-bit operand */
353#define _STK "%%rsp" /* stack pointer */
354#elif defined(__i386__)
355#define _LO32 "" /* force 32-bit operand */
356#define _STK "%%esp" /* stack pointer */
357#endif
358
359/*
360 * These EFLAGS bits are restored from saved value during emulation, and
361 * any changes are written back to the saved value after emulation.
362 */
363#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
364
365/* Before executing instruction: restore necessary bits in EFLAGS. */
Avi Kivitye934c9c2007-12-06 16:15:02 +0200366#define _PRE_EFLAGS(_sav, _msk, _tmp) \
367 /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
368 "movl %"_sav",%"_LO32 _tmp"; " \
369 "push %"_tmp"; " \
370 "push %"_tmp"; " \
371 "movl %"_msk",%"_LO32 _tmp"; " \
372 "andl %"_LO32 _tmp",("_STK"); " \
373 "pushf; " \
374 "notl %"_LO32 _tmp"; " \
375 "andl %"_LO32 _tmp",("_STK"); " \
376 "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
377 "pop %"_tmp"; " \
378 "orl %"_LO32 _tmp",("_STK"); " \
379 "popf; " \
380 "pop %"_sav"; "
Avi Kivity6aa8b732006-12-10 02:21:36 -0800381
382/* After executing instruction: write-back necessary bits in EFLAGS. */
383#define _POST_EFLAGS(_sav, _msk, _tmp) \
384 /* _sav |= EFLAGS & _msk; */ \
385 "pushf; " \
386 "pop %"_tmp"; " \
387 "andl %"_msk",%"_LO32 _tmp"; " \
388 "orl %"_LO32 _tmp",%"_sav"; "
389
Avi Kivitydda96d82008-11-26 15:14:10 +0200390#ifdef CONFIG_X86_64
391#define ON64(x) x
392#else
393#define ON64(x)
394#endif
395
Avi Kivity6b7ad612008-11-26 15:30:45 +0200396#define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
397 do { \
398 __asm__ __volatile__ ( \
399 _PRE_EFLAGS("0", "4", "2") \
400 _op _suffix " %"_x"3,%1; " \
401 _POST_EFLAGS("0", "4", "2") \
402 : "=m" (_eflags), "=m" ((_dst).val), \
403 "=&r" (_tmp) \
404 : _y ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivityf3fd92f2008-11-29 20:38:12 +0200405 } while (0)
Avi Kivity6b7ad612008-11-26 15:30:45 +0200406
407
Avi Kivity6aa8b732006-12-10 02:21:36 -0800408/* Raw emulation: instruction has two explicit operands. */
409#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200410 do { \
411 unsigned long _tmp; \
412 \
413 switch ((_dst).bytes) { \
414 case 2: \
415 ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
416 break; \
417 case 4: \
418 ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
419 break; \
420 case 8: \
421 ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
422 break; \
423 } \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800424 } while (0)
425
426#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
427 do { \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200428 unsigned long _tmp; \
Mike Dayd77c26f2007-10-08 09:02:08 -0400429 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800430 case 1: \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200431 ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800432 break; \
433 default: \
434 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
435 _wx, _wy, _lx, _ly, _qx, _qy); \
436 break; \
437 } \
438 } while (0)
439
440/* Source operand is byte-sized and may be restricted to just %cl. */
441#define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
442 __emulate_2op(_op, _src, _dst, _eflags, \
443 "b", "c", "b", "c", "b", "c", "b", "c")
444
445/* Source operand is byte, word, long or quad sized. */
446#define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
447 __emulate_2op(_op, _src, _dst, _eflags, \
448 "b", "q", "w", "r", _LO32, "r", "", "r")
449
450/* Source operand is word, long or quad sized. */
451#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
452 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
453 "w", "r", _LO32, "r", "", "r")
454
Guillaume Thouvenind1752262008-12-04 14:29:00 +0100455/* Instruction has three operands and one operand is stored in ECX register */
456#define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
457 do { \
458 unsigned long _tmp; \
459 _type _clv = (_cl).val; \
460 _type _srcv = (_src).val; \
461 _type _dstv = (_dst).val; \
462 \
463 __asm__ __volatile__ ( \
464 _PRE_EFLAGS("0", "5", "2") \
465 _op _suffix " %4,%1 \n" \
466 _POST_EFLAGS("0", "5", "2") \
467 : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
468 : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
469 ); \
470 \
471 (_cl).val = (unsigned long) _clv; \
472 (_src).val = (unsigned long) _srcv; \
473 (_dst).val = (unsigned long) _dstv; \
474 } while (0)
475
476#define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
477 do { \
478 switch ((_dst).bytes) { \
479 case 2: \
480 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
481 "w", unsigned short); \
482 break; \
483 case 4: \
484 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
485 "l", unsigned int); \
486 break; \
487 case 8: \
488 ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
489 "q", unsigned long)); \
490 break; \
491 } \
492 } while (0)
493
Avi Kivitydda96d82008-11-26 15:14:10 +0200494#define __emulate_1op(_op, _dst, _eflags, _suffix) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800495 do { \
496 unsigned long _tmp; \
497 \
Avi Kivitydda96d82008-11-26 15:14:10 +0200498 __asm__ __volatile__ ( \
499 _PRE_EFLAGS("0", "3", "2") \
500 _op _suffix " %1; " \
501 _POST_EFLAGS("0", "3", "2") \
502 : "=m" (_eflags), "+m" ((_dst).val), \
503 "=&r" (_tmp) \
504 : "i" (EFLAGS_MASK)); \
505 } while (0)
506
507/* Instruction has only one explicit operand (no source operand). */
508#define emulate_1op(_op, _dst, _eflags) \
509 do { \
Mike Dayd77c26f2007-10-08 09:02:08 -0400510 switch ((_dst).bytes) { \
Avi Kivitydda96d82008-11-26 15:14:10 +0200511 case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
512 case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
513 case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
514 case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800515 } \
516 } while (0)
517
Avi Kivity6aa8b732006-12-10 02:21:36 -0800518/* Fetch next part of the instruction being emulated. */
519#define insn_fetch(_type, _size, _eip) \
520({ unsigned long _x; \
Avi Kivity62266862007-11-20 13:15:52 +0200521 rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
Gleb Natapovaf5b4f72010-03-15 16:38:30 +0200522 if (rc != X86EMUL_CONTINUE) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800523 goto done; \
524 (_eip) += (_size); \
525 (_type)_x; \
526})
527
Gleb Natapov414e6272010-04-28 19:15:26 +0300528#define insn_fetch_arr(_arr, _size, _eip) \
529({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
530 if (rc != X86EMUL_CONTINUE) \
531 goto done; \
532 (_eip) += (_size); \
533})
534
Harvey Harrisonddcb2882008-02-18 11:12:48 -0800535static inline unsigned long ad_mask(struct decode_cache *c)
536{
537 return (1UL << (c->ad_bytes << 3)) - 1;
538}
539
Avi Kivity6aa8b732006-12-10 02:21:36 -0800540/* Access/update address held in a register, based on addressing mode. */
Harvey Harrisone4706772008-02-19 07:40:38 -0800541static inline unsigned long
542address_mask(struct decode_cache *c, unsigned long reg)
543{
544 if (c->ad_bytes == sizeof(unsigned long))
545 return reg;
546 else
547 return reg & ad_mask(c);
548}
549
550static inline unsigned long
551register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
552{
553 return base + address_mask(c, reg);
554}
555
Harvey Harrison7a9572752008-02-19 07:40:41 -0800556static inline void
557register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
558{
559 if (c->ad_bytes == sizeof(unsigned long))
560 *reg += inc;
561 else
562 *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
563}
Avi Kivity6aa8b732006-12-10 02:21:36 -0800564
Harvey Harrison7a9572752008-02-19 07:40:41 -0800565static inline void jmp_rel(struct decode_cache *c, int rel)
566{
567 register_address_increment(c, &c->eip, rel);
568}
Nitin A Kamble098c9372007-08-19 11:00:36 +0300569
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300570static void set_seg_override(struct decode_cache *c, int seg)
571{
572 c->has_seg_override = true;
573 c->seg_override = seg;
574}
575
Gleb Natapov79168fd2010-04-28 19:15:30 +0300576static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
577 struct x86_emulate_ops *ops, int seg)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300578{
579 if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
580 return 0;
581
Gleb Natapov79168fd2010-04-28 19:15:30 +0300582 return ops->get_cached_segment_base(seg, ctxt->vcpu);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300583}
584
585static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +0300586 struct x86_emulate_ops *ops,
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300587 struct decode_cache *c)
588{
589 if (!c->has_seg_override)
590 return 0;
591
Gleb Natapov79168fd2010-04-28 19:15:30 +0300592 return seg_base(ctxt, ops, c->seg_override);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300593}
594
Gleb Natapov79168fd2010-04-28 19:15:30 +0300595static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
596 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300597{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300598 return seg_base(ctxt, ops, VCPU_SREG_ES);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300599}
600
Gleb Natapov79168fd2010-04-28 19:15:30 +0300601static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
602 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300603{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300604 return seg_base(ctxt, ops, VCPU_SREG_SS);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300605}
606
Gleb Natapov54b84862010-04-28 19:15:44 +0300607static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
608 u32 error, bool valid)
609{
610 ctxt->exception = vec;
611 ctxt->error_code = error;
612 ctxt->error_code_valid = valid;
613 ctxt->restart = false;
614}
615
616static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
617{
618 emulate_exception(ctxt, GP_VECTOR, err, true);
619}
620
621static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
622 int err)
623{
624 ctxt->cr2 = addr;
625 emulate_exception(ctxt, PF_VECTOR, err, true);
626}
627
628static void emulate_ud(struct x86_emulate_ctxt *ctxt)
629{
630 emulate_exception(ctxt, UD_VECTOR, 0, false);
631}
632
633static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
634{
635 emulate_exception(ctxt, TS_VECTOR, err, true);
636}
637
Avi Kivity62266862007-11-20 13:15:52 +0200638static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
639 struct x86_emulate_ops *ops,
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300640 unsigned long eip, u8 *dest)
Avi Kivity62266862007-11-20 13:15:52 +0200641{
642 struct fetch_cache *fc = &ctxt->decode.fetch;
643 int rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300644 int size, cur_size;
Avi Kivity62266862007-11-20 13:15:52 +0200645
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300646 if (eip == fc->end) {
647 cur_size = fc->end - fc->start;
648 size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
649 rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
650 size, ctxt->vcpu, NULL);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900651 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200652 return rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300653 fc->end += size;
Avi Kivity62266862007-11-20 13:15:52 +0200654 }
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300655 *dest = fc->data[eip - fc->start];
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900656 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200657}
658
659static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
660 struct x86_emulate_ops *ops,
661 unsigned long eip, void *dest, unsigned size)
662{
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900663 int rc;
Avi Kivity62266862007-11-20 13:15:52 +0200664
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200665 /* x86 instructions are limited to 15 bytes. */
Gleb Natapov063db062010-03-18 15:20:06 +0200666 if (eip + size - ctxt->eip > 15)
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200667 return X86EMUL_UNHANDLEABLE;
Avi Kivity62266862007-11-20 13:15:52 +0200668 while (size--) {
669 rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900670 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200671 return rc;
672 }
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900673 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200674}
675
Rusty Russell1e3c5cb2007-07-17 23:16:11 +1000676/*
677 * Given the 'reg' portion of a ModRM byte, and a register block, return a
678 * pointer into the block that addresses the relevant register.
679 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
680 */
681static void *decode_register(u8 modrm_reg, unsigned long *regs,
682 int highbyte_regs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800683{
684 void *p;
685
686 p = &regs[modrm_reg];
687 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
688 p = (unsigned char *)&regs[modrm_reg & 3] + 1;
689 return p;
690}
691
692static int read_descriptor(struct x86_emulate_ctxt *ctxt,
693 struct x86_emulate_ops *ops,
694 void *ptr,
695 u16 *size, unsigned long *address, int op_bytes)
696{
697 int rc;
698
699 if (op_bytes == 2)
700 op_bytes = 3;
701 *address = 0;
Laurent Viviercebff022007-07-30 13:35:24 +0300702 rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
Gleb Natapov1871c602010-02-10 14:21:32 +0200703 ctxt->vcpu, NULL);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +0900704 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800705 return rc;
Laurent Viviercebff022007-07-30 13:35:24 +0300706 rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
Gleb Natapov1871c602010-02-10 14:21:32 +0200707 ctxt->vcpu, NULL);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800708 return rc;
709}
710
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300711static int test_cc(unsigned int condition, unsigned int flags)
712{
713 int rc = 0;
714
715 switch ((condition & 15) >> 1) {
716 case 0: /* o */
717 rc |= (flags & EFLG_OF);
718 break;
719 case 1: /* b/c/nae */
720 rc |= (flags & EFLG_CF);
721 break;
722 case 2: /* z/e */
723 rc |= (flags & EFLG_ZF);
724 break;
725 case 3: /* be/na */
726 rc |= (flags & (EFLG_CF|EFLG_ZF));
727 break;
728 case 4: /* s */
729 rc |= (flags & EFLG_SF);
730 break;
731 case 5: /* p/pe */
732 rc |= (flags & EFLG_PF);
733 break;
734 case 7: /* le/ng */
735 rc |= (flags & EFLG_ZF);
736 /* fall through */
737 case 6: /* l/nge */
738 rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
739 break;
740 }
741
742 /* Odd condition identifiers (lsb == 1) have inverted sense. */
743 return (!!rc ^ (condition & 1));
744}
745
Avi Kivity3c118e22007-10-31 10:27:04 +0200746static void decode_register_operand(struct operand *op,
747 struct decode_cache *c,
Avi Kivity3c118e22007-10-31 10:27:04 +0200748 int inhibit_bytereg)
749{
Avi Kivity33615aa2007-10-31 11:15:56 +0200750 unsigned reg = c->modrm_reg;
Avi Kivity9f1ef3f2007-10-31 11:21:06 +0200751 int highbyte_regs = c->rex_prefix == 0;
Avi Kivity33615aa2007-10-31 11:15:56 +0200752
753 if (!(c->d & ModRM))
754 reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
Avi Kivity3c118e22007-10-31 10:27:04 +0200755 op->type = OP_REG;
756 if ((c->d & ByteOp) && !inhibit_bytereg) {
Avi Kivity33615aa2007-10-31 11:15:56 +0200757 op->ptr = decode_register(reg, c->regs, highbyte_regs);
Avi Kivity3c118e22007-10-31 10:27:04 +0200758 op->val = *(u8 *)op->ptr;
759 op->bytes = 1;
760 } else {
Avi Kivity33615aa2007-10-31 11:15:56 +0200761 op->ptr = decode_register(reg, c->regs, 0);
Avi Kivity3c118e22007-10-31 10:27:04 +0200762 op->bytes = c->op_bytes;
763 switch (op->bytes) {
764 case 2:
765 op->val = *(u16 *)op->ptr;
766 break;
767 case 4:
768 op->val = *(u32 *)op->ptr;
769 break;
770 case 8:
771 op->val = *(u64 *) op->ptr;
772 break;
773 }
774 }
775 op->orig_val = op->val;
776}
777
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200778static int decode_modrm(struct x86_emulate_ctxt *ctxt,
779 struct x86_emulate_ops *ops)
780{
781 struct decode_cache *c = &ctxt->decode;
782 u8 sib;
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700783 int index_reg = 0, base_reg = 0, scale;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900784 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200785
786 if (c->rex_prefix) {
787 c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
788 index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
789 c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
790 }
791
792 c->modrm = insn_fetch(u8, 1, c->eip);
793 c->modrm_mod |= (c->modrm & 0xc0) >> 6;
794 c->modrm_reg |= (c->modrm & 0x38) >> 3;
795 c->modrm_rm |= (c->modrm & 0x07);
796 c->modrm_ea = 0;
797 c->use_modrm_ea = 1;
798
799 if (c->modrm_mod == 3) {
Avi Kivity107d6d22008-05-05 14:58:26 +0300800 c->modrm_ptr = decode_register(c->modrm_rm,
801 c->regs, c->d & ByteOp);
802 c->modrm_val = *(unsigned long *)c->modrm_ptr;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200803 return rc;
804 }
805
806 if (c->ad_bytes == 2) {
807 unsigned bx = c->regs[VCPU_REGS_RBX];
808 unsigned bp = c->regs[VCPU_REGS_RBP];
809 unsigned si = c->regs[VCPU_REGS_RSI];
810 unsigned di = c->regs[VCPU_REGS_RDI];
811
812 /* 16-bit ModR/M decode. */
813 switch (c->modrm_mod) {
814 case 0:
815 if (c->modrm_rm == 6)
816 c->modrm_ea += insn_fetch(u16, 2, c->eip);
817 break;
818 case 1:
819 c->modrm_ea += insn_fetch(s8, 1, c->eip);
820 break;
821 case 2:
822 c->modrm_ea += insn_fetch(u16, 2, c->eip);
823 break;
824 }
825 switch (c->modrm_rm) {
826 case 0:
827 c->modrm_ea += bx + si;
828 break;
829 case 1:
830 c->modrm_ea += bx + di;
831 break;
832 case 2:
833 c->modrm_ea += bp + si;
834 break;
835 case 3:
836 c->modrm_ea += bp + di;
837 break;
838 case 4:
839 c->modrm_ea += si;
840 break;
841 case 5:
842 c->modrm_ea += di;
843 break;
844 case 6:
845 if (c->modrm_mod != 0)
846 c->modrm_ea += bp;
847 break;
848 case 7:
849 c->modrm_ea += bx;
850 break;
851 }
852 if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
853 (c->modrm_rm == 6 && c->modrm_mod != 0))
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300854 if (!c->has_seg_override)
855 set_seg_override(c, VCPU_SREG_SS);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200856 c->modrm_ea = (u16)c->modrm_ea;
857 } else {
858 /* 32/64-bit ModR/M decode. */
Avi Kivity84411d82008-06-15 21:53:26 -0700859 if ((c->modrm_rm & 7) == 4) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200860 sib = insn_fetch(u8, 1, c->eip);
861 index_reg |= (sib >> 3) & 7;
862 base_reg |= sib & 7;
863 scale = sib >> 6;
864
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700865 if ((base_reg & 7) == 5 && c->modrm_mod == 0)
866 c->modrm_ea += insn_fetch(s32, 4, c->eip);
867 else
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200868 c->modrm_ea += c->regs[base_reg];
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700869 if (index_reg != 4)
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200870 c->modrm_ea += c->regs[index_reg] << scale;
Avi Kivity84411d82008-06-15 21:53:26 -0700871 } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
872 if (ctxt->mode == X86EMUL_MODE_PROT64)
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700873 c->rip_relative = 1;
Avi Kivity84411d82008-06-15 21:53:26 -0700874 } else
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200875 c->modrm_ea += c->regs[c->modrm_rm];
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200876 switch (c->modrm_mod) {
877 case 0:
878 if (c->modrm_rm == 5)
879 c->modrm_ea += insn_fetch(s32, 4, c->eip);
880 break;
881 case 1:
882 c->modrm_ea += insn_fetch(s8, 1, c->eip);
883 break;
884 case 2:
885 c->modrm_ea += insn_fetch(s32, 4, c->eip);
886 break;
887 }
888 }
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200889done:
890 return rc;
891}
892
893static int decode_abs(struct x86_emulate_ctxt *ctxt,
894 struct x86_emulate_ops *ops)
895{
896 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900897 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200898
899 switch (c->ad_bytes) {
900 case 2:
901 c->modrm_ea = insn_fetch(u16, 2, c->eip);
902 break;
903 case 4:
904 c->modrm_ea = insn_fetch(u32, 4, c->eip);
905 break;
906 case 8:
907 c->modrm_ea = insn_fetch(u64, 8, c->eip);
908 break;
909 }
910done:
911 return rc;
912}
913
Avi Kivity6aa8b732006-12-10 02:21:36 -0800914int
Laurent Vivier8b4caf62007-09-18 11:27:19 +0200915x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800916{
Laurent Viviere4e03de2007-09-18 11:52:50 +0200917 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900918 int rc = X86EMUL_CONTINUE;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800919 int mode = ctxt->mode;
Avi Kivity52811d72010-07-26 14:37:48 +0300920 int def_op_bytes, def_ad_bytes, group, dual;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800921
Avi Kivity6aa8b732006-12-10 02:21:36 -0800922
Gleb Natapov5cd21912010-03-18 15:20:26 +0200923 /* we cannot decode insn before we complete previous rep insn */
924 WARN_ON(ctxt->restart);
925
Gleb Natapov063db062010-03-18 15:20:06 +0200926 c->eip = ctxt->eip;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300927 c->fetch.start = c->fetch.end = c->eip;
Gleb Natapov79168fd2010-04-28 19:15:30 +0300928 ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800929
930 switch (mode) {
931 case X86EMUL_MODE_REAL:
Gleb Natapova0044752010-02-10 14:21:31 +0200932 case X86EMUL_MODE_VM86:
Avi Kivity6aa8b732006-12-10 02:21:36 -0800933 case X86EMUL_MODE_PROT16:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200934 def_op_bytes = def_ad_bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800935 break;
936 case X86EMUL_MODE_PROT32:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200937 def_op_bytes = def_ad_bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800938 break;
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800939#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -0800940 case X86EMUL_MODE_PROT64:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200941 def_op_bytes = 4;
942 def_ad_bytes = 8;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800943 break;
944#endif
945 default:
946 return -1;
947 }
948
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200949 c->op_bytes = def_op_bytes;
950 c->ad_bytes = def_ad_bytes;
951
Avi Kivity6aa8b732006-12-10 02:21:36 -0800952 /* Legacy prefixes. */
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200953 for (;;) {
Laurent Viviere4e03de2007-09-18 11:52:50 +0200954 switch (c->b = insn_fetch(u8, 1, c->eip)) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800955 case 0x66: /* operand-size override */
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200956 /* switch between 2/4 bytes */
957 c->op_bytes = def_op_bytes ^ 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800958 break;
959 case 0x67: /* address-size override */
960 if (mode == X86EMUL_MODE_PROT64)
Laurent Viviere4e03de2007-09-18 11:52:50 +0200961 /* switch between 4/8 bytes */
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200962 c->ad_bytes = def_ad_bytes ^ 12;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800963 else
Laurent Viviere4e03de2007-09-18 11:52:50 +0200964 /* switch between 2/4 bytes */
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200965 c->ad_bytes = def_ad_bytes ^ 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800966 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800967 case 0x26: /* ES override */
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300968 case 0x2e: /* CS override */
969 case 0x36: /* SS override */
970 case 0x3e: /* DS override */
971 set_seg_override(c, (c->b >> 3) & 3);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800972 break;
973 case 0x64: /* FS override */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800974 case 0x65: /* GS override */
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300975 set_seg_override(c, c->b & 7);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800976 break;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200977 case 0x40 ... 0x4f: /* REX */
978 if (mode != X86EMUL_MODE_PROT64)
979 goto done_prefixes;
Avi Kivity33615aa2007-10-31 11:15:56 +0200980 c->rex_prefix = c->b;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200981 continue;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800982 case 0xf0: /* LOCK */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200983 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800984 break;
Laurent Vivierae6200b2007-09-20 11:17:24 +0200985 case 0xf2: /* REPNE/REPNZ */
Guillaume Thouvenin90e0a282007-11-22 11:32:09 +0100986 c->rep_prefix = REPNE_PREFIX;
987 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800988 case 0xf3: /* REP/REPE/REPZ */
Guillaume Thouvenin90e0a282007-11-22 11:32:09 +0100989 c->rep_prefix = REPE_PREFIX;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800990 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800991 default:
992 goto done_prefixes;
993 }
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200994
995 /* Any legacy prefix after a REX prefix nullifies its effect. */
996
Avi Kivity33615aa2007-10-31 11:15:56 +0200997 c->rex_prefix = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800998 }
999
1000done_prefixes:
1001
1002 /* REX prefix. */
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001003 if (c->rex_prefix)
Avi Kivity33615aa2007-10-31 11:15:56 +02001004 if (c->rex_prefix & 8)
Laurent Viviere4e03de2007-09-18 11:52:50 +02001005 c->op_bytes = 8; /* REX.W */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001006
1007 /* Opcode byte(s). */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001008 c->d = opcode_table[c->b];
1009 if (c->d == 0) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001010 /* Two-byte opcode? */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001011 if (c->b == 0x0f) {
1012 c->twobyte = 1;
1013 c->b = insn_fetch(u8, 1, c->eip);
1014 c->d = twobyte_table[c->b];
Avi Kivity6aa8b732006-12-10 02:21:36 -08001015 }
Avi Kivitye09d0822008-01-18 12:38:59 +02001016 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001017
Avi Kivitye09d0822008-01-18 12:38:59 +02001018 if (c->d & Group) {
1019 group = c->d & GroupMask;
Avi Kivity52811d72010-07-26 14:37:48 +03001020 dual = c->d & GroupDual;
Avi Kivitye09d0822008-01-18 12:38:59 +02001021 c->modrm = insn_fetch(u8, 1, c->eip);
1022 --c->eip;
1023
1024 group = (group << 3) + ((c->modrm >> 3) & 7);
Avi Kivity52811d72010-07-26 14:37:48 +03001025 c->d &= ~(Group | GroupDual | GroupMask);
1026 if (dual && (c->modrm >> 6) == 3)
1027 c->d |= group2_table[group];
Avi Kivitye09d0822008-01-18 12:38:59 +02001028 else
Avi Kivity52811d72010-07-26 14:37:48 +03001029 c->d |= group_table[group];
Avi Kivitye09d0822008-01-18 12:38:59 +02001030 }
1031
1032 /* Unrecognised? */
Avi Kivity047a4812010-07-26 14:37:47 +03001033 if (c->d == 0 || (c->d & Undefined)) {
Avi Kivitye09d0822008-01-18 12:38:59 +02001034 DPRINTF("Cannot emulate %02x\n", c->b);
1035 return -1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001036 }
1037
Avi Kivity6e3d5df2007-12-06 18:14:14 +02001038 if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
1039 c->op_bytes = 8;
1040
Avi Kivity6aa8b732006-12-10 02:21:36 -08001041 /* ModRM and SIB bytes. */
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001042 if (c->d & ModRM)
1043 rc = decode_modrm(ctxt, ops);
1044 else if (c->d & MemAbs)
1045 rc = decode_abs(ctxt, ops);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +09001046 if (rc != X86EMUL_CONTINUE)
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001047 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001048
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001049 if (!c->has_seg_override)
1050 set_seg_override(c, VCPU_SREG_DS);
Avi Kivityc7e75a32007-10-28 16:34:25 +02001051
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001052 if (!(!c->twobyte && c->b == 0x8d))
Gleb Natapov79168fd2010-04-28 19:15:30 +03001053 c->modrm_ea += seg_override_base(ctxt, ops, c);
Avi Kivityc7e75a32007-10-28 16:34:25 +02001054
1055 if (c->ad_bytes != 8)
1056 c->modrm_ea = (u32)c->modrm_ea;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001057
1058 if (c->rip_relative)
1059 c->modrm_ea += c->eip;
1060
Avi Kivity6aa8b732006-12-10 02:21:36 -08001061 /*
1062 * Decode and fetch the source operand: register, memory
1063 * or immediate.
1064 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001065 switch (c->d & SrcMask) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001066 case SrcNone:
1067 break;
1068 case SrcReg:
Avi Kivity9f1ef3f2007-10-31 11:21:06 +02001069 decode_register_operand(&c->src, c, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001070 break;
1071 case SrcMem16:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001072 c->src.bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001073 goto srcmem_common;
1074 case SrcMem32:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001075 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001076 goto srcmem_common;
1077 case SrcMem:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001078 c->src.bytes = (c->d & ByteOp) ? 1 :
1079 c->op_bytes;
Rusty Russellb85b9ee92007-09-09 14:12:54 +03001080 /* Don't fetch the address for invlpg: it could be unmapped. */
Mike Dayd77c26f2007-10-08 09:02:08 -04001081 if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
Rusty Russellb85b9ee92007-09-09 14:12:54 +03001082 break;
Mike Dayd77c26f2007-10-08 09:02:08 -04001083 srcmem_common:
Aurelien Jarno4e624172007-10-17 19:30:41 +02001084 /*
1085 * For instructions with a ModR/M byte, switch to register
1086 * access if Mod = 3.
1087 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001088 if ((c->d & ModRM) && c->modrm_mod == 3) {
1089 c->src.type = OP_REG;
Avi Kivity66b85502008-04-14 23:27:07 +03001090 c->src.val = c->modrm_val;
Avi Kivity107d6d22008-05-05 14:58:26 +03001091 c->src.ptr = c->modrm_ptr;
Aurelien Jarno4e624172007-10-17 19:30:41 +02001092 break;
1093 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001094 c->src.type = OP_MEM;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001095 c->src.ptr = (unsigned long *)c->modrm_ea;
1096 c->src.val = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001097 break;
1098 case SrcImm:
Avi Kivityc9eaf20f2009-05-18 16:13:45 +03001099 case SrcImmU:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001100 c->src.type = OP_IMM;
1101 c->src.ptr = (unsigned long *)c->eip;
1102 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1103 if (c->src.bytes == 8)
1104 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001105 /* NB. Immediates are sign-extended as necessary. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001106 switch (c->src.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001107 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001108 c->src.val = insn_fetch(s8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001109 break;
1110 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001111 c->src.val = insn_fetch(s16, 2, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001112 break;
1113 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001114 c->src.val = insn_fetch(s32, 4, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001115 break;
1116 }
Avi Kivityc9eaf20f2009-05-18 16:13:45 +03001117 if ((c->d & SrcMask) == SrcImmU) {
1118 switch (c->src.bytes) {
1119 case 1:
1120 c->src.val &= 0xff;
1121 break;
1122 case 2:
1123 c->src.val &= 0xffff;
1124 break;
1125 case 4:
1126 c->src.val &= 0xffffffff;
1127 break;
1128 }
1129 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001130 break;
1131 case SrcImmByte:
Gleb Natapov341de7e2009-04-12 13:36:41 +03001132 case SrcImmUByte:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001133 c->src.type = OP_IMM;
1134 c->src.ptr = (unsigned long *)c->eip;
1135 c->src.bytes = 1;
Gleb Natapov341de7e2009-04-12 13:36:41 +03001136 if ((c->d & SrcMask) == SrcImmByte)
1137 c->src.val = insn_fetch(s8, 1, c->eip);
1138 else
1139 c->src.val = insn_fetch(u8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001140 break;
Wei Yongjun5d55f292010-07-07 17:43:35 +08001141 case SrcAcc:
1142 c->src.type = OP_REG;
1143 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1144 c->src.ptr = &c->regs[VCPU_REGS_RAX];
1145 switch (c->src.bytes) {
1146 case 1:
1147 c->src.val = *(u8 *)c->src.ptr;
1148 break;
1149 case 2:
1150 c->src.val = *(u16 *)c->src.ptr;
1151 break;
1152 case 4:
1153 c->src.val = *(u32 *)c->src.ptr;
1154 break;
1155 case 8:
1156 c->src.val = *(u64 *)c->src.ptr;
1157 break;
1158 }
1159 break;
Guillaume Thouveninbfcadf82008-12-04 14:27:38 +01001160 case SrcOne:
1161 c->src.bytes = 1;
1162 c->src.val = 1;
1163 break;
Gleb Natapova682e352010-03-18 15:20:21 +02001164 case SrcSI:
1165 c->src.type = OP_MEM;
1166 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1167 c->src.ptr = (unsigned long *)
Gleb Natapov79168fd2010-04-28 19:15:30 +03001168 register_address(c, seg_override_base(ctxt, ops, c),
Gleb Natapova682e352010-03-18 15:20:21 +02001169 c->regs[VCPU_REGS_RSI]);
1170 c->src.val = 0;
1171 break;
Gleb Natapov414e6272010-04-28 19:15:26 +03001172 case SrcImmFAddr:
1173 c->src.type = OP_IMM;
1174 c->src.ptr = (unsigned long *)c->eip;
1175 c->src.bytes = c->op_bytes + 2;
1176 insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
1177 break;
1178 case SrcMemFAddr:
1179 c->src.type = OP_MEM;
1180 c->src.ptr = (unsigned long *)c->modrm_ea;
1181 c->src.bytes = c->op_bytes + 2;
1182 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001183 }
1184
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +01001185 /*
1186 * Decode and fetch the second source operand: register, memory
1187 * or immediate.
1188 */
1189 switch (c->d & Src2Mask) {
1190 case Src2None:
1191 break;
1192 case Src2CL:
1193 c->src2.bytes = 1;
1194 c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
1195 break;
1196 case Src2ImmByte:
1197 c->src2.type = OP_IMM;
1198 c->src2.ptr = (unsigned long *)c->eip;
1199 c->src2.bytes = 1;
1200 c->src2.val = insn_fetch(u8, 1, c->eip);
1201 break;
1202 case Src2One:
1203 c->src2.bytes = 1;
1204 c->src2.val = 1;
1205 break;
1206 }
1207
Avi Kivity038e51d2007-01-22 20:40:40 -08001208 /* Decode and fetch the destination operand: register or memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001209 switch (c->d & DstMask) {
Avi Kivity038e51d2007-01-22 20:40:40 -08001210 case ImplicitOps:
1211 /* Special instructions do their own operand decoding. */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001212 return 0;
Avi Kivity038e51d2007-01-22 20:40:40 -08001213 case DstReg:
Avi Kivity9f1ef3f2007-10-31 11:21:06 +02001214 decode_register_operand(&c->dst, c,
Avi Kivity3c118e22007-10-31 10:27:04 +02001215 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
Avi Kivity038e51d2007-01-22 20:40:40 -08001216 break;
1217 case DstMem:
Gleb Natapov6550e1f2010-03-21 13:08:21 +02001218 case DstMem64:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001219 if ((c->d & ModRM) && c->modrm_mod == 3) {
Guillaume Thouvenin89c69632008-05-27 10:22:20 +02001220 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001221 c->dst.type = OP_REG;
Avi Kivity66b85502008-04-14 23:27:07 +03001222 c->dst.val = c->dst.orig_val = c->modrm_val;
Avi Kivity107d6d22008-05-05 14:58:26 +03001223 c->dst.ptr = c->modrm_ptr;
Aurelien Jarno4e624172007-10-17 19:30:41 +02001224 break;
1225 }
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001226 c->dst.type = OP_MEM;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001227 c->dst.ptr = (unsigned long *)c->modrm_ea;
Gleb Natapov6550e1f2010-03-21 13:08:21 +02001228 if ((c->d & DstMask) == DstMem64)
1229 c->dst.bytes = 8;
1230 else
1231 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001232 c->dst.val = 0;
1233 if (c->d & BitOp) {
1234 unsigned long mask = ~(c->dst.bytes * 8 - 1);
1235
1236 c->dst.ptr = (void *)c->dst.ptr +
1237 (c->src.val & mask) / 8;
1238 }
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001239 break;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001240 case DstAcc:
1241 c->dst.type = OP_REG;
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001242 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001243 c->dst.ptr = &c->regs[VCPU_REGS_RAX];
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001244 switch (c->dst.bytes) {
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001245 case 1:
1246 c->dst.val = *(u8 *)c->dst.ptr;
1247 break;
1248 case 2:
1249 c->dst.val = *(u16 *)c->dst.ptr;
1250 break;
1251 case 4:
1252 c->dst.val = *(u32 *)c->dst.ptr;
1253 break;
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001254 case 8:
1255 c->dst.val = *(u64 *)c->dst.ptr;
1256 break;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001257 }
1258 c->dst.orig_val = c->dst.val;
1259 break;
Gleb Natapova682e352010-03-18 15:20:21 +02001260 case DstDI:
1261 c->dst.type = OP_MEM;
1262 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1263 c->dst.ptr = (unsigned long *)
Gleb Natapov79168fd2010-04-28 19:15:30 +03001264 register_address(c, es_base(ctxt, ops),
Gleb Natapova682e352010-03-18 15:20:21 +02001265 c->regs[VCPU_REGS_RDI]);
1266 c->dst.val = 0;
1267 break;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001268 }
1269
1270done:
1271 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
1272}
1273
Gleb Natapov9de41572010-04-28 19:15:22 +03001274static int read_emulated(struct x86_emulate_ctxt *ctxt,
1275 struct x86_emulate_ops *ops,
1276 unsigned long addr, void *dest, unsigned size)
1277{
1278 int rc;
1279 struct read_cache *mc = &ctxt->decode.mem_read;
Gleb Natapov8fe681e2010-04-28 19:15:37 +03001280 u32 err;
Gleb Natapov9de41572010-04-28 19:15:22 +03001281
1282 while (size) {
1283 int n = min(size, 8u);
1284 size -= n;
1285 if (mc->pos < mc->end)
1286 goto read_cached;
1287
Gleb Natapov8fe681e2010-04-28 19:15:37 +03001288 rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
1289 ctxt->vcpu);
1290 if (rc == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +03001291 emulate_pf(ctxt, addr, err);
Gleb Natapov9de41572010-04-28 19:15:22 +03001292 if (rc != X86EMUL_CONTINUE)
1293 return rc;
1294 mc->end += n;
1295
1296 read_cached:
1297 memcpy(dest, mc->data + mc->pos, n);
1298 mc->pos += n;
1299 dest += n;
1300 addr += n;
1301 }
1302 return X86EMUL_CONTINUE;
1303}
1304
Gleb Natapov7b262e92010-03-18 15:20:27 +02001305static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
1306 struct x86_emulate_ops *ops,
1307 unsigned int size, unsigned short port,
1308 void *dest)
1309{
1310 struct read_cache *rc = &ctxt->decode.io_read;
1311
1312 if (rc->pos == rc->end) { /* refill pio read ahead */
1313 struct decode_cache *c = &ctxt->decode;
1314 unsigned int in_page, n;
1315 unsigned int count = c->rep_prefix ?
1316 address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
1317 in_page = (ctxt->eflags & EFLG_DF) ?
1318 offset_in_page(c->regs[VCPU_REGS_RDI]) :
1319 PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
1320 n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
1321 count);
1322 if (n == 0)
1323 n = 1;
1324 rc->pos = rc->end = 0;
1325 if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
1326 return 0;
1327 rc->end = n * size;
1328 }
1329
1330 memcpy(dest, rc->data + rc->pos, size);
1331 rc->pos += size;
1332 return 1;
1333}
1334
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001335static u32 desc_limit_scaled(struct desc_struct *desc)
1336{
1337 u32 limit = get_desc_limit(desc);
1338
1339 return desc->g ? (limit << 12) | 0xfff : limit;
1340}
1341
1342static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
1343 struct x86_emulate_ops *ops,
1344 u16 selector, struct desc_ptr *dt)
1345{
1346 if (selector & 1 << 2) {
1347 struct desc_struct desc;
1348 memset (dt, 0, sizeof *dt);
1349 if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
1350 return;
1351
1352 dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1353 dt->address = get_desc_base(&desc);
1354 } else
1355 ops->get_gdt(dt, ctxt->vcpu);
1356}
1357
1358/* allowed just for 8 bytes segments */
1359static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1360 struct x86_emulate_ops *ops,
1361 u16 selector, struct desc_struct *desc)
1362{
1363 struct desc_ptr dt;
1364 u16 index = selector >> 3;
1365 int ret;
1366 u32 err;
1367 ulong addr;
1368
1369 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1370
1371 if (dt.size < index * 8 + 7) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001372 emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001373 return X86EMUL_PROPAGATE_FAULT;
1374 }
1375 addr = dt.address + index * 8;
1376 ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
1377 if (ret == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +03001378 emulate_pf(ctxt, addr, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001379
1380 return ret;
1381}
1382
1383/* allowed just for 8 bytes segments */
1384static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1385 struct x86_emulate_ops *ops,
1386 u16 selector, struct desc_struct *desc)
1387{
1388 struct desc_ptr dt;
1389 u16 index = selector >> 3;
1390 u32 err;
1391 ulong addr;
1392 int ret;
1393
1394 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1395
1396 if (dt.size < index * 8 + 7) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001397 emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001398 return X86EMUL_PROPAGATE_FAULT;
1399 }
1400
1401 addr = dt.address + index * 8;
1402 ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
1403 if (ret == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +03001404 emulate_pf(ctxt, addr, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001405
1406 return ret;
1407}
1408
1409static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1410 struct x86_emulate_ops *ops,
1411 u16 selector, int seg)
1412{
1413 struct desc_struct seg_desc;
1414 u8 dpl, rpl, cpl;
1415 unsigned err_vec = GP_VECTOR;
1416 u32 err_code = 0;
1417 bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1418 int ret;
1419
1420 memset(&seg_desc, 0, sizeof seg_desc);
1421
1422 if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
1423 || ctxt->mode == X86EMUL_MODE_REAL) {
1424 /* set real mode segment descriptor */
1425 set_desc_base(&seg_desc, selector << 4);
1426 set_desc_limit(&seg_desc, 0xffff);
1427 seg_desc.type = 3;
1428 seg_desc.p = 1;
1429 seg_desc.s = 1;
1430 goto load;
1431 }
1432
1433 /* NULL selector is not valid for TR, CS and SS */
1434 if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
1435 && null_selector)
1436 goto exception;
1437
1438 /* TR should be in GDT only */
1439 if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
1440 goto exception;
1441
1442 if (null_selector) /* for NULL selector skip all following checks */
1443 goto load;
1444
1445 ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
1446 if (ret != X86EMUL_CONTINUE)
1447 return ret;
1448
1449 err_code = selector & 0xfffc;
1450 err_vec = GP_VECTOR;
1451
1452 /* can't load system descriptor into segment selecor */
1453 if (seg <= VCPU_SREG_GS && !seg_desc.s)
1454 goto exception;
1455
1456 if (!seg_desc.p) {
1457 err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
1458 goto exception;
1459 }
1460
1461 rpl = selector & 3;
1462 dpl = seg_desc.dpl;
1463 cpl = ops->cpl(ctxt->vcpu);
1464
1465 switch (seg) {
1466 case VCPU_SREG_SS:
1467 /*
1468 * segment is not a writable data segment or segment
1469 * selector's RPL != CPL or segment selector's RPL != CPL
1470 */
1471 if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
1472 goto exception;
1473 break;
1474 case VCPU_SREG_CS:
1475 if (!(seg_desc.type & 8))
1476 goto exception;
1477
1478 if (seg_desc.type & 4) {
1479 /* conforming */
1480 if (dpl > cpl)
1481 goto exception;
1482 } else {
1483 /* nonconforming */
1484 if (rpl > cpl || dpl != cpl)
1485 goto exception;
1486 }
1487 /* CS(RPL) <- CPL */
1488 selector = (selector & 0xfffc) | cpl;
1489 break;
1490 case VCPU_SREG_TR:
1491 if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
1492 goto exception;
1493 break;
1494 case VCPU_SREG_LDTR:
1495 if (seg_desc.s || seg_desc.type != 2)
1496 goto exception;
1497 break;
1498 default: /* DS, ES, FS, or GS */
1499 /*
1500 * segment is not a data or readable code segment or
1501 * ((segment is a data or nonconforming code segment)
1502 * and (both RPL and CPL > DPL))
1503 */
1504 if ((seg_desc.type & 0xa) == 0x8 ||
1505 (((seg_desc.type & 0xc) != 0xc) &&
1506 (rpl > dpl && cpl > dpl)))
1507 goto exception;
1508 break;
1509 }
1510
1511 if (seg_desc.s) {
1512 /* mark segment as accessed */
1513 seg_desc.type |= 1;
1514 ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
1515 if (ret != X86EMUL_CONTINUE)
1516 return ret;
1517 }
1518load:
1519 ops->set_segment_selector(selector, seg, ctxt->vcpu);
1520 ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
1521 return X86EMUL_CONTINUE;
1522exception:
Gleb Natapov54b84862010-04-28 19:15:44 +03001523 emulate_exception(ctxt, err_vec, err_code, true);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001524 return X86EMUL_PROPAGATE_FAULT;
1525}
1526
Wei Yongjunc37eda12010-06-15 09:03:33 +08001527static inline int writeback(struct x86_emulate_ctxt *ctxt,
1528 struct x86_emulate_ops *ops)
1529{
1530 int rc;
1531 struct decode_cache *c = &ctxt->decode;
1532 u32 err;
1533
1534 switch (c->dst.type) {
1535 case OP_REG:
1536 /* The 4-byte case *is* correct:
1537 * in 64-bit mode we zero-extend.
1538 */
1539 switch (c->dst.bytes) {
1540 case 1:
1541 *(u8 *)c->dst.ptr = (u8)c->dst.val;
1542 break;
1543 case 2:
1544 *(u16 *)c->dst.ptr = (u16)c->dst.val;
1545 break;
1546 case 4:
1547 *c->dst.ptr = (u32)c->dst.val;
1548 break; /* 64b: zero-ext */
1549 case 8:
1550 *c->dst.ptr = c->dst.val;
1551 break;
1552 }
1553 break;
1554 case OP_MEM:
1555 if (c->lock_prefix)
1556 rc = ops->cmpxchg_emulated(
1557 (unsigned long)c->dst.ptr,
1558 &c->dst.orig_val,
1559 &c->dst.val,
1560 c->dst.bytes,
1561 &err,
1562 ctxt->vcpu);
1563 else
1564 rc = ops->write_emulated(
1565 (unsigned long)c->dst.ptr,
1566 &c->dst.val,
1567 c->dst.bytes,
1568 &err,
1569 ctxt->vcpu);
1570 if (rc == X86EMUL_PROPAGATE_FAULT)
1571 emulate_pf(ctxt,
1572 (unsigned long)c->dst.ptr, err);
1573 if (rc != X86EMUL_CONTINUE)
1574 return rc;
1575 break;
1576 case OP_NONE:
1577 /* no writeback */
1578 break;
1579 default:
1580 break;
1581 }
1582 return X86EMUL_CONTINUE;
1583}
1584
Gleb Natapov79168fd2010-04-28 19:15:30 +03001585static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
1586 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001587{
1588 struct decode_cache *c = &ctxt->decode;
1589
1590 c->dst.type = OP_MEM;
1591 c->dst.bytes = c->op_bytes;
1592 c->dst.val = c->src.val;
Harvey Harrison7a9572752008-02-19 07:40:41 -08001593 register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001594 c->dst.ptr = (void *) register_address(c, ss_base(ctxt, ops),
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001595 c->regs[VCPU_REGS_RSP]);
1596}
1597
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001598static int emulate_pop(struct x86_emulate_ctxt *ctxt,
Avi Kivity350f69d2009-01-05 11:12:40 +02001599 struct x86_emulate_ops *ops,
1600 void *dest, int len)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001601{
1602 struct decode_cache *c = &ctxt->decode;
1603 int rc;
1604
Gleb Natapov79168fd2010-04-28 19:15:30 +03001605 rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
Gleb Natapov9de41572010-04-28 19:15:22 +03001606 c->regs[VCPU_REGS_RSP]),
1607 dest, len);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09001608 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001609 return rc;
1610
Avi Kivity350f69d2009-01-05 11:12:40 +02001611 register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001612 return rc;
1613}
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001614
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001615static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1616 struct x86_emulate_ops *ops,
1617 void *dest, int len)
1618{
1619 int rc;
1620 unsigned long val, change_mask;
1621 int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02001622 int cpl = ops->cpl(ctxt->vcpu);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001623
1624 rc = emulate_pop(ctxt, ops, &val, len);
1625 if (rc != X86EMUL_CONTINUE)
1626 return rc;
1627
1628 change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1629 | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1630
1631 switch(ctxt->mode) {
1632 case X86EMUL_MODE_PROT64:
1633 case X86EMUL_MODE_PROT32:
1634 case X86EMUL_MODE_PROT16:
1635 if (cpl == 0)
1636 change_mask |= EFLG_IOPL;
1637 if (cpl <= iopl)
1638 change_mask |= EFLG_IF;
1639 break;
1640 case X86EMUL_MODE_VM86:
1641 if (iopl < 3) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001642 emulate_gp(ctxt, 0);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001643 return X86EMUL_PROPAGATE_FAULT;
1644 }
1645 change_mask |= EFLG_IF;
1646 break;
1647 default: /* real mode */
1648 change_mask |= (EFLG_IOPL | EFLG_IF);
1649 break;
1650 }
1651
1652 *(unsigned long *)dest =
1653 (ctxt->eflags & ~change_mask) | (val & change_mask);
1654
1655 return rc;
1656}
1657
Gleb Natapov79168fd2010-04-28 19:15:30 +03001658static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
1659 struct x86_emulate_ops *ops, int seg)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001660{
1661 struct decode_cache *c = &ctxt->decode;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001662
Gleb Natapov79168fd2010-04-28 19:15:30 +03001663 c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001664
Gleb Natapov79168fd2010-04-28 19:15:30 +03001665 emulate_push(ctxt, ops);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001666}
1667
1668static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
1669 struct x86_emulate_ops *ops, int seg)
1670{
1671 struct decode_cache *c = &ctxt->decode;
1672 unsigned long selector;
1673 int rc;
1674
1675 rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001676 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001677 return rc;
1678
Gleb Natapov2e873022010-03-18 15:20:18 +02001679 rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001680 return rc;
1681}
1682
Wei Yongjunc37eda12010-06-15 09:03:33 +08001683static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001684 struct x86_emulate_ops *ops)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001685{
1686 struct decode_cache *c = &ctxt->decode;
1687 unsigned long old_esp = c->regs[VCPU_REGS_RSP];
Wei Yongjunc37eda12010-06-15 09:03:33 +08001688 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001689 int reg = VCPU_REGS_RAX;
1690
1691 while (reg <= VCPU_REGS_RDI) {
1692 (reg == VCPU_REGS_RSP) ?
1693 (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
1694
Gleb Natapov79168fd2010-04-28 19:15:30 +03001695 emulate_push(ctxt, ops);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001696
1697 rc = writeback(ctxt, ops);
1698 if (rc != X86EMUL_CONTINUE)
1699 return rc;
1700
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001701 ++reg;
1702 }
Wei Yongjunc37eda12010-06-15 09:03:33 +08001703
1704 /* Disable writeback. */
1705 c->dst.type = OP_NONE;
1706
1707 return rc;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001708}
1709
1710static int emulate_popa(struct x86_emulate_ctxt *ctxt,
1711 struct x86_emulate_ops *ops)
1712{
1713 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001714 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001715 int reg = VCPU_REGS_RDI;
1716
1717 while (reg >= VCPU_REGS_RAX) {
1718 if (reg == VCPU_REGS_RSP) {
1719 register_address_increment(c, &c->regs[VCPU_REGS_RSP],
1720 c->op_bytes);
1721 --reg;
1722 }
1723
1724 rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001725 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001726 break;
1727 --reg;
1728 }
1729 return rc;
1730}
1731
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001732static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
1733 struct x86_emulate_ops *ops)
1734{
1735 struct decode_cache *c = &ctxt->decode;
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001736
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001737 return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001738}
1739
Laurent Vivier05f086f2007-09-24 11:10:55 +02001740static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001741{
Laurent Vivier05f086f2007-09-24 11:10:55 +02001742 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001743 switch (c->modrm_reg) {
1744 case 0: /* rol */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001745 emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001746 break;
1747 case 1: /* ror */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001748 emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001749 break;
1750 case 2: /* rcl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001751 emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001752 break;
1753 case 3: /* rcr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001754 emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001755 break;
1756 case 4: /* sal/shl */
1757 case 6: /* sal/shl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001758 emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001759 break;
1760 case 5: /* shr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001761 emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001762 break;
1763 case 7: /* sar */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001764 emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001765 break;
1766 }
1767}
1768
1769static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
Laurent Vivier05f086f2007-09-24 11:10:55 +02001770 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001771{
1772 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001773
1774 switch (c->modrm_reg) {
1775 case 0 ... 1: /* test */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001776 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001777 break;
1778 case 2: /* not */
1779 c->dst.val = ~c->dst.val;
1780 break;
1781 case 3: /* neg */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001782 emulate_1op("neg", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001783 break;
1784 default:
Gleb Natapovaca06a82010-03-18 15:20:15 +02001785 return 0;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001786 }
Gleb Natapovaca06a82010-03-18 15:20:15 +02001787 return 1;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001788}
1789
1790static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
Laurent Viviera01af5e2007-09-24 11:10:56 +02001791 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001792{
1793 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001794
1795 switch (c->modrm_reg) {
1796 case 0: /* inc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001797 emulate_1op("inc", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001798 break;
1799 case 1: /* dec */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001800 emulate_1op("dec", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001801 break;
Mohammed Gamald19292e2008-09-08 21:47:19 +03001802 case 2: /* call near abs */ {
1803 long int old_eip;
1804 old_eip = c->eip;
1805 c->eip = c->src.val;
1806 c->src.val = old_eip;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001807 emulate_push(ctxt, ops);
Mohammed Gamald19292e2008-09-08 21:47:19 +03001808 break;
1809 }
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001810 case 4: /* jmp abs */
Avi Kivityfd607542008-01-18 13:12:26 +02001811 c->eip = c->src.val;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001812 break;
1813 case 6: /* push */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001814 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001815 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001816 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001817 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001818}
1819
1820static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001821 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001822{
1823 struct decode_cache *c = &ctxt->decode;
Avi Kivity16518d52010-08-26 14:31:30 +03001824 u64 old = c->dst.orig_val64;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001825
1826 if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
1827 ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001828 c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1829 c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
Laurent Vivier05f086f2007-09-24 11:10:55 +02001830 ctxt->eflags &= ~EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001831 } else {
Avi Kivity16518d52010-08-26 14:31:30 +03001832 c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
1833 (u32) c->regs[VCPU_REGS_RBX];
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001834
Laurent Vivier05f086f2007-09-24 11:10:55 +02001835 ctxt->eflags |= EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001836 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001837 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001838}
1839
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001840static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
1841 struct x86_emulate_ops *ops)
1842{
1843 struct decode_cache *c = &ctxt->decode;
1844 int rc;
1845 unsigned long cs;
1846
1847 rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001848 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001849 return rc;
1850 if (c->op_bytes == 4)
1851 c->eip = (u32)c->eip;
1852 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001853 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001854 return rc;
Gleb Natapov2e873022010-03-18 15:20:18 +02001855 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001856 return rc;
1857}
1858
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001859static inline void
1860setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001861 struct x86_emulate_ops *ops, struct desc_struct *cs,
1862 struct desc_struct *ss)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001863{
Gleb Natapov79168fd2010-04-28 19:15:30 +03001864 memset(cs, 0, sizeof(struct desc_struct));
1865 ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
1866 memset(ss, 0, sizeof(struct desc_struct));
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001867
1868 cs->l = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001869 set_desc_base(cs, 0); /* flat segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001870 cs->g = 1; /* 4kb granularity */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001871 set_desc_limit(cs, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001872 cs->type = 0x0b; /* Read, Execute, Accessed */
1873 cs->s = 1;
1874 cs->dpl = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001875 cs->p = 1;
1876 cs->d = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001877
Gleb Natapov79168fd2010-04-28 19:15:30 +03001878 set_desc_base(ss, 0); /* flat segment */
1879 set_desc_limit(ss, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001880 ss->g = 1; /* 4kb granularity */
1881 ss->s = 1;
1882 ss->type = 0x03; /* Read/Write, Accessed */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001883 ss->d = 1; /* 32bit stack segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001884 ss->dpl = 0;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001885 ss->p = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001886}
1887
1888static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001889emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001890{
1891 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001892 struct desc_struct cs, ss;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001893 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001894 u16 cs_sel, ss_sel;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001895
1896 /* syscall is not available in real mode */
Gleb Natapov2e901c42010-03-18 15:20:12 +02001897 if (ctxt->mode == X86EMUL_MODE_REAL ||
1898 ctxt->mode == X86EMUL_MODE_VM86) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001899 emulate_ud(ctxt);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001900 return X86EMUL_PROPAGATE_FAULT;
1901 }
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001902
Gleb Natapov79168fd2010-04-28 19:15:30 +03001903 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001904
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001905 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001906 msr_data >>= 32;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001907 cs_sel = (u16)(msr_data & 0xfffc);
1908 ss_sel = (u16)(msr_data + 8);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001909
1910 if (is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03001911 cs.d = 0;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001912 cs.l = 1;
1913 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03001914 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
1915 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1916 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
1917 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001918
1919 c->regs[VCPU_REGS_RCX] = c->eip;
1920 if (is_long_mode(ctxt->vcpu)) {
1921#ifdef CONFIG_X86_64
1922 c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
1923
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001924 ops->get_msr(ctxt->vcpu,
1925 ctxt->mode == X86EMUL_MODE_PROT64 ?
1926 MSR_LSTAR : MSR_CSTAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001927 c->eip = msr_data;
1928
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001929 ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001930 ctxt->eflags &= ~(msr_data | EFLG_RF);
1931#endif
1932 } else {
1933 /* legacy mode */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001934 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001935 c->eip = (u32)msr_data;
1936
1937 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
1938 }
1939
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001940 return X86EMUL_CONTINUE;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001941}
1942
Andre Przywara8c604352009-06-18 12:56:01 +02001943static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001944emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara8c604352009-06-18 12:56:01 +02001945{
1946 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001947 struct desc_struct cs, ss;
Andre Przywara8c604352009-06-18 12:56:01 +02001948 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001949 u16 cs_sel, ss_sel;
Andre Przywara8c604352009-06-18 12:56:01 +02001950
Gleb Natapova0044752010-02-10 14:21:31 +02001951 /* inject #GP if in real mode */
1952 if (ctxt->mode == X86EMUL_MODE_REAL) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001953 emulate_gp(ctxt, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001954 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02001955 }
1956
1957 /* XXX sysenter/sysexit have not been tested in 64bit mode.
1958 * Therefore, we inject an #UD.
1959 */
Gleb Natapov2e901c42010-03-18 15:20:12 +02001960 if (ctxt->mode == X86EMUL_MODE_PROT64) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001961 emulate_ud(ctxt);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001962 return X86EMUL_PROPAGATE_FAULT;
1963 }
Andre Przywara8c604352009-06-18 12:56:01 +02001964
Gleb Natapov79168fd2010-04-28 19:15:30 +03001965 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara8c604352009-06-18 12:56:01 +02001966
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001967 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02001968 switch (ctxt->mode) {
1969 case X86EMUL_MODE_PROT32:
1970 if ((msr_data & 0xfffc) == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001971 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001972 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02001973 }
1974 break;
1975 case X86EMUL_MODE_PROT64:
1976 if (msr_data == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001977 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001978 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02001979 }
1980 break;
1981 }
1982
1983 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001984 cs_sel = (u16)msr_data;
1985 cs_sel &= ~SELECTOR_RPL_MASK;
1986 ss_sel = cs_sel + 8;
1987 ss_sel &= ~SELECTOR_RPL_MASK;
Andre Przywara8c604352009-06-18 12:56:01 +02001988 if (ctxt->mode == X86EMUL_MODE_PROT64
1989 || is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03001990 cs.d = 0;
Andre Przywara8c604352009-06-18 12:56:01 +02001991 cs.l = 1;
1992 }
1993
Gleb Natapov79168fd2010-04-28 19:15:30 +03001994 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
1995 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1996 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
1997 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara8c604352009-06-18 12:56:01 +02001998
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001999 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002000 c->eip = msr_data;
2001
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002002 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002003 c->regs[VCPU_REGS_RSP] = msr_data;
2004
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002005 return X86EMUL_CONTINUE;
Andre Przywara8c604352009-06-18 12:56:01 +02002006}
2007
Andre Przywara4668f052009-06-18 12:56:02 +02002008static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002009emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara4668f052009-06-18 12:56:02 +02002010{
2011 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002012 struct desc_struct cs, ss;
Andre Przywara4668f052009-06-18 12:56:02 +02002013 u64 msr_data;
2014 int usermode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002015 u16 cs_sel, ss_sel;
Andre Przywara4668f052009-06-18 12:56:02 +02002016
Gleb Natapova0044752010-02-10 14:21:31 +02002017 /* inject #GP if in real mode or Virtual 8086 mode */
2018 if (ctxt->mode == X86EMUL_MODE_REAL ||
2019 ctxt->mode == X86EMUL_MODE_VM86) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002020 emulate_gp(ctxt, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02002021 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002022 }
2023
Gleb Natapov79168fd2010-04-28 19:15:30 +03002024 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara4668f052009-06-18 12:56:02 +02002025
2026 if ((c->rex_prefix & 0x8) != 0x0)
2027 usermode = X86EMUL_MODE_PROT64;
2028 else
2029 usermode = X86EMUL_MODE_PROT32;
2030
2031 cs.dpl = 3;
2032 ss.dpl = 3;
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002033 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara4668f052009-06-18 12:56:02 +02002034 switch (usermode) {
2035 case X86EMUL_MODE_PROT32:
Gleb Natapov79168fd2010-04-28 19:15:30 +03002036 cs_sel = (u16)(msr_data + 16);
Andre Przywara4668f052009-06-18 12:56:02 +02002037 if ((msr_data & 0xfffc) == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002038 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002039 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002040 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002041 ss_sel = (u16)(msr_data + 24);
Andre Przywara4668f052009-06-18 12:56:02 +02002042 break;
2043 case X86EMUL_MODE_PROT64:
Gleb Natapov79168fd2010-04-28 19:15:30 +03002044 cs_sel = (u16)(msr_data + 32);
Andre Przywara4668f052009-06-18 12:56:02 +02002045 if (msr_data == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002046 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002047 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002048 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002049 ss_sel = cs_sel + 8;
2050 cs.d = 0;
Andre Przywara4668f052009-06-18 12:56:02 +02002051 cs.l = 1;
2052 break;
2053 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002054 cs_sel |= SELECTOR_RPL_MASK;
2055 ss_sel |= SELECTOR_RPL_MASK;
Andre Przywara4668f052009-06-18 12:56:02 +02002056
Gleb Natapov79168fd2010-04-28 19:15:30 +03002057 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
2058 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
2059 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
2060 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara4668f052009-06-18 12:56:02 +02002061
Gleb Natapovbdb475a2010-04-28 19:15:41 +03002062 c->eip = c->regs[VCPU_REGS_RDX];
2063 c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
Andre Przywara4668f052009-06-18 12:56:02 +02002064
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002065 return X86EMUL_CONTINUE;
Andre Przywara4668f052009-06-18 12:56:02 +02002066}
2067
Gleb Natapov9c537242010-03-18 15:20:05 +02002068static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
2069 struct x86_emulate_ops *ops)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002070{
2071 int iopl;
2072 if (ctxt->mode == X86EMUL_MODE_REAL)
2073 return false;
2074 if (ctxt->mode == X86EMUL_MODE_VM86)
2075 return true;
2076 iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02002077 return ops->cpl(ctxt->vcpu) > iopl;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002078}
2079
2080static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
2081 struct x86_emulate_ops *ops,
2082 u16 port, u16 len)
2083{
Gleb Natapov79168fd2010-04-28 19:15:30 +03002084 struct desc_struct tr_seg;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002085 int r;
2086 u16 io_bitmap_ptr;
2087 u8 perm, bit_idx = port & 0x7;
2088 unsigned mask = (1 << len) - 1;
2089
Gleb Natapov79168fd2010-04-28 19:15:30 +03002090 ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
2091 if (!tr_seg.p)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002092 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002093 if (desc_limit_scaled(&tr_seg) < 103)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002094 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002095 r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
2096 ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002097 if (r != X86EMUL_CONTINUE)
2098 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002099 if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002100 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002101 r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
2102 &perm, 1, ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002103 if (r != X86EMUL_CONTINUE)
2104 return false;
2105 if ((perm >> bit_idx) & mask)
2106 return false;
2107 return true;
2108}
2109
2110static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
2111 struct x86_emulate_ops *ops,
2112 u16 port, u16 len)
2113{
Gleb Natapov9c537242010-03-18 15:20:05 +02002114 if (emulator_bad_iopl(ctxt, ops))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002115 if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
2116 return false;
2117 return true;
2118}
2119
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002120static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
2121 struct x86_emulate_ops *ops,
2122 struct tss_segment_16 *tss)
2123{
2124 struct decode_cache *c = &ctxt->decode;
2125
2126 tss->ip = c->eip;
2127 tss->flag = ctxt->eflags;
2128 tss->ax = c->regs[VCPU_REGS_RAX];
2129 tss->cx = c->regs[VCPU_REGS_RCX];
2130 tss->dx = c->regs[VCPU_REGS_RDX];
2131 tss->bx = c->regs[VCPU_REGS_RBX];
2132 tss->sp = c->regs[VCPU_REGS_RSP];
2133 tss->bp = c->regs[VCPU_REGS_RBP];
2134 tss->si = c->regs[VCPU_REGS_RSI];
2135 tss->di = c->regs[VCPU_REGS_RDI];
2136
2137 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
2138 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2139 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
2140 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
2141 tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
2142}
2143
2144static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
2145 struct x86_emulate_ops *ops,
2146 struct tss_segment_16 *tss)
2147{
2148 struct decode_cache *c = &ctxt->decode;
2149 int ret;
2150
2151 c->eip = tss->ip;
2152 ctxt->eflags = tss->flag | 2;
2153 c->regs[VCPU_REGS_RAX] = tss->ax;
2154 c->regs[VCPU_REGS_RCX] = tss->cx;
2155 c->regs[VCPU_REGS_RDX] = tss->dx;
2156 c->regs[VCPU_REGS_RBX] = tss->bx;
2157 c->regs[VCPU_REGS_RSP] = tss->sp;
2158 c->regs[VCPU_REGS_RBP] = tss->bp;
2159 c->regs[VCPU_REGS_RSI] = tss->si;
2160 c->regs[VCPU_REGS_RDI] = tss->di;
2161
2162 /*
2163 * SDM says that segment selectors are loaded before segment
2164 * descriptors
2165 */
2166 ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
2167 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
2168 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
2169 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
2170 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
2171
2172 /*
2173 * Now load segment descriptors. If fault happenes at this stage
2174 * it is handled in a context of new task
2175 */
2176 ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
2177 if (ret != X86EMUL_CONTINUE)
2178 return ret;
2179 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
2180 if (ret != X86EMUL_CONTINUE)
2181 return ret;
2182 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
2183 if (ret != X86EMUL_CONTINUE)
2184 return ret;
2185 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
2186 if (ret != X86EMUL_CONTINUE)
2187 return ret;
2188 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
2189 if (ret != X86EMUL_CONTINUE)
2190 return ret;
2191
2192 return X86EMUL_CONTINUE;
2193}
2194
2195static int task_switch_16(struct x86_emulate_ctxt *ctxt,
2196 struct x86_emulate_ops *ops,
2197 u16 tss_selector, u16 old_tss_sel,
2198 ulong old_tss_base, struct desc_struct *new_desc)
2199{
2200 struct tss_segment_16 tss_seg;
2201 int ret;
2202 u32 err, new_tss_base = get_desc_base(new_desc);
2203
2204 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2205 &err);
2206 if (ret == X86EMUL_PROPAGATE_FAULT) {
2207 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002208 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002209 return ret;
2210 }
2211
2212 save_state_to_tss16(ctxt, ops, &tss_seg);
2213
2214 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2215 &err);
2216 if (ret == X86EMUL_PROPAGATE_FAULT) {
2217 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002218 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002219 return ret;
2220 }
2221
2222 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2223 &err);
2224 if (ret == X86EMUL_PROPAGATE_FAULT) {
2225 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002226 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002227 return ret;
2228 }
2229
2230 if (old_tss_sel != 0xffff) {
2231 tss_seg.prev_task_link = old_tss_sel;
2232
2233 ret = ops->write_std(new_tss_base,
2234 &tss_seg.prev_task_link,
2235 sizeof tss_seg.prev_task_link,
2236 ctxt->vcpu, &err);
2237 if (ret == X86EMUL_PROPAGATE_FAULT) {
2238 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002239 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002240 return ret;
2241 }
2242 }
2243
2244 return load_state_from_tss16(ctxt, ops, &tss_seg);
2245}
2246
2247static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
2248 struct x86_emulate_ops *ops,
2249 struct tss_segment_32 *tss)
2250{
2251 struct decode_cache *c = &ctxt->decode;
2252
2253 tss->cr3 = ops->get_cr(3, ctxt->vcpu);
2254 tss->eip = c->eip;
2255 tss->eflags = ctxt->eflags;
2256 tss->eax = c->regs[VCPU_REGS_RAX];
2257 tss->ecx = c->regs[VCPU_REGS_RCX];
2258 tss->edx = c->regs[VCPU_REGS_RDX];
2259 tss->ebx = c->regs[VCPU_REGS_RBX];
2260 tss->esp = c->regs[VCPU_REGS_RSP];
2261 tss->ebp = c->regs[VCPU_REGS_RBP];
2262 tss->esi = c->regs[VCPU_REGS_RSI];
2263 tss->edi = c->regs[VCPU_REGS_RDI];
2264
2265 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
2266 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2267 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
2268 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
2269 tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
2270 tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
2271 tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
2272}
2273
2274static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
2275 struct x86_emulate_ops *ops,
2276 struct tss_segment_32 *tss)
2277{
2278 struct decode_cache *c = &ctxt->decode;
2279 int ret;
2280
Gleb Natapov0f122442010-04-28 19:15:31 +03002281 if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002282 emulate_gp(ctxt, 0);
Gleb Natapov0f122442010-04-28 19:15:31 +03002283 return X86EMUL_PROPAGATE_FAULT;
2284 }
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002285 c->eip = tss->eip;
2286 ctxt->eflags = tss->eflags | 2;
2287 c->regs[VCPU_REGS_RAX] = tss->eax;
2288 c->regs[VCPU_REGS_RCX] = tss->ecx;
2289 c->regs[VCPU_REGS_RDX] = tss->edx;
2290 c->regs[VCPU_REGS_RBX] = tss->ebx;
2291 c->regs[VCPU_REGS_RSP] = tss->esp;
2292 c->regs[VCPU_REGS_RBP] = tss->ebp;
2293 c->regs[VCPU_REGS_RSI] = tss->esi;
2294 c->regs[VCPU_REGS_RDI] = tss->edi;
2295
2296 /*
2297 * SDM says that segment selectors are loaded before segment
2298 * descriptors
2299 */
2300 ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
2301 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
2302 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
2303 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
2304 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
2305 ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
2306 ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
2307
2308 /*
2309 * Now load segment descriptors. If fault happenes at this stage
2310 * it is handled in a context of new task
2311 */
2312 ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
2313 if (ret != X86EMUL_CONTINUE)
2314 return ret;
2315 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
2316 if (ret != X86EMUL_CONTINUE)
2317 return ret;
2318 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
2319 if (ret != X86EMUL_CONTINUE)
2320 return ret;
2321 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
2322 if (ret != X86EMUL_CONTINUE)
2323 return ret;
2324 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
2325 if (ret != X86EMUL_CONTINUE)
2326 return ret;
2327 ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
2328 if (ret != X86EMUL_CONTINUE)
2329 return ret;
2330 ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
2331 if (ret != X86EMUL_CONTINUE)
2332 return ret;
2333
2334 return X86EMUL_CONTINUE;
2335}
2336
2337static int task_switch_32(struct x86_emulate_ctxt *ctxt,
2338 struct x86_emulate_ops *ops,
2339 u16 tss_selector, u16 old_tss_sel,
2340 ulong old_tss_base, struct desc_struct *new_desc)
2341{
2342 struct tss_segment_32 tss_seg;
2343 int ret;
2344 u32 err, new_tss_base = get_desc_base(new_desc);
2345
2346 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2347 &err);
2348 if (ret == X86EMUL_PROPAGATE_FAULT) {
2349 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002350 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002351 return ret;
2352 }
2353
2354 save_state_to_tss32(ctxt, ops, &tss_seg);
2355
2356 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2357 &err);
2358 if (ret == X86EMUL_PROPAGATE_FAULT) {
2359 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002360 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002361 return ret;
2362 }
2363
2364 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2365 &err);
2366 if (ret == X86EMUL_PROPAGATE_FAULT) {
2367 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002368 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002369 return ret;
2370 }
2371
2372 if (old_tss_sel != 0xffff) {
2373 tss_seg.prev_task_link = old_tss_sel;
2374
2375 ret = ops->write_std(new_tss_base,
2376 &tss_seg.prev_task_link,
2377 sizeof tss_seg.prev_task_link,
2378 ctxt->vcpu, &err);
2379 if (ret == X86EMUL_PROPAGATE_FAULT) {
2380 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002381 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002382 return ret;
2383 }
2384 }
2385
2386 return load_state_from_tss32(ctxt, ops, &tss_seg);
2387}
2388
2389static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002390 struct x86_emulate_ops *ops,
2391 u16 tss_selector, int reason,
2392 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002393{
2394 struct desc_struct curr_tss_desc, next_tss_desc;
2395 int ret;
2396 u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
2397 ulong old_tss_base =
Gleb Natapov5951c442010-04-28 19:15:29 +03002398 ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
Gleb Natapovceffb452010-03-18 15:20:19 +02002399 u32 desc_limit;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002400
2401 /* FIXME: old_tss_base == ~0 ? */
2402
2403 ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
2404 if (ret != X86EMUL_CONTINUE)
2405 return ret;
2406 ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
2407 if (ret != X86EMUL_CONTINUE)
2408 return ret;
2409
2410 /* FIXME: check that next_tss_desc is tss */
2411
2412 if (reason != TASK_SWITCH_IRET) {
2413 if ((tss_selector & 3) > next_tss_desc.dpl ||
2414 ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002415 emulate_gp(ctxt, 0);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002416 return X86EMUL_PROPAGATE_FAULT;
2417 }
2418 }
2419
Gleb Natapovceffb452010-03-18 15:20:19 +02002420 desc_limit = desc_limit_scaled(&next_tss_desc);
2421 if (!next_tss_desc.p ||
2422 ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
2423 desc_limit < 0x2b)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002424 emulate_ts(ctxt, tss_selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002425 return X86EMUL_PROPAGATE_FAULT;
2426 }
2427
2428 if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
2429 curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2430 write_segment_descriptor(ctxt, ops, old_tss_sel,
2431 &curr_tss_desc);
2432 }
2433
2434 if (reason == TASK_SWITCH_IRET)
2435 ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
2436
2437 /* set back link to prev task only if NT bit is set in eflags
2438 note that old_tss_sel is not used afetr this point */
2439 if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
2440 old_tss_sel = 0xffff;
2441
2442 if (next_tss_desc.type & 8)
2443 ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
2444 old_tss_base, &next_tss_desc);
2445 else
2446 ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
2447 old_tss_base, &next_tss_desc);
Jan Kiszka0760d442010-04-14 15:50:57 +02002448 if (ret != X86EMUL_CONTINUE)
2449 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002450
2451 if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
2452 ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
2453
2454 if (reason != TASK_SWITCH_IRET) {
2455 next_tss_desc.type |= (1 << 1); /* set busy flag */
2456 write_segment_descriptor(ctxt, ops, tss_selector,
2457 &next_tss_desc);
2458 }
2459
2460 ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
2461 ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
2462 ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
2463
Jan Kiszkae269fb22010-04-14 15:51:09 +02002464 if (has_error_code) {
2465 struct decode_cache *c = &ctxt->decode;
2466
2467 c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
2468 c->lock_prefix = 0;
2469 c->src.val = (unsigned long) error_code;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002470 emulate_push(ctxt, ops);
Jan Kiszkae269fb22010-04-14 15:51:09 +02002471 }
2472
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002473 return ret;
2474}
2475
2476int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2477 struct x86_emulate_ops *ops,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002478 u16 tss_selector, int reason,
2479 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002480{
2481 struct decode_cache *c = &ctxt->decode;
2482 int rc;
2483
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002484 c->eip = ctxt->eip;
Jan Kiszkae269fb22010-04-14 15:51:09 +02002485 c->dst.type = OP_NONE;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002486
Jan Kiszkae269fb22010-04-14 15:51:09 +02002487 rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
2488 has_error_code, error_code);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002489
2490 if (rc == X86EMUL_CONTINUE) {
Jan Kiszkae269fb22010-04-14 15:51:09 +02002491 rc = writeback(ctxt, ops);
Gleb Natapov95c55882010-04-28 19:15:39 +03002492 if (rc == X86EMUL_CONTINUE)
2493 ctxt->eip = c->eip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002494 }
2495
Gleb Natapov19d04432010-04-15 12:29:50 +03002496 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002497}
2498
Gleb Natapova682e352010-03-18 15:20:21 +02002499static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
Gleb Natapovd9271122010-03-18 15:20:22 +02002500 int reg, struct operand *op)
Gleb Natapova682e352010-03-18 15:20:21 +02002501{
2502 struct decode_cache *c = &ctxt->decode;
2503 int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
2504
Gleb Natapovd9271122010-03-18 15:20:22 +02002505 register_address_increment(c, &c->regs[reg], df * op->bytes);
2506 op->ptr = (unsigned long *)register_address(c, base, c->regs[reg]);
Gleb Natapova682e352010-03-18 15:20:21 +02002507}
2508
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002509int
Laurent Vivier1be3aa42007-09-18 11:27:27 +02002510x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002511{
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002512 u64 msr_data;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002513 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002514 int rc = X86EMUL_CONTINUE;
Gleb Natapov5cd21912010-03-18 15:20:26 +02002515 int saved_dst_type = c->dst.type;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002516
Gleb Natapov9de41572010-04-28 19:15:22 +03002517 ctxt->decode.mem_read.pos = 0;
Glauber Costa310b5d32009-05-12 16:21:06 -04002518
Gleb Natapov1161624f12010-02-11 14:43:14 +02002519 if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002520 emulate_ud(ctxt);
Gleb Natapov1161624f12010-02-11 14:43:14 +02002521 goto done;
2522 }
2523
Gleb Natapovd380a5e2010-02-10 14:21:36 +02002524 /* LOCK prefix is allowed only with some instructions */
Gleb Natapova41ffb752010-03-18 15:20:14 +02002525 if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002526 emulate_ud(ctxt);
Gleb Natapovd380a5e2010-02-10 14:21:36 +02002527 goto done;
2528 }
2529
Gleb Natapove92805a2010-02-10 14:21:35 +02002530 /* Privileged instruction can be executed only in CPL=0 */
Gleb Natapov9c537242010-03-18 15:20:05 +02002531 if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002532 emulate_gp(ctxt, 0);
Gleb Natapove92805a2010-02-10 14:21:35 +02002533 goto done;
2534 }
2535
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002536 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov5cd21912010-03-18 15:20:26 +02002537 ctxt->restart = true;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002538 /* All REP prefixes have the same first termination condition */
Gleb Natapovc73e1972010-03-15 16:38:29 +02002539 if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
Gleb Natapov5cd21912010-03-18 15:20:26 +02002540 string_done:
2541 ctxt->restart = false;
Gleb Natapov95c55882010-04-28 19:15:39 +03002542 ctxt->eip = c->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002543 goto done;
2544 }
2545 /* The second termination condition only applies for REPE
2546 * and REPNE. Test if the repeat string operation prefix is
2547 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
2548 * corresponding termination condition according to:
2549 * - if REPE/REPZ and ZF = 0 then done
2550 * - if REPNE/REPNZ and ZF = 1 then done
2551 */
2552 if ((c->b == 0xa6) || (c->b == 0xa7) ||
Gleb Natapov5cd21912010-03-18 15:20:26 +02002553 (c->b == 0xae) || (c->b == 0xaf)) {
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002554 if ((c->rep_prefix == REPE_PREFIX) &&
Gleb Natapov5cd21912010-03-18 15:20:26 +02002555 ((ctxt->eflags & EFLG_ZF) == 0))
2556 goto string_done;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002557 if ((c->rep_prefix == REPNE_PREFIX) &&
Gleb Natapov5cd21912010-03-18 15:20:26 +02002558 ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
2559 goto string_done;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002560 }
Gleb Natapov063db062010-03-18 15:20:06 +02002561 c->eip = ctxt->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002562 }
2563
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002564 if (c->src.type == OP_MEM) {
Gleb Natapov9de41572010-04-28 19:15:22 +03002565 rc = read_emulated(ctxt, ops, (unsigned long)c->src.ptr,
Gleb Natapov414e6272010-04-28 19:15:26 +03002566 c->src.valptr, c->src.bytes);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09002567 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002568 goto done;
Avi Kivity16518d52010-08-26 14:31:30 +03002569 c->src.orig_val64 = c->src.val64;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002570 }
2571
Gleb Natapove35b7b92010-02-25 16:36:42 +02002572 if (c->src2.type == OP_MEM) {
Gleb Natapov9de41572010-04-28 19:15:22 +03002573 rc = read_emulated(ctxt, ops, (unsigned long)c->src2.ptr,
2574 &c->src2.val, c->src2.bytes);
Gleb Natapove35b7b92010-02-25 16:36:42 +02002575 if (rc != X86EMUL_CONTINUE)
2576 goto done;
2577 }
2578
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002579 if ((c->d & DstMask) == ImplicitOps)
2580 goto special_insn;
2581
2582
Gleb Natapov69f55cb2010-03-18 15:20:20 +02002583 if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
2584 /* optimisation - avoid slow emulated read if Mov */
Gleb Natapov9de41572010-04-28 19:15:22 +03002585 rc = read_emulated(ctxt, ops, (unsigned long)c->dst.ptr,
2586 &c->dst.val, c->dst.bytes);
Gleb Natapov69f55cb2010-03-18 15:20:20 +02002587 if (rc != X86EMUL_CONTINUE)
2588 goto done;
Avi Kivity038e51d2007-01-22 20:40:40 -08002589 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02002590 c->dst.orig_val = c->dst.val;
Avi Kivity038e51d2007-01-22 20:40:40 -08002591
Avi Kivity018a98d2007-11-27 19:30:56 +02002592special_insn:
2593
Laurent Viviere4e03de2007-09-18 11:52:50 +02002594 if (c->twobyte)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002595 goto twobyte_insn;
2596
Laurent Viviere4e03de2007-09-18 11:52:50 +02002597 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002598 case 0x00 ... 0x05:
2599 add: /* add */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002600 emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002601 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002602 case 0x06: /* push es */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002603 emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002604 break;
2605 case 0x07: /* pop es */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002606 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002607 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002608 goto done;
2609 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002610 case 0x08 ... 0x0d:
2611 or: /* or */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002612 emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002613 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002614 case 0x0e: /* push cs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002615 emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002616 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002617 case 0x10 ... 0x15:
2618 adc: /* adc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002619 emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002620 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002621 case 0x16: /* push ss */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002622 emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002623 break;
2624 case 0x17: /* pop ss */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002625 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002626 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002627 goto done;
2628 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002629 case 0x18 ... 0x1d:
2630 sbb: /* sbb */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002631 emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002632 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002633 case 0x1e: /* push ds */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002634 emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002635 break;
2636 case 0x1f: /* pop ds */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002637 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002638 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002639 goto done;
2640 break;
Guillaume Thouveninaa3a8162008-09-12 13:52:18 +02002641 case 0x20 ... 0x25:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002642 and: /* and */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002643 emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002644 break;
2645 case 0x28 ... 0x2d:
2646 sub: /* sub */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002647 emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002648 break;
2649 case 0x30 ... 0x35:
2650 xor: /* xor */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002651 emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002652 break;
2653 case 0x38 ... 0x3d:
2654 cmp: /* cmp */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002655 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002656 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02002657 case 0x40 ... 0x47: /* inc r16/r32 */
2658 emulate_1op("inc", c->dst, ctxt->eflags);
2659 break;
2660 case 0x48 ... 0x4f: /* dec r16/r32 */
2661 emulate_1op("dec", c->dst, ctxt->eflags);
2662 break;
2663 case 0x50 ... 0x57: /* push reg */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002664 emulate_push(ctxt, ops);
Avi Kivity33615aa2007-10-31 11:15:56 +02002665 break;
2666 case 0x58 ... 0x5f: /* pop reg */
2667 pop_instruction:
Avi Kivity350f69d2009-01-05 11:12:40 +02002668 rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002669 if (rc != X86EMUL_CONTINUE)
Avi Kivity33615aa2007-10-31 11:15:56 +02002670 goto done;
Avi Kivity33615aa2007-10-31 11:15:56 +02002671 break;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002672 case 0x60: /* pusha */
Wei Yongjunc37eda12010-06-15 09:03:33 +08002673 rc = emulate_pusha(ctxt, ops);
2674 if (rc != X86EMUL_CONTINUE)
2675 goto done;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002676 break;
2677 case 0x61: /* popa */
2678 rc = emulate_popa(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002679 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002680 goto done;
2681 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002682 case 0x63: /* movsxd */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002683 if (ctxt->mode != X86EMUL_MODE_PROT64)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002684 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02002685 c->dst.val = (s32) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002686 break;
Avi Kivity91ed7a02008-05-29 14:38:38 +03002687 case 0x68: /* push imm */
Avi Kivity018a98d2007-11-27 19:30:56 +02002688 case 0x6a: /* push imm8 */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002689 emulate_push(ctxt, ops);
Avi Kivity018a98d2007-11-27 19:30:56 +02002690 break;
2691 case 0x6c: /* insb */
2692 case 0x6d: /* insw/insd */
Gleb Natapov79729952010-03-18 15:20:24 +02002693 c->dst.bytes = min(c->dst.bytes, 4u);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002694 if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
Gleb Natapov79729952010-03-18 15:20:24 +02002695 c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002696 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002697 goto done;
2698 }
Gleb Natapov7b262e92010-03-18 15:20:27 +02002699 if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
2700 c->regs[VCPU_REGS_RDX], &c->dst.val))
Gleb Natapov79729952010-03-18 15:20:24 +02002701 goto done; /* IO is needed, skip writeback */
2702 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002703 case 0x6e: /* outsb */
2704 case 0x6f: /* outsw/outsd */
Gleb Natapov79729952010-03-18 15:20:24 +02002705 c->src.bytes = min(c->src.bytes, 4u);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002706 if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
Gleb Natapov79729952010-03-18 15:20:24 +02002707 c->src.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002708 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002709 goto done;
2710 }
Gleb Natapov79729952010-03-18 15:20:24 +02002711 ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
2712 &c->src.val, 1, ctxt->vcpu);
2713
2714 c->dst.type = OP_NONE; /* nothing to writeback */
2715 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03002716 case 0x70 ... 0x7f: /* jcc (short) */
Avi Kivity018a98d2007-11-27 19:30:56 +02002717 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03002718 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02002719 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002720 case 0x80 ... 0x83: /* Grp1 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002721 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002722 case 0:
2723 goto add;
2724 case 1:
2725 goto or;
2726 case 2:
2727 goto adc;
2728 case 3:
2729 goto sbb;
2730 case 4:
2731 goto and;
2732 case 5:
2733 goto sub;
2734 case 6:
2735 goto xor;
2736 case 7:
2737 goto cmp;
2738 }
2739 break;
2740 case 0x84 ... 0x85:
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03002741 test:
Laurent Vivier05f086f2007-09-24 11:10:55 +02002742 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002743 break;
2744 case 0x86 ... 0x87: /* xchg */
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002745 xchg:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002746 /* Write back the register source. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002747 switch (c->dst.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002748 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002749 *(u8 *) c->src.ptr = (u8) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002750 break;
2751 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002752 *(u16 *) c->src.ptr = (u16) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002753 break;
2754 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002755 *c->src.ptr = (u32) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002756 break; /* 64b reg: zero-extend */
2757 case 8:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002758 *c->src.ptr = c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002759 break;
2760 }
2761 /*
2762 * Write back the memory destination with implicit LOCK
2763 * prefix.
2764 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002765 c->dst.val = c->src.val;
2766 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002767 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002768 case 0x88 ... 0x8b: /* mov */
Nitin A Kamble7de75242007-09-15 10:13:07 +03002769 goto mov;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002770 case 0x8c: /* mov r/m, sreg */
2771 if (c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002772 emulate_ud(ctxt);
Gleb Natapov5e3ae6c2010-03-18 15:20:07 +02002773 goto done;
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02002774 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002775 c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02002776 break;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03002777 case 0x8d: /* lea r16/r32, m */
Avi Kivityf9b7aab2008-04-14 23:46:37 +03002778 c->dst.val = c->modrm_ea;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03002779 break;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002780 case 0x8e: { /* mov seg, r/m16 */
2781 uint16_t sel;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002782
2783 sel = c->src.val;
Gleb Natapov8b9f4412010-02-18 12:14:59 +02002784
Gleb Natapovc6975182010-02-18 12:15:01 +02002785 if (c->modrm_reg == VCPU_SREG_CS ||
2786 c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002787 emulate_ud(ctxt);
Gleb Natapov8b9f4412010-02-18 12:14:59 +02002788 goto done;
2789 }
2790
Glauber Costa310b5d32009-05-12 16:21:06 -04002791 if (c->modrm_reg == VCPU_SREG_SS)
Gleb Natapov95cb2292010-04-28 19:15:43 +03002792 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa310b5d32009-05-12 16:21:06 -04002793
Gleb Natapov2e873022010-03-18 15:20:18 +02002794 rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002795
2796 c->dst.type = OP_NONE; /* Disable writeback. */
2797 break;
2798 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002799 case 0x8f: /* pop (sole member of Grp1a) */
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002800 rc = emulate_grp1a(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002801 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002802 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002803 break;
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002804 case 0x90: /* nop / xchg r8,rax */
Gleb Natapovb8a98942010-04-28 19:15:25 +03002805 if (c->dst.ptr == (unsigned long *)&c->regs[VCPU_REGS_RAX]) {
2806 c->dst.type = OP_NONE; /* nop */
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002807 break;
2808 }
2809 case 0x91 ... 0x97: /* xchg reg,rax */
Gleb Natapovf0c13ef2010-04-28 19:15:24 +03002810 c->src.type = OP_REG;
2811 c->src.bytes = c->op_bytes;
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002812 c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
2813 c->src.val = *(c->src.ptr);
2814 goto xchg;
Nitin A Kamblefd2a7602007-08-28 18:22:47 -07002815 case 0x9c: /* pushf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002816 c->src.val = (unsigned long) ctxt->eflags;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002817 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002818 break;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03002819 case 0x9d: /* popf */
Avi Kivity2b48cc72008-11-29 20:36:13 +02002820 c->dst.type = OP_REG;
Laurent Vivier05f086f2007-09-24 11:10:55 +02002821 c->dst.ptr = (unsigned long *) &ctxt->eflags;
Avi Kivity2b48cc72008-11-29 20:36:13 +02002822 c->dst.bytes = c->op_bytes;
Gleb Natapovd4c6a152010-02-10 14:21:34 +02002823 rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
2824 if (rc != X86EMUL_CONTINUE)
2825 goto done;
2826 break;
Wei Yongjun5d55f292010-07-07 17:43:35 +08002827 case 0xa0 ... 0xa3: /* mov */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002828 case 0xa4 ... 0xa5: /* movs */
Gleb Natapova682e352010-03-18 15:20:21 +02002829 goto mov;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002830 case 0xa6 ... 0xa7: /* cmps */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01002831 c->dst.type = OP_NONE; /* Disable writeback. */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01002832 DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
Gleb Natapova682e352010-03-18 15:20:21 +02002833 goto cmp;
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03002834 case 0xa8 ... 0xa9: /* test ax, imm */
2835 goto test;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002836 case 0xaa ... 0xab: /* stos */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002837 c->dst.val = c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08002838 break;
2839 case 0xac ... 0xad: /* lods */
Gleb Natapova682e352010-03-18 15:20:21 +02002840 goto mov;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002841 case 0xae ... 0xaf: /* scas */
2842 DPRINTF("Urk! I don't handle SCAS.\n");
2843 goto cannot_emulate;
Mohammed Gamala5e2e822008-08-27 05:02:56 +03002844 case 0xb0 ... 0xbf: /* mov r, imm */
Guillaume Thouvenin615ac122008-05-27 10:19:16 +02002845 goto mov;
Avi Kivity018a98d2007-11-27 19:30:56 +02002846 case 0xc0 ... 0xc1:
2847 emulate_grp2(ctxt);
2848 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02002849 case 0xc3: /* ret */
Avi Kivitycf5de4f2008-11-28 00:14:07 +02002850 c->dst.type = OP_REG;
Avi Kivity111de5d2007-11-27 19:14:21 +02002851 c->dst.ptr = &c->eip;
Avi Kivitycf5de4f2008-11-28 00:14:07 +02002852 c->dst.bytes = c->op_bytes;
Avi Kivity111de5d2007-11-27 19:14:21 +02002853 goto pop_instruction;
Avi Kivity018a98d2007-11-27 19:30:56 +02002854 case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
2855 mov:
2856 c->dst.val = c->src.val;
2857 break;
Avi Kivitya77ab5e2009-01-05 13:27:34 +02002858 case 0xcb: /* ret far */
2859 rc = emulate_ret_far(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002860 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02002861 goto done;
2862 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002863 case 0xd0 ... 0xd1: /* Grp2 */
2864 c->src.val = 1;
2865 emulate_grp2(ctxt);
2866 break;
2867 case 0xd2 ... 0xd3: /* Grp2 */
2868 c->src.val = c->regs[VCPU_REGS_RCX];
2869 emulate_grp2(ctxt);
2870 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03002871 case 0xe4: /* inb */
2872 case 0xe5: /* in */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002873 goto do_io_in;
Mohammed Gamala6a30342008-09-06 17:22:29 +03002874 case 0xe6: /* outb */
2875 case 0xe7: /* out */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002876 goto do_io_out;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07002877 case 0xe8: /* call (near) */ {
Gleb Natapovd53c4772009-04-12 13:36:36 +03002878 long int rel = c->src.val;
Laurent Viviere4e03de2007-09-18 11:52:50 +02002879 c->src.val = (unsigned long) c->eip;
Harvey Harrison7a9572752008-02-19 07:40:41 -08002880 jmp_rel(c, rel);
Gleb Natapov79168fd2010-04-28 19:15:30 +03002881 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002882 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07002883 }
2884 case 0xe9: /* jmp rel */
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02002885 goto jmp;
Gleb Natapov414e6272010-04-28 19:15:26 +03002886 case 0xea: { /* jmp far */
2887 unsigned short sel;
Gleb Natapovea798492010-02-25 16:36:43 +02002888 jump_far:
Gleb Natapov414e6272010-04-28 19:15:26 +03002889 memcpy(&sel, c->src.valptr + c->op_bytes, 2);
2890
2891 if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
Gleb Natapovc6975182010-02-18 12:15:01 +02002892 goto done;
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02002893
Gleb Natapov414e6272010-04-28 19:15:26 +03002894 c->eip = 0;
2895 memcpy(&c->eip, c->src.valptr, c->op_bytes);
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02002896 break;
Gleb Natapov414e6272010-04-28 19:15:26 +03002897 }
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02002898 case 0xeb:
2899 jmp: /* jmp rel short */
Harvey Harrison7a9572752008-02-19 07:40:41 -08002900 jmp_rel(c, c->src.val);
Laurent Viviera01af5e2007-09-24 11:10:56 +02002901 c->dst.type = OP_NONE; /* Disable writeback. */
Nitin A Kamble1a52e052007-09-18 16:34:25 -07002902 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03002903 case 0xec: /* in al,dx */
2904 case 0xed: /* in (e/r)ax,dx */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002905 c->src.val = c->regs[VCPU_REGS_RDX];
2906 do_io_in:
2907 c->dst.bytes = min(c->dst.bytes, 4u);
2908 if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002909 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002910 goto done;
2911 }
Gleb Natapov7b262e92010-03-18 15:20:27 +02002912 if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
2913 &c->dst.val))
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002914 goto done; /* IO is needed */
2915 break;
Wei Yongjunce7a0ad2010-07-06 16:50:21 +08002916 case 0xee: /* out dx,al */
2917 case 0xef: /* out dx,(e/r)ax */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002918 c->src.val = c->regs[VCPU_REGS_RDX];
2919 do_io_out:
2920 c->dst.bytes = min(c->dst.bytes, 4u);
2921 if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002922 emulate_gp(ctxt, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002923 goto done;
Mohammed Gamala6a30342008-09-06 17:22:29 +03002924 }
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002925 ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
2926 ctxt->vcpu);
2927 c->dst.type = OP_NONE; /* Disable writeback. */
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01002928 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02002929 case 0xf4: /* hlt */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002930 ctxt->vcpu->arch.halt_request = 1;
Mohammed Gamal19fdfa02008-07-06 16:51:26 +03002931 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02002932 case 0xf5: /* cmc */
2933 /* complement carry flag from eflags reg */
2934 ctxt->eflags ^= EFLG_CF;
2935 c->dst.type = OP_NONE; /* Disable writeback. */
2936 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002937 case 0xf6 ... 0xf7: /* Grp3 */
Gleb Natapovaca06a82010-03-18 15:20:15 +02002938 if (!emulate_grp3(ctxt, ops))
2939 goto cannot_emulate;
Avi Kivity018a98d2007-11-27 19:30:56 +02002940 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02002941 case 0xf8: /* clc */
2942 ctxt->eflags &= ~EFLG_CF;
2943 c->dst.type = OP_NONE; /* Disable writeback. */
2944 break;
2945 case 0xfa: /* cli */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08002946 if (emulator_bad_iopl(ctxt, ops)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002947 emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08002948 goto done;
2949 } else {
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002950 ctxt->eflags &= ~X86_EFLAGS_IF;
2951 c->dst.type = OP_NONE; /* Disable writeback. */
2952 }
Avi Kivity111de5d2007-11-27 19:14:21 +02002953 break;
2954 case 0xfb: /* sti */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08002955 if (emulator_bad_iopl(ctxt, ops)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002956 emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08002957 goto done;
2958 } else {
Gleb Natapov95cb2292010-04-28 19:15:43 +03002959 ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002960 ctxt->eflags |= X86_EFLAGS_IF;
2961 c->dst.type = OP_NONE; /* Disable writeback. */
2962 }
Avi Kivity111de5d2007-11-27 19:14:21 +02002963 break;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03002964 case 0xfc: /* cld */
2965 ctxt->eflags &= ~EFLG_DF;
2966 c->dst.type = OP_NONE; /* Disable writeback. */
2967 break;
2968 case 0xfd: /* std */
2969 ctxt->eflags |= EFLG_DF;
2970 c->dst.type = OP_NONE; /* Disable writeback. */
2971 break;
Gleb Natapovea798492010-02-25 16:36:43 +02002972 case 0xfe: /* Grp4 */
2973 grp45:
Avi Kivity018a98d2007-11-27 19:30:56 +02002974 rc = emulate_grp45(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002975 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02002976 goto done;
2977 break;
Gleb Natapovea798492010-02-25 16:36:43 +02002978 case 0xff: /* Grp5 */
2979 if (c->modrm_reg == 5)
2980 goto jump_far;
2981 goto grp45;
Avi Kivity91269b82010-07-25 14:51:16 +03002982 default:
2983 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002984 }
Avi Kivity018a98d2007-11-27 19:30:56 +02002985
2986writeback:
2987 rc = writeback(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002988 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02002989 goto done;
2990
Gleb Natapov5cd21912010-03-18 15:20:26 +02002991 /*
2992 * restore dst type in case the decoding will be reused
2993 * (happens for string instruction )
2994 */
2995 c->dst.type = saved_dst_type;
2996
Gleb Natapova682e352010-03-18 15:20:21 +02002997 if ((c->d & SrcMask) == SrcSI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03002998 string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
2999 VCPU_REGS_RSI, &c->src);
Gleb Natapova682e352010-03-18 15:20:21 +02003000
3001 if ((c->d & DstMask) == DstDI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03003002 string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
3003 &c->dst);
Gleb Natapovd9271122010-03-18 15:20:22 +02003004
Gleb Natapov5cd21912010-03-18 15:20:26 +02003005 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov7b262e92010-03-18 15:20:27 +02003006 struct read_cache *rc = &ctxt->decode.io_read;
Gleb Natapovd9271122010-03-18 15:20:22 +02003007 register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
Gleb Natapov7b262e92010-03-18 15:20:27 +02003008 /*
3009 * Re-enter guest when pio read ahead buffer is empty or,
3010 * if it is not used, after each 1024 iteration.
3011 */
3012 if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
3013 (rc->end != 0 && rc->end == rc->pos))
Gleb Natapov5cd21912010-03-18 15:20:26 +02003014 ctxt->restart = false;
3015 }
Gleb Natapov9de41572010-04-28 19:15:22 +03003016 /*
3017 * reset read cache here in case string instruction is restared
3018 * without decoding
3019 */
3020 ctxt->decode.mem_read.end = 0;
Gleb Natapov95c55882010-04-28 19:15:39 +03003021 ctxt->eip = c->eip;
Avi Kivity018a98d2007-11-27 19:30:56 +02003022
3023done:
Gleb Natapovcb404fe2010-03-18 15:20:25 +02003024 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003025
3026twobyte_insn:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003027 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003028 case 0x01: /* lgdt, lidt, lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003029 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003030 u16 size;
3031 unsigned long address;
3032
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003033 case 0: /* vmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003034 if (c->modrm_mod != 3 || c->modrm_rm != 1)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003035 goto cannot_emulate;
3036
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003037 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003038 if (rc != X86EMUL_CONTINUE)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003039 goto done;
3040
Avi Kivity33e38852008-05-21 15:34:25 +03003041 /* Let the processor re-execute the fixed hypercall */
Gleb Natapov063db062010-03-18 15:20:06 +02003042 c->eip = ctxt->eip;
Avi Kivity16286d02008-04-14 14:40:50 +03003043 /* Disable writeback. */
3044 c->dst.type = OP_NONE;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003045 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003046 case 2: /* lgdt */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003047 rc = read_descriptor(ctxt, ops, c->src.ptr,
3048 &size, &address, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003049 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003050 goto done;
3051 realmode_lgdt(ctxt->vcpu, size, address);
Avi Kivity16286d02008-04-14 14:40:50 +03003052 /* Disable writeback. */
3053 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003054 break;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003055 case 3: /* lidt/vmmcall */
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003056 if (c->modrm_mod == 3) {
3057 switch (c->modrm_rm) {
3058 case 1:
3059 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003060 if (rc != X86EMUL_CONTINUE)
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003061 goto done;
3062 break;
3063 default:
3064 goto cannot_emulate;
3065 }
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003066 } else {
Laurent Viviere4e03de2007-09-18 11:52:50 +02003067 rc = read_descriptor(ctxt, ops, c->src.ptr,
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003068 &size, &address,
Laurent Viviere4e03de2007-09-18 11:52:50 +02003069 c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003070 if (rc != X86EMUL_CONTINUE)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003071 goto done;
3072 realmode_lidt(ctxt->vcpu, size, address);
3073 }
Avi Kivity16286d02008-04-14 14:40:50 +03003074 /* Disable writeback. */
3075 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003076 break;
3077 case 4: /* smsw */
Avi Kivity16286d02008-04-14 14:40:50 +03003078 c->dst.bytes = 2;
Gleb Natapov52a46612010-03-18 15:20:03 +02003079 c->dst.val = ops->get_cr(0, ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003080 break;
3081 case 6: /* lmsw */
Gleb Natapov93a152b2010-03-18 15:20:04 +02003082 ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0ful) |
3083 (c->src.val & 0x0f), ctxt->vcpu);
Avi Kivitydc7457e2008-04-30 16:13:36 +03003084 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003085 break;
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003086 case 5: /* not defined */
Gleb Natapov54b84862010-04-28 19:15:44 +03003087 emulate_ud(ctxt);
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003088 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003089 case 7: /* invlpg*/
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003090 emulate_invlpg(ctxt->vcpu, c->modrm_ea);
Avi Kivity16286d02008-04-14 14:40:50 +03003091 /* Disable writeback. */
3092 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003093 break;
3094 default:
3095 goto cannot_emulate;
3096 }
3097 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003098 case 0x05: /* syscall */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003099 rc = emulate_syscall(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003100 if (rc != X86EMUL_CONTINUE)
3101 goto done;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02003102 else
3103 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003104 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003105 case 0x06:
3106 emulate_clts(ctxt->vcpu);
3107 c->dst.type = OP_NONE;
3108 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003109 case 0x09: /* wbinvd */
Sheng Yangf5f48ee2010-06-30 12:25:15 +08003110 kvm_emulate_wbinvd(ctxt->vcpu);
3111 c->dst.type = OP_NONE;
3112 break;
3113 case 0x08: /* invd */
Avi Kivity018a98d2007-11-27 19:30:56 +02003114 case 0x0d: /* GrpP (prefetch) */
3115 case 0x18: /* Grp16 (prefetch/nop) */
3116 c->dst.type = OP_NONE;
3117 break;
3118 case 0x20: /* mov cr, reg */
Gleb Natapov6aebfa62010-03-18 15:20:10 +02003119 switch (c->modrm_reg) {
3120 case 1:
3121 case 5 ... 7:
3122 case 9 ... 15:
Gleb Natapov54b84862010-04-28 19:15:44 +03003123 emulate_ud(ctxt);
Gleb Natapov6aebfa62010-03-18 15:20:10 +02003124 goto done;
3125 }
Gleb Natapov52a46612010-03-18 15:20:03 +02003126 c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
Avi Kivity018a98d2007-11-27 19:30:56 +02003127 c->dst.type = OP_NONE; /* no writeback */
3128 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003129 case 0x21: /* mov from dr to reg */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003130 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3131 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003132 emulate_ud(ctxt);
Gleb Natapov1e470be2010-03-18 15:20:11 +02003133 goto done;
3134 }
Gleb Natapov35aa5372010-04-28 19:15:27 +03003135 ops->get_dr(c->modrm_reg, &c->regs[c->modrm_rm], ctxt->vcpu);
Laurent Viviera01af5e2007-09-24 11:10:56 +02003136 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003137 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003138 case 0x22: /* mov reg, cr */
Gleb Natapov0f122442010-04-28 19:15:31 +03003139 if (ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003140 emulate_gp(ctxt, 0);
Gleb Natapov0f122442010-04-28 19:15:31 +03003141 goto done;
3142 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003143 c->dst.type = OP_NONE;
3144 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003145 case 0x23: /* mov from reg to dr */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003146 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3147 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003148 emulate_ud(ctxt);
Gleb Natapov1e470be2010-03-18 15:20:11 +02003149 goto done;
3150 }
Gleb Natapov35aa5372010-04-28 19:15:27 +03003151
Gleb Natapov338dbc92010-04-28 19:15:32 +03003152 if (ops->set_dr(c->modrm_reg, c->regs[c->modrm_rm] &
3153 ((ctxt->mode == X86EMUL_MODE_PROT64) ?
3154 ~0ULL : ~0U), ctxt->vcpu) < 0) {
3155 /* #UD condition is already handled by the code above */
Gleb Natapov54b84862010-04-28 19:15:44 +03003156 emulate_gp(ctxt, 0);
Gleb Natapov338dbc92010-04-28 19:15:32 +03003157 goto done;
3158 }
3159
Laurent Viviera01af5e2007-09-24 11:10:56 +02003160 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003161 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003162 case 0x30:
3163 /* wrmsr */
3164 msr_data = (u32)c->regs[VCPU_REGS_RAX]
3165 | ((u64)c->regs[VCPU_REGS_RDX] << 32);
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003166 if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003167 emulate_gp(ctxt, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003168 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003169 }
3170 rc = X86EMUL_CONTINUE;
3171 c->dst.type = OP_NONE;
3172 break;
3173 case 0x32:
3174 /* rdmsr */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003175 if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003176 emulate_gp(ctxt, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003177 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003178 } else {
3179 c->regs[VCPU_REGS_RAX] = (u32)msr_data;
3180 c->regs[VCPU_REGS_RDX] = msr_data >> 32;
3181 }
3182 rc = X86EMUL_CONTINUE;
3183 c->dst.type = OP_NONE;
3184 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003185 case 0x34: /* sysenter */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003186 rc = emulate_sysenter(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003187 if (rc != X86EMUL_CONTINUE)
3188 goto done;
Andre Przywara8c604352009-06-18 12:56:01 +02003189 else
3190 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003191 break;
3192 case 0x35: /* sysexit */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003193 rc = emulate_sysexit(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003194 if (rc != X86EMUL_CONTINUE)
3195 goto done;
Andre Przywara4668f052009-06-18 12:56:02 +02003196 else
3197 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003198 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003199 case 0x40 ... 0x4f: /* cmov */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003200 c->dst.val = c->dst.orig_val = c->src.val;
Laurent Viviera01af5e2007-09-24 11:10:56 +02003201 if (!test_cc(c->b, ctxt->eflags))
3202 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003203 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03003204 case 0x80 ... 0x8f: /* jnz rel, etc*/
Avi Kivity018a98d2007-11-27 19:30:56 +02003205 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03003206 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02003207 c->dst.type = OP_NONE;
3208 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003209 case 0xa0: /* push fs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003210 emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003211 break;
3212 case 0xa1: /* pop fs */
3213 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003214 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003215 goto done;
3216 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003217 case 0xa3:
3218 bt: /* bt */
Qing Hee4f8e032007-09-24 17:22:13 +08003219 c->dst.type = OP_NONE;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003220 /* only subword offset */
3221 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003222 emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003223 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003224 case 0xa4: /* shld imm8, r, r/m */
3225 case 0xa5: /* shld cl, r, r/m */
3226 emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
3227 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003228 case 0xa8: /* push gs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003229 emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003230 break;
3231 case 0xa9: /* pop gs */
3232 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003233 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003234 goto done;
3235 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003236 case 0xab:
3237 bts: /* bts */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003238 /* only subword offset */
3239 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003240 emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003241 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003242 case 0xac: /* shrd imm8, r, r/m */
3243 case 0xad: /* shrd cl, r, r/m */
3244 emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
3245 break;
Glauber Costa2a7c5b82008-07-10 17:08:15 -03003246 case 0xae: /* clflush */
3247 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003248 case 0xb0 ... 0xb1: /* cmpxchg */
3249 /*
3250 * Save real source value, then compare EAX against
3251 * destination.
3252 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003253 c->src.orig_val = c->src.val;
3254 c->src.val = c->regs[VCPU_REGS_RAX];
Laurent Vivier05f086f2007-09-24 11:10:55 +02003255 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
3256 if (ctxt->eflags & EFLG_ZF) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003257 /* Success: write back to memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003258 c->dst.val = c->src.orig_val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003259 } else {
3260 /* Failure: write the value we saw to EAX. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003261 c->dst.type = OP_REG;
3262 c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08003263 }
3264 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003265 case 0xb3:
3266 btr: /* btr */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003267 /* only subword offset */
3268 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003269 emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003270 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003271 case 0xb6 ... 0xb7: /* movzx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003272 c->dst.bytes = c->op_bytes;
3273 c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
3274 : (u16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003275 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003276 case 0xba: /* Grp8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003277 switch (c->modrm_reg & 3) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003278 case 0:
3279 goto bt;
3280 case 1:
3281 goto bts;
3282 case 2:
3283 goto btr;
3284 case 3:
3285 goto btc;
3286 }
3287 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003288 case 0xbb:
3289 btc: /* btc */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003290 /* only subword offset */
3291 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003292 emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003293 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003294 case 0xbe ... 0xbf: /* movsx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003295 c->dst.bytes = c->op_bytes;
3296 c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
3297 (s16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003298 break;
Sheng Yanga012e652007-10-15 14:24:20 +08003299 case 0xc3: /* movnti */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003300 c->dst.bytes = c->op_bytes;
3301 c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
3302 (u64) c->src.val;
Sheng Yanga012e652007-10-15 14:24:20 +08003303 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003304 case 0xc7: /* Grp9 (cmpxchg8b) */
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003305 rc = emulate_grp9(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003306 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003307 goto done;
3308 break;
Avi Kivity91269b82010-07-25 14:51:16 +03003309 default:
3310 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003311 }
3312 goto writeback;
3313
3314cannot_emulate:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003315 DPRINTF("Cannot emulate %02x\n", c->b);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003316 return -1;
3317}