blob: 6af33104228a584788d53c63131798aae1313221 [file] [log] [blame]
Ron Rindjunsky1053d352008-05-05 10:22:43 +08001/******************************************************************************
2 *
Wey-Yi Guy901069c2011-04-05 09:42:00 -07003 * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
Ron Rindjunsky1053d352008-05-05 10:22:43 +08004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080025 * Intel Linux Wireless <ilw@linux.intel.com>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080026 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
Tomas Winklerfd4abac2008-05-15 13:54:07 +080029#include <linux/etherdevice.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070031#include <linux/sched.h>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080032#include <net/mac80211.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070033
Johannes Berg214d14d2011-05-04 07:50:44 -070034#include "iwl-agn.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080035#include "iwl-dev.h"
36#include "iwl-core.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080037#include "iwl-io.h"
38#include "iwl-helpers.h"
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070039#include "iwl-trans-int-pcie.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080040
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030041/**
42 * iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
43 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070044void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030045 struct iwl_tx_queue *txq,
46 u16 byte_cnt)
47{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070048 struct iwlagn_scd_bc_tbl *scd_bc_tbl;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070049 struct iwl_trans_pcie *trans_pcie =
50 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030051 int write_ptr = txq->q.write_ptr;
52 int txq_id = txq->q.id;
53 u8 sec_ctl = 0;
54 u8 sta_id = 0;
55 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
56 __le16 bc_ent;
57
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070058 scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
59
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030060 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
61
62 sta_id = txq->cmd[txq->q.write_ptr]->cmd.tx.sta_id;
63 sec_ctl = txq->cmd[txq->q.write_ptr]->cmd.tx.sec_ctl;
64
65 switch (sec_ctl & TX_CMD_SEC_MSK) {
66 case TX_CMD_SEC_CCM:
67 len += CCMP_MIC_LEN;
68 break;
69 case TX_CMD_SEC_TKIP:
70 len += TKIP_ICV_LEN;
71 break;
72 case TX_CMD_SEC_WEP:
73 len += WEP_IV_LEN + WEP_ICV_LEN;
74 break;
75 }
76
77 bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
78
79 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
80
81 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
82 scd_bc_tbl[txq_id].
83 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
84}
85
Tomas Winklerfd4abac2008-05-15 13:54:07 +080086/**
87 * iwl_txq_update_write_ptr - Send new write index to hardware
88 */
Emmanuel Grumbachfd656932011-08-25 23:11:19 -070089void iwl_txq_update_write_ptr(struct iwl_trans *trans, struct iwl_tx_queue *txq)
Tomas Winklerfd4abac2008-05-15 13:54:07 +080090{
91 u32 reg = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +080092 int txq_id = txq->q.id;
93
94 if (txq->need_update == 0)
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -080095 return;
Tomas Winklerfd4abac2008-05-15 13:54:07 +080096
Emmanuel Grumbachfd656932011-08-25 23:11:19 -070097 if (hw_params(trans).shadow_reg_enable) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -080098 /* shadow register enabled */
Emmanuel Grumbachfd656932011-08-25 23:11:19 -070099 iwl_write32(bus(trans), HBUS_TARG_WRPTR,
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800100 txq->q.write_ptr | (txq_id << 8));
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800101 } else {
102 /* if we're trying to save power */
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700103 if (test_bit(STATUS_POWER_PMI, &trans->shrd->status)) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800104 /* wake up nic if it's powered down ...
105 * uCode will wake up, and interrupt us again, so next
106 * time we'll skip this part. */
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700107 reg = iwl_read32(bus(trans), CSR_UCODE_DRV_GP1);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800108
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800109 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700110 IWL_DEBUG_INFO(trans,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800111 "Tx queue %d requesting wakeup,"
112 " GP1 = 0x%x\n", txq_id, reg);
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700113 iwl_set_bit(bus(trans), CSR_GP_CNTRL,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800114 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
115 return;
116 }
117
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700118 iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800119 txq->q.write_ptr | (txq_id << 8));
120
121 /*
122 * else not in power-save mode,
123 * uCode will never sleep when we're
124 * trying to tx (during RFKILL, we're not trying to tx).
125 */
126 } else
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700127 iwl_write32(bus(trans), HBUS_TARG_WRPTR,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800128 txq->q.write_ptr | (txq_id << 8));
129 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800130 txq->need_update = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800131}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800132
Johannes Berg214d14d2011-05-04 07:50:44 -0700133static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
134{
135 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
136
137 dma_addr_t addr = get_unaligned_le32(&tb->lo);
138 if (sizeof(dma_addr_t) > sizeof(u32))
139 addr |=
140 ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
141
142 return addr;
143}
144
145static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
146{
147 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
148
149 return le16_to_cpu(tb->hi_n_len) >> 4;
150}
151
152static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
153 dma_addr_t addr, u16 len)
154{
155 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
156 u16 hi_n_len = len << 4;
157
158 put_unaligned_le32(addr, &tb->lo);
159 if (sizeof(dma_addr_t) > sizeof(u32))
160 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
161
162 tb->hi_n_len = cpu_to_le16(hi_n_len);
163
164 tfd->num_tbs = idx + 1;
165}
166
167static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
168{
169 return tfd->num_tbs & 0x1f;
170}
171
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700172static void iwlagn_unmap_tfd(struct iwl_trans *trans, struct iwl_cmd_meta *meta,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700173 struct iwl_tfd *tfd, enum dma_data_direction dma_dir)
Johannes Berg214d14d2011-05-04 07:50:44 -0700174{
Johannes Berg214d14d2011-05-04 07:50:44 -0700175 int i;
176 int num_tbs;
177
Johannes Berg214d14d2011-05-04 07:50:44 -0700178 /* Sanity check on number of chunks */
179 num_tbs = iwl_tfd_get_num_tbs(tfd);
180
181 if (num_tbs >= IWL_NUM_OF_TBS) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700182 IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
Johannes Berg214d14d2011-05-04 07:50:44 -0700183 /* @todo issue fatal error, it is quite serious situation */
184 return;
185 }
186
187 /* Unmap tx_cmd */
188 if (num_tbs)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700189 dma_unmap_single(bus(trans)->dev,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700190 dma_unmap_addr(meta, mapping),
191 dma_unmap_len(meta, len),
Emmanuel Grumbach795414d2011-06-18 08:12:57 -0700192 DMA_BIDIRECTIONAL);
Johannes Berg214d14d2011-05-04 07:50:44 -0700193
194 /* Unmap chunks, if any. */
195 for (i = 1; i < num_tbs; i++)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700196 dma_unmap_single(bus(trans)->dev, iwl_tfd_tb_get_addr(tfd, i),
Johannes Berge8154072011-06-27 07:54:49 -0700197 iwl_tfd_tb_get_len(tfd, i), dma_dir);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700198}
199
200/**
201 * iwlagn_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700202 * @trans - transport private data
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700203 * @txq - tx queue
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700204 * @index - the index of the TFD to be freed
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700205 *
206 * Does NOT advance any TFD circular buffer read/write indexes
207 * Does NOT free the TFD itself (which is within circular buffer)
208 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700209void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700210 int index)
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700211{
212 struct iwl_tfd *tfd_tmp = txq->tfds;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700213
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700214 iwlagn_unmap_tfd(trans, &txq->meta[index], &tfd_tmp[index],
John W. Linville3be3fdb2011-06-28 13:53:32 -0400215 DMA_TO_DEVICE);
Johannes Berg214d14d2011-05-04 07:50:44 -0700216
217 /* free SKB */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700218 if (txq->skbs) {
Johannes Berg214d14d2011-05-04 07:50:44 -0700219 struct sk_buff *skb;
220
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700221 skb = txq->skbs[index];
Johannes Berg214d14d2011-05-04 07:50:44 -0700222
223 /* can be called from irqs-disabled context */
224 if (skb) {
225 dev_kfree_skb_any(skb);
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700226 txq->skbs[index] = NULL;
Johannes Berg214d14d2011-05-04 07:50:44 -0700227 }
228 }
229}
230
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700231int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
Johannes Berg214d14d2011-05-04 07:50:44 -0700232 struct iwl_tx_queue *txq,
233 dma_addr_t addr, u16 len,
Johannes Berg4c42db02011-05-04 07:50:48 -0700234 u8 reset)
Johannes Berg214d14d2011-05-04 07:50:44 -0700235{
236 struct iwl_queue *q;
237 struct iwl_tfd *tfd, *tfd_tmp;
238 u32 num_tbs;
239
240 q = &txq->q;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700241 tfd_tmp = txq->tfds;
Johannes Berg214d14d2011-05-04 07:50:44 -0700242 tfd = &tfd_tmp[q->write_ptr];
243
244 if (reset)
245 memset(tfd, 0, sizeof(*tfd));
246
247 num_tbs = iwl_tfd_get_num_tbs(tfd);
248
249 /* Each TFD can point to a maximum 20 Tx buffers */
250 if (num_tbs >= IWL_NUM_OF_TBS) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700251 IWL_ERR(trans, "Error can not send more than %d chunks\n",
Johannes Berg214d14d2011-05-04 07:50:44 -0700252 IWL_NUM_OF_TBS);
253 return -EINVAL;
254 }
255
256 if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
257 return -EINVAL;
258
259 if (unlikely(addr & ~IWL_TX_DMA_MASK))
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700260 IWL_ERR(trans, "Unaligned address = %llx\n",
Johannes Berg214d14d2011-05-04 07:50:44 -0700261 (unsigned long long)addr);
262
263 iwl_tfd_set_tb(tfd, num_tbs, addr, len);
264
265 return 0;
266}
267
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800268/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
269 * DMA services
270 *
271 * Theory of operation
272 *
273 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
274 * of buffer descriptors, each of which points to one or more data buffers for
275 * the device to read from or fill. Driver and device exchange status of each
276 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
277 * entries in each circular buffer, to protect against confusing empty and full
278 * queue states.
279 *
280 * The device reads or writes the data in the queues via the device's several
281 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
282 *
283 * For Tx queue, there are low mark and high mark limits. If, after queuing
284 * the packet for Tx, free space become < low mark, Tx queue stopped. When
285 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
286 * Tx queue resumed.
287 *
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800288 ***************************************************/
289
290int iwl_queue_space(const struct iwl_queue *q)
291{
292 int s = q->read_ptr - q->write_ptr;
293
294 if (q->read_ptr > q->write_ptr)
295 s -= q->n_bd;
296
297 if (s <= 0)
298 s += q->n_window;
299 /* keep some reserve to not confuse empty and full situations */
300 s -= 2;
301 if (s < 0)
302 s = 0;
303 return s;
304}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800305
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800306/**
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800307 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
308 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700309int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800310{
311 q->n_bd = count;
312 q->n_window = slots_num;
313 q->id = id;
314
315 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
316 * and iwl_queue_dec_wrap are broken. */
Johannes Berg3e41ace2011-04-18 09:12:37 -0700317 if (WARN_ON(!is_power_of_2(count)))
318 return -EINVAL;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800319
320 /* slots_num must be power-of-two size, otherwise
321 * get_cmd_index is broken. */
Johannes Berg3e41ace2011-04-18 09:12:37 -0700322 if (WARN_ON(!is_power_of_2(slots_num)))
323 return -EINVAL;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800324
325 q->low_mark = q->n_window / 4;
326 if (q->low_mark < 4)
327 q->low_mark = 4;
328
329 q->high_mark = q->n_window / 8;
330 if (q->high_mark < 2)
331 q->high_mark = 2;
332
333 q->write_ptr = q->read_ptr = 0;
334
335 return 0;
336}
337
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700338static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300339 struct iwl_tx_queue *txq)
340{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700341 struct iwl_trans_pcie *trans_pcie =
342 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700343 struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300344 int txq_id = txq->q.id;
345 int read_ptr = txq->q.read_ptr;
346 u8 sta_id = 0;
347 __le16 bc_ent;
348
349 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
350
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700351 if (txq_id != trans->shrd->cmd_queue)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300352 sta_id = txq->cmd[read_ptr]->cmd.tx.sta_id;
353
354 bc_ent = cpu_to_le16(1 | (sta_id << 12));
355 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
356
357 if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
358 scd_bc_tbl[txq_id].
359 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
360}
361
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700362static int iwlagn_tx_queue_set_q2ratid(struct iwl_trans *trans, u16 ra_tid,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300363 u16 txq_id)
364{
365 u32 tbl_dw_addr;
366 u32 tbl_dw;
367 u16 scd_q2ratid;
368
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700369 struct iwl_trans_pcie *trans_pcie =
370 IWL_TRANS_GET_PCIE_TRANS(trans);
371
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300372 scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
373
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700374 tbl_dw_addr = trans_pcie->scd_base_addr +
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300375 SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
376
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700377 tbl_dw = iwl_read_targ_mem(bus(trans), tbl_dw_addr);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300378
379 if (txq_id & 0x1)
380 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
381 else
382 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
383
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700384 iwl_write_targ_mem(bus(trans), tbl_dw_addr, tbl_dw);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300385
386 return 0;
387}
388
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700389static void iwlagn_tx_queue_stop_scheduler(struct iwl_trans *trans, u16 txq_id)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300390{
391 /* Simply stop the queue, but don't change any configuration;
392 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700393 iwl_write_prph(bus(trans),
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300394 SCD_QUEUE_STATUS_BITS(txq_id),
395 (0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)|
396 (1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
397}
398
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700399void iwl_trans_set_wr_ptrs(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300400 int txq_id, u32 index)
401{
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700402 iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300403 (index & 0xff) | (txq_id << 8));
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700404 iwl_write_prph(bus(trans), SCD_QUEUE_RDPTR(txq_id), index);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300405}
406
407void iwl_trans_tx_queue_set_status(struct iwl_priv *priv,
408 struct iwl_tx_queue *txq,
409 int tx_fifo_id, int scd_retry)
410{
411 int txq_id = txq->q.id;
412 int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
413
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700414 iwl_write_prph(bus(priv), SCD_QUEUE_STATUS_BITS(txq_id),
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300415 (active << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
416 (tx_fifo_id << SCD_QUEUE_STTS_REG_POS_TXF) |
417 (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
418 SCD_QUEUE_STTS_REG_MSK);
419
420 txq->sched_retry = scd_retry;
421
422 IWL_DEBUG_INFO(priv, "%s %s Queue %d on FIFO %d\n",
423 active ? "Activate" : "Deactivate",
424 scd_retry ? "BA" : "AC/CMD", txq_id, tx_fifo_id);
425}
426
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700427static inline int get_fifo_from_tid(struct iwl_trans_pcie *trans_pcie,
428 u8 ctx, u16 tid)
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700429{
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700430 const u8 *ac_to_fifo = trans_pcie->ac_to_fifo[ctx];
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700431 if (likely(tid < ARRAY_SIZE(tid_to_ac)))
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700432 return ac_to_fifo[tid_to_ac[tid]];
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700433
434 /* no support for TIDs 8-15 yet */
435 return -EINVAL;
436}
437
438void iwl_trans_pcie_txq_agg_setup(struct iwl_priv *priv,
439 enum iwl_rxon_context_id ctx, int sta_id,
440 int tid, int frame_limit)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300441{
442 int tx_fifo, txq_id, ssn_idx;
443 u16 ra_tid;
444 unsigned long flags;
445 struct iwl_tid_data *tid_data;
446
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700447 struct iwl_trans *trans = trans(priv);
448 struct iwl_trans_pcie *trans_pcie =
449 IWL_TRANS_GET_PCIE_TRANS(trans);
450
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300451 if (WARN_ON(sta_id == IWL_INVALID_STATION))
452 return;
Emmanuel Grumbach5f85a782011-08-25 23:11:18 -0700453 if (WARN_ON(tid >= IWL_MAX_TID_COUNT))
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300454 return;
455
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700456 tx_fifo = get_fifo_from_tid(trans_pcie, ctx, tid);
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700457 if (WARN_ON(tx_fifo < 0)) {
458 IWL_ERR(trans, "txq_agg_setup, bad fifo: %d\n", tx_fifo);
459 return;
460 }
461
Emmanuel Grumbachf39c95e2011-08-25 23:10:47 -0700462 spin_lock_irqsave(&priv->shrd->sta_lock, flags);
Emmanuel Grumbach5f85a782011-08-25 23:11:18 -0700463 tid_data = &priv->shrd->tid_data[sta_id][tid];
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300464 ssn_idx = SEQ_TO_SN(tid_data->seq_number);
465 txq_id = tid_data->agg.txq_id;
Emmanuel Grumbachf39c95e2011-08-25 23:10:47 -0700466 spin_unlock_irqrestore(&priv->shrd->sta_lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300467
468 ra_tid = BUILD_RAxTID(sta_id, tid);
469
Emmanuel Grumbach10b15e62011-08-25 23:10:43 -0700470 spin_lock_irqsave(&priv->shrd->lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300471
472 /* Stop this Tx queue before configuring it */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700473 iwlagn_tx_queue_stop_scheduler(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300474
475 /* Map receiver-address / traffic-ID to this queue */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700476 iwlagn_tx_queue_set_q2ratid(trans, ra_tid, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300477
478 /* Set this queue as a chain-building queue */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700479 iwl_set_bits_prph(bus(priv), SCD_QUEUECHAIN_SEL, (1<<txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300480
481 /* enable aggregations for the queue */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700482 iwl_set_bits_prph(bus(priv), SCD_AGGR_SEL, (1<<txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300483
484 /* Place first TFD at index corresponding to start sequence number.
485 * Assumes that ssn_idx is valid (!= 0xFFF) */
486 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
487 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700488 iwl_trans_set_wr_ptrs(trans, txq_id, ssn_idx);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300489
490 /* Set up Tx window size and frame limit for this queue */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700491 iwl_write_targ_mem(bus(priv), trans_pcie->scd_base_addr +
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300492 SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
493 sizeof(u32),
494 ((frame_limit <<
495 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
496 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
497 ((frame_limit <<
498 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
499 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
500
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700501 iwl_set_bits_prph(bus(priv), SCD_INTERRUPT_MASK, (1 << txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300502
503 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
504 iwl_trans_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
505
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700506 priv->txq[txq_id].sta_id = sta_id;
507 priv->txq[txq_id].tid = tid;
508
Emmanuel Grumbach10b15e62011-08-25 23:10:43 -0700509 spin_unlock_irqrestore(&priv->shrd->lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300510}
511
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700512int iwl_trans_pcie_txq_agg_disable(struct iwl_priv *priv, u16 txq_id)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300513{
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700514 struct iwl_trans *trans = trans(priv);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300515 if ((IWLAGN_FIRST_AMPDU_QUEUE > txq_id) ||
516 (IWLAGN_FIRST_AMPDU_QUEUE +
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700517 hw_params(priv).num_ampdu_queues <= txq_id)) {
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300518 IWL_ERR(priv,
519 "queue number out of range: %d, must be %d to %d\n",
520 txq_id, IWLAGN_FIRST_AMPDU_QUEUE,
521 IWLAGN_FIRST_AMPDU_QUEUE +
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700522 hw_params(priv).num_ampdu_queues - 1);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300523 return -EINVAL;
524 }
525
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700526 iwlagn_tx_queue_stop_scheduler(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300527
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700528 iwl_clear_bits_prph(bus(priv), SCD_AGGR_SEL, (1 << txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300529
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700530 priv->txq[txq_id].q.read_ptr = 0;
531 priv->txq[txq_id].q.write_ptr = 0;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300532 /* supposes that ssn_idx is valid (!= 0xFFF) */
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700533 iwl_trans_set_wr_ptrs(trans, txq_id, 0);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300534
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700535 iwl_clear_bits_prph(bus(priv), SCD_INTERRUPT_MASK, (1 << txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300536 iwl_txq_ctx_deactivate(priv, txq_id);
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700537 iwl_trans_tx_queue_set_status(priv, &priv->txq[txq_id], 0, 0);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300538
539 return 0;
540}
541
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800542/*************** HOST COMMAND QUEUE FUNCTIONS *****/
543
544/**
545 * iwl_enqueue_hcmd - enqueue a uCode command
546 * @priv: device private data point
547 * @cmd: a point to the ucode command structure
548 *
549 * The function returns < 0 values to indicate the operation is
550 * failed. On success, it turns the index (> 0) of command in the
551 * command queue.
552 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700553static int iwl_enqueue_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800554{
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700555 struct iwl_tx_queue *txq = &priv(trans)->txq[trans->shrd->cmd_queue];
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800556 struct iwl_queue *q = &txq->q;
Johannes Bergc2acea82009-07-24 11:13:05 -0700557 struct iwl_device_cmd *out_cmd;
558 struct iwl_cmd_meta *out_meta;
Tomas Winklerf3674222008-08-04 16:00:44 +0800559 dma_addr_t phys_addr;
560 unsigned long flags;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800561 u32 idx;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700562 u16 copy_size, cmd_size;
Wey-Yi Guy0975cc82010-07-31 08:34:07 -0700563 bool is_ct_kill = false;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700564 bool had_nocopy = false;
565 int i;
566 u8 *cmd_dest;
567#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
568 const void *trace_bufs[IWL_MAX_CMD_TFDS + 1] = {};
569 int trace_lens[IWL_MAX_CMD_TFDS + 1] = {};
570 int trace_idx;
571#endif
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800572
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700573 if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
574 IWL_WARN(trans, "fw recovery, no hcmd send\n");
Wey-Yi Guy3083d032011-05-06 17:06:44 -0700575 return -EIO;
576 }
577
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700578 if ((trans->shrd->ucode_owner == IWL_OWNERSHIP_TM) &&
Wey-Yi Guyeedb6e32011-07-08 08:46:27 -0700579 !(cmd->flags & CMD_ON_DEMAND)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700580 IWL_DEBUG_HC(trans, "tm own the uCode, no regular hcmd send\n");
Wey-Yi Guyeedb6e32011-07-08 08:46:27 -0700581 return -EIO;
582 }
583
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700584 copy_size = sizeof(out_cmd->hdr);
585 cmd_size = sizeof(out_cmd->hdr);
586
587 /* need one for the header if the first is NOCOPY */
588 BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1);
589
590 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
591 if (!cmd->len[i])
592 continue;
593 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
594 had_nocopy = true;
595 } else {
596 /* NOCOPY must not be followed by normal! */
597 if (WARN_ON(had_nocopy))
598 return -EINVAL;
599 copy_size += cmd->len[i];
600 }
601 cmd_size += cmd->len[i];
602 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800603
Johannes Berg3e41ace2011-04-18 09:12:37 -0700604 /*
605 * If any of the command structures end up being larger than
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700606 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
607 * allocated into separate TFDs, then we will need to
608 * increase the size of the buffers.
Johannes Berg3e41ace2011-04-18 09:12:37 -0700609 */
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700610 if (WARN_ON(copy_size > TFD_MAX_PAYLOAD_SIZE))
Johannes Berg3e41ace2011-04-18 09:12:37 -0700611 return -EINVAL;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800612
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700613 if (iwl_is_rfkill(trans->shrd) || iwl_is_ctkill(trans->shrd)) {
614 IWL_WARN(trans, "Not sending command - %s KILL\n",
615 iwl_is_rfkill(trans->shrd) ? "RF" : "CT");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800616 return -EIO;
617 }
618
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700619 spin_lock_irqsave(&trans->hcmd_lock, flags);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200620
Johannes Bergc2acea82009-07-24 11:13:05 -0700621 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700622 spin_unlock_irqrestore(&trans->hcmd_lock, flags);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200623
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700624 IWL_ERR(trans, "No space in command queue\n");
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700625 is_ct_kill = iwl_check_for_ct_kill(priv(trans));
Wey-Yi Guy0975cc82010-07-31 08:34:07 -0700626 if (!is_ct_kill) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700627 IWL_ERR(trans, "Restarting adapter queue is full\n");
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700628 iwlagn_fw_error(priv(trans), false);
Wey-Yi Guy7812b162009-10-02 13:43:58 -0700629 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800630 return -ENOSPC;
631 }
632
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700633 idx = get_cmd_index(q, q->write_ptr);
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800634 out_cmd = txq->cmd[idx];
Johannes Bergc2acea82009-07-24 11:13:05 -0700635 out_meta = &txq->meta[idx];
636
Daniel C Halperin8ce73f32009-07-31 14:28:06 -0700637 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
Johannes Bergc2acea82009-07-24 11:13:05 -0700638 if (cmd->flags & CMD_WANT_SKB)
639 out_meta->source = cmd;
640 if (cmd->flags & CMD_ASYNC)
641 out_meta->callback = cmd->callback;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800642
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700643 /* set up the header */
644
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800645 out_cmd->hdr.cmd = cmd->id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800646 out_cmd->hdr.flags = 0;
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700647 out_cmd->hdr.sequence =
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700648 cpu_to_le16(QUEUE_TO_SEQ(trans->shrd->cmd_queue) |
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700649 INDEX_TO_SEQ(q->write_ptr));
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800650
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700651 /* and copy the data that needs to be copied */
652
653 cmd_dest = &out_cmd->cmd.payload[0];
654 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
655 if (!cmd->len[i])
656 continue;
657 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY)
658 break;
659 memcpy(cmd_dest, cmd->data[i], cmd->len[i]);
660 cmd_dest += cmd->len[i];
Esti Kummerded2ae72008-08-04 16:00:45 +0800661 }
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700662
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700663 IWL_DEBUG_HC(trans, "Sending command %s (#%x), seq: 0x%04X, "
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700664 "%d bytes at %d[%d]:%d\n",
665 get_cmd_string(out_cmd->hdr.cmd),
666 out_cmd->hdr.cmd,
667 le16_to_cpu(out_cmd->hdr.sequence), cmd_size,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700668 q->write_ptr, idx, trans->shrd->cmd_queue);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700669
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700670 phys_addr = dma_map_single(bus(trans)->dev, &out_cmd->hdr, copy_size,
Emmanuel Grumbach795414d2011-06-18 08:12:57 -0700671 DMA_BIDIRECTIONAL);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700672 if (unlikely(dma_mapping_error(bus(trans)->dev, phys_addr))) {
Johannes Berg2c46f722011-04-28 07:27:10 -0700673 idx = -ENOMEM;
674 goto out;
675 }
676
FUJITA Tomonori2e724442010-06-03 14:19:20 +0900677 dma_unmap_addr_set(out_meta, mapping, phys_addr);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700678 dma_unmap_len_set(out_meta, len, copy_size);
679
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700680 iwlagn_txq_attach_buf_to_tfd(trans, txq,
681 phys_addr, copy_size, 1);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700682#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
683 trace_bufs[0] = &out_cmd->hdr;
684 trace_lens[0] = copy_size;
685 trace_idx = 1;
686#endif
687
688 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
689 if (!cmd->len[i])
690 continue;
691 if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY))
692 continue;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700693 phys_addr = dma_map_single(bus(trans)->dev,
694 (void *)cmd->data[i],
John W. Linville3be3fdb2011-06-28 13:53:32 -0400695 cmd->len[i], DMA_BIDIRECTIONAL);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700696 if (dma_mapping_error(bus(trans)->dev, phys_addr)) {
697 iwlagn_unmap_tfd(trans, out_meta,
Johannes Berge8154072011-06-27 07:54:49 -0700698 &txq->tfds[q->write_ptr],
John W. Linville3be3fdb2011-06-28 13:53:32 -0400699 DMA_BIDIRECTIONAL);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700700 idx = -ENOMEM;
701 goto out;
702 }
703
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700704 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700705 cmd->len[i], 0);
706#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
707 trace_bufs[trace_idx] = cmd->data[i];
708 trace_lens[trace_idx] = cmd->len[i];
709 trace_idx++;
710#endif
711 }
Reinette Chatredf833b12009-04-21 10:55:48 -0700712
Emmanuel Grumbachafaf6b52011-07-08 08:46:09 -0700713 out_meta->flags = cmd->flags;
Johannes Berg2c46f722011-04-28 07:27:10 -0700714
715 txq->need_update = 1;
716
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700717 /* check that tracing gets all possible blocks */
718 BUILD_BUG_ON(IWL_MAX_CMD_TFDS + 1 != 3);
719#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700720 trace_iwlwifi_dev_hcmd(priv(trans), cmd->flags,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700721 trace_bufs[0], trace_lens[0],
722 trace_bufs[1], trace_lens[1],
723 trace_bufs[2], trace_lens[2]);
724#endif
Reinette Chatredf833b12009-04-21 10:55:48 -0700725
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800726 /* Increment and update queue's write index */
727 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700728 iwl_txq_update_write_ptr(trans, txq);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800729
Johannes Berg2c46f722011-04-28 07:27:10 -0700730 out:
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700731 spin_unlock_irqrestore(&trans->hcmd_lock, flags);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800732 return idx;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800733}
734
Tomas Winkler17b88922008-05-29 16:35:12 +0800735/**
736 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
737 *
738 * When FW advances 'R' index, all entries between old and new 'R' index
739 * need to be reclaimed. As result, some free space forms. If there is
740 * enough free space (> low mark), wake the stack that feeds us.
741 */
Daniel Halperin20ba2862011-05-16 21:46:28 -0700742static void iwl_hcmd_queue_reclaim(struct iwl_priv *priv, int txq_id, int idx)
Tomas Winkler17b88922008-05-29 16:35:12 +0800743{
744 struct iwl_tx_queue *txq = &priv->txq[txq_id];
745 struct iwl_queue *q = &txq->q;
746 int nfreed = 0;
747
Tomas Winkler499b1882008-10-14 12:32:48 -0700748 if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
Daniel Halperin2e5d04d2011-05-27 08:40:28 -0700749 IWL_ERR(priv, "%s: Read index for DMA queue txq id (%d), "
750 "index %d is out of range [0-%d] %d %d.\n", __func__,
751 txq_id, idx, q->n_bd, q->write_ptr, q->read_ptr);
Tomas Winkler17b88922008-05-29 16:35:12 +0800752 return;
753 }
754
Tomas Winkler499b1882008-10-14 12:32:48 -0700755 for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
756 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
757
758 if (nfreed++ > 0) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800759 IWL_ERR(priv, "HCMD skipped: index (%d) %d %d\n", idx,
Tomas Winkler17b88922008-05-29 16:35:12 +0800760 q->write_ptr, q->read_ptr);
Johannes Berge6494372011-04-05 09:41:58 -0700761 iwlagn_fw_error(priv, false);
Tomas Winkler17b88922008-05-29 16:35:12 +0800762 }
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800763
Tomas Winkler17b88922008-05-29 16:35:12 +0800764 }
765}
766
767/**
768 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
769 * @rxb: Rx buffer to reclaim
770 *
771 * If an Rx buffer has an async callback associated with it the callback
772 * will be executed. The attached skb (if present) will only be freed
773 * if the callback returns 1
774 */
775void iwl_tx_cmd_complete(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
776{
Zhu Yi2f301222009-10-09 17:19:45 +0800777 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winkler17b88922008-05-29 16:35:12 +0800778 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
779 int txq_id = SEQ_TO_QUEUE(sequence);
780 int index = SEQ_TO_INDEX(sequence);
Tomas Winkler17b88922008-05-29 16:35:12 +0800781 int cmd_index;
Johannes Bergc2acea82009-07-24 11:13:05 -0700782 struct iwl_device_cmd *cmd;
783 struct iwl_cmd_meta *meta;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700784 struct iwl_trans *trans = trans(priv);
785 struct iwl_tx_queue *txq = &priv->txq[trans->shrd->cmd_queue];
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200786 unsigned long flags;
Tomas Winkler17b88922008-05-29 16:35:12 +0800787
788 /* If a Tx command is being handled and it isn't in the actual
789 * command queue then there a command routing bug has been introduced
790 * in the queue management code. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700791 if (WARN(txq_id != trans->shrd->cmd_queue,
Johannes Berg13bb9482010-08-23 10:46:33 +0200792 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700793 txq_id, trans->shrd->cmd_queue, sequence,
794 priv->txq[trans->shrd->cmd_queue].q.read_ptr,
795 priv->txq[trans->shrd->cmd_queue].q.write_ptr)) {
Reinette Chatreec741162009-07-24 11:13:08 -0700796 iwl_print_hex_error(priv, pkt, 32);
Johannes Berg55d6a3c2008-09-23 19:18:43 +0200797 return;
Winkler, Tomas01ef9322008-11-07 09:58:45 -0800798 }
Tomas Winkler17b88922008-05-29 16:35:12 +0800799
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700800 cmd_index = get_cmd_index(&txq->q, index);
Zhu Yidd487442010-03-22 02:28:41 -0700801 cmd = txq->cmd[cmd_index];
802 meta = &txq->meta[cmd_index];
Tomas Winkler17b88922008-05-29 16:35:12 +0800803
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700804 iwlagn_unmap_tfd(trans, meta, &txq->tfds[index],
805 DMA_BIDIRECTIONAL);
Reinette Chatrec33de622009-10-30 14:36:10 -0700806
Tomas Winkler17b88922008-05-29 16:35:12 +0800807 /* Input error checking is done when commands are added to queue. */
Johannes Bergc2acea82009-07-24 11:13:05 -0700808 if (meta->flags & CMD_WANT_SKB) {
Zhu Yi2f301222009-10-09 17:19:45 +0800809 meta->source->reply_page = (unsigned long)rxb_addr(rxb);
810 rxb->page = NULL;
Stanislaw Gruszka2624e962011-04-20 16:02:58 +0200811 } else if (meta->callback)
812 meta->callback(priv, cmd, pkt);
813
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700814 spin_lock_irqsave(&trans->hcmd_lock, flags);
Tomas Winkler17b88922008-05-29 16:35:12 +0800815
Daniel Halperin20ba2862011-05-16 21:46:28 -0700816 iwl_hcmd_queue_reclaim(priv, txq_id, index);
Tomas Winkler17b88922008-05-29 16:35:12 +0800817
Johannes Bergc2acea82009-07-24 11:13:05 -0700818 if (!(meta->flags & CMD_ASYNC)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700819 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
820 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
Reinette Chatred2dfe6d2010-02-18 22:03:04 -0800821 get_cmd_string(cmd->hdr.cmd));
Tomas Winkler17b88922008-05-29 16:35:12 +0800822 wake_up_interruptible(&priv->wait_command_queue);
823 }
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200824
Zhu Yidd487442010-03-22 02:28:41 -0700825 meta->flags = 0;
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200826
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700827 spin_unlock_irqrestore(&trans->hcmd_lock, flags);
Tomas Winkler17b88922008-05-29 16:35:12 +0800828}
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700829
830const char *get_cmd_string(u8 cmd)
831{
832 switch (cmd) {
833 IWL_CMD(REPLY_ALIVE);
834 IWL_CMD(REPLY_ERROR);
835 IWL_CMD(REPLY_RXON);
836 IWL_CMD(REPLY_RXON_ASSOC);
837 IWL_CMD(REPLY_QOS_PARAM);
838 IWL_CMD(REPLY_RXON_TIMING);
839 IWL_CMD(REPLY_ADD_STA);
840 IWL_CMD(REPLY_REMOVE_STA);
841 IWL_CMD(REPLY_REMOVE_ALL_STA);
842 IWL_CMD(REPLY_TXFIFO_FLUSH);
843 IWL_CMD(REPLY_WEPKEY);
844 IWL_CMD(REPLY_TX);
845 IWL_CMD(REPLY_LEDS_CMD);
846 IWL_CMD(REPLY_TX_LINK_QUALITY_CMD);
847 IWL_CMD(COEX_PRIORITY_TABLE_CMD);
848 IWL_CMD(COEX_MEDIUM_NOTIFICATION);
849 IWL_CMD(COEX_EVENT_CMD);
850 IWL_CMD(REPLY_QUIET_CMD);
851 IWL_CMD(REPLY_CHANNEL_SWITCH);
852 IWL_CMD(CHANNEL_SWITCH_NOTIFICATION);
853 IWL_CMD(REPLY_SPECTRUM_MEASUREMENT_CMD);
854 IWL_CMD(SPECTRUM_MEASURE_NOTIFICATION);
855 IWL_CMD(POWER_TABLE_CMD);
856 IWL_CMD(PM_SLEEP_NOTIFICATION);
857 IWL_CMD(PM_DEBUG_STATISTIC_NOTIFIC);
858 IWL_CMD(REPLY_SCAN_CMD);
859 IWL_CMD(REPLY_SCAN_ABORT_CMD);
860 IWL_CMD(SCAN_START_NOTIFICATION);
861 IWL_CMD(SCAN_RESULTS_NOTIFICATION);
862 IWL_CMD(SCAN_COMPLETE_NOTIFICATION);
863 IWL_CMD(BEACON_NOTIFICATION);
864 IWL_CMD(REPLY_TX_BEACON);
865 IWL_CMD(WHO_IS_AWAKE_NOTIFICATION);
866 IWL_CMD(QUIET_NOTIFICATION);
867 IWL_CMD(REPLY_TX_PWR_TABLE_CMD);
868 IWL_CMD(MEASURE_ABORT_NOTIFICATION);
869 IWL_CMD(REPLY_BT_CONFIG);
870 IWL_CMD(REPLY_STATISTICS_CMD);
871 IWL_CMD(STATISTICS_NOTIFICATION);
872 IWL_CMD(REPLY_CARD_STATE_CMD);
873 IWL_CMD(CARD_STATE_NOTIFICATION);
874 IWL_CMD(MISSED_BEACONS_NOTIFICATION);
875 IWL_CMD(REPLY_CT_KILL_CONFIG_CMD);
876 IWL_CMD(SENSITIVITY_CMD);
877 IWL_CMD(REPLY_PHY_CALIBRATION_CMD);
878 IWL_CMD(REPLY_RX_PHY_CMD);
879 IWL_CMD(REPLY_RX_MPDU_CMD);
880 IWL_CMD(REPLY_RX);
881 IWL_CMD(REPLY_COMPRESSED_BA);
882 IWL_CMD(CALIBRATION_CFG_CMD);
883 IWL_CMD(CALIBRATION_RES_NOTIFICATION);
884 IWL_CMD(CALIBRATION_COMPLETE_NOTIFICATION);
885 IWL_CMD(REPLY_TX_POWER_DBM_CMD);
886 IWL_CMD(TEMPERATURE_NOTIFICATION);
887 IWL_CMD(TX_ANT_CONFIGURATION_CMD);
888 IWL_CMD(REPLY_BT_COEX_PROFILE_NOTIF);
889 IWL_CMD(REPLY_BT_COEX_PRIO_TABLE);
890 IWL_CMD(REPLY_BT_COEX_PROT_ENV);
891 IWL_CMD(REPLY_WIPAN_PARAMS);
892 IWL_CMD(REPLY_WIPAN_RXON);
893 IWL_CMD(REPLY_WIPAN_RXON_TIMING);
894 IWL_CMD(REPLY_WIPAN_RXON_ASSOC);
895 IWL_CMD(REPLY_WIPAN_QOS_PARAM);
896 IWL_CMD(REPLY_WIPAN_WEPKEY);
897 IWL_CMD(REPLY_WIPAN_P2P_CHANNEL_SWITCH);
898 IWL_CMD(REPLY_WIPAN_NOA_NOTIFICATION);
899 IWL_CMD(REPLY_WIPAN_DEACTIVATION_COMPLETE);
Johannes Bergc8ac61c2011-07-15 13:23:45 -0700900 IWL_CMD(REPLY_WOWLAN_PATTERNS);
901 IWL_CMD(REPLY_WOWLAN_WAKEUP_FILTER);
902 IWL_CMD(REPLY_WOWLAN_TSC_RSC_PARAMS);
903 IWL_CMD(REPLY_WOWLAN_TKIP_PARAMS);
904 IWL_CMD(REPLY_WOWLAN_KEK_KCK_MATERIAL);
905 IWL_CMD(REPLY_WOWLAN_GET_STATUS);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700906 default:
907 return "UNKNOWN";
908
909 }
910}
911
912#define HOST_COMPLETE_TIMEOUT (2 * HZ)
913
914static void iwl_generic_cmd_callback(struct iwl_priv *priv,
915 struct iwl_device_cmd *cmd,
916 struct iwl_rx_packet *pkt)
917{
918 if (pkt->hdr.flags & IWL_CMD_FAILED_MSK) {
919 IWL_ERR(priv, "Bad return from %s (0x%08X)\n",
920 get_cmd_string(cmd->hdr.cmd), pkt->hdr.flags);
921 return;
922 }
923
924#ifdef CONFIG_IWLWIFI_DEBUG
925 switch (cmd->hdr.cmd) {
926 case REPLY_TX_LINK_QUALITY_CMD:
927 case SENSITIVITY_CMD:
928 IWL_DEBUG_HC_DUMP(priv, "back from %s (0x%08X)\n",
929 get_cmd_string(cmd->hdr.cmd), pkt->hdr.flags);
930 break;
931 default:
932 IWL_DEBUG_HC(priv, "back from %s (0x%08X)\n",
933 get_cmd_string(cmd->hdr.cmd), pkt->hdr.flags);
934 }
935#endif
936}
937
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700938static int iwl_send_cmd_async(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700939{
940 int ret;
941
942 /* An asynchronous command can not expect an SKB to be set. */
943 if (WARN_ON(cmd->flags & CMD_WANT_SKB))
944 return -EINVAL;
945
946 /* Assign a generic callback if one is not provided */
947 if (!cmd->callback)
948 cmd->callback = iwl_generic_cmd_callback;
949
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700950 if (test_bit(STATUS_EXIT_PENDING, &trans->shrd->status))
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700951 return -EBUSY;
952
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700953 ret = iwl_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700954 if (ret < 0) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700955 IWL_ERR(trans, "Error sending %s: enqueue_hcmd failed: %d\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700956 get_cmd_string(cmd->id), ret);
957 return ret;
958 }
959 return 0;
960}
961
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700962static int iwl_send_cmd_sync(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700963{
964 int cmd_idx;
965 int ret;
966
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700967 lockdep_assert_held(&trans->shrd->mutex);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700968
969 /* A synchronous command can not have a callback set. */
970 if (WARN_ON(cmd->callback))
971 return -EINVAL;
972
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700973 IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700974 get_cmd_string(cmd->id));
975
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700976 set_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
977 IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700978 get_cmd_string(cmd->id));
979
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700980 cmd_idx = iwl_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700981 if (cmd_idx < 0) {
982 ret = cmd_idx;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700983 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
984 IWL_ERR(trans, "Error sending %s: enqueue_hcmd failed: %d\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700985 get_cmd_string(cmd->id), ret);
986 return ret;
987 }
988
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700989 ret = wait_event_interruptible_timeout(priv(trans)->wait_command_queue,
990 !test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status),
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700991 HOST_COMPLETE_TIMEOUT);
992 if (!ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700993 if (test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
994 IWL_ERR(trans,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700995 "Error sending %s: time out after %dms.\n",
996 get_cmd_string(cmd->id),
997 jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
998
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700999 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
1000 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command"
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001001 "%s\n", get_cmd_string(cmd->id));
1002 ret = -ETIMEDOUT;
1003 goto cancel;
1004 }
1005 }
1006
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001007 if (test_bit(STATUS_RF_KILL_HW, &trans->shrd->status)) {
1008 IWL_ERR(trans, "Command %s aborted: RF KILL Switch\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001009 get_cmd_string(cmd->id));
1010 ret = -ECANCELED;
1011 goto fail;
1012 }
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001013 if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
1014 IWL_ERR(trans, "Command %s failed: FW Error\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001015 get_cmd_string(cmd->id));
1016 ret = -EIO;
1017 goto fail;
1018 }
1019 if ((cmd->flags & CMD_WANT_SKB) && !cmd->reply_page) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001020 IWL_ERR(trans, "Error: Response NULL in '%s'\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001021 get_cmd_string(cmd->id));
1022 ret = -EIO;
1023 goto cancel;
1024 }
1025
1026 return 0;
1027
1028cancel:
1029 if (cmd->flags & CMD_WANT_SKB) {
1030 /*
1031 * Cancel the CMD_WANT_SKB flag for the cmd in the
1032 * TX cmd queue. Otherwise in case the cmd comes
1033 * in later, it will possibly set an invalid
1034 * address (cmd->meta.source).
1035 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001036 priv(trans)->txq[trans->shrd->cmd_queue].meta[cmd_idx].flags &=
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001037 ~CMD_WANT_SKB;
1038 }
1039fail:
1040 if (cmd->reply_page) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001041 iwl_free_pages(trans->shrd, cmd->reply_page);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001042 cmd->reply_page = 0;
1043 }
1044
1045 return ret;
1046}
1047
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001048int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001049{
1050 if (cmd->flags & CMD_ASYNC)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001051 return iwl_send_cmd_async(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001052
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001053 return iwl_send_cmd_sync(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001054}
1055
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001056int iwl_trans_pcie_send_cmd_pdu(struct iwl_trans *trans, u8 id, u32 flags,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001057 u16 len, const void *data)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001058{
1059 struct iwl_host_cmd cmd = {
1060 .id = id,
1061 .len = { len, },
1062 .data = { data, },
1063 .flags = flags,
1064 };
1065
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001066 return iwl_trans_pcie_send_cmd(trans, &cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001067}
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001068
1069/* Frees buffers until index _not_ inclusive */
1070void iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
1071 struct sk_buff_head *skbs)
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001072{
1073 struct iwl_tx_queue *txq = &priv(trans)->txq[txq_id];
1074 struct iwl_queue *q = &txq->q;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001075 int last_to_free;
1076
1077 /*Since we free until index _not_ inclusive, the one before index is
1078 * the last we will free. This one must be used */
1079 last_to_free = iwl_queue_dec_wrap(index, q->n_bd);
1080
1081 if ((index >= q->n_bd) ||
1082 (iwl_queue_used(q, last_to_free) == 0)) {
1083 IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
1084 "last_to_free %d is out of range [0-%d] %d %d.\n",
1085 __func__, txq_id, last_to_free, q->n_bd,
1086 q->write_ptr, q->read_ptr);
1087 return;
1088 }
1089
1090 IWL_DEBUG_TX_REPLY(trans, "reclaim: [%d, %d, %d]\n", txq_id,
1091 q->read_ptr, index);
1092
1093 if (WARN_ON(!skb_queue_empty(skbs)))
1094 return;
1095
1096 for (;
1097 q->read_ptr != index;
1098 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
1099
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001100 if (WARN_ON_ONCE(txq->skbs[txq->q.read_ptr] == NULL))
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001101 continue;
1102
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001103 __skb_queue_tail(skbs, txq->skbs[txq->q.read_ptr]);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001104
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001105 txq->skbs[txq->q.read_ptr] = NULL;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001106
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001107 iwlagn_txq_inval_byte_cnt_tbl(trans, txq);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001108
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001109 iwlagn_txq_free_tfd(trans, txq, txq->q.read_ptr);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001110 }
1111}