blob: 8cd966d25beccf362f9c086f0fc39450d08cd030 [file] [log] [blame]
Ben Dooks0d1bb412009-06-14 13:52:37 +01001/* linux/drivers/mmc/host/sdhci-s3c.c
2 *
3 * Copyright 2008 Openmoko Inc.
4 * Copyright 2008 Simtec Electronics
5 * Ben Dooks <ben@simtec.co.uk>
6 * http://armlinux.simtec.co.uk/
7 *
8 * SDHCI (HSMMC) support for Samsung SoC
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
15#include <linux/delay.h>
16#include <linux/dma-mapping.h>
17#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Ben Dooks0d1bb412009-06-14 13:52:37 +010019#include <linux/clk.h>
20#include <linux/io.h>
Marek Szyprowski17866e142010-08-10 18:01:58 -070021#include <linux/gpio.h>
Mark Brown55156d22011-07-29 15:35:00 +010022#include <linux/module.h>
Mark Brownd5e9c022012-03-03 00:46:41 +000023#include <linux/of.h>
24#include <linux/of_gpio.h>
25#include <linux/pm.h>
Mark Brown9f4e8152012-03-31 23:31:55 -040026#include <linux/pm_runtime.h>
Ben Dooks0d1bb412009-06-14 13:52:37 +010027
28#include <linux/mmc/host.h>
29
30#include <plat/sdhci.h>
31#include <plat/regs-sdhci.h>
32
33#include "sdhci.h"
34
35#define MAX_BUS_CLK (4)
36
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +000037/* Number of gpio's used is max data bus width + command and clock lines */
38#define NUM_GPIOS(x) (x + 2)
39
Ben Dooks0d1bb412009-06-14 13:52:37 +010040/**
41 * struct sdhci_s3c - S3C SDHCI instance
42 * @host: The SDHCI host created
43 * @pdev: The platform device we where created from.
44 * @ioarea: The resource created when we claimed the IO area.
45 * @pdata: The platform data for this controller.
46 * @cur_clk: The index of the current bus clock.
47 * @clk_io: The clock for the internal bus interface.
48 * @clk_bus: The clocks that are available for the SD/MMC bus clock.
49 */
50struct sdhci_s3c {
51 struct sdhci_host *host;
52 struct platform_device *pdev;
53 struct resource *ioarea;
54 struct s3c_sdhci_platdata *pdata;
55 unsigned int cur_clk;
Marek Szyprowski17866e142010-08-10 18:01:58 -070056 int ext_cd_irq;
57 int ext_cd_gpio;
Ben Dooks0d1bb412009-06-14 13:52:37 +010058
59 struct clk *clk_io;
60 struct clk *clk_bus[MAX_BUS_CLK];
61};
62
Thomas Abraham3119936a2012-02-16 22:23:58 +090063/**
64 * struct sdhci_s3c_driver_data - S3C SDHCI platform specific driver data
65 * @sdhci_quirks: sdhci host specific quirks.
66 *
67 * Specifies platform specific configuration of sdhci controller.
68 * Note: A structure for driver specific platform data is used for future
69 * expansion of its usage.
70 */
71struct sdhci_s3c_drv_data {
72 unsigned int sdhci_quirks;
73};
74
Ben Dooks0d1bb412009-06-14 13:52:37 +010075static inline struct sdhci_s3c *to_s3c(struct sdhci_host *host)
76{
77 return sdhci_priv(host);
78}
79
80/**
81 * get_curclk - convert ctrl2 register to clock source number
82 * @ctrl2: Control2 register value.
83 */
84static u32 get_curclk(u32 ctrl2)
85{
86 ctrl2 &= S3C_SDHCI_CTRL2_SELBASECLK_MASK;
87 ctrl2 >>= S3C_SDHCI_CTRL2_SELBASECLK_SHIFT;
88
89 return ctrl2;
90}
91
92static void sdhci_s3c_check_sclk(struct sdhci_host *host)
93{
94 struct sdhci_s3c *ourhost = to_s3c(host);
95 u32 tmp = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
96
97 if (get_curclk(tmp) != ourhost->cur_clk) {
98 dev_dbg(&ourhost->pdev->dev, "restored ctrl2 clock setting\n");
99
100 tmp &= ~S3C_SDHCI_CTRL2_SELBASECLK_MASK;
101 tmp |= ourhost->cur_clk << S3C_SDHCI_CTRL2_SELBASECLK_SHIFT;
Jingoo Han7003fec2011-12-14 13:25:46 +0900102 writel(tmp, host->ioaddr + S3C_SDHCI_CONTROL2);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100103 }
104}
105
106/**
107 * sdhci_s3c_get_max_clk - callback to get maximum clock frequency.
108 * @host: The SDHCI host instance.
109 *
110 * Callback to return the maximum clock rate acheivable by the controller.
111*/
112static unsigned int sdhci_s3c_get_max_clk(struct sdhci_host *host)
113{
114 struct sdhci_s3c *ourhost = to_s3c(host);
115 struct clk *busclk;
116 unsigned int rate, max;
117 int clk;
118
119 /* note, a reset will reset the clock source */
120
121 sdhci_s3c_check_sclk(host);
122
123 for (max = 0, clk = 0; clk < MAX_BUS_CLK; clk++) {
124 busclk = ourhost->clk_bus[clk];
125 if (!busclk)
126 continue;
127
128 rate = clk_get_rate(busclk);
129 if (rate > max)
130 max = rate;
131 }
132
133 return max;
134}
135
Ben Dooks0d1bb412009-06-14 13:52:37 +0100136/**
137 * sdhci_s3c_consider_clock - consider one the bus clocks for current setting
138 * @ourhost: Our SDHCI instance.
139 * @src: The source clock index.
140 * @wanted: The clock frequency wanted.
141 */
142static unsigned int sdhci_s3c_consider_clock(struct sdhci_s3c *ourhost,
143 unsigned int src,
144 unsigned int wanted)
145{
146 unsigned long rate;
147 struct clk *clksrc = ourhost->clk_bus[src];
148 int div;
149
150 if (!clksrc)
151 return UINT_MAX;
152
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900153 /*
Thomas Abraham3119936a2012-02-16 22:23:58 +0900154 * If controller uses a non-standard clock division, find the best clock
155 * speed possible with selected clock source and skip the division.
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900156 */
Thomas Abraham3119936a2012-02-16 22:23:58 +0900157 if (ourhost->host->quirks & SDHCI_QUIRK_NONSTANDARD_CLOCK) {
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900158 rate = clk_round_rate(clksrc, wanted);
159 return wanted - rate;
160 }
161
Ben Dooks0d1bb412009-06-14 13:52:37 +0100162 rate = clk_get_rate(clksrc);
163
164 for (div = 1; div < 256; div *= 2) {
165 if ((rate / div) <= wanted)
166 break;
167 }
168
169 dev_dbg(&ourhost->pdev->dev, "clk %d: rate %ld, want %d, got %ld\n",
170 src, rate, wanted, rate / div);
171
Jingoo Han2ad0b242012-08-29 14:35:06 +0900172 return wanted - (rate / div);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100173}
174
175/**
176 * sdhci_s3c_set_clock - callback on clock change
177 * @host: The SDHCI host being changed
178 * @clock: The clock rate being requested.
179 *
180 * When the card's clock is going to be changed, look at the new frequency
181 * and find the best clock source to go with it.
182*/
183static void sdhci_s3c_set_clock(struct sdhci_host *host, unsigned int clock)
184{
185 struct sdhci_s3c *ourhost = to_s3c(host);
186 unsigned int best = UINT_MAX;
187 unsigned int delta;
188 int best_src = 0;
189 int src;
190 u32 ctrl;
191
192 /* don't bother if the clock is going off. */
193 if (clock == 0)
194 return;
195
196 for (src = 0; src < MAX_BUS_CLK; src++) {
197 delta = sdhci_s3c_consider_clock(ourhost, src, clock);
198 if (delta < best) {
199 best = delta;
200 best_src = src;
201 }
202 }
203
204 dev_dbg(&ourhost->pdev->dev,
205 "selected source %d, clock %d, delta %d\n",
206 best_src, clock, best);
207
208 /* select the new clock source */
Ben Dooks0d1bb412009-06-14 13:52:37 +0100209 if (ourhost->cur_clk != best_src) {
210 struct clk *clk = ourhost->clk_bus[best_src];
211
Thomas Abraham0f310a02012-10-03 08:35:43 +0900212 clk_prepare_enable(clk);
213 clk_disable_unprepare(ourhost->clk_bus[ourhost->cur_clk]);
Chander Kashyape684c462012-09-14 09:08:49 +0000214
Ben Dooks0d1bb412009-06-14 13:52:37 +0100215 /* turn clock off to card before changing clock source */
216 writew(0, host->ioaddr + SDHCI_CLOCK_CONTROL);
217
218 ourhost->cur_clk = best_src;
219 host->max_clk = clk_get_rate(clk);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100220
221 ctrl = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
222 ctrl &= ~S3C_SDHCI_CTRL2_SELBASECLK_MASK;
223 ctrl |= best_src << S3C_SDHCI_CTRL2_SELBASECLK_SHIFT;
224 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL2);
225 }
226
Thomas Abraham6fe47172011-09-14 12:39:17 +0530227 /* reprogram default hardware configuration */
228 writel(S3C64XX_SDHCI_CONTROL4_DRIVE_9mA,
229 host->ioaddr + S3C64XX_SDHCI_CONTROL4);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100230
Thomas Abraham6fe47172011-09-14 12:39:17 +0530231 ctrl = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
232 ctrl |= (S3C64XX_SDHCI_CTRL2_ENSTAASYNCCLR |
233 S3C64XX_SDHCI_CTRL2_ENCMDCNFMSK |
234 S3C_SDHCI_CTRL2_ENFBCLKRX |
235 S3C_SDHCI_CTRL2_DFCNT_NONE |
236 S3C_SDHCI_CTRL2_ENCLKOUTHOLD);
237 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL2);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100238
Thomas Abraham6fe47172011-09-14 12:39:17 +0530239 /* reconfigure the controller for new clock rate */
240 ctrl = (S3C_SDHCI_CTRL3_FCSEL1 | S3C_SDHCI_CTRL3_FCSEL0);
241 if (clock < 25 * 1000000)
242 ctrl |= (S3C_SDHCI_CTRL3_FCSEL3 | S3C_SDHCI_CTRL3_FCSEL2);
243 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL3);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100244}
245
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700246/**
247 * sdhci_s3c_get_min_clock - callback to get minimal supported clock value
248 * @host: The SDHCI host being queried
249 *
250 * To init mmc host properly a minimal clock value is needed. For high system
251 * bus clock's values the standard formula gives values out of allowed range.
252 * The clock still can be set to lower values, if clock source other then
253 * system bus is selected.
254*/
255static unsigned int sdhci_s3c_get_min_clock(struct sdhci_host *host)
256{
257 struct sdhci_s3c *ourhost = to_s3c(host);
258 unsigned int delta, min = UINT_MAX;
259 int src;
260
261 for (src = 0; src < MAX_BUS_CLK; src++) {
262 delta = sdhci_s3c_consider_clock(ourhost, src, 0);
263 if (delta == UINT_MAX)
264 continue;
265 /* delta is a negative value in this case */
266 if (-delta < min)
267 min = -delta;
268 }
269 return min;
270}
271
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900272/* sdhci_cmu_get_max_clk - callback to get maximum clock frequency.*/
273static unsigned int sdhci_cmu_get_max_clock(struct sdhci_host *host)
274{
275 struct sdhci_s3c *ourhost = to_s3c(host);
276
277 return clk_round_rate(ourhost->clk_bus[ourhost->cur_clk], UINT_MAX);
278}
279
280/* sdhci_cmu_get_min_clock - callback to get minimal supported clock value. */
281static unsigned int sdhci_cmu_get_min_clock(struct sdhci_host *host)
282{
283 struct sdhci_s3c *ourhost = to_s3c(host);
284
285 /*
286 * initial clock can be in the frequency range of
287 * 100KHz-400KHz, so we set it as max value.
288 */
289 return clk_round_rate(ourhost->clk_bus[ourhost->cur_clk], 400000);
290}
291
292/* sdhci_cmu_set_clock - callback on clock change.*/
293static void sdhci_cmu_set_clock(struct sdhci_host *host, unsigned int clock)
294{
295 struct sdhci_s3c *ourhost = to_s3c(host);
Jingoo Han2ad0b242012-08-29 14:35:06 +0900296 struct device *dev = &ourhost->pdev->dev;
Thomas Abraham3119936a2012-02-16 22:23:58 +0900297 unsigned long timeout;
298 u16 clk = 0;
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900299
300 /* don't bother if the clock is going off */
301 if (clock == 0)
302 return;
303
304 sdhci_s3c_set_clock(host, clock);
305
306 clk_set_rate(ourhost->clk_bus[ourhost->cur_clk], clock);
307
308 host->clock = clock;
Thomas Abraham3119936a2012-02-16 22:23:58 +0900309
310 clk = SDHCI_CLOCK_INT_EN;
311 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
312
313 /* Wait max 20 ms */
314 timeout = 20;
315 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
316 & SDHCI_CLOCK_INT_STABLE)) {
317 if (timeout == 0) {
Jingoo Han2ad0b242012-08-29 14:35:06 +0900318 dev_err(dev, "%s: Internal clock never stabilised.\n",
319 mmc_hostname(host->mmc));
Thomas Abraham3119936a2012-02-16 22:23:58 +0900320 return;
321 }
322 timeout--;
323 mdelay(1);
324 }
325
326 clk |= SDHCI_CLOCK_CARD_EN;
327 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900328}
329
Jaehoon Chung548f07d2011-01-12 11:59:12 +0900330/**
Sascha Hauer7bc088d2013-01-21 19:02:27 +0800331 * sdhci_s3c_platform_bus_width - support 8bit buswidth
Jaehoon Chung548f07d2011-01-12 11:59:12 +0900332 * @host: The SDHCI host being queried
333 * @width: MMC_BUS_WIDTH_ macro for the bus width being requested
334 *
335 * We have 8-bit width support but is not a v3 controller.
Sascha Hauer7bc088d2013-01-21 19:02:27 +0800336 * So we add platform_bus_width() and support 8bit width.
Jaehoon Chung548f07d2011-01-12 11:59:12 +0900337 */
Sascha Hauer7bc088d2013-01-21 19:02:27 +0800338static int sdhci_s3c_platform_bus_width(struct sdhci_host *host, int width)
Jaehoon Chung548f07d2011-01-12 11:59:12 +0900339{
340 u8 ctrl;
341
342 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
343
344 switch (width) {
345 case MMC_BUS_WIDTH_8:
346 ctrl |= SDHCI_CTRL_8BITBUS;
347 ctrl &= ~SDHCI_CTRL_4BITBUS;
348 break;
349 case MMC_BUS_WIDTH_4:
350 ctrl |= SDHCI_CTRL_4BITBUS;
351 ctrl &= ~SDHCI_CTRL_8BITBUS;
352 break;
353 default:
Girish K S49bb1e62011-08-26 14:58:18 +0530354 ctrl &= ~SDHCI_CTRL_4BITBUS;
355 ctrl &= ~SDHCI_CTRL_8BITBUS;
Jaehoon Chung548f07d2011-01-12 11:59:12 +0900356 break;
357 }
358
359 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
360
361 return 0;
362}
363
Ben Dooks0d1bb412009-06-14 13:52:37 +0100364static struct sdhci_ops sdhci_s3c_ops = {
365 .get_max_clock = sdhci_s3c_get_max_clk,
Ben Dooks0d1bb412009-06-14 13:52:37 +0100366 .set_clock = sdhci_s3c_set_clock,
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700367 .get_min_clock = sdhci_s3c_get_min_clock,
Sascha Hauer7bc088d2013-01-21 19:02:27 +0800368 .platform_bus_width = sdhci_s3c_platform_bus_width,
Ben Dooks0d1bb412009-06-14 13:52:37 +0100369};
370
Marek Szyprowski17866e142010-08-10 18:01:58 -0700371static void sdhci_s3c_notify_change(struct platform_device *dev, int state)
372{
373 struct sdhci_host *host = platform_get_drvdata(dev);
Sachin Kamat4577f772012-12-04 17:03:07 +0530374#ifdef CONFIG_PM_RUNTIME
Heiko Stübnerfe007c02012-11-18 19:50:05 +0100375 struct sdhci_s3c *sc = sdhci_priv(host);
Sachin Kamat4577f772012-12-04 17:03:07 +0530376#endif
Marek Szyprowski06fe5772010-09-20 15:03:42 +0200377 unsigned long flags;
378
Marek Szyprowski17866e142010-08-10 18:01:58 -0700379 if (host) {
Marek Szyprowski06fe5772010-09-20 15:03:42 +0200380 spin_lock_irqsave(&host->lock, flags);
Marek Szyprowski17866e142010-08-10 18:01:58 -0700381 if (state) {
382 dev_dbg(&dev->dev, "card inserted.\n");
Heiko Stübnerfe007c02012-11-18 19:50:05 +0100383#ifdef CONFIG_PM_RUNTIME
384 clk_prepare_enable(sc->clk_io);
385#endif
Marek Szyprowski17866e142010-08-10 18:01:58 -0700386 host->flags &= ~SDHCI_DEVICE_DEAD;
387 host->quirks |= SDHCI_QUIRK_BROKEN_CARD_DETECTION;
388 } else {
389 dev_dbg(&dev->dev, "card removed.\n");
390 host->flags |= SDHCI_DEVICE_DEAD;
391 host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
Heiko Stübnerfe007c02012-11-18 19:50:05 +0100392#ifdef CONFIG_PM_RUNTIME
393 clk_disable_unprepare(sc->clk_io);
394#endif
Marek Szyprowski17866e142010-08-10 18:01:58 -0700395 }
Kyungmin Parkf5228862010-08-19 14:13:37 -0700396 tasklet_schedule(&host->card_tasklet);
Marek Szyprowski06fe5772010-09-20 15:03:42 +0200397 spin_unlock_irqrestore(&host->lock, flags);
Marek Szyprowski17866e142010-08-10 18:01:58 -0700398 }
399}
400
401static irqreturn_t sdhci_s3c_gpio_card_detect_thread(int irq, void *dev_id)
402{
403 struct sdhci_s3c *sc = dev_id;
404 int status = gpio_get_value(sc->ext_cd_gpio);
405 if (sc->pdata->ext_cd_gpio_invert)
406 status = !status;
407 sdhci_s3c_notify_change(sc->pdev, status);
408 return IRQ_HANDLED;
409}
410
411static void sdhci_s3c_setup_card_detect_gpio(struct sdhci_s3c *sc)
412{
413 struct s3c_sdhci_platdata *pdata = sc->pdata;
414 struct device *dev = &sc->pdev->dev;
415
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500416 if (devm_gpio_request(dev, pdata->ext_cd_gpio, "SDHCI EXT CD") == 0) {
Marek Szyprowski17866e142010-08-10 18:01:58 -0700417 sc->ext_cd_gpio = pdata->ext_cd_gpio;
418 sc->ext_cd_irq = gpio_to_irq(pdata->ext_cd_gpio);
419 if (sc->ext_cd_irq &&
420 request_threaded_irq(sc->ext_cd_irq, NULL,
421 sdhci_s3c_gpio_card_detect_thread,
Jingoo Han2ad0b242012-08-29 14:35:06 +0900422 IRQF_TRIGGER_RISING |
423 IRQF_TRIGGER_FALLING |
424 IRQF_ONESHOT,
Marek Szyprowski17866e142010-08-10 18:01:58 -0700425 dev_name(dev), sc) == 0) {
426 int status = gpio_get_value(sc->ext_cd_gpio);
427 if (pdata->ext_cd_gpio_invert)
428 status = !status;
429 sdhci_s3c_notify_change(sc->pdev, status);
430 } else {
431 dev_warn(dev, "cannot request irq for card detect\n");
432 sc->ext_cd_irq = 0;
433 }
434 } else {
435 dev_err(dev, "cannot request gpio for card detect\n");
436 }
437}
438
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000439#ifdef CONFIG_OF
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500440static int sdhci_s3c_parse_dt(struct device *dev,
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000441 struct sdhci_host *host, struct s3c_sdhci_platdata *pdata)
442{
443 struct device_node *node = dev->of_node;
444 struct sdhci_s3c *ourhost = to_s3c(host);
445 u32 max_width;
Thomas Abrahame19499a2013-03-06 17:06:16 +0530446 int gpio;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000447
448 /* if the bus-width property is not specified, assume width as 1 */
449 if (of_property_read_u32(node, "bus-width", &max_width))
450 max_width = 1;
451 pdata->max_width = max_width;
452
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000453 /* get the card detection method */
Tushar Beheraab5023e2012-11-20 09:41:53 +0530454 if (of_get_property(node, "broken-cd", NULL)) {
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000455 pdata->cd_type = S3C_SDHCI_CD_NONE;
Thomas Abrahame19499a2013-03-06 17:06:16 +0530456 return 0;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000457 }
458
Tushar Beheraab5023e2012-11-20 09:41:53 +0530459 if (of_get_property(node, "non-removable", NULL)) {
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000460 pdata->cd_type = S3C_SDHCI_CD_PERMANENT;
Thomas Abrahame19499a2013-03-06 17:06:16 +0530461 return 0;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000462 }
463
464 gpio = of_get_named_gpio(node, "cd-gpios", 0);
465 if (gpio_is_valid(gpio)) {
466 pdata->cd_type = S3C_SDHCI_CD_GPIO;
Thomas Abrahame19499a2013-03-06 17:06:16 +0530467 pdata->ext_cd_gpio = gpio;
468 ourhost->ext_cd_gpio = -1;
469 if (of_get_property(node, "cd-inverted", NULL))
470 pdata->ext_cd_gpio_invert = 1;
471 return 0;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000472 } else if (gpio != -ENOENT) {
473 dev_err(dev, "invalid card detect gpio specified\n");
474 return -EINVAL;
475 }
476
Tomasz Figab96efcc2012-11-16 15:28:17 +0100477 /* assuming internal card detect that will be configured by pinctrl */
478 pdata->cd_type = S3C_SDHCI_CD_INTERNAL;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000479 return 0;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000480}
481#else
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500482static int sdhci_s3c_parse_dt(struct device *dev,
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000483 struct sdhci_host *host, struct s3c_sdhci_platdata *pdata)
484{
485 return -EINVAL;
486}
487#endif
488
489static const struct of_device_id sdhci_s3c_dt_match[];
490
Thomas Abraham3119936a2012-02-16 22:23:58 +0900491static inline struct sdhci_s3c_drv_data *sdhci_s3c_get_driver_data(
492 struct platform_device *pdev)
493{
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000494#ifdef CONFIG_OF
495 if (pdev->dev.of_node) {
496 const struct of_device_id *match;
497 match = of_match_node(sdhci_s3c_dt_match, pdev->dev.of_node);
498 return (struct sdhci_s3c_drv_data *)match->data;
499 }
500#endif
Thomas Abraham3119936a2012-02-16 22:23:58 +0900501 return (struct sdhci_s3c_drv_data *)
502 platform_get_device_id(pdev)->driver_data;
503}
504
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500505static int sdhci_s3c_probe(struct platform_device *pdev)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100506{
Thomas Abraham1d4dc332012-02-16 22:23:59 +0900507 struct s3c_sdhci_platdata *pdata;
Thomas Abraham3119936a2012-02-16 22:23:58 +0900508 struct sdhci_s3c_drv_data *drv_data;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100509 struct device *dev = &pdev->dev;
510 struct sdhci_host *host;
511 struct sdhci_s3c *sc;
512 struct resource *res;
513 int ret, irq, ptr, clks;
514
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000515 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
Ben Dooks0d1bb412009-06-14 13:52:37 +0100516 dev_err(dev, "no device data specified\n");
517 return -ENOENT;
518 }
519
520 irq = platform_get_irq(pdev, 0);
521 if (irq < 0) {
522 dev_err(dev, "no irq specified\n");
523 return irq;
524 }
525
Ben Dooks0d1bb412009-06-14 13:52:37 +0100526 host = sdhci_alloc_host(dev, sizeof(struct sdhci_s3c));
527 if (IS_ERR(host)) {
528 dev_err(dev, "sdhci_alloc_host() failed\n");
529 return PTR_ERR(host);
530 }
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000531 sc = sdhci_priv(host);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100532
Thomas Abraham1d4dc332012-02-16 22:23:59 +0900533 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
534 if (!pdata) {
535 ret = -ENOMEM;
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500536 goto err_pdata_io_clk;
Thomas Abraham1d4dc332012-02-16 22:23:59 +0900537 }
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000538
539 if (pdev->dev.of_node) {
540 ret = sdhci_s3c_parse_dt(&pdev->dev, host, pdata);
541 if (ret)
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500542 goto err_pdata_io_clk;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000543 } else {
544 memcpy(pdata, pdev->dev.platform_data, sizeof(*pdata));
545 sc->ext_cd_gpio = -1; /* invalid gpio number */
546 }
Thomas Abraham1d4dc332012-02-16 22:23:59 +0900547
Thomas Abraham3119936a2012-02-16 22:23:58 +0900548 drv_data = sdhci_s3c_get_driver_data(pdev);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100549
550 sc->host = host;
551 sc->pdev = pdev;
552 sc->pdata = pdata;
553
554 platform_set_drvdata(pdev, host);
555
Jingoo Han3aaf7ba2013-02-12 12:24:39 +0900556 sc->clk_io = devm_clk_get(dev, "hsmmc");
Ben Dooks0d1bb412009-06-14 13:52:37 +0100557 if (IS_ERR(sc->clk_io)) {
558 dev_err(dev, "failed to get io clock\n");
559 ret = PTR_ERR(sc->clk_io);
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500560 goto err_pdata_io_clk;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100561 }
562
563 /* enable the local io clock and keep it running for the moment. */
Thomas Abraham0f310a02012-10-03 08:35:43 +0900564 clk_prepare_enable(sc->clk_io);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100565
566 for (clks = 0, ptr = 0; ptr < MAX_BUS_CLK; ptr++) {
567 struct clk *clk;
Rajeshwari Shinde4346b6d2011-11-03 10:52:58 +0900568 char name[14];
Ben Dooks0d1bb412009-06-14 13:52:37 +0100569
Rajeshwari Shinde4346b6d2011-11-03 10:52:58 +0900570 snprintf(name, 14, "mmc_busclk.%d", ptr);
Jingoo Han3aaf7ba2013-02-12 12:24:39 +0900571 clk = devm_clk_get(dev, name);
Jingoo Han2ad0b242012-08-29 14:35:06 +0900572 if (IS_ERR(clk))
Ben Dooks0d1bb412009-06-14 13:52:37 +0100573 continue;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100574
575 clks++;
576 sc->clk_bus[ptr] = clk;
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900577
578 /*
579 * save current clock index to know which clock bus
580 * is used later in overriding functions.
581 */
582 sc->cur_clk = ptr;
583
Ben Dooks0d1bb412009-06-14 13:52:37 +0100584 dev_info(dev, "clock source %d: %s (%ld Hz)\n",
585 ptr, name, clk_get_rate(clk));
586 }
587
588 if (clks == 0) {
589 dev_err(dev, "failed to find any bus clocks\n");
590 ret = -ENOENT;
591 goto err_no_busclks;
592 }
593
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000594#ifndef CONFIG_PM_RUNTIME
Thomas Abraham0f310a02012-10-03 08:35:43 +0900595 clk_prepare_enable(sc->clk_bus[sc->cur_clk]);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000596#endif
Chander Kashyape684c462012-09-14 09:08:49 +0000597
Julia Lawall9bda6da2012-03-08 23:24:53 -0500598 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Redinga3e2cd72013-01-21 11:09:11 +0100599 host->ioaddr = devm_ioremap_resource(&pdev->dev, res);
600 if (IS_ERR(host->ioaddr)) {
601 ret = PTR_ERR(host->ioaddr);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100602 goto err_req_regs;
603 }
604
605 /* Ensure we have minimal gpio selected CMD/CLK/Detect */
606 if (pdata->cfg_gpio)
607 pdata->cfg_gpio(pdev, pdata->max_width);
608
609 host->hw_name = "samsung-hsmmc";
610 host->ops = &sdhci_s3c_ops;
611 host->quirks = 0;
612 host->irq = irq;
613
614 /* Setup quirks for the controller */
Thomas Abrahamb2e75ef2010-05-26 14:42:05 -0700615 host->quirks |= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC;
Marek Szyprowskia1d56462010-08-10 18:01:57 -0700616 host->quirks |= SDHCI_QUIRK_NO_HISPD_BIT;
Thomas Abraham3119936a2012-02-16 22:23:58 +0900617 if (drv_data)
618 host->quirks |= drv_data->sdhci_quirks;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100619
620#ifndef CONFIG_MMC_SDHCI_S3C_DMA
621
622 /* we currently see overruns on errors, so disable the SDMA
623 * support as well. */
624 host->quirks |= SDHCI_QUIRK_BROKEN_DMA;
625
Ben Dooks0d1bb412009-06-14 13:52:37 +0100626#endif /* CONFIG_MMC_SDHCI_S3C_DMA */
627
628 /* It seems we do not get an DATA transfer complete on non-busy
629 * transfers, not sure if this is a problem with this specific
630 * SDHCI block, or a missing configuration that needs to be set. */
631 host->quirks |= SDHCI_QUIRK_NO_BUSY_IRQ;
632
Kyungmin Park732f0e32010-10-30 12:58:56 +0900633 /* This host supports the Auto CMD12 */
634 host->quirks |= SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12;
635
Jaehoon Chung7199e2b2011-07-12 17:30:47 +0900636 /* Samsung SoCs need BROKEN_ADMA_ZEROLEN_DESC */
637 host->quirks |= SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC;
638
Marek Szyprowski17866e142010-08-10 18:01:58 -0700639 if (pdata->cd_type == S3C_SDHCI_CD_NONE ||
640 pdata->cd_type == S3C_SDHCI_CD_PERMANENT)
641 host->quirks |= SDHCI_QUIRK_BROKEN_CARD_DETECTION;
642
643 if (pdata->cd_type == S3C_SDHCI_CD_PERMANENT)
644 host->mmc->caps = MMC_CAP_NONREMOVABLE;
645
Thomas Abraham0d22c772012-03-31 23:29:45 -0400646 switch (pdata->max_width) {
647 case 8:
648 host->mmc->caps |= MMC_CAP_8_BIT_DATA;
649 case 4:
650 host->mmc->caps |= MMC_CAP_4_BIT_DATA;
651 break;
652 }
653
Sangwook Leefa1773c2011-11-07 17:05:22 +0000654 if (pdata->pm_caps)
655 host->mmc->pm_caps |= pdata->pm_caps;
656
Ben Dooks0d1bb412009-06-14 13:52:37 +0100657 host->quirks |= (SDHCI_QUIRK_32BIT_DMA_ADDR |
658 SDHCI_QUIRK_32BIT_DMA_SIZE);
659
Hyuk Lee3fe42e02010-08-10 18:01:55 -0700660 /* HSMMC on Samsung SoCs uses SDCLK as timeout clock */
661 host->quirks |= SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK;
662
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900663 /*
664 * If controller does not have internal clock divider,
665 * we can use overriding functions instead of default.
666 */
Thomas Abraham3119936a2012-02-16 22:23:58 +0900667 if (host->quirks & SDHCI_QUIRK_NONSTANDARD_CLOCK) {
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900668 sdhci_s3c_ops.set_clock = sdhci_cmu_set_clock;
669 sdhci_s3c_ops.get_min_clock = sdhci_cmu_get_min_clock;
670 sdhci_s3c_ops.get_max_clock = sdhci_cmu_get_max_clock;
671 }
672
Jeongbae Seob3824f22010-10-08 17:46:20 +0900673 /* It supports additional host capabilities if needed */
674 if (pdata->host_caps)
675 host->mmc->caps |= pdata->host_caps;
676
Jaehoon Chungc1c4b662012-02-07 15:59:01 +0900677 if (pdata->host_caps2)
678 host->mmc->caps2 |= pdata->host_caps2;
679
Mark Brown9f4e8152012-03-31 23:31:55 -0400680 pm_runtime_enable(&pdev->dev);
681 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
682 pm_runtime_use_autosuspend(&pdev->dev);
683 pm_suspend_ignore_children(&pdev->dev, 1);
684
Ben Dooks0d1bb412009-06-14 13:52:37 +0100685 ret = sdhci_add_host(host);
686 if (ret) {
687 dev_err(dev, "sdhci_add_host() failed\n");
Mark Brown9f4e8152012-03-31 23:31:55 -0400688 pm_runtime_forbid(&pdev->dev);
689 pm_runtime_get_noresume(&pdev->dev);
Julia Lawall9bda6da2012-03-08 23:24:53 -0500690 goto err_req_regs;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100691 }
692
Marek Szyprowski17866e142010-08-10 18:01:58 -0700693 /* The following two methods of card detection might call
694 sdhci_s3c_notify_change() immediately, so they can be called
695 only after sdhci_add_host(). Setup errors are ignored. */
696 if (pdata->cd_type == S3C_SDHCI_CD_EXTERNAL && pdata->ext_cd_init)
697 pdata->ext_cd_init(&sdhci_s3c_notify_change);
698 if (pdata->cd_type == S3C_SDHCI_CD_GPIO &&
699 gpio_is_valid(pdata->ext_cd_gpio))
700 sdhci_s3c_setup_card_detect_gpio(sc);
701
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000702#ifdef CONFIG_PM_RUNTIME
Seungwon Jeon0aa55c22012-10-30 14:28:36 +0900703 if (pdata->cd_type != S3C_SDHCI_CD_INTERNAL)
704 clk_disable_unprepare(sc->clk_io);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000705#endif
Ben Dooks0d1bb412009-06-14 13:52:37 +0100706 return 0;
707
Ben Dooks0d1bb412009-06-14 13:52:37 +0100708 err_req_regs:
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000709#ifndef CONFIG_PM_RUNTIME
Thomas Abraham0f310a02012-10-03 08:35:43 +0900710 clk_disable_unprepare(sc->clk_bus[sc->cur_clk]);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000711#endif
Ben Dooks0d1bb412009-06-14 13:52:37 +0100712
713 err_no_busclks:
Thomas Abraham0f310a02012-10-03 08:35:43 +0900714 clk_disable_unprepare(sc->clk_io);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100715
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500716 err_pdata_io_clk:
Ben Dooks0d1bb412009-06-14 13:52:37 +0100717 sdhci_free_host(host);
718
719 return ret;
720}
721
Bill Pemberton6e0ee712012-11-19 13:26:03 -0500722static int sdhci_s3c_remove(struct platform_device *pdev)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100723{
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700724 struct sdhci_host *host = platform_get_drvdata(pdev);
725 struct sdhci_s3c *sc = sdhci_priv(host);
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000726 struct s3c_sdhci_platdata *pdata = sc->pdata;
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700727
Marek Szyprowski17866e142010-08-10 18:01:58 -0700728 if (pdata->cd_type == S3C_SDHCI_CD_EXTERNAL && pdata->ext_cd_cleanup)
729 pdata->ext_cd_cleanup(&sdhci_s3c_notify_change);
730
731 if (sc->ext_cd_irq)
732 free_irq(sc->ext_cd_irq, sc);
733
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000734#ifdef CONFIG_PM_RUNTIME
Seungwon Jeon0aa55c22012-10-30 14:28:36 +0900735 if (pdata->cd_type != S3C_SDHCI_CD_INTERNAL)
736 clk_prepare_enable(sc->clk_io);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000737#endif
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700738 sdhci_remove_host(host, 1);
739
Chander Kashyap387a8cbd2012-09-14 09:08:50 +0000740 pm_runtime_dont_use_autosuspend(&pdev->dev);
Mark Brown9f4e8152012-03-31 23:31:55 -0400741 pm_runtime_disable(&pdev->dev);
742
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000743#ifndef CONFIG_PM_RUNTIME
Thomas Abraham0f310a02012-10-03 08:35:43 +0900744 clk_disable_unprepare(sc->clk_bus[sc->cur_clk]);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000745#endif
Thomas Abraham0f310a02012-10-03 08:35:43 +0900746 clk_disable_unprepare(sc->clk_io);
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700747
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700748 sdhci_free_host(host);
749 platform_set_drvdata(pdev, NULL);
750
Ben Dooks0d1bb412009-06-14 13:52:37 +0100751 return 0;
752}
753
Mark Brownd5e9c022012-03-03 00:46:41 +0000754#ifdef CONFIG_PM_SLEEP
Manuel Lauss29495aa2011-11-03 11:09:45 +0100755static int sdhci_s3c_suspend(struct device *dev)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100756{
Manuel Lauss29495aa2011-11-03 11:09:45 +0100757 struct sdhci_host *host = dev_get_drvdata(dev);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100758
Manuel Lauss29495aa2011-11-03 11:09:45 +0100759 return sdhci_suspend_host(host);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100760}
761
Manuel Lauss29495aa2011-11-03 11:09:45 +0100762static int sdhci_s3c_resume(struct device *dev)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100763{
Manuel Lauss29495aa2011-11-03 11:09:45 +0100764 struct sdhci_host *host = dev_get_drvdata(dev);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100765
Wonil Choi65d13512011-06-29 11:38:38 +0900766 return sdhci_resume_host(host);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100767}
Mark Brownd5e9c022012-03-03 00:46:41 +0000768#endif
Ben Dooks0d1bb412009-06-14 13:52:37 +0100769
Mark Brown9f4e8152012-03-31 23:31:55 -0400770#ifdef CONFIG_PM_RUNTIME
771static int sdhci_s3c_runtime_suspend(struct device *dev)
772{
773 struct sdhci_host *host = dev_get_drvdata(dev);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000774 struct sdhci_s3c *ourhost = to_s3c(host);
775 struct clk *busclk = ourhost->clk_io;
776 int ret;
Mark Brown9f4e8152012-03-31 23:31:55 -0400777
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000778 ret = sdhci_runtime_suspend_host(host);
779
Thomas Abraham0f310a02012-10-03 08:35:43 +0900780 clk_disable_unprepare(ourhost->clk_bus[ourhost->cur_clk]);
781 clk_disable_unprepare(busclk);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000782 return ret;
Mark Brown9f4e8152012-03-31 23:31:55 -0400783}
784
785static int sdhci_s3c_runtime_resume(struct device *dev)
786{
787 struct sdhci_host *host = dev_get_drvdata(dev);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000788 struct sdhci_s3c *ourhost = to_s3c(host);
789 struct clk *busclk = ourhost->clk_io;
790 int ret;
Mark Brown9f4e8152012-03-31 23:31:55 -0400791
Thomas Abraham0f310a02012-10-03 08:35:43 +0900792 clk_prepare_enable(busclk);
793 clk_prepare_enable(ourhost->clk_bus[ourhost->cur_clk]);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000794 ret = sdhci_runtime_resume_host(host);
795 return ret;
Mark Brown9f4e8152012-03-31 23:31:55 -0400796}
797#endif
798
Mark Brownd5e9c022012-03-03 00:46:41 +0000799#ifdef CONFIG_PM
Manuel Lauss29495aa2011-11-03 11:09:45 +0100800static const struct dev_pm_ops sdhci_s3c_pmops = {
Mark Brownd5e9c022012-03-03 00:46:41 +0000801 SET_SYSTEM_SLEEP_PM_OPS(sdhci_s3c_suspend, sdhci_s3c_resume)
Mark Brown9f4e8152012-03-31 23:31:55 -0400802 SET_RUNTIME_PM_OPS(sdhci_s3c_runtime_suspend, sdhci_s3c_runtime_resume,
803 NULL)
Manuel Lauss29495aa2011-11-03 11:09:45 +0100804};
805
806#define SDHCI_S3C_PMOPS (&sdhci_s3c_pmops)
807
Ben Dooks0d1bb412009-06-14 13:52:37 +0100808#else
Manuel Lauss29495aa2011-11-03 11:09:45 +0100809#define SDHCI_S3C_PMOPS NULL
Ben Dooks0d1bb412009-06-14 13:52:37 +0100810#endif
811
Thomas Abraham3119936a2012-02-16 22:23:58 +0900812#if defined(CONFIG_CPU_EXYNOS4210) || defined(CONFIG_SOC_EXYNOS4212)
813static struct sdhci_s3c_drv_data exynos4_sdhci_drv_data = {
814 .sdhci_quirks = SDHCI_QUIRK_NONSTANDARD_CLOCK,
815};
816#define EXYNOS4_SDHCI_DRV_DATA ((kernel_ulong_t)&exynos4_sdhci_drv_data)
817#else
818#define EXYNOS4_SDHCI_DRV_DATA ((kernel_ulong_t)NULL)
819#endif
820
821static struct platform_device_id sdhci_s3c_driver_ids[] = {
822 {
823 .name = "s3c-sdhci",
824 .driver_data = (kernel_ulong_t)NULL,
825 }, {
826 .name = "exynos4-sdhci",
827 .driver_data = EXYNOS4_SDHCI_DRV_DATA,
828 },
829 { }
830};
831MODULE_DEVICE_TABLE(platform, sdhci_s3c_driver_ids);
832
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000833#ifdef CONFIG_OF
834static const struct of_device_id sdhci_s3c_dt_match[] = {
835 { .compatible = "samsung,s3c6410-sdhci", },
836 { .compatible = "samsung,exynos4210-sdhci",
837 .data = (void *)EXYNOS4_SDHCI_DRV_DATA },
838 {},
839};
840MODULE_DEVICE_TABLE(of, sdhci_s3c_dt_match);
841#endif
842
Ben Dooks0d1bb412009-06-14 13:52:37 +0100843static struct platform_driver sdhci_s3c_driver = {
844 .probe = sdhci_s3c_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -0500845 .remove = sdhci_s3c_remove,
Thomas Abraham3119936a2012-02-16 22:23:58 +0900846 .id_table = sdhci_s3c_driver_ids,
Ben Dooks0d1bb412009-06-14 13:52:37 +0100847 .driver = {
848 .owner = THIS_MODULE,
849 .name = "s3c-sdhci",
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000850 .of_match_table = of_match_ptr(sdhci_s3c_dt_match),
Manuel Lauss29495aa2011-11-03 11:09:45 +0100851 .pm = SDHCI_S3C_PMOPS,
Ben Dooks0d1bb412009-06-14 13:52:37 +0100852 },
853};
854
Axel Lind1f81a62011-11-26 12:55:43 +0800855module_platform_driver(sdhci_s3c_driver);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100856
857MODULE_DESCRIPTION("Samsung SDHCI (HSMMC) glue");
858MODULE_AUTHOR("Ben Dooks, <ben@simtec.co.uk>");
859MODULE_LICENSE("GPL v2");
860MODULE_ALIAS("platform:s3c-sdhci");