blob: c3175da7bc698d60b3c870c97ddaba886ae585ad [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#include <linux/init.h>
2#include <linux/bitops.h>
3#include <linux/mm.h>
4#include <asm/io.h>
5#include <asm/processor.h>
Andi Kleend3f7eae2007-08-10 22:31:07 +02006#include <asm/apic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007
Glauber Costadd46e3c2008-03-25 18:10:46 -03008#include <mach_apic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include "cpu.h"
10
11/*
12 * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
13 * misexecution of code under Linux. Owners of such processors should
14 * contact AMD for precise details and a CPU swap.
15 *
16 * See http://www.multimania.com/poulot/k6bug.html
17 * http://www.amd.com/K6/k6docs/revgd.html
18 *
19 * The following test is erm.. interesting. AMD neglected to up
20 * the chip setting when fixing the bug but they also tweaked some
21 * performance at the same time..
22 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010023
Linus Torvalds1da177e2005-04-16 15:20:36 -070024extern void vide(void);
25__asm__(".align 4\nvide: ret");
26
Thomas Petazzoni03ae5762008-02-15 12:00:23 +010027static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
Andi Kleen2b16a232008-01-30 13:32:40 +010028{
Yinghai Lue3224232008-09-06 01:52:28 -070029 if (c->x86_power & (1<<8))
30 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
Yinghai Lu5fef55f2008-09-04 21:09:43 +020031
32 /* Set MTRR capability flag if appropriate */
33 if (c->x86_model == 13 || c->x86_model == 9 ||
34 (c->x86_model == 8 && c->x86_mask >= 8))
35 set_cpu_cap(c, X86_FEATURE_K6_MTRR);
Andi Kleen2b16a232008-01-30 13:32:40 +010036}
37
Magnus Dammb4af3f72006-09-26 10:52:36 +020038static void __cpuinit init_amd(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -070039{
40 u32 l, h;
41 int mbytes = num_physpages >> (20-PAGE_SHIFT);
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
Andi Kleen7d318d72005-09-29 22:05:55 +020043#ifdef CONFIG_SMP
Andi Kleen3c92c2b2005-10-11 01:28:33 +020044 unsigned long long value;
Andi Kleen7d318d72005-09-29 22:05:55 +020045
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010046 /*
47 * Disable TLB flush filter by setting HWCR.FFDIS on K8
Andi Kleen7d318d72005-09-29 22:05:55 +020048 * bit 6 of msr C001_0015
49 *
50 * Errata 63 for SH-B3 steppings
51 * Errata 122 for all steppings (F+ have it disabled by default)
52 */
53 if (c->x86 == 15) {
54 rdmsrl(MSR_K7_HWCR, value);
55 value |= 1 << 6;
56 wrmsrl(MSR_K7_HWCR, value);
57 }
58#endif
59
Andi Kleen2b16a232008-01-30 13:32:40 +010060 early_init_amd(c);
61
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 /*
63 * FIXME: We should handle the K5 here. Set up the write
64 * range and also turn on MSR 83 bits 4 and 31 (write alloc,
65 * no bus pipeline)
66 */
67
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010068 /*
69 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
Ingo Molnar16282a82008-02-26 08:49:57 +010070 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010071 */
Ingo Molnar16282a82008-02-26 08:49:57 +010072 clear_cpu_cap(c, 0*32+31);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010073
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010074 switch (c->x86) {
75 case 4:
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 /*
77 * General Systems BIOSen alias the cpu frequency registers
78 * of the Elan at 0x000df000. Unfortuantly, one of the Linux
79 * drivers subsequently pokes it, and changes the CPU speed.
80 * Workaround : Remove the unneeded alias.
81 */
82#define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
83#define CBAR_ENB (0x80000000)
84#define CBAR_KEY (0X000000CB)
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010085 if (c->x86_model == 9 || c->x86_model == 10) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070086 if (inl (CBAR) & CBAR_ENB)
87 outl (0 | CBAR_KEY, CBAR);
88 }
89 break;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010090 case 5:
91 if (c->x86_model < 6) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 /* Based on AMD doc 20734R - June 2000 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010093 if (c->x86_model == 0) {
Ingo Molnar16282a82008-02-26 08:49:57 +010094 clear_cpu_cap(c, X86_FEATURE_APIC);
95 set_cpu_cap(c, X86_FEATURE_PGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 }
97 break;
98 }
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010099
100 if (c->x86_model == 6 && c->x86_mask == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 const int K6_BUG_LOOP = 1000000;
102 int n;
103 void (*f_vide)(void);
104 unsigned long d, d2;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100105
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 printk(KERN_INFO "AMD K6 stepping B detected - ");
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100107
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108 /*
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100109 * It looks like AMD fixed the 2.6.2 bug and improved indirect
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 * calls at the same time.
111 */
112
113 n = K6_BUG_LOOP;
114 f_vide = vide;
115 rdtscl(d);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100116 while (n--)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 f_vide();
118 rdtscl(d2);
119 d = d2-d;
Dave Jones6df05322006-12-07 02:14:11 +0100120
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100121 if (d > 20*K6_BUG_LOOP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 printk("system stability may be impaired when more than 32 MB are used.\n");
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100123 else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 printk("probably OK (after B9730xxxx).\n");
125 printk(KERN_INFO "Please see http://membres.lycos.fr/poulot/k6bug.html\n");
126 }
127
128 /* K6 with old style WHCR */
129 if (c->x86_model < 8 ||
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100130 (c->x86_model == 8 && c->x86_mask < 8)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 /* We can only write allocate on the low 508Mb */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100132 if (mbytes > 508)
133 mbytes = 508;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134
135 rdmsr(MSR_K6_WHCR, l, h);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100136 if ((l&0x0000FFFF) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 unsigned long flags;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100138 l = (1<<0)|((mbytes/4)<<1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139 local_irq_save(flags);
140 wbinvd();
141 wrmsr(MSR_K6_WHCR, l, h);
142 local_irq_restore(flags);
143 printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
144 mbytes);
145 }
146 break;
147 }
148
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100149 if ((c->x86_model == 8 && c->x86_mask > 7) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 c->x86_model == 9 || c->x86_model == 13) {
151 /* The more serious chips .. */
152
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100153 if (mbytes > 4092)
154 mbytes = 4092;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155
156 rdmsr(MSR_K6_WHCR, l, h);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100157 if ((l&0xFFFF0000) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 unsigned long flags;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100159 l = ((mbytes>>2)<<22)|(1<<16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 local_irq_save(flags);
161 wbinvd();
162 wrmsr(MSR_K6_WHCR, l, h);
163 local_irq_restore(flags);
164 printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
165 mbytes);
166 }
167
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 break;
169 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170
Jordan Crousef90b8112006-01-06 00:12:14 -0800171 if (c->x86_model == 10) {
172 /* AMD Geode LX is model 10 */
173 /* placeholder for any needed mods */
174 break;
175 }
176 break;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100177 case 6: /* An Athlon/Duron */
178
179 /*
180 * Bit 15 of Athlon specific MSR 15, needs to be 0
181 * to enable SSE on Palomino/Morgan/Barton CPU's.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 * If the BIOS didn't enable it already, enable it here.
183 */
184 if (c->x86_model >= 6 && c->x86_model <= 10) {
185 if (!cpu_has(c, X86_FEATURE_XMM)) {
186 printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
187 rdmsr(MSR_K7_HWCR, l, h);
188 l &= ~0x00008000;
189 wrmsr(MSR_K7_HWCR, l, h);
Ingo Molnar16282a82008-02-26 08:49:57 +0100190 set_cpu_cap(c, X86_FEATURE_XMM);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 }
192 }
193
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100194 /*
195 * It's been determined by AMD that Athlons since model 8 stepping 1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
197 * As per AMD technical note 27212 0.2
198 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100199 if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 rdmsr(MSR_K7_CLK_CTL, l, h);
201 if ((l & 0xfff00000) != 0x20000000) {
202 printk ("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n", l,
203 ((l & 0x000fffff)|0x20000000));
204 wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
205 }
206 }
207 break;
208 }
209
210 switch (c->x86) {
211 case 15:
Andi Kleen398cf2a2007-07-22 11:12:35 +0200212 /* Use K8 tuning for Fam10h and Fam11h */
213 case 0x10:
214 case 0x11:
Ingo Molnar16282a82008-02-26 08:49:57 +0100215 set_cpu_cap(c, X86_FEATURE_K8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 break;
217 case 6:
Ingo Molnar16282a82008-02-26 08:49:57 +0100218 set_cpu_cap(c, X86_FEATURE_K7);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219 break;
220 }
Andi Kleen18bd0572006-04-20 02:36:45 +0200221 if (c->x86 >= 6)
Ingo Molnar16282a82008-02-26 08:49:57 +0100222 set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223
224 display_cacheinfo(c);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700225
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100226 if (cpuid_eax(0x80000000) >= 0x80000008)
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100227 c->x86_max_cores = (cpuid_ecx(0x80000008) & 0xff) + 1;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700228
Andi Kleenb41e2932005-05-20 14:27:55 -0700229#ifdef CONFIG_X86_HT
Andi Kleen63518642005-04-16 15:25:16 -0700230 /*
Andi Kleenfaee9a52006-06-26 13:56:10 +0200231 * On a AMD multi core setup the lower bits of the APIC id
Simon Arlott27b46d72007-10-20 01:13:56 +0200232 * distinguish the cores.
Andi Kleen63518642005-04-16 15:25:16 -0700233 */
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100234 if (c->x86_max_cores > 1) {
Andi Kleena1586082005-05-16 21:53:21 -0700235 int cpu = smp_processor_id();
Andi Kleenfaee9a52006-06-26 13:56:10 +0200236 unsigned bits = (cpuid_ecx(0x80000008) >> 12) & 0xf;
237
238 if (bits == 0) {
239 while ((1 << bits) < c->x86_max_cores)
240 bits++;
241 }
Rohit Seth4b89aff2006-06-27 02:53:46 -0700242 c->cpu_core_id = c->phys_proc_id & ((1<<bits)-1);
243 c->phys_proc_id >>= bits;
Andi Kleen63518642005-04-16 15:25:16 -0700244 printk(KERN_INFO "CPU %d(%d) -> Core %d\n",
Rohit Seth4b89aff2006-06-27 02:53:46 -0700245 cpu, c->x86_max_cores, c->cpu_core_id);
Andi Kleen63518642005-04-16 15:25:16 -0700246 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247#endif
Andi Kleen39b3a792006-01-11 22:42:45 +0100248
Andi Kleen67cddd92007-07-21 17:10:03 +0200249 if (cpuid_eax(0x80000000) >= 0x80000006) {
250 if ((c->x86 == 0x10) && (cpuid_edx(0x80000006) & 0xf000))
251 num_cache_leaves = 4;
252 else
253 num_cache_leaves = 3;
254 }
Andi Kleen3556ddf2007-04-02 12:14:12 +0200255
Andi Kleenc12ceb72007-05-21 14:31:47 +0200256 /* K6s reports MCEs but don't actually have all the MSRs */
257 if (c->x86 < 6)
Ingo Molnar16282a82008-02-26 08:49:57 +0100258 clear_cpu_cap(c, X86_FEATURE_MCE);
Andi Kleende421862008-01-30 13:32:37 +0100259
Ingo Molnaraa629992008-02-01 23:45:18 +0100260 if (cpu_has_xmm2)
Ingo Molnar16282a82008-02-26 08:49:57 +0100261 set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262}
263
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100264static unsigned int __cpuinit amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265{
266 /* AMD errata T13 (order #21922) */
267 if ((c->x86 == 6)) {
268 if (c->x86_model == 3 && c->x86_mask == 0) /* Duron Rev A0 */
269 size = 64;
270 if (c->x86_model == 4 &&
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100271 (c->x86_mask == 0 || c->x86_mask == 1)) /* Tbird rev A1/A2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 size = 256;
273 }
274 return size;
275}
276
Magnus Damm95414932006-09-26 10:52:36 +0200277static struct cpu_dev amd_cpu_dev __cpuinitdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 .c_vendor = "AMD",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100279 .c_ident = { "AuthenticAMD" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 .c_models = {
281 { .vendor = X86_VENDOR_AMD, .family = 4, .model_names =
282 {
283 [3] = "486 DX/2",
284 [7] = "486 DX/2-WB",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100285 [8] = "486 DX/4",
286 [9] = "486 DX/4-WB",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 [14] = "Am5x86-WT",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100288 [15] = "Am5x86-WB"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 }
290 },
291 },
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100292 .c_early_init = early_init_amd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 .c_init = init_amd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 .c_size_cache = amd_size_cache,
Yinghai Lu10a434f2008-09-04 21:09:45 +0200295 .c_x86_vendor = X86_VENDOR_AMD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296};
297
Yinghai Lu10a434f2008-09-04 21:09:45 +0200298cpu_dev_register(amd_cpu_dev);