blob: 022e86842041279793ea18f9aa7fc3b1496de3b0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mm/proc-arm926.S: MMU functions for ARM926EJ-S
3 *
4 * Copyright (C) 1999-2001 ARM Limited
5 * Copyright (C) 2000 Deep Blue Solutions Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 *
21 *
22 * These are the low level assembler for performing cache and TLB
23 * functions on the arm926.
24 *
25 * CONFIG_CPU_ARM926_CPU_IDLE -> nohlt
26 */
27#include <linux/linkage.h>
28#include <linux/config.h>
29#include <linux/init.h>
30#include <asm/assembler.h>
31#include <asm/pgtable.h>
32#include <asm/procinfo.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <asm/page.h>
34#include <asm/ptrace.h>
35#include "proc-macros.S"
36
37/*
38 * This is the maximum size of an area which will be invalidated
39 * using the single invalidate entry instructions. Anything larger
40 * than this, and we go for the whole cache.
41 *
42 * This value should be chosen such that we choose the cheapest
43 * alternative.
44 */
45#define CACHE_DLIMIT 16384
46
47/*
48 * the cache line size of the I and D cache
49 */
50#define CACHE_DLINESIZE 32
51
52 .text
53/*
54 * cpu_arm926_proc_init()
55 */
56ENTRY(cpu_arm926_proc_init)
57 mov pc, lr
58
59/*
60 * cpu_arm926_proc_fin()
61 */
62ENTRY(cpu_arm926_proc_fin)
63 stmfd sp!, {lr}
64 mov ip, #PSR_F_BIT | PSR_I_BIT | SVC_MODE
65 msr cpsr_c, ip
66 bl arm926_flush_kern_cache_all
67 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
68 bic r0, r0, #0x1000 @ ...i............
69 bic r0, r0, #0x000e @ ............wca.
70 mcr p15, 0, r0, c1, c0, 0 @ disable caches
71 ldmfd sp!, {pc}
72
73/*
74 * cpu_arm926_reset(loc)
75 *
76 * Perform a soft reset of the system. Put the CPU into the
77 * same state as it would be if it had been reset, and branch
78 * to what would be the reset vector.
79 *
80 * loc: location to jump to for soft reset
81 */
82 .align 5
83ENTRY(cpu_arm926_reset)
84 mov ip, #0
85 mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches
86 mcr p15, 0, ip, c7, c10, 4 @ drain WB
87 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
88 mrc p15, 0, ip, c1, c0, 0 @ ctrl register
89 bic ip, ip, #0x000f @ ............wcam
90 bic ip, ip, #0x1100 @ ...i...s........
91 mcr p15, 0, ip, c1, c0, 0 @ ctrl register
92 mov pc, r0
93
94/*
95 * cpu_arm926_do_idle()
96 *
97 * Called with IRQs disabled
98 */
99 .align 10
100ENTRY(cpu_arm926_do_idle)
101 mov r0, #0
102 mrc p15, 0, r1, c1, c0, 0 @ Read control register
103 mcr p15, 0, r0, c7, c10, 4 @ Drain write buffer
104 bic r2, r1, #1 << 12
105 mcr p15, 0, r2, c1, c0, 0 @ Disable I cache
106 mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt
107 mcr p15, 0, r1, c1, c0, 0 @ Restore ICache enable
108 mov pc, lr
109
110/*
111 * flush_user_cache_all()
112 *
113 * Clean and invalidate all cache entries in a particular
114 * address space.
115 */
116ENTRY(arm926_flush_user_cache_all)
117 /* FALLTHROUGH */
118
119/*
120 * flush_kern_cache_all()
121 *
122 * Clean and invalidate the entire cache.
123 */
124ENTRY(arm926_flush_kern_cache_all)
125 mov r2, #VM_EXEC
126 mov ip, #0
127__flush_whole_cache:
128#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
129 mcr p15, 0, ip, c7, c6, 0 @ invalidate D cache
130#else
1311: mrc p15, 0, r15, c7, c14, 3 @ test,clean,invalidate
132 bne 1b
133#endif
134 tst r2, #VM_EXEC
135 mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
136 mcrne p15, 0, ip, c7, c10, 4 @ drain WB
137 mov pc, lr
138
139/*
140 * flush_user_cache_range(start, end, flags)
141 *
142 * Clean and invalidate a range of cache entries in the
143 * specified address range.
144 *
145 * - start - start address (inclusive)
146 * - end - end address (exclusive)
147 * - flags - vm_flags describing address space
148 */
149ENTRY(arm926_flush_user_cache_range)
150 mov ip, #0
151 sub r3, r1, r0 @ calculate total size
152 cmp r3, #CACHE_DLIMIT
153 bgt __flush_whole_cache
1541: tst r2, #VM_EXEC
155#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
156 mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
157 mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
158 add r0, r0, #CACHE_DLINESIZE
159 mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
160 mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
161 add r0, r0, #CACHE_DLINESIZE
162#else
163 mcr p15, 0, r0, c7, c14, 1 @ clean and invalidate D entry
164 mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
165 add r0, r0, #CACHE_DLINESIZE
166 mcr p15, 0, r0, c7, c14, 1 @ clean and invalidate D entry
167 mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
168 add r0, r0, #CACHE_DLINESIZE
169#endif
170 cmp r0, r1
171 blo 1b
172 tst r2, #VM_EXEC
173 mcrne p15, 0, ip, c7, c10, 4 @ drain WB
174 mov pc, lr
175
176/*
177 * coherent_kern_range(start, end)
178 *
179 * Ensure coherency between the Icache and the Dcache in the
180 * region described by start, end. If you have non-snooping
181 * Harvard caches, you need to implement this function.
182 *
183 * - start - virtual start address
184 * - end - virtual end address
185 */
186ENTRY(arm926_coherent_kern_range)
187 /* FALLTHROUGH */
188
189/*
190 * coherent_user_range(start, end)
191 *
192 * Ensure coherency between the Icache and the Dcache in the
193 * region described by start, end. If you have non-snooping
194 * Harvard caches, you need to implement this function.
195 *
196 * - start - virtual start address
197 * - end - virtual end address
198 */
199ENTRY(arm926_coherent_user_range)
200 bic r0, r0, #CACHE_DLINESIZE - 1
2011: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
202 mcr p15, 0, r0, c7, c5, 1 @ invalidate I entry
203 add r0, r0, #CACHE_DLINESIZE
204 cmp r0, r1
205 blo 1b
206 mcr p15, 0, r0, c7, c10, 4 @ drain WB
207 mov pc, lr
208
209/*
210 * flush_kern_dcache_page(void *page)
211 *
212 * Ensure no D cache aliasing occurs, either with itself or
213 * the I cache
214 *
215 * - addr - page aligned address
216 */
217ENTRY(arm926_flush_kern_dcache_page)
218 add r1, r0, #PAGE_SZ
2191: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
220 add r0, r0, #CACHE_DLINESIZE
221 cmp r0, r1
222 blo 1b
223 mov r0, #0
224 mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
225 mcr p15, 0, r0, c7, c10, 4 @ drain WB
226 mov pc, lr
227
228/*
229 * dma_inv_range(start, end)
230 *
231 * Invalidate (discard) the specified virtual address range.
232 * May not write back any entries. If 'start' or 'end'
233 * are not cache line aligned, those lines must be written
234 * back.
235 *
236 * - start - virtual start address
237 * - end - virtual end address
238 *
239 * (same as v4wb)
240 */
241ENTRY(arm926_dma_inv_range)
242#ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
243 tst r0, #CACHE_DLINESIZE - 1
244 mcrne p15, 0, r0, c7, c10, 1 @ clean D entry
245 tst r1, #CACHE_DLINESIZE - 1
246 mcrne p15, 0, r1, c7, c10, 1 @ clean D entry
247#endif
248 bic r0, r0, #CACHE_DLINESIZE - 1
2491: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
250 add r0, r0, #CACHE_DLINESIZE
251 cmp r0, r1
252 blo 1b
253 mcr p15, 0, r0, c7, c10, 4 @ drain WB
254 mov pc, lr
255
256/*
257 * dma_clean_range(start, end)
258 *
259 * Clean the specified virtual address range.
260 *
261 * - start - virtual start address
262 * - end - virtual end address
263 *
264 * (same as v4wb)
265 */
266ENTRY(arm926_dma_clean_range)
267#ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
268 bic r0, r0, #CACHE_DLINESIZE - 1
2691: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
270 add r0, r0, #CACHE_DLINESIZE
271 cmp r0, r1
272 blo 1b
273#endif
274 mcr p15, 0, r0, c7, c10, 4 @ drain WB
275 mov pc, lr
276
277/*
278 * dma_flush_range(start, end)
279 *
280 * Clean and invalidate the specified virtual address range.
281 *
282 * - start - virtual start address
283 * - end - virtual end address
284 */
285ENTRY(arm926_dma_flush_range)
286 bic r0, r0, #CACHE_DLINESIZE - 1
2871:
288#ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
289 mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
290#else
291 mcr p15, 0, r0, c7, c10, 1 @ clean D entry
292#endif
293 add r0, r0, #CACHE_DLINESIZE
294 cmp r0, r1
295 blo 1b
296 mcr p15, 0, r0, c7, c10, 4 @ drain WB
297 mov pc, lr
298
299ENTRY(arm926_cache_fns)
300 .long arm926_flush_kern_cache_all
301 .long arm926_flush_user_cache_all
302 .long arm926_flush_user_cache_range
303 .long arm926_coherent_kern_range
304 .long arm926_coherent_user_range
305 .long arm926_flush_kern_dcache_page
306 .long arm926_dma_inv_range
307 .long arm926_dma_clean_range
308 .long arm926_dma_flush_range
309
310ENTRY(cpu_arm926_dcache_clean_area)
311#ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
3121: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
313 add r0, r0, #CACHE_DLINESIZE
314 subs r1, r1, #CACHE_DLINESIZE
315 bhi 1b
316#endif
317 mcr p15, 0, r0, c7, c10, 4 @ drain WB
318 mov pc, lr
319
320/* =============================== PageTable ============================== */
321
322/*
323 * cpu_arm926_switch_mm(pgd)
324 *
325 * Set the translation base pointer to be as described by pgd.
326 *
327 * pgd: new page tables
328 */
329 .align 5
330ENTRY(cpu_arm926_switch_mm)
331 mov ip, #0
332#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
333 mcr p15, 0, ip, c7, c6, 0 @ invalidate D cache
334#else
335@ && 'Clean & Invalidate whole DCache'
3361: mrc p15, 0, r15, c7, c14, 3 @ test,clean,invalidate
337 bne 1b
338#endif
339 mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
340 mcr p15, 0, ip, c7, c10, 4 @ drain WB
341 mcr p15, 0, r0, c2, c0, 0 @ load page table pointer
342 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
343 mov pc, lr
344
345/*
346 * cpu_arm926_set_pte(ptep, pte)
347 *
348 * Set a PTE and flush it out
349 */
350 .align 5
351ENTRY(cpu_arm926_set_pte)
352 str r1, [r0], #-2048 @ linux version
353
354 eor r1, r1, #L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_WRITE | L_PTE_DIRTY
355
356 bic r2, r1, #PTE_SMALL_AP_MASK
357 bic r2, r2, #PTE_TYPE_MASK
358 orr r2, r2, #PTE_TYPE_SMALL
359
360 tst r1, #L_PTE_USER @ User?
361 orrne r2, r2, #PTE_SMALL_AP_URO_SRW
362
363 tst r1, #L_PTE_WRITE | L_PTE_DIRTY @ Write and Dirty?
364 orreq r2, r2, #PTE_SMALL_AP_UNO_SRW
365
366 tst r1, #L_PTE_PRESENT | L_PTE_YOUNG @ Present and Young?
367 movne r2, #0
368
369#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
370 eor r3, r2, #0x0a @ C & small page?
371 tst r3, #0x0b
372 biceq r2, r2, #4
373#endif
374 str r2, [r0] @ hardware version
375 mov r0, r0
376#ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
377 mcr p15, 0, r0, c7, c10, 1 @ clean D entry
378#endif
379 mcr p15, 0, r0, c7, c10, 4 @ drain WB
380 mov pc, lr
381
382 __INIT
383
384 .type __arm926_setup, #function
385__arm926_setup:
386 mov r0, #0
387 mcr p15, 0, r0, c7, c7 @ invalidate I,D caches on v4
388 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer on v4
389 mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4
390
391
392#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
393 mov r0, #4 @ disable write-back on caches explicitly
394 mcr p15, 7, r0, c15, c0, 0
395#endif
396
397 mrc p15, 0, r0, c1, c0 @ get control register v4
398 ldr r5, arm926_cr1_clear
399 bic r0, r0, r5
400 ldr r5, arm926_cr1_set
401 orr r0, r0, r5
402#ifdef CONFIG_CPU_CACHE_ROUND_ROBIN
403 orr r0, r0, #0x4000 @ .1.. .... .... ....
404#endif
405 mov pc, lr
406 .size __arm926_setup, . - __arm926_setup
407
408 /*
409 * R
410 * .RVI ZFRS BLDP WCAM
411 * .011 0001 ..11 0101
412 *
413 */
414 .type arm926_cr1_clear, #object
415 .type arm926_cr1_set, #object
416arm926_cr1_clear:
417 .word 0x7f3f
418arm926_cr1_set:
419 .word 0x3135
420
421 __INITDATA
422
423/*
424 * Purpose : Function pointers used to access above functions - all calls
425 * come through these
426 */
427 .type arm926_processor_functions, #object
428arm926_processor_functions:
429 .word v5tj_early_abort
430 .word cpu_arm926_proc_init
431 .word cpu_arm926_proc_fin
432 .word cpu_arm926_reset
433 .word cpu_arm926_do_idle
434 .word cpu_arm926_dcache_clean_area
435 .word cpu_arm926_switch_mm
436 .word cpu_arm926_set_pte
437 .size arm926_processor_functions, . - arm926_processor_functions
438
439 .section ".rodata"
440
441 .type cpu_arch_name, #object
442cpu_arch_name:
443 .asciz "armv5tej"
444 .size cpu_arch_name, . - cpu_arch_name
445
446 .type cpu_elf_name, #object
447cpu_elf_name:
448 .asciz "v5"
449 .size cpu_elf_name, . - cpu_elf_name
450
451 .type cpu_arm926_name, #object
452cpu_arm926_name:
453 .ascii "ARM926EJ-S"
454#ifndef CONFIG_CPU_ICACHE_DISABLE
455 .ascii "i"
456#endif
457#ifndef CONFIG_CPU_DCACHE_DISABLE
458 .ascii "d"
459#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
460 .ascii "(wt)"
461#else
462 .ascii "(wb)"
463#endif
464#ifdef CONFIG_CPU_CACHE_ROUND_ROBIN
465 .ascii "RR"
466#endif
467#endif
468 .ascii "\0"
469 .size cpu_arm926_name, . - cpu_arm926_name
470
471 .align
472
Ben Dooks02b7dd12005-09-20 16:35:03 +0100473 .section ".proc.info.init", #alloc, #execinstr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474
475 .type __arm926_proc_info,#object
476__arm926_proc_info:
477 .long 0x41069260 @ ARM926EJ-S (v5TEJ)
478 .long 0xff0ffff0
479 .long PMD_TYPE_SECT | \
480 PMD_SECT_BUFFERABLE | \
481 PMD_SECT_CACHEABLE | \
482 PMD_BIT4 | \
483 PMD_SECT_AP_WRITE | \
484 PMD_SECT_AP_READ
485 b __arm926_setup
486 .long cpu_arch_name
487 .long cpu_elf_name
488 .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_JAVA
489 .long cpu_arm926_name
490 .long arm926_processor_functions
491 .long v4wbi_tlb_fns
492 .long v4wb_user_fns
493 .long arm926_cache_fns
494 .size __arm926_proc_info, . - __arm926_proc_info