| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 1 | /* | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 2 | *  PowerPC version | 
|  | 3 | *    Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) | 
|  | 4 | *  Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP | 
|  | 5 | *    Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu> | 
|  | 6 | *  Adapted for Power Macintosh by Paul Mackerras. | 
|  | 7 | *  Low-level exception handlers and MMU support | 
|  | 8 | *  rewritten by Paul Mackerras. | 
|  | 9 | *    Copyright (C) 1996 Paul Mackerras. | 
|  | 10 | *  MPC8xx modifications Copyright (C) 1997 Dan Malek (dmalek@jlc.net). | 
|  | 11 | * | 
|  | 12 | *  This file contains the system call entry code, context switch | 
|  | 13 | *  code, and exception/interrupt return code for PowerPC. | 
|  | 14 | * | 
|  | 15 | *  This program is free software; you can redistribute it and/or | 
|  | 16 | *  modify it under the terms of the GNU General Public License | 
|  | 17 | *  as published by the Free Software Foundation; either version | 
|  | 18 | *  2 of the License, or (at your option) any later version. | 
|  | 19 | */ | 
|  | 20 |  | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 21 | #include <linux/errno.h> | 
|  | 22 | #include <asm/unistd.h> | 
|  | 23 | #include <asm/processor.h> | 
|  | 24 | #include <asm/page.h> | 
|  | 25 | #include <asm/mmu.h> | 
|  | 26 | #include <asm/thread_info.h> | 
|  | 27 | #include <asm/ppc_asm.h> | 
|  | 28 | #include <asm/asm-offsets.h> | 
|  | 29 | #include <asm/cputable.h> | 
| Stephen Rothwell | 3f639ee | 2006-09-25 18:19:00 +1000 | [diff] [blame] | 30 | #include <asm/firmware.h> | 
| David Woodhouse | 007d88d | 2007-01-01 18:45:34 +0000 | [diff] [blame] | 31 | #include <asm/bug.h> | 
| Benjamin Herrenschmidt | ec2b36b | 2008-04-17 14:34:59 +1000 | [diff] [blame] | 32 | #include <asm/ptrace.h> | 
| Benjamin Herrenschmidt | 945feb1 | 2008-04-17 14:35:01 +1000 | [diff] [blame] | 33 | #include <asm/irqflags.h> | 
| Abhishek Sagar | 395a59d | 2008-06-21 23:47:27 +0530 | [diff] [blame] | 34 | #include <asm/ftrace.h> | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 35 |  | 
|  | 36 | /* | 
|  | 37 | * System calls. | 
|  | 38 | */ | 
|  | 39 | .section	".toc","aw" | 
|  | 40 | .SYS_CALL_TABLE: | 
|  | 41 | .tc .sys_call_table[TC],.sys_call_table | 
|  | 42 |  | 
|  | 43 | /* This value is used to mark exception frames on the stack. */ | 
|  | 44 | exception_marker: | 
| Benjamin Herrenschmidt | ec2b36b | 2008-04-17 14:34:59 +1000 | [diff] [blame] | 45 | .tc	ID_EXC_MARKER[TC],STACK_FRAME_REGS_MARKER | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 46 |  | 
|  | 47 | .section	".text" | 
|  | 48 | .align 7 | 
|  | 49 |  | 
|  | 50 | #undef SHOW_SYSCALLS | 
|  | 51 |  | 
|  | 52 | .globl system_call_common | 
|  | 53 | system_call_common: | 
|  | 54 | andi.	r10,r12,MSR_PR | 
|  | 55 | mr	r10,r1 | 
|  | 56 | addi	r1,r1,-INT_FRAME_SIZE | 
|  | 57 | beq-	1f | 
|  | 58 | ld	r1,PACAKSAVE(r13) | 
|  | 59 | 1:	std	r10,0(r1) | 
|  | 60 | std	r11,_NIP(r1) | 
|  | 61 | std	r12,_MSR(r1) | 
|  | 62 | std	r0,GPR0(r1) | 
|  | 63 | std	r10,GPR1(r1) | 
| Paul Mackerras | c6622f6 | 2006-02-24 10:06:59 +1100 | [diff] [blame] | 64 | ACCOUNT_CPU_USER_ENTRY(r10, r11) | 
| Paul Mackerras | ab598b6 | 2008-11-30 11:49:45 +0000 | [diff] [blame] | 65 | /* | 
|  | 66 | * This "crclr so" clears CR0.SO, which is the error indication on | 
|  | 67 | * return from this system call.  There must be no cmp instruction | 
|  | 68 | * between it and the "mfcr r9" below, otherwise if XER.SO is set, | 
|  | 69 | * CR0.SO will get set, causing all system calls to appear to fail. | 
|  | 70 | */ | 
|  | 71 | crclr	so | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 72 | std	r2,GPR2(r1) | 
|  | 73 | std	r3,GPR3(r1) | 
|  | 74 | std	r4,GPR4(r1) | 
|  | 75 | std	r5,GPR5(r1) | 
|  | 76 | std	r6,GPR6(r1) | 
|  | 77 | std	r7,GPR7(r1) | 
|  | 78 | std	r8,GPR8(r1) | 
|  | 79 | li	r11,0 | 
|  | 80 | std	r11,GPR9(r1) | 
|  | 81 | std	r11,GPR10(r1) | 
|  | 82 | std	r11,GPR11(r1) | 
|  | 83 | std	r11,GPR12(r1) | 
|  | 84 | std	r9,GPR13(r1) | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 85 | mfcr	r9 | 
|  | 86 | mflr	r10 | 
|  | 87 | li	r11,0xc01 | 
|  | 88 | std	r9,_CCR(r1) | 
|  | 89 | std	r10,_LINK(r1) | 
|  | 90 | std	r11,_TRAP(r1) | 
|  | 91 | mfxer	r9 | 
|  | 92 | mfctr	r10 | 
|  | 93 | std	r9,_XER(r1) | 
|  | 94 | std	r10,_CTR(r1) | 
|  | 95 | std	r3,ORIG_GPR3(r1) | 
|  | 96 | ld	r2,PACATOC(r13) | 
|  | 97 | addi	r9,r1,STACK_FRAME_OVERHEAD | 
|  | 98 | ld	r11,exception_marker@toc(r2) | 
|  | 99 | std	r11,-16(r9)		/* "regshere" marker */ | 
| Paul Mackerras | cf9efce | 2010-08-26 19:56:43 +0000 | [diff] [blame] | 100 | #if defined(CONFIG_VIRT_CPU_ACCOUNTING) && defined(CONFIG_PPC_SPLPAR) | 
|  | 101 | BEGIN_FW_FTR_SECTION | 
|  | 102 | beq	33f | 
|  | 103 | /* if from user, see if there are any DTL entries to process */ | 
|  | 104 | ld	r10,PACALPPACAPTR(r13)	/* get ptr to VPA */ | 
|  | 105 | ld	r11,PACA_DTL_RIDX(r13)	/* get log read index */ | 
|  | 106 | ld	r10,LPPACA_DTLIDX(r10)	/* get log write index */ | 
|  | 107 | cmpd	cr1,r11,r10 | 
|  | 108 | beq+	cr1,33f | 
|  | 109 | bl	.accumulate_stolen_time | 
|  | 110 | REST_GPR(0,r1) | 
|  | 111 | REST_4GPRS(3,r1) | 
|  | 112 | REST_2GPRS(7,r1) | 
|  | 113 | addi	r9,r1,STACK_FRAME_OVERHEAD | 
|  | 114 | 33: | 
|  | 115 | END_FW_FTR_SECTION_IFSET(FW_FEATURE_SPLPAR) | 
|  | 116 | #endif /* CONFIG_VIRT_CPU_ACCOUNTING && CONFIG_PPC_SPLPAR */ | 
|  | 117 |  | 
| Benjamin Herrenschmidt | 945feb1 | 2008-04-17 14:35:01 +1000 | [diff] [blame] | 118 | #ifdef CONFIG_TRACE_IRQFLAGS | 
|  | 119 | bl	.trace_hardirqs_on | 
|  | 120 | REST_GPR(0,r1) | 
|  | 121 | REST_4GPRS(3,r1) | 
|  | 122 | REST_2GPRS(7,r1) | 
|  | 123 | addi	r9,r1,STACK_FRAME_OVERHEAD | 
|  | 124 | ld	r12,_MSR(r1) | 
|  | 125 | #endif /* CONFIG_TRACE_IRQFLAGS */ | 
| Paul Mackerras | d04c56f | 2006-10-04 16:47:49 +1000 | [diff] [blame] | 126 | li	r10,1 | 
|  | 127 | stb	r10,PACASOFTIRQEN(r13) | 
|  | 128 | stb	r10,PACAHARDIRQEN(r13) | 
|  | 129 | std	r10,SOFTE(r1) | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 130 | #ifdef CONFIG_PPC_ISERIES | 
| Stephen Rothwell | 3f639ee | 2006-09-25 18:19:00 +1000 | [diff] [blame] | 131 | BEGIN_FW_FTR_SECTION | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 132 | /* Hack for handling interrupts when soft-enabling on iSeries */ | 
|  | 133 | cmpdi	cr1,r0,0x5555		/* syscall 0x5555 */ | 
|  | 134 | andi.	r10,r12,MSR_PR		/* from kernel */ | 
|  | 135 | crand	4*cr0+eq,4*cr1+eq,4*cr0+eq | 
| Stephen Rothwell | c705677 | 2006-11-27 14:59:50 +1100 | [diff] [blame] | 136 | bne	2f | 
|  | 137 | b	hardware_interrupt_entry | 
|  | 138 | 2: | 
| Stephen Rothwell | 3f639ee | 2006-09-25 18:19:00 +1000 | [diff] [blame] | 139 | END_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) | 
| Benjamin Herrenschmidt | 945feb1 | 2008-04-17 14:35:01 +1000 | [diff] [blame] | 140 | #endif /* CONFIG_PPC_ISERIES */ | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 141 |  | 
|  | 142 | /* Hard enable interrupts */ | 
|  | 143 | #ifdef CONFIG_PPC_BOOK3E | 
|  | 144 | wrteei	1 | 
|  | 145 | #else | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 146 | mfmsr	r11 | 
|  | 147 | ori	r11,r11,MSR_EE | 
|  | 148 | mtmsrd	r11,1 | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 149 | #endif /* CONFIG_PPC_BOOK3E */ | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 150 |  | 
|  | 151 | #ifdef SHOW_SYSCALLS | 
|  | 152 | bl	.do_show_syscall | 
|  | 153 | REST_GPR(0,r1) | 
|  | 154 | REST_4GPRS(3,r1) | 
|  | 155 | REST_2GPRS(7,r1) | 
|  | 156 | addi	r9,r1,STACK_FRAME_OVERHEAD | 
|  | 157 | #endif | 
|  | 158 | clrrdi	r11,r1,THREAD_SHIFT | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 159 | ld	r10,TI_FLAGS(r11) | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 160 | andi.	r11,r10,_TIF_SYSCALL_T_OR_A | 
|  | 161 | bne-	syscall_dotrace | 
|  | 162 | syscall_dotrace_cont: | 
|  | 163 | cmpldi	0,r0,NR_syscalls | 
|  | 164 | bge-	syscall_enosys | 
|  | 165 |  | 
|  | 166 | system_call:			/* label this so stack traces look sane */ | 
|  | 167 | /* | 
|  | 168 | * Need to vector to 32 Bit or default sys_call_table here, | 
|  | 169 | * based on caller's run-mode / personality. | 
|  | 170 | */ | 
|  | 171 | ld	r11,.SYS_CALL_TABLE@toc(2) | 
|  | 172 | andi.	r10,r10,_TIF_32BIT | 
|  | 173 | beq	15f | 
|  | 174 | addi	r11,r11,8	/* use 32-bit syscall entries */ | 
|  | 175 | clrldi	r3,r3,32 | 
|  | 176 | clrldi	r4,r4,32 | 
|  | 177 | clrldi	r5,r5,32 | 
|  | 178 | clrldi	r6,r6,32 | 
|  | 179 | clrldi	r7,r7,32 | 
|  | 180 | clrldi	r8,r8,32 | 
|  | 181 | 15: | 
|  | 182 | slwi	r0,r0,4 | 
|  | 183 | ldx	r10,r11,r0	/* Fetch system call handler [ptr] */ | 
|  | 184 | mtctr   r10 | 
|  | 185 | bctrl			/* Call handler */ | 
|  | 186 |  | 
|  | 187 | syscall_exit: | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 188 | std	r3,RESULT(r1) | 
| David Woodhouse | 401d1f0 | 2005-11-15 18:52:18 +0000 | [diff] [blame] | 189 | #ifdef SHOW_SYSCALLS | 
|  | 190 | bl	.do_show_syscall_exit | 
|  | 191 | ld	r3,RESULT(r1) | 
|  | 192 | #endif | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 193 | clrrdi	r12,r1,THREAD_SHIFT | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 194 |  | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 195 | ld	r8,_MSR(r1) | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 196 | #ifdef CONFIG_PPC_BOOK3S | 
|  | 197 | /* No MSR:RI on BookE */ | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 198 | andi.	r10,r8,MSR_RI | 
|  | 199 | beq-	unrecov_restore | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 200 | #endif | 
|  | 201 |  | 
|  | 202 | /* Disable interrupts so current_thread_info()->flags can't change, | 
|  | 203 | * and so that we don't get interrupted after loading SRR0/1. | 
|  | 204 | */ | 
|  | 205 | #ifdef CONFIG_PPC_BOOK3E | 
|  | 206 | wrteei	0 | 
|  | 207 | #else | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 208 | mfmsr	r10 | 
|  | 209 | rldicl	r10,r10,48,1 | 
|  | 210 | rotldi	r10,r10,16 | 
|  | 211 | mtmsrd	r10,1 | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 212 | #endif /* CONFIG_PPC_BOOK3E */ | 
|  | 213 |  | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 214 | ld	r9,TI_FLAGS(r12) | 
| David Woodhouse | 401d1f0 | 2005-11-15 18:52:18 +0000 | [diff] [blame] | 215 | li	r11,-_LAST_ERRNO | 
| Paul Mackerras | 1bd7933 | 2006-03-08 13:24:22 +1100 | [diff] [blame] | 216 | andi.	r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SINGLESTEP|_TIF_USER_WORK_MASK|_TIF_PERSYSCALL_MASK) | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 217 | bne-	syscall_exit_work | 
| David Woodhouse | 401d1f0 | 2005-11-15 18:52:18 +0000 | [diff] [blame] | 218 | cmpld	r3,r11 | 
|  | 219 | ld	r5,_CCR(r1) | 
|  | 220 | bge-	syscall_error | 
|  | 221 | syscall_error_cont: | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 222 | ld	r7,_NIP(r1) | 
| Anton Blanchard | f89451f | 2010-08-11 01:40:27 +0000 | [diff] [blame] | 223 | BEGIN_FTR_SECTION | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 224 | stdcx.	r0,0,r1			/* to clear the reservation */ | 
| Anton Blanchard | f89451f | 2010-08-11 01:40:27 +0000 | [diff] [blame] | 225 | END_FTR_SECTION_IFCLR(CPU_FTR_STCX_CHECKS_ADDRESS) | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 226 | andi.	r6,r8,MSR_PR | 
|  | 227 | ld	r4,_LINK(r1) | 
| Paul Mackerras | e56a6e2 | 2007-02-07 13:13:26 +1100 | [diff] [blame] | 228 | /* | 
|  | 229 | * Clear RI before restoring r13.  If we are returning to | 
|  | 230 | * userspace and we take an exception after restoring r13, | 
|  | 231 | * we end up corrupting the userspace r13 value. | 
|  | 232 | */ | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 233 | #ifdef CONFIG_PPC_BOOK3S | 
|  | 234 | /* No MSR:RI on BookE */ | 
| Paul Mackerras | e56a6e2 | 2007-02-07 13:13:26 +1100 | [diff] [blame] | 235 | li	r12,MSR_RI | 
|  | 236 | andc	r11,r10,r12 | 
|  | 237 | mtmsrd	r11,1			/* clear MSR.RI */ | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 238 | #endif /* CONFIG_PPC_BOOK3S */ | 
|  | 239 |  | 
| Paul Mackerras | c6622f6 | 2006-02-24 10:06:59 +1100 | [diff] [blame] | 240 | beq-	1f | 
|  | 241 | ACCOUNT_CPU_USER_EXIT(r11, r12) | 
|  | 242 | ld	r13,GPR13(r1)	/* only restore r13 if returning to usermode */ | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 243 | 1:	ld	r2,GPR2(r1) | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 244 | ld	r1,GPR1(r1) | 
|  | 245 | mtlr	r4 | 
|  | 246 | mtcr	r5 | 
|  | 247 | mtspr	SPRN_SRR0,r7 | 
|  | 248 | mtspr	SPRN_SRR1,r8 | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 249 | RFI | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 250 | b	.	/* prevent speculative execution */ | 
|  | 251 |  | 
| David Woodhouse | 401d1f0 | 2005-11-15 18:52:18 +0000 | [diff] [blame] | 252 | syscall_error: | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 253 | oris	r5,r5,0x1000	/* Set SO bit in CR */ | 
| David Woodhouse | 401d1f0 | 2005-11-15 18:52:18 +0000 | [diff] [blame] | 254 | neg	r3,r3 | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 255 | std	r5,_CCR(r1) | 
|  | 256 | b	syscall_error_cont | 
| David Woodhouse | 401d1f0 | 2005-11-15 18:52:18 +0000 | [diff] [blame] | 257 |  | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 258 | /* Traced system call support */ | 
|  | 259 | syscall_dotrace: | 
|  | 260 | bl	.save_nvgprs | 
|  | 261 | addi	r3,r1,STACK_FRAME_OVERHEAD | 
|  | 262 | bl	.do_syscall_trace_enter | 
| Roland McGrath | 4f72c42 | 2008-07-27 16:51:03 +1000 | [diff] [blame] | 263 | /* | 
|  | 264 | * Restore argument registers possibly just changed. | 
|  | 265 | * We use the return value of do_syscall_trace_enter | 
|  | 266 | * for the call number to look up in the table (r0). | 
|  | 267 | */ | 
|  | 268 | mr	r0,r3 | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 269 | ld	r3,GPR3(r1) | 
|  | 270 | ld	r4,GPR4(r1) | 
|  | 271 | ld	r5,GPR5(r1) | 
|  | 272 | ld	r6,GPR6(r1) | 
|  | 273 | ld	r7,GPR7(r1) | 
|  | 274 | ld	r8,GPR8(r1) | 
|  | 275 | addi	r9,r1,STACK_FRAME_OVERHEAD | 
|  | 276 | clrrdi	r10,r1,THREAD_SHIFT | 
|  | 277 | ld	r10,TI_FLAGS(r10) | 
|  | 278 | b	syscall_dotrace_cont | 
|  | 279 |  | 
| David Woodhouse | 401d1f0 | 2005-11-15 18:52:18 +0000 | [diff] [blame] | 280 | syscall_enosys: | 
|  | 281 | li	r3,-ENOSYS | 
|  | 282 | b	syscall_exit | 
|  | 283 |  | 
|  | 284 | syscall_exit_work: | 
|  | 285 | /* If TIF_RESTOREALL is set, don't scribble on either r3 or ccr. | 
|  | 286 | If TIF_NOERROR is set, just save r3 as it is. */ | 
|  | 287 |  | 
|  | 288 | andi.	r0,r9,_TIF_RESTOREALL | 
| Paul Mackerras | 1bd7933 | 2006-03-08 13:24:22 +1100 | [diff] [blame] | 289 | beq+	0f | 
|  | 290 | REST_NVGPRS(r1) | 
|  | 291 | b	2f | 
|  | 292 | 0:	cmpld	r3,r11		/* r10 is -LAST_ERRNO */ | 
| David Woodhouse | 401d1f0 | 2005-11-15 18:52:18 +0000 | [diff] [blame] | 293 | blt+	1f | 
|  | 294 | andi.	r0,r9,_TIF_NOERROR | 
|  | 295 | bne-	1f | 
|  | 296 | ld	r5,_CCR(r1) | 
|  | 297 | neg	r3,r3 | 
|  | 298 | oris	r5,r5,0x1000	/* Set SO bit in CR */ | 
|  | 299 | std	r5,_CCR(r1) | 
|  | 300 | 1:	std	r3,GPR3(r1) | 
|  | 301 | 2:	andi.	r0,r9,(_TIF_PERSYSCALL_MASK) | 
|  | 302 | beq	4f | 
|  | 303 |  | 
| Paul Mackerras | 1bd7933 | 2006-03-08 13:24:22 +1100 | [diff] [blame] | 304 | /* Clear per-syscall TIF flags if any are set.  */ | 
| David Woodhouse | 401d1f0 | 2005-11-15 18:52:18 +0000 | [diff] [blame] | 305 |  | 
|  | 306 | li	r11,_TIF_PERSYSCALL_MASK | 
|  | 307 | addi	r12,r12,TI_FLAGS | 
|  | 308 | 3:	ldarx	r10,0,r12 | 
|  | 309 | andc	r10,r10,r11 | 
|  | 310 | stdcx.	r10,0,r12 | 
|  | 311 | bne-	3b | 
|  | 312 | subi	r12,r12,TI_FLAGS | 
| Paul Mackerras | 1bd7933 | 2006-03-08 13:24:22 +1100 | [diff] [blame] | 313 |  | 
|  | 314 | 4:	/* Anything else left to do? */ | 
|  | 315 | andi.	r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SINGLESTEP) | 
| David Woodhouse | 401d1f0 | 2005-11-15 18:52:18 +0000 | [diff] [blame] | 316 | beq	.ret_from_except_lite | 
|  | 317 |  | 
|  | 318 | /* Re-enable interrupts */ | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 319 | #ifdef CONFIG_PPC_BOOK3E | 
|  | 320 | wrteei	1 | 
|  | 321 | #else | 
| David Woodhouse | 401d1f0 | 2005-11-15 18:52:18 +0000 | [diff] [blame] | 322 | mfmsr	r10 | 
|  | 323 | ori	r10,r10,MSR_EE | 
|  | 324 | mtmsrd	r10,1 | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 325 | #endif /* CONFIG_PPC_BOOK3E */ | 
| David Woodhouse | 401d1f0 | 2005-11-15 18:52:18 +0000 | [diff] [blame] | 326 |  | 
| Paul Mackerras | 1bd7933 | 2006-03-08 13:24:22 +1100 | [diff] [blame] | 327 | bl	.save_nvgprs | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 328 | addi	r3,r1,STACK_FRAME_OVERHEAD | 
|  | 329 | bl	.do_syscall_trace_leave | 
| Paul Mackerras | 1bd7933 | 2006-03-08 13:24:22 +1100 | [diff] [blame] | 330 | b	.ret_from_except | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 331 |  | 
|  | 332 | /* Save non-volatile GPRs, if not already saved. */ | 
|  | 333 | _GLOBAL(save_nvgprs) | 
|  | 334 | ld	r11,_TRAP(r1) | 
|  | 335 | andi.	r0,r11,1 | 
|  | 336 | beqlr- | 
|  | 337 | SAVE_NVGPRS(r1) | 
|  | 338 | clrrdi	r0,r11,1 | 
|  | 339 | std	r0,_TRAP(r1) | 
|  | 340 | blr | 
|  | 341 |  | 
| David Woodhouse | 401d1f0 | 2005-11-15 18:52:18 +0000 | [diff] [blame] | 342 |  | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 343 | /* | 
|  | 344 | * The sigsuspend and rt_sigsuspend system calls can call do_signal | 
|  | 345 | * and thus put the process into the stopped state where we might | 
|  | 346 | * want to examine its user state with ptrace.  Therefore we need | 
|  | 347 | * to save all the nonvolatile registers (r14 - r31) before calling | 
|  | 348 | * the C code.  Similarly, fork, vfork and clone need the full | 
|  | 349 | * register state on the stack so that it can be copied to the child. | 
|  | 350 | */ | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 351 |  | 
|  | 352 | _GLOBAL(ppc_fork) | 
|  | 353 | bl	.save_nvgprs | 
|  | 354 | bl	.sys_fork | 
|  | 355 | b	syscall_exit | 
|  | 356 |  | 
|  | 357 | _GLOBAL(ppc_vfork) | 
|  | 358 | bl	.save_nvgprs | 
|  | 359 | bl	.sys_vfork | 
|  | 360 | b	syscall_exit | 
|  | 361 |  | 
|  | 362 | _GLOBAL(ppc_clone) | 
|  | 363 | bl	.save_nvgprs | 
|  | 364 | bl	.sys_clone | 
|  | 365 | b	syscall_exit | 
|  | 366 |  | 
| Paul Mackerras | 1bd7933 | 2006-03-08 13:24:22 +1100 | [diff] [blame] | 367 | _GLOBAL(ppc32_swapcontext) | 
|  | 368 | bl	.save_nvgprs | 
|  | 369 | bl	.compat_sys_swapcontext | 
|  | 370 | b	syscall_exit | 
|  | 371 |  | 
|  | 372 | _GLOBAL(ppc64_swapcontext) | 
|  | 373 | bl	.save_nvgprs | 
|  | 374 | bl	.sys_swapcontext | 
|  | 375 | b	syscall_exit | 
|  | 376 |  | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 377 | _GLOBAL(ret_from_fork) | 
|  | 378 | bl	.schedule_tail | 
|  | 379 | REST_NVGPRS(r1) | 
|  | 380 | li	r3,0 | 
|  | 381 | b	syscall_exit | 
|  | 382 |  | 
|  | 383 | /* | 
|  | 384 | * This routine switches between two different tasks.  The process | 
|  | 385 | * state of one is saved on its kernel stack.  Then the state | 
|  | 386 | * of the other is restored from its kernel stack.  The memory | 
|  | 387 | * management hardware is updated to the second process's state. | 
|  | 388 | * Finally, we can return to the second process, via ret_from_except. | 
|  | 389 | * On entry, r3 points to the THREAD for the current task, r4 | 
|  | 390 | * points to the THREAD for the new task. | 
|  | 391 | * | 
|  | 392 | * Note: there are two ways to get to the "going out" portion | 
|  | 393 | * of this code; either by coming in via the entry (_switch) | 
|  | 394 | * or via "fork" which must set up an environment equivalent | 
|  | 395 | * to the "_switch" path.  If you change this you'll have to change | 
|  | 396 | * the fork code also. | 
|  | 397 | * | 
|  | 398 | * The code which creates the new task context is in 'copy_thread' | 
| Jon Mason | 2ef9481 | 2006-01-23 10:58:20 -0600 | [diff] [blame] | 399 | * in arch/powerpc/kernel/process.c | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 400 | */ | 
|  | 401 | .align	7 | 
|  | 402 | _GLOBAL(_switch) | 
|  | 403 | mflr	r0 | 
|  | 404 | std	r0,16(r1) | 
|  | 405 | stdu	r1,-SWITCH_FRAME_SIZE(r1) | 
|  | 406 | /* r3-r13 are caller saved -- Cort */ | 
|  | 407 | SAVE_8GPRS(14, r1) | 
|  | 408 | SAVE_10GPRS(22, r1) | 
|  | 409 | mflr	r20		/* Return to switch caller */ | 
|  | 410 | mfmsr	r22 | 
|  | 411 | li	r0, MSR_FP | 
| Michael Neuling | ce48b21 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 412 | #ifdef CONFIG_VSX | 
|  | 413 | BEGIN_FTR_SECTION | 
|  | 414 | oris	r0,r0,MSR_VSX@h	/* Disable VSX */ | 
|  | 415 | END_FTR_SECTION_IFSET(CPU_FTR_VSX) | 
|  | 416 | #endif /* CONFIG_VSX */ | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 417 | #ifdef CONFIG_ALTIVEC | 
|  | 418 | BEGIN_FTR_SECTION | 
|  | 419 | oris	r0,r0,MSR_VEC@h	/* Disable altivec */ | 
|  | 420 | mfspr	r24,SPRN_VRSAVE	/* save vrsave register value */ | 
|  | 421 | std	r24,THREAD_VRSAVE(r3) | 
|  | 422 | END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC) | 
|  | 423 | #endif /* CONFIG_ALTIVEC */ | 
| Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 424 | #ifdef CONFIG_PPC64 | 
|  | 425 | BEGIN_FTR_SECTION | 
|  | 426 | mfspr	r25,SPRN_DSCR | 
|  | 427 | std	r25,THREAD_DSCR(r3) | 
|  | 428 | END_FTR_SECTION_IFSET(CPU_FTR_DSCR) | 
|  | 429 | #endif | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 430 | and.	r0,r0,r22 | 
|  | 431 | beq+	1f | 
|  | 432 | andc	r22,r22,r0 | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 433 | MTMSRD(r22) | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 434 | isync | 
|  | 435 | 1:	std	r20,_NIP(r1) | 
|  | 436 | mfcr	r23 | 
|  | 437 | std	r23,_CCR(r1) | 
|  | 438 | std	r1,KSP(r3)	/* Set old stack pointer */ | 
|  | 439 |  | 
|  | 440 | #ifdef CONFIG_SMP | 
|  | 441 | /* We need a sync somewhere here to make sure that if the | 
|  | 442 | * previous task gets rescheduled on another CPU, it sees all | 
|  | 443 | * stores it has performed on this one. | 
|  | 444 | */ | 
|  | 445 | sync | 
|  | 446 | #endif /* CONFIG_SMP */ | 
|  | 447 |  | 
| Anton Blanchard | f89451f | 2010-08-11 01:40:27 +0000 | [diff] [blame] | 448 | /* | 
|  | 449 | * If we optimise away the clear of the reservation in system | 
|  | 450 | * calls because we know the CPU tracks the address of the | 
|  | 451 | * reservation, then we need to clear it here to cover the | 
|  | 452 | * case that the kernel context switch path has no larx | 
|  | 453 | * instructions. | 
|  | 454 | */ | 
|  | 455 | BEGIN_FTR_SECTION | 
|  | 456 | ldarx	r6,0,r1 | 
|  | 457 | END_FTR_SECTION_IFSET(CPU_FTR_STCX_CHECKS_ADDRESS) | 
|  | 458 |  | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 459 | addi	r6,r4,-THREAD	/* Convert THREAD to 'current' */ | 
|  | 460 | std	r6,PACACURRENT(r13)	/* Set new 'current' */ | 
|  | 461 |  | 
|  | 462 | ld	r8,KSP(r4)	/* new stack pointer */ | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 463 | #ifdef CONFIG_PPC_BOOK3S | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 464 | BEGIN_FTR_SECTION | 
| Michael Ellerman | c230328 | 2008-06-24 11:33:05 +1000 | [diff] [blame] | 465 | BEGIN_FTR_SECTION_NESTED(95) | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 466 | clrrdi	r6,r8,28	/* get its ESID */ | 
|  | 467 | clrrdi	r9,r1,28	/* get current sp ESID */ | 
| Michael Ellerman | c230328 | 2008-06-24 11:33:05 +1000 | [diff] [blame] | 468 | FTR_SECTION_ELSE_NESTED(95) | 
| Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 469 | clrrdi	r6,r8,40	/* get its 1T ESID */ | 
|  | 470 | clrrdi	r9,r1,40	/* get current sp 1T ESID */ | 
| Matt Evans | 44ae3ab | 2011-04-06 19:48:50 +0000 | [diff] [blame] | 471 | ALT_MMU_FTR_SECTION_END_NESTED_IFCLR(MMU_FTR_1T_SEGMENT, 95) | 
| Michael Ellerman | c230328 | 2008-06-24 11:33:05 +1000 | [diff] [blame] | 472 | FTR_SECTION_ELSE | 
|  | 473 | b	2f | 
| Matt Evans | 44ae3ab | 2011-04-06 19:48:50 +0000 | [diff] [blame] | 474 | ALT_MMU_FTR_SECTION_END_IFSET(MMU_FTR_SLB) | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 475 | clrldi.	r0,r6,2		/* is new ESID c00000000? */ | 
|  | 476 | cmpd	cr1,r6,r9	/* or is new ESID the same as current ESID? */ | 
|  | 477 | cror	eq,4*cr1+eq,eq | 
|  | 478 | beq	2f		/* if yes, don't slbie it */ | 
|  | 479 |  | 
|  | 480 | /* Bolt in the new stack SLB entry */ | 
|  | 481 | ld	r7,KSP_VSID(r4)	/* Get new stack's VSID */ | 
|  | 482 | oris	r0,r6,(SLB_ESID_V)@h | 
|  | 483 | ori	r0,r0,(SLB_NUM_BOLTED-1)@l | 
| Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 484 | BEGIN_FTR_SECTION | 
|  | 485 | li	r9,MMU_SEGSIZE_1T	/* insert B field */ | 
|  | 486 | oris	r6,r6,(MMU_SEGSIZE_1T << SLBIE_SSIZE_SHIFT)@h | 
|  | 487 | rldimi	r7,r9,SLB_VSID_SSIZE_SHIFT,0 | 
| Matt Evans | 44ae3ab | 2011-04-06 19:48:50 +0000 | [diff] [blame] | 488 | END_MMU_FTR_SECTION_IFSET(MMU_FTR_1T_SEGMENT) | 
| Michael Neuling | 2f6093c | 2006-08-07 16:19:19 +1000 | [diff] [blame] | 489 |  | 
| Michael Neuling | 00efee7 | 2007-08-24 16:58:37 +1000 | [diff] [blame] | 490 | /* Update the last bolted SLB.  No write barriers are needed | 
|  | 491 | * here, provided we only update the current CPU's SLB shadow | 
|  | 492 | * buffer. | 
|  | 493 | */ | 
| Michael Neuling | 2f6093c | 2006-08-07 16:19:19 +1000 | [diff] [blame] | 494 | ld	r9,PACA_SLBSHADOWPTR(r13) | 
| Michael Neuling | 11a27ad | 2006-08-09 17:00:30 +1000 | [diff] [blame] | 495 | li	r12,0 | 
|  | 496 | std	r12,SLBSHADOW_STACKESID(r9) /* Clear ESID */ | 
|  | 497 | std	r7,SLBSHADOW_STACKVSID(r9)  /* Save VSID */ | 
|  | 498 | std	r0,SLBSHADOW_STACKESID(r9)  /* Save ESID */ | 
| Michael Neuling | 2f6093c | 2006-08-07 16:19:19 +1000 | [diff] [blame] | 499 |  | 
| Matt Evans | 44ae3ab | 2011-04-06 19:48:50 +0000 | [diff] [blame] | 500 | /* No need to check for MMU_FTR_NO_SLBIE_B here, since when | 
| Olof Johansson | f66bce5 | 2007-10-16 00:58:59 +1000 | [diff] [blame] | 501 | * we have 1TB segments, the only CPUs known to have the errata | 
|  | 502 | * only support less than 1TB of system memory and we'll never | 
|  | 503 | * actually hit this code path. | 
|  | 504 | */ | 
|  | 505 |  | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 506 | slbie	r6 | 
|  | 507 | slbie	r6		/* Workaround POWER5 < DD2.1 issue */ | 
|  | 508 | slbmte	r7,r0 | 
|  | 509 | isync | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 510 | 2: | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 511 | #endif /* !CONFIG_PPC_BOOK3S */ | 
|  | 512 |  | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 513 | clrrdi	r7,r8,THREAD_SHIFT	/* base of new stack */ | 
|  | 514 | /* Note: this uses SWITCH_FRAME_SIZE rather than INT_FRAME_SIZE | 
|  | 515 | because we don't need to leave the 288-byte ABI gap at the | 
|  | 516 | top of the kernel stack. */ | 
|  | 517 | addi	r7,r7,THREAD_SIZE-SWITCH_FRAME_SIZE | 
|  | 518 |  | 
|  | 519 | mr	r1,r8		/* start using new stack pointer */ | 
|  | 520 | std	r7,PACAKSAVE(r13) | 
|  | 521 |  | 
|  | 522 | ld	r6,_CCR(r1) | 
|  | 523 | mtcrf	0xFF,r6 | 
|  | 524 |  | 
|  | 525 | #ifdef CONFIG_ALTIVEC | 
|  | 526 | BEGIN_FTR_SECTION | 
|  | 527 | ld	r0,THREAD_VRSAVE(r4) | 
|  | 528 | mtspr	SPRN_VRSAVE,r0		/* if G4, restore VRSAVE reg */ | 
|  | 529 | END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC) | 
|  | 530 | #endif /* CONFIG_ALTIVEC */ | 
| Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 531 | #ifdef CONFIG_PPC64 | 
|  | 532 | BEGIN_FTR_SECTION | 
|  | 533 | ld	r0,THREAD_DSCR(r4) | 
|  | 534 | cmpd	r0,r25 | 
|  | 535 | beq	1f | 
|  | 536 | mtspr	SPRN_DSCR,r0 | 
|  | 537 | 1: | 
|  | 538 | END_FTR_SECTION_IFSET(CPU_FTR_DSCR) | 
|  | 539 | #endif | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 540 |  | 
|  | 541 | /* r3-r13 are destroyed -- Cort */ | 
|  | 542 | REST_8GPRS(14, r1) | 
|  | 543 | REST_10GPRS(22, r1) | 
|  | 544 |  | 
|  | 545 | /* convert old thread to its task_struct for return value */ | 
|  | 546 | addi	r3,r3,-THREAD | 
|  | 547 | ld	r7,_NIP(r1)	/* Return to _switch caller in new task */ | 
|  | 548 | mtlr	r7 | 
|  | 549 | addi	r1,r1,SWITCH_FRAME_SIZE | 
|  | 550 | blr | 
|  | 551 |  | 
|  | 552 | .align	7 | 
|  | 553 | _GLOBAL(ret_from_except) | 
|  | 554 | ld	r11,_TRAP(r1) | 
|  | 555 | andi.	r0,r11,1 | 
|  | 556 | bne	.ret_from_except_lite | 
|  | 557 | REST_NVGPRS(r1) | 
|  | 558 |  | 
|  | 559 | _GLOBAL(ret_from_except_lite) | 
|  | 560 | /* | 
|  | 561 | * Disable interrupts so that current_thread_info()->flags | 
|  | 562 | * can't change between when we test it and when we return | 
|  | 563 | * from the interrupt. | 
|  | 564 | */ | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 565 | #ifdef CONFIG_PPC_BOOK3E | 
|  | 566 | wrteei	0 | 
|  | 567 | #else | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 568 | mfmsr	r10		/* Get current interrupt state */ | 
|  | 569 | rldicl	r9,r10,48,1	/* clear MSR_EE */ | 
|  | 570 | rotldi	r9,r9,16 | 
|  | 571 | mtmsrd	r9,1		/* Update machine state */ | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 572 | #endif /* CONFIG_PPC_BOOK3E */ | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 573 |  | 
|  | 574 | #ifdef CONFIG_PREEMPT | 
|  | 575 | clrrdi	r9,r1,THREAD_SHIFT	/* current_thread_info() */ | 
|  | 576 | li	r0,_TIF_NEED_RESCHED	/* bits to check */ | 
|  | 577 | ld	r3,_MSR(r1) | 
|  | 578 | ld	r4,TI_FLAGS(r9) | 
|  | 579 | /* Move MSR_PR bit in r3 to _TIF_SIGPENDING position in r0 */ | 
|  | 580 | rlwimi	r0,r3,32+TIF_SIGPENDING-MSR_PR_LG,_TIF_SIGPENDING | 
|  | 581 | and.	r0,r4,r0	/* check NEED_RESCHED and maybe SIGPENDING */ | 
|  | 582 | bne	do_work | 
|  | 583 |  | 
|  | 584 | #else /* !CONFIG_PREEMPT */ | 
|  | 585 | ld	r3,_MSR(r1)	/* Returning to user mode? */ | 
|  | 586 | andi.	r3,r3,MSR_PR | 
|  | 587 | beq	restore		/* if not, just restore regs and return */ | 
|  | 588 |  | 
|  | 589 | /* Check current_thread_info()->flags */ | 
|  | 590 | clrrdi	r9,r1,THREAD_SHIFT | 
|  | 591 | ld	r4,TI_FLAGS(r9) | 
|  | 592 | andi.	r0,r4,_TIF_USER_WORK_MASK | 
|  | 593 | bne	do_work | 
|  | 594 | #endif | 
|  | 595 |  | 
|  | 596 | restore: | 
| Stephen Rothwell | 3f639ee | 2006-09-25 18:19:00 +1000 | [diff] [blame] | 597 | BEGIN_FW_FTR_SECTION | 
| Michael Ellerman | 01f3880 | 2008-07-16 14:21:34 +1000 | [diff] [blame] | 598 | ld	r5,SOFTE(r1) | 
|  | 599 | FW_FTR_SECTION_ELSE | 
| Anton Blanchard | 917e407 | 2009-10-18 01:24:29 +0000 | [diff] [blame] | 600 | b	.Liseries_check_pending_irqs | 
| Michael Ellerman | 01f3880 | 2008-07-16 14:21:34 +1000 | [diff] [blame] | 601 | ALT_FW_FTR_SECTION_END_IFCLR(FW_FEATURE_ISERIES) | 
|  | 602 | 2: | 
| Benjamin Herrenschmidt | 945feb1 | 2008-04-17 14:35:01 +1000 | [diff] [blame] | 603 | TRACE_AND_RESTORE_IRQ(r5); | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 604 |  | 
| Paul Mackerras | b0a779d | 2006-10-18 10:11:22 +1000 | [diff] [blame] | 605 | /* extract EE bit and use it to restore paca->hard_enabled */ | 
| Paul Mackerras | e56a6e2 | 2007-02-07 13:13:26 +1100 | [diff] [blame] | 606 | ld	r3,_MSR(r1) | 
| Paul Mackerras | b0a779d | 2006-10-18 10:11:22 +1000 | [diff] [blame] | 607 | rldicl	r4,r3,49,63		/* r0 = (r3 >> 15) & 1 */ | 
|  | 608 | stb	r4,PACAHARDIRQEN(r13) | 
|  | 609 |  | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 610 | #ifdef CONFIG_PPC_BOOK3E | 
|  | 611 | b	.exception_return_book3e | 
|  | 612 | #else | 
| Paul Mackerras | e56a6e2 | 2007-02-07 13:13:26 +1100 | [diff] [blame] | 613 | ld	r4,_CTR(r1) | 
|  | 614 | ld	r0,_LINK(r1) | 
|  | 615 | mtctr	r4 | 
|  | 616 | mtlr	r0 | 
|  | 617 | ld	r4,_XER(r1) | 
|  | 618 | mtspr	SPRN_XER,r4 | 
|  | 619 |  | 
|  | 620 | REST_8GPRS(5, r1) | 
|  | 621 |  | 
|  | 622 | andi.	r0,r3,MSR_RI | 
|  | 623 | beq-	unrecov_restore | 
|  | 624 |  | 
| Anton Blanchard | f89451f | 2010-08-11 01:40:27 +0000 | [diff] [blame] | 625 | /* | 
|  | 626 | * Clear the reservation. If we know the CPU tracks the address of | 
|  | 627 | * the reservation then we can potentially save some cycles and use | 
|  | 628 | * a larx. On POWER6 and POWER7 this is significantly faster. | 
|  | 629 | */ | 
|  | 630 | BEGIN_FTR_SECTION | 
| Paul Mackerras | e56a6e2 | 2007-02-07 13:13:26 +1100 | [diff] [blame] | 631 | stdcx.	r0,0,r1		/* to clear the reservation */ | 
| Anton Blanchard | f89451f | 2010-08-11 01:40:27 +0000 | [diff] [blame] | 632 | FTR_SECTION_ELSE | 
|  | 633 | ldarx	r4,0,r1 | 
|  | 634 | ALT_FTR_SECTION_END_IFCLR(CPU_FTR_STCX_CHECKS_ADDRESS) | 
| Paul Mackerras | e56a6e2 | 2007-02-07 13:13:26 +1100 | [diff] [blame] | 635 |  | 
|  | 636 | /* | 
|  | 637 | * Clear RI before restoring r13.  If we are returning to | 
|  | 638 | * userspace and we take an exception after restoring r13, | 
|  | 639 | * we end up corrupting the userspace r13 value. | 
|  | 640 | */ | 
|  | 641 | mfmsr	r4 | 
|  | 642 | andc	r4,r4,r0	/* r0 contains MSR_RI here */ | 
|  | 643 | mtmsrd	r4,1 | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 644 |  | 
|  | 645 | /* | 
|  | 646 | * r13 is our per cpu area, only restore it if we are returning to | 
|  | 647 | * userspace | 
|  | 648 | */ | 
| Paul Mackerras | e56a6e2 | 2007-02-07 13:13:26 +1100 | [diff] [blame] | 649 | andi.	r0,r3,MSR_PR | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 650 | beq	1f | 
| Paul Mackerras | e56a6e2 | 2007-02-07 13:13:26 +1100 | [diff] [blame] | 651 | ACCOUNT_CPU_USER_EXIT(r2, r4) | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 652 | REST_GPR(13, r1) | 
|  | 653 | 1: | 
| Paul Mackerras | e56a6e2 | 2007-02-07 13:13:26 +1100 | [diff] [blame] | 654 | mtspr	SPRN_SRR1,r3 | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 655 |  | 
|  | 656 | ld	r2,_CCR(r1) | 
|  | 657 | mtcrf	0xFF,r2 | 
|  | 658 | ld	r2,_NIP(r1) | 
|  | 659 | mtspr	SPRN_SRR0,r2 | 
|  | 660 |  | 
|  | 661 | ld	r0,GPR0(r1) | 
|  | 662 | ld	r2,GPR2(r1) | 
|  | 663 | ld	r3,GPR3(r1) | 
|  | 664 | ld	r4,GPR4(r1) | 
|  | 665 | ld	r1,GPR1(r1) | 
|  | 666 |  | 
|  | 667 | rfid | 
|  | 668 | b	.	/* prevent speculative execution */ | 
|  | 669 |  | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 670 | #endif /* CONFIG_PPC_BOOK3E */ | 
|  | 671 |  | 
| Anton Blanchard | 917e407 | 2009-10-18 01:24:29 +0000 | [diff] [blame] | 672 | .Liseries_check_pending_irqs: | 
| Michael Ellerman | 01f3880 | 2008-07-16 14:21:34 +1000 | [diff] [blame] | 673 | #ifdef CONFIG_PPC_ISERIES | 
|  | 674 | ld	r5,SOFTE(r1) | 
|  | 675 | cmpdi	0,r5,0 | 
|  | 676 | beq	2b | 
|  | 677 | /* Check for pending interrupts (iSeries) */ | 
|  | 678 | ld	r3,PACALPPACAPTR(r13) | 
|  | 679 | ld	r3,LPPACAANYINT(r3) | 
|  | 680 | cmpdi	r3,0 | 
|  | 681 | beq+	2b			/* skip do_IRQ if no interrupts */ | 
|  | 682 |  | 
|  | 683 | li	r3,0 | 
|  | 684 | stb	r3,PACASOFTIRQEN(r13)	/* ensure we are soft-disabled */ | 
|  | 685 | #ifdef CONFIG_TRACE_IRQFLAGS | 
|  | 686 | bl	.trace_hardirqs_off | 
|  | 687 | mfmsr	r10 | 
|  | 688 | #endif | 
|  | 689 | ori	r10,r10,MSR_EE | 
|  | 690 | mtmsrd	r10			/* hard-enable again */ | 
|  | 691 | addi	r3,r1,STACK_FRAME_OVERHEAD | 
|  | 692 | bl	.do_IRQ | 
|  | 693 | b	.ret_from_except_lite		/* loop back and handle more */ | 
|  | 694 | #endif | 
|  | 695 |  | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 696 | do_work: | 
|  | 697 | #ifdef CONFIG_PREEMPT | 
|  | 698 | andi.	r0,r3,MSR_PR	/* Returning to user mode? */ | 
|  | 699 | bne	user_work | 
|  | 700 | /* Check that preempt_count() == 0 and interrupts are enabled */ | 
|  | 701 | lwz	r8,TI_PREEMPT(r9) | 
|  | 702 | cmpwi	cr1,r8,0 | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 703 | ld	r0,SOFTE(r1) | 
|  | 704 | cmpdi	r0,0 | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 705 | crandc	eq,cr1*4+eq,eq | 
|  | 706 | bne	restore | 
| Benjamin Herrenschmidt | 4f917ba | 2009-10-26 19:41:17 +0000 | [diff] [blame] | 707 |  | 
|  | 708 | /* Here we are preempting the current task. | 
|  | 709 | * | 
|  | 710 | * Ensure interrupts are soft-disabled. We also properly mark | 
|  | 711 | * the PACA to reflect the fact that they are hard-disabled | 
|  | 712 | * and trace the change | 
| Benjamin Herrenschmidt | 945feb1 | 2008-04-17 14:35:01 +1000 | [diff] [blame] | 713 | */ | 
| Benjamin Herrenschmidt | 4f917ba | 2009-10-26 19:41:17 +0000 | [diff] [blame] | 714 | li	r0,0 | 
| Paul Mackerras | d04c56f | 2006-10-04 16:47:49 +1000 | [diff] [blame] | 715 | stb	r0,PACASOFTIRQEN(r13) | 
|  | 716 | stb	r0,PACAHARDIRQEN(r13) | 
| Benjamin Herrenschmidt | 4f917ba | 2009-10-26 19:41:17 +0000 | [diff] [blame] | 717 | TRACE_DISABLE_INTS | 
|  | 718 |  | 
|  | 719 | /* Call the scheduler with soft IRQs off */ | 
|  | 720 | 1:	bl	.preempt_schedule_irq | 
|  | 721 |  | 
|  | 722 | /* Hard-disable interrupts again (and update PACA) */ | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 723 | #ifdef CONFIG_PPC_BOOK3E | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 724 | wrteei	0 | 
|  | 725 | #else | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 726 | mfmsr	r10 | 
| Benjamin Herrenschmidt | 4f917ba | 2009-10-26 19:41:17 +0000 | [diff] [blame] | 727 | rldicl	r10,r10,48,1 | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 728 | rotldi	r10,r10,16 | 
|  | 729 | mtmsrd	r10,1 | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 730 | #endif /* CONFIG_PPC_BOOK3E */ | 
| Benjamin Herrenschmidt | 4f917ba | 2009-10-26 19:41:17 +0000 | [diff] [blame] | 731 | li	r0,0 | 
|  | 732 | stb	r0,PACAHARDIRQEN(r13) | 
|  | 733 |  | 
|  | 734 | /* Re-test flags and eventually loop */ | 
|  | 735 | clrrdi	r9,r1,THREAD_SHIFT | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 736 | ld	r4,TI_FLAGS(r9) | 
|  | 737 | andi.	r0,r4,_TIF_NEED_RESCHED | 
|  | 738 | bne	1b | 
|  | 739 | b	restore | 
|  | 740 |  | 
|  | 741 | user_work: | 
| Benjamin Herrenschmidt | 4f917ba | 2009-10-26 19:41:17 +0000 | [diff] [blame] | 742 | #endif /* CONFIG_PREEMPT */ | 
|  | 743 |  | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 744 | /* Enable interrupts */ | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 745 | #ifdef CONFIG_PPC_BOOK3E | 
|  | 746 | wrteei	1 | 
|  | 747 | #else | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 748 | ori	r10,r10,MSR_EE | 
|  | 749 | mtmsrd	r10,1 | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 750 | #endif /* CONFIG_PPC_BOOK3E */ | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 751 |  | 
|  | 752 | andi.	r0,r4,_TIF_NEED_RESCHED | 
|  | 753 | beq	1f | 
|  | 754 | bl	.schedule | 
|  | 755 | b	.ret_from_except_lite | 
|  | 756 |  | 
|  | 757 | 1:	bl	.save_nvgprs | 
| Roland McGrath | 7d6d637 | 2008-07-27 16:52:52 +1000 | [diff] [blame] | 758 | addi	r3,r1,STACK_FRAME_OVERHEAD | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 759 | bl	.do_signal | 
|  | 760 | b	.ret_from_except | 
|  | 761 |  | 
|  | 762 | unrecov_restore: | 
|  | 763 | addi	r3,r1,STACK_FRAME_OVERHEAD | 
|  | 764 | bl	.unrecoverable_exception | 
|  | 765 | b	unrecov_restore | 
|  | 766 |  | 
|  | 767 | #ifdef CONFIG_PPC_RTAS | 
|  | 768 | /* | 
|  | 769 | * On CHRP, the Run-Time Abstraction Services (RTAS) have to be | 
|  | 770 | * called with the MMU off. | 
|  | 771 | * | 
|  | 772 | * In addition, we need to be in 32b mode, at least for now. | 
|  | 773 | * | 
|  | 774 | * Note: r3 is an input parameter to rtas, so don't trash it... | 
|  | 775 | */ | 
|  | 776 | _GLOBAL(enter_rtas) | 
|  | 777 | mflr	r0 | 
|  | 778 | std	r0,16(r1) | 
|  | 779 | stdu	r1,-RTAS_FRAME_SIZE(r1)	/* Save SP and create stack space. */ | 
|  | 780 |  | 
|  | 781 | /* Because RTAS is running in 32b mode, it clobbers the high order half | 
|  | 782 | * of all registers that it saves.  We therefore save those registers | 
|  | 783 | * RTAS might touch to the stack.  (r0, r3-r13 are caller saved) | 
|  | 784 | */ | 
|  | 785 | SAVE_GPR(2, r1)			/* Save the TOC */ | 
|  | 786 | SAVE_GPR(13, r1)		/* Save paca */ | 
|  | 787 | SAVE_8GPRS(14, r1)		/* Save the non-volatiles */ | 
|  | 788 | SAVE_10GPRS(22, r1)		/* ditto */ | 
|  | 789 |  | 
|  | 790 | mfcr	r4 | 
|  | 791 | std	r4,_CCR(r1) | 
|  | 792 | mfctr	r5 | 
|  | 793 | std	r5,_CTR(r1) | 
|  | 794 | mfspr	r6,SPRN_XER | 
|  | 795 | std	r6,_XER(r1) | 
|  | 796 | mfdar	r7 | 
|  | 797 | std	r7,_DAR(r1) | 
|  | 798 | mfdsisr	r8 | 
|  | 799 | std	r8,_DSISR(r1) | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 800 |  | 
| Mike Kravetz | 9fe901d | 2006-03-27 15:20:00 -0800 | [diff] [blame] | 801 | /* Temporary workaround to clear CR until RTAS can be modified to | 
|  | 802 | * ignore all bits. | 
|  | 803 | */ | 
|  | 804 | li	r0,0 | 
|  | 805 | mtcr	r0 | 
|  | 806 |  | 
| David Woodhouse | 007d88d | 2007-01-01 18:45:34 +0000 | [diff] [blame] | 807 | #ifdef CONFIG_BUG | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 808 | /* There is no way it is acceptable to get here with interrupts enabled, | 
|  | 809 | * check it with the asm equivalent of WARN_ON | 
|  | 810 | */ | 
| Paul Mackerras | d04c56f | 2006-10-04 16:47:49 +1000 | [diff] [blame] | 811 | lbz	r0,PACASOFTIRQEN(r13) | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 812 | 1:	tdnei	r0,0 | 
| David Woodhouse | 007d88d | 2007-01-01 18:45:34 +0000 | [diff] [blame] | 813 | EMIT_BUG_ENTRY 1b,__FILE__,__LINE__,BUGFLAG_WARNING | 
|  | 814 | #endif | 
|  | 815 |  | 
| Paul Mackerras | d04c56f | 2006-10-04 16:47:49 +1000 | [diff] [blame] | 816 | /* Hard-disable interrupts */ | 
|  | 817 | mfmsr	r6 | 
|  | 818 | rldicl	r7,r6,48,1 | 
|  | 819 | rotldi	r7,r7,16 | 
|  | 820 | mtmsrd	r7,1 | 
|  | 821 |  | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 822 | /* Unfortunately, the stack pointer and the MSR are also clobbered, | 
|  | 823 | * so they are saved in the PACA which allows us to restore | 
|  | 824 | * our original state after RTAS returns. | 
|  | 825 | */ | 
|  | 826 | std	r1,PACAR1(r13) | 
|  | 827 | std	r6,PACASAVEDMSR(r13) | 
|  | 828 |  | 
|  | 829 | /* Setup our real return addr */ | 
| David Gibson | e58c349 | 2006-01-13 14:56:25 +1100 | [diff] [blame] | 830 | LOAD_REG_ADDR(r4,.rtas_return_loc) | 
|  | 831 | clrldi	r4,r4,2			/* convert to realmode address */ | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 832 | mtlr	r4 | 
|  | 833 |  | 
|  | 834 | li	r0,0 | 
|  | 835 | ori	r0,r0,MSR_EE|MSR_SE|MSR_BE|MSR_RI | 
|  | 836 | andc	r0,r6,r0 | 
|  | 837 |  | 
|  | 838 | li      r9,1 | 
|  | 839 | rldicr  r9,r9,MSR_SF_LG,(63-MSR_SF_LG) | 
| Anton Blanchard | 44c9f3c | 2010-02-07 19:37:29 +0000 | [diff] [blame] | 840 | ori	r9,r9,MSR_IR|MSR_DR|MSR_FE0|MSR_FE1|MSR_FP|MSR_RI | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 841 | andc	r6,r0,r9 | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 842 | sync				/* disable interrupts so SRR0/1 */ | 
|  | 843 | mtmsrd	r0			/* don't get trashed */ | 
|  | 844 |  | 
| David Gibson | e58c349 | 2006-01-13 14:56:25 +1100 | [diff] [blame] | 845 | LOAD_REG_ADDR(r4, rtas) | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 846 | ld	r5,RTASENTRY(r4)	/* get the rtas->entry value */ | 
|  | 847 | ld	r4,RTASBASE(r4)		/* get the rtas->base value */ | 
|  | 848 |  | 
|  | 849 | mtspr	SPRN_SRR0,r5 | 
|  | 850 | mtspr	SPRN_SRR1,r6 | 
|  | 851 | rfid | 
|  | 852 | b	.	/* prevent speculative execution */ | 
|  | 853 |  | 
|  | 854 | _STATIC(rtas_return_loc) | 
|  | 855 | /* relocation is off at this point */ | 
| Benjamin Herrenschmidt | 2dd60d7 | 2011-01-20 17:50:21 +1100 | [diff] [blame] | 856 | GET_PACA(r4) | 
| David Gibson | e58c349 | 2006-01-13 14:56:25 +1100 | [diff] [blame] | 857 | clrldi	r4,r4,2			/* convert to realmode address */ | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 858 |  | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 859 | bcl	20,31,$+4 | 
|  | 860 | 0:	mflr	r3 | 
|  | 861 | ld	r3,(1f-0b)(r3)		/* get &.rtas_restore_regs */ | 
|  | 862 |  | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 863 | mfmsr   r6 | 
|  | 864 | li	r0,MSR_RI | 
|  | 865 | andc	r6,r6,r0 | 
|  | 866 | sync | 
|  | 867 | mtmsrd  r6 | 
|  | 868 |  | 
|  | 869 | ld	r1,PACAR1(r4)           /* Restore our SP */ | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 870 | ld	r4,PACASAVEDMSR(r4)     /* Restore our MSR */ | 
|  | 871 |  | 
|  | 872 | mtspr	SPRN_SRR0,r3 | 
|  | 873 | mtspr	SPRN_SRR1,r4 | 
|  | 874 | rfid | 
|  | 875 | b	.	/* prevent speculative execution */ | 
|  | 876 |  | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 877 | .align	3 | 
|  | 878 | 1:	.llong	.rtas_restore_regs | 
|  | 879 |  | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 880 | _STATIC(rtas_restore_regs) | 
|  | 881 | /* relocation is on at this point */ | 
|  | 882 | REST_GPR(2, r1)			/* Restore the TOC */ | 
|  | 883 | REST_GPR(13, r1)		/* Restore paca */ | 
|  | 884 | REST_8GPRS(14, r1)		/* Restore the non-volatiles */ | 
|  | 885 | REST_10GPRS(22, r1)		/* ditto */ | 
|  | 886 |  | 
| Benjamin Herrenschmidt | 2dd60d7 | 2011-01-20 17:50:21 +1100 | [diff] [blame] | 887 | GET_PACA(r13) | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 888 |  | 
|  | 889 | ld	r4,_CCR(r1) | 
|  | 890 | mtcr	r4 | 
|  | 891 | ld	r5,_CTR(r1) | 
|  | 892 | mtctr	r5 | 
|  | 893 | ld	r6,_XER(r1) | 
|  | 894 | mtspr	SPRN_XER,r6 | 
|  | 895 | ld	r7,_DAR(r1) | 
|  | 896 | mtdar	r7 | 
|  | 897 | ld	r8,_DSISR(r1) | 
|  | 898 | mtdsisr	r8 | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 899 |  | 
|  | 900 | addi	r1,r1,RTAS_FRAME_SIZE	/* Unstack our frame */ | 
|  | 901 | ld	r0,16(r1)		/* get return address */ | 
|  | 902 |  | 
|  | 903 | mtlr    r0 | 
|  | 904 | blr				/* return to caller */ | 
|  | 905 |  | 
|  | 906 | #endif /* CONFIG_PPC_RTAS */ | 
|  | 907 |  | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 908 | _GLOBAL(enter_prom) | 
|  | 909 | mflr	r0 | 
|  | 910 | std	r0,16(r1) | 
|  | 911 | stdu	r1,-PROM_FRAME_SIZE(r1)	/* Save SP and create stack space */ | 
|  | 912 |  | 
|  | 913 | /* Because PROM is running in 32b mode, it clobbers the high order half | 
|  | 914 | * of all registers that it saves.  We therefore save those registers | 
|  | 915 | * PROM might touch to the stack.  (r0, r3-r13 are caller saved) | 
|  | 916 | */ | 
| Benjamin Herrenschmidt | 6c17199 | 2009-07-23 23:15:07 +0000 | [diff] [blame] | 917 | SAVE_GPR(2, r1) | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 918 | SAVE_GPR(13, r1) | 
|  | 919 | SAVE_8GPRS(14, r1) | 
|  | 920 | SAVE_10GPRS(22, r1) | 
| Benjamin Herrenschmidt | 6c17199 | 2009-07-23 23:15:07 +0000 | [diff] [blame] | 921 | mfcr	r10 | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 922 | mfmsr	r11 | 
| Benjamin Herrenschmidt | 6c17199 | 2009-07-23 23:15:07 +0000 | [diff] [blame] | 923 | std	r10,_CCR(r1) | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 924 | std	r11,_MSR(r1) | 
|  | 925 |  | 
|  | 926 | /* Get the PROM entrypoint */ | 
| Benjamin Herrenschmidt | 6c17199 | 2009-07-23 23:15:07 +0000 | [diff] [blame] | 927 | mtlr	r4 | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 928 |  | 
|  | 929 | /* Switch MSR to 32 bits mode | 
|  | 930 | */ | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 931 | #ifdef CONFIG_PPC_BOOK3E | 
|  | 932 | rlwinm	r11,r11,0,1,31 | 
|  | 933 | mtmsr	r11 | 
|  | 934 | #else /* CONFIG_PPC_BOOK3E */ | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 935 | mfmsr   r11 | 
|  | 936 | li      r12,1 | 
|  | 937 | rldicr  r12,r12,MSR_SF_LG,(63-MSR_SF_LG) | 
|  | 938 | andc    r11,r11,r12 | 
|  | 939 | li      r12,1 | 
|  | 940 | rldicr  r12,r12,MSR_ISF_LG,(63-MSR_ISF_LG) | 
|  | 941 | andc    r11,r11,r12 | 
|  | 942 | mtmsrd  r11 | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 943 | #endif /* CONFIG_PPC_BOOK3E */ | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 944 | isync | 
|  | 945 |  | 
| Benjamin Herrenschmidt | 6c17199 | 2009-07-23 23:15:07 +0000 | [diff] [blame] | 946 | /* Enter PROM here... */ | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 947 | blrl | 
|  | 948 |  | 
|  | 949 | /* Just make sure that r1 top 32 bits didn't get | 
|  | 950 | * corrupt by OF | 
|  | 951 | */ | 
|  | 952 | rldicl	r1,r1,0,32 | 
|  | 953 |  | 
|  | 954 | /* Restore the MSR (back to 64 bits) */ | 
|  | 955 | ld	r0,_MSR(r1) | 
| Benjamin Herrenschmidt | 6c17199 | 2009-07-23 23:15:07 +0000 | [diff] [blame] | 956 | MTMSRD(r0) | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 957 | isync | 
|  | 958 |  | 
|  | 959 | /* Restore other registers */ | 
|  | 960 | REST_GPR(2, r1) | 
|  | 961 | REST_GPR(13, r1) | 
|  | 962 | REST_8GPRS(14, r1) | 
|  | 963 | REST_10GPRS(22, r1) | 
|  | 964 | ld	r4,_CCR(r1) | 
|  | 965 | mtcr	r4 | 
| Paul Mackerras | 9994a33 | 2005-10-10 22:36:14 +1000 | [diff] [blame] | 966 |  | 
|  | 967 | addi	r1,r1,PROM_FRAME_SIZE | 
|  | 968 | ld	r0,16(r1) | 
|  | 969 | mtlr    r0 | 
|  | 970 | blr | 
| Steven Rostedt | 4e491d1 | 2008-05-14 23:49:44 -0400 | [diff] [blame] | 971 |  | 
| Steven Rostedt | 606576c | 2008-10-06 19:06:12 -0400 | [diff] [blame] | 972 | #ifdef CONFIG_FUNCTION_TRACER | 
| Steven Rostedt | 4e491d1 | 2008-05-14 23:49:44 -0400 | [diff] [blame] | 973 | #ifdef CONFIG_DYNAMIC_FTRACE | 
|  | 974 | _GLOBAL(mcount) | 
|  | 975 | _GLOBAL(_mcount) | 
| Steven Rostedt | 4e491d1 | 2008-05-14 23:49:44 -0400 | [diff] [blame] | 976 | blr | 
|  | 977 |  | 
|  | 978 | _GLOBAL(ftrace_caller) | 
|  | 979 | /* Taken from output of objdump from lib64/glibc */ | 
|  | 980 | mflr	r3 | 
|  | 981 | ld	r11, 0(r1) | 
|  | 982 | stdu	r1, -112(r1) | 
|  | 983 | std	r3, 128(r1) | 
|  | 984 | ld	r4, 16(r11) | 
| Abhishek Sagar | 395a59d | 2008-06-21 23:47:27 +0530 | [diff] [blame] | 985 | subi	r3, r3, MCOUNT_INSN_SIZE | 
| Steven Rostedt | 4e491d1 | 2008-05-14 23:49:44 -0400 | [diff] [blame] | 986 | .globl ftrace_call | 
|  | 987 | ftrace_call: | 
|  | 988 | bl	ftrace_stub | 
|  | 989 | nop | 
| Steven Rostedt | 4654288 | 2009-02-10 22:19:54 -0800 | [diff] [blame] | 990 | #ifdef CONFIG_FUNCTION_GRAPH_TRACER | 
|  | 991 | .globl ftrace_graph_call | 
|  | 992 | ftrace_graph_call: | 
|  | 993 | b	ftrace_graph_stub | 
|  | 994 | _GLOBAL(ftrace_graph_stub) | 
|  | 995 | #endif | 
| Steven Rostedt | 4e491d1 | 2008-05-14 23:49:44 -0400 | [diff] [blame] | 996 | ld	r0, 128(r1) | 
|  | 997 | mtlr	r0 | 
|  | 998 | addi	r1, r1, 112 | 
|  | 999 | _GLOBAL(ftrace_stub) | 
|  | 1000 | blr | 
|  | 1001 | #else | 
|  | 1002 | _GLOBAL(mcount) | 
|  | 1003 | blr | 
|  | 1004 |  | 
|  | 1005 | _GLOBAL(_mcount) | 
|  | 1006 | /* Taken from output of objdump from lib64/glibc */ | 
|  | 1007 | mflr	r3 | 
|  | 1008 | ld	r11, 0(r1) | 
|  | 1009 | stdu	r1, -112(r1) | 
|  | 1010 | std	r3, 128(r1) | 
|  | 1011 | ld	r4, 16(r11) | 
|  | 1012 |  | 
| Abhishek Sagar | 395a59d | 2008-06-21 23:47:27 +0530 | [diff] [blame] | 1013 | subi	r3, r3, MCOUNT_INSN_SIZE | 
| Steven Rostedt | 4e491d1 | 2008-05-14 23:49:44 -0400 | [diff] [blame] | 1014 | LOAD_REG_ADDR(r5,ftrace_trace_function) | 
|  | 1015 | ld	r5,0(r5) | 
|  | 1016 | ld	r5,0(r5) | 
|  | 1017 | mtctr	r5 | 
|  | 1018 | bctrl | 
| Steven Rostedt | 4e491d1 | 2008-05-14 23:49:44 -0400 | [diff] [blame] | 1019 | nop | 
| Steven Rostedt | 6794c78 | 2009-02-09 21:10:27 -0800 | [diff] [blame] | 1020 |  | 
|  | 1021 |  | 
|  | 1022 | #ifdef CONFIG_FUNCTION_GRAPH_TRACER | 
|  | 1023 | b	ftrace_graph_caller | 
|  | 1024 | #endif | 
| Steven Rostedt | 4e491d1 | 2008-05-14 23:49:44 -0400 | [diff] [blame] | 1025 | ld	r0, 128(r1) | 
|  | 1026 | mtlr	r0 | 
|  | 1027 | addi	r1, r1, 112 | 
|  | 1028 | _GLOBAL(ftrace_stub) | 
|  | 1029 | blr | 
|  | 1030 |  | 
| Steven Rostedt | 6794c78 | 2009-02-09 21:10:27 -0800 | [diff] [blame] | 1031 | #endif /* CONFIG_DYNAMIC_FTRACE */ | 
|  | 1032 |  | 
|  | 1033 | #ifdef CONFIG_FUNCTION_GRAPH_TRACER | 
| Steven Rostedt | 4654288 | 2009-02-10 22:19:54 -0800 | [diff] [blame] | 1034 | _GLOBAL(ftrace_graph_caller) | 
| Steven Rostedt | 6794c78 | 2009-02-09 21:10:27 -0800 | [diff] [blame] | 1035 | /* load r4 with local address */ | 
|  | 1036 | ld	r4, 128(r1) | 
|  | 1037 | subi	r4, r4, MCOUNT_INSN_SIZE | 
|  | 1038 |  | 
|  | 1039 | /* get the parent address */ | 
|  | 1040 | ld	r11, 112(r1) | 
|  | 1041 | addi	r3, r11, 16 | 
|  | 1042 |  | 
|  | 1043 | bl	.prepare_ftrace_return | 
|  | 1044 | nop | 
|  | 1045 |  | 
|  | 1046 | ld	r0, 128(r1) | 
|  | 1047 | mtlr	r0 | 
|  | 1048 | addi	r1, r1, 112 | 
|  | 1049 | blr | 
|  | 1050 |  | 
|  | 1051 | _GLOBAL(return_to_handler) | 
|  | 1052 | /* need to save return values */ | 
| Steven Rostedt | bb72534 | 2009-02-11 12:45:49 -0800 | [diff] [blame] | 1053 | std	r4,  -24(r1) | 
|  | 1054 | std	r3,  -16(r1) | 
|  | 1055 | std	r31, -8(r1) | 
|  | 1056 | mr	r31, r1 | 
|  | 1057 | stdu	r1, -112(r1) | 
|  | 1058 |  | 
|  | 1059 | bl	.ftrace_return_to_handler | 
|  | 1060 | nop | 
|  | 1061 |  | 
|  | 1062 | /* return value has real return address */ | 
|  | 1063 | mtlr	r3 | 
|  | 1064 |  | 
|  | 1065 | ld	r1, 0(r1) | 
|  | 1066 | ld	r4,  -24(r1) | 
|  | 1067 | ld	r3,  -16(r1) | 
|  | 1068 | ld	r31, -8(r1) | 
|  | 1069 |  | 
|  | 1070 | /* Jump back to real return address */ | 
|  | 1071 | blr | 
|  | 1072 |  | 
|  | 1073 | _GLOBAL(mod_return_to_handler) | 
|  | 1074 | /* need to save return values */ | 
| Steven Rostedt | 6794c78 | 2009-02-09 21:10:27 -0800 | [diff] [blame] | 1075 | std	r4,  -32(r1) | 
|  | 1076 | std	r3,  -24(r1) | 
|  | 1077 | /* save TOC */ | 
|  | 1078 | std	r2,  -16(r1) | 
|  | 1079 | std	r31, -8(r1) | 
|  | 1080 | mr	r31, r1 | 
|  | 1081 | stdu	r1, -112(r1) | 
|  | 1082 |  | 
| Steven Rostedt | bb72534 | 2009-02-11 12:45:49 -0800 | [diff] [blame] | 1083 | /* | 
|  | 1084 | * We are in a module using the module's TOC. | 
|  | 1085 | * Switch to our TOC to run inside the core kernel. | 
|  | 1086 | */ | 
| Steven Rostedt | be10ab1 | 2009-09-15 08:30:14 -0700 | [diff] [blame] | 1087 | ld	r2, PACATOC(r13) | 
| Steven Rostedt | 6794c78 | 2009-02-09 21:10:27 -0800 | [diff] [blame] | 1088 |  | 
|  | 1089 | bl	.ftrace_return_to_handler | 
|  | 1090 | nop | 
|  | 1091 |  | 
|  | 1092 | /* return value has real return address */ | 
|  | 1093 | mtlr	r3 | 
|  | 1094 |  | 
|  | 1095 | ld	r1, 0(r1) | 
|  | 1096 | ld	r4,  -32(r1) | 
|  | 1097 | ld	r3,  -24(r1) | 
|  | 1098 | ld	r2,  -16(r1) | 
|  | 1099 | ld	r31, -8(r1) | 
|  | 1100 |  | 
|  | 1101 | /* Jump back to real return address */ | 
|  | 1102 | blr | 
|  | 1103 | #endif /* CONFIG_FUNCTION_GRAPH_TRACER */ | 
|  | 1104 | #endif /* CONFIG_FUNCTION_TRACER */ |