blob: 210a3c4f615012662769010e37d6cd54e28e61e3 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053043#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020044#include <plat/clock.h>
45
46#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053047#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020048
49/*#define VERBOSE_IRQ*/
50#define DSI_CATCH_MISSING_TE
51
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020052struct dsi_reg { u16 idx; };
53
54#define DSI_REG(idx) ((const struct dsi_reg) { idx })
55
56#define DSI_SZ_REGS SZ_1K
57/* DSI Protocol Engine */
58
59#define DSI_REVISION DSI_REG(0x0000)
60#define DSI_SYSCONFIG DSI_REG(0x0010)
61#define DSI_SYSSTATUS DSI_REG(0x0014)
62#define DSI_IRQSTATUS DSI_REG(0x0018)
63#define DSI_IRQENABLE DSI_REG(0x001C)
64#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053065#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020066#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
67#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
68#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
69#define DSI_CLK_CTRL DSI_REG(0x0054)
70#define DSI_TIMING1 DSI_REG(0x0058)
71#define DSI_TIMING2 DSI_REG(0x005C)
72#define DSI_VM_TIMING1 DSI_REG(0x0060)
73#define DSI_VM_TIMING2 DSI_REG(0x0064)
74#define DSI_VM_TIMING3 DSI_REG(0x0068)
75#define DSI_CLK_TIMING DSI_REG(0x006C)
76#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
77#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
78#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
79#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
80#define DSI_VM_TIMING4 DSI_REG(0x0080)
81#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
82#define DSI_VM_TIMING5 DSI_REG(0x0088)
83#define DSI_VM_TIMING6 DSI_REG(0x008C)
84#define DSI_VM_TIMING7 DSI_REG(0x0090)
85#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
86#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
87#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
88#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
89#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
90#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
91#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
92#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
93
94/* DSIPHY_SCP */
95
96#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
97#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
98#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
99#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300100#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200101
102/* DSI_PLL_CTRL_SCP */
103
104#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
105#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
106#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
107#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
108#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
109
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530110#define REG_GET(dsidev, idx, start, end) \
111 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200112
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530113#define REG_FLD_MOD(dsidev, idx, val, start, end) \
114 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200115
116/* Global interrupts */
117#define DSI_IRQ_VC0 (1 << 0)
118#define DSI_IRQ_VC1 (1 << 1)
119#define DSI_IRQ_VC2 (1 << 2)
120#define DSI_IRQ_VC3 (1 << 3)
121#define DSI_IRQ_WAKEUP (1 << 4)
122#define DSI_IRQ_RESYNC (1 << 5)
123#define DSI_IRQ_PLL_LOCK (1 << 7)
124#define DSI_IRQ_PLL_UNLOCK (1 << 8)
125#define DSI_IRQ_PLL_RECALL (1 << 9)
126#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
127#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
128#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
129#define DSI_IRQ_TE_TRIGGER (1 << 16)
130#define DSI_IRQ_ACK_TRIGGER (1 << 17)
131#define DSI_IRQ_SYNC_LOST (1 << 18)
132#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
133#define DSI_IRQ_TA_TIMEOUT (1 << 20)
134#define DSI_IRQ_ERROR_MASK \
135 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530136 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200137#define DSI_IRQ_CHANNEL_MASK 0xf
138
139/* Virtual channel interrupts */
140#define DSI_VC_IRQ_CS (1 << 0)
141#define DSI_VC_IRQ_ECC_CORR (1 << 1)
142#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
143#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
144#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
145#define DSI_VC_IRQ_BTA (1 << 5)
146#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
147#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
148#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
149#define DSI_VC_IRQ_ERROR_MASK \
150 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
151 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
152 DSI_VC_IRQ_FIFO_TX_UDF)
153
154/* ComplexIO interrupts */
155#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
156#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
157#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200158#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
159#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200160#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
161#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
162#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200163#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
164#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200165#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
166#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
167#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200168#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
169#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200170#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
171#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
172#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200173#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
174#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200175#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
179#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
180#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200181#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
182#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
183#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
184#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200185#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
186#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300187#define DSI_CIO_IRQ_ERROR_MASK \
188 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200189 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
190 DSI_CIO_IRQ_ERRSYNCESC5 | \
191 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
192 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
193 DSI_CIO_IRQ_ERRESC5 | \
194 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
195 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
196 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300197 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
198 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200199 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
200 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
201 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200202
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200203typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
204
205#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300206#define DSI_MAX_NR_LANES 5
207
208enum dsi_lane_function {
209 DSI_LANE_UNUSED = 0,
210 DSI_LANE_CLK,
211 DSI_LANE_DATA1,
212 DSI_LANE_DATA2,
213 DSI_LANE_DATA3,
214 DSI_LANE_DATA4,
215};
216
217struct dsi_lane_config {
218 enum dsi_lane_function function;
219 u8 polarity;
220};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200221
222struct dsi_isr_data {
223 omap_dsi_isr_t isr;
224 void *arg;
225 u32 mask;
226};
227
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200228enum fifo_size {
229 DSI_FIFO_SIZE_0 = 0,
230 DSI_FIFO_SIZE_32 = 1,
231 DSI_FIFO_SIZE_64 = 2,
232 DSI_FIFO_SIZE_96 = 3,
233 DSI_FIFO_SIZE_128 = 4,
234};
235
Archit Tanejad6049142011-08-22 11:58:08 +0530236enum dsi_vc_source {
237 DSI_VC_SOURCE_L4 = 0,
238 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200239};
240
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200241struct dsi_irq_stats {
242 unsigned long last_reset;
243 unsigned irq_count;
244 unsigned dsi_irqs[32];
245 unsigned vc_irqs[4][32];
246 unsigned cio_irqs[32];
247};
248
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200249struct dsi_isr_tables {
250 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
251 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
252 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
253};
254
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530255struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000256 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200257 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300258
archit tanejaaffe3602011-02-23 08:41:03 +0000259 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200260
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300261 struct clk *dss_clk;
262 struct clk *sys_clk;
263
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300264 int (*enable_pads)(int dsi_id, unsigned lane_mask);
265 void (*disable_pads)(int dsi_id, unsigned lane_mask);
Tomi Valkeinend1f58572010-07-30 11:57:57 +0300266
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200267 struct dsi_clock_info current_cinfo;
268
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300269 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200270 struct regulator *vdds_dsi_reg;
271
272 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530273 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200274 struct omap_dss_device *dssdev;
275 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530276 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200277 } vc[4];
278
279 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200280 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200281
282 unsigned pll_locked;
283
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200284 spinlock_t irq_lock;
285 struct dsi_isr_tables isr_tables;
286 /* space for a copy used by the interrupt handler */
287 struct dsi_isr_tables isr_tables_copy;
288
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200289 int update_channel;
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200290#ifdef DEBUG
291 unsigned update_bytes;
292#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200293
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200294 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300295 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200296
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200297 void (*framedone_callback)(int, void *);
298 void *framedone_data;
299
300 struct delayed_work framedone_timeout_work;
301
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200302#ifdef DSI_CATCH_MISSING_TE
303 struct timer_list te_timer;
304#endif
305
306 unsigned long cache_req_pck;
307 unsigned long cache_clk_freq;
308 struct dsi_clock_info cache_cinfo;
309
310 u32 errors;
311 spinlock_t errors_lock;
312#ifdef DEBUG
313 ktime_t perf_setup_time;
314 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200315#endif
316 int debug_read;
317 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200318
319#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
320 spinlock_t irq_stats_lock;
321 struct dsi_irq_stats irq_stats;
322#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500323 /* DSI PLL Parameter Ranges */
324 unsigned long regm_max, regn_max;
325 unsigned long regm_dispc_max, regm_dsi_max;
326 unsigned long fint_min, fint_max;
327 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300328
Tomi Valkeinend9820852011-10-12 15:05:59 +0300329 unsigned num_lanes_supported;
Archit Taneja75d72472011-05-16 15:17:08 +0530330
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300331 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
332 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300333
334 unsigned scp_clk_refcount;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530335};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200336
Archit Taneja2e868db2011-05-12 17:26:28 +0530337struct dsi_packet_sent_handler_data {
338 struct platform_device *dsidev;
339 struct completion *completion;
340};
341
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530342static struct platform_device *dsi_pdev_map[MAX_NUM_DSI];
343
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200344#ifdef DEBUG
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030345static bool dsi_perf;
346module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200347#endif
348
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530349static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
350{
351 return dev_get_drvdata(&dsidev->dev);
352}
353
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530354static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
355{
356 return dsi_pdev_map[dssdev->phy.dsi.module];
357}
358
359struct platform_device *dsi_get_dsidev_from_id(int module)
360{
361 return dsi_pdev_map[module];
362}
363
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +0300364static inline int dsi_get_dsidev_id(struct platform_device *dsidev)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530365{
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +0300366 return dsidev->id;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530367}
368
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530369static inline void dsi_write_reg(struct platform_device *dsidev,
370 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200371{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530372 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
373
374 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200375}
376
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530377static inline u32 dsi_read_reg(struct platform_device *dsidev,
378 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200379{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530380 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
381
382 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200383}
384
Archit Taneja1ffefe72011-05-12 17:26:24 +0530385void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200386{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530387 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
388 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
389
390 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200391}
392EXPORT_SYMBOL(dsi_bus_lock);
393
Archit Taneja1ffefe72011-05-12 17:26:24 +0530394void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200395{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530396 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
397 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
398
399 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200400}
401EXPORT_SYMBOL(dsi_bus_unlock);
402
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530403static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200404{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530405 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
406
407 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200408}
409
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200410static void dsi_completion_handler(void *data, u32 mask)
411{
412 complete((struct completion *)data);
413}
414
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530415static inline int wait_for_bit_change(struct platform_device *dsidev,
416 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200417{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300418 unsigned long timeout;
419 ktime_t wait;
420 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200421
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300422 /* first busyloop to see if the bit changes right away */
423 t = 100;
424 while (t-- > 0) {
425 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
426 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200427 }
428
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300429 /* then loop for 500ms, sleeping for 1ms in between */
430 timeout = jiffies + msecs_to_jiffies(500);
431 while (time_before(jiffies, timeout)) {
432 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
433 return value;
434
435 wait = ns_to_ktime(1000 * 1000);
436 set_current_state(TASK_UNINTERRUPTIBLE);
437 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
438 }
439
440 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200441}
442
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530443u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
444{
445 switch (fmt) {
446 case OMAP_DSS_DSI_FMT_RGB888:
447 case OMAP_DSS_DSI_FMT_RGB666:
448 return 24;
449 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
450 return 18;
451 case OMAP_DSS_DSI_FMT_RGB565:
452 return 16;
453 default:
454 BUG();
455 }
456}
457
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200458#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530459static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200460{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530461 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
462 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200463}
464
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530465static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200466{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530467 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
468 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200469}
470
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530471static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200472{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530473 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200474 ktime_t t, setup_time, trans_time;
475 u32 total_bytes;
476 u32 setup_us, trans_us, total_us;
477
478 if (!dsi_perf)
479 return;
480
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200481 t = ktime_get();
482
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530483 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200484 setup_us = (u32)ktime_to_us(setup_time);
485 if (setup_us == 0)
486 setup_us = 1;
487
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530488 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200489 trans_us = (u32)ktime_to_us(trans_time);
490 if (trans_us == 0)
491 trans_us = 1;
492
493 total_us = setup_us + trans_us;
494
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200495 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200496
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200497 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
498 "%u bytes, %u kbytes/sec\n",
499 name,
500 setup_us,
501 trans_us,
502 total_us,
503 1000*1000 / total_us,
504 total_bytes,
505 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200506}
507#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300508static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
509{
510}
511
512static inline void dsi_perf_mark_start(struct platform_device *dsidev)
513{
514}
515
516static inline void dsi_perf_show(struct platform_device *dsidev,
517 const char *name)
518{
519}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200520#endif
521
522static void print_irq_status(u32 status)
523{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200524 if (status == 0)
525 return;
526
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200527#ifndef VERBOSE_IRQ
528 if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
529 return;
530#endif
531 printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
532
533#define PIS(x) \
534 if (status & DSI_IRQ_##x) \
535 printk(#x " ");
536#ifdef VERBOSE_IRQ
537 PIS(VC0);
538 PIS(VC1);
539 PIS(VC2);
540 PIS(VC3);
541#endif
542 PIS(WAKEUP);
543 PIS(RESYNC);
544 PIS(PLL_LOCK);
545 PIS(PLL_UNLOCK);
546 PIS(PLL_RECALL);
547 PIS(COMPLEXIO_ERR);
548 PIS(HS_TX_TIMEOUT);
549 PIS(LP_RX_TIMEOUT);
550 PIS(TE_TRIGGER);
551 PIS(ACK_TRIGGER);
552 PIS(SYNC_LOST);
553 PIS(LDO_POWER_GOOD);
554 PIS(TA_TIMEOUT);
555#undef PIS
556
557 printk("\n");
558}
559
560static void print_irq_status_vc(int channel, u32 status)
561{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200562 if (status == 0)
563 return;
564
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200565#ifndef VERBOSE_IRQ
566 if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
567 return;
568#endif
569 printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
570
571#define PIS(x) \
572 if (status & DSI_VC_IRQ_##x) \
573 printk(#x " ");
574 PIS(CS);
575 PIS(ECC_CORR);
576#ifdef VERBOSE_IRQ
577 PIS(PACKET_SENT);
578#endif
579 PIS(FIFO_TX_OVF);
580 PIS(FIFO_RX_OVF);
581 PIS(BTA);
582 PIS(ECC_NO_CORR);
583 PIS(FIFO_TX_UDF);
584 PIS(PP_BUSY_CHANGE);
585#undef PIS
586 printk("\n");
587}
588
589static void print_irq_status_cio(u32 status)
590{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200591 if (status == 0)
592 return;
593
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200594 printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
595
596#define PIS(x) \
597 if (status & DSI_CIO_IRQ_##x) \
598 printk(#x " ");
599 PIS(ERRSYNCESC1);
600 PIS(ERRSYNCESC2);
601 PIS(ERRSYNCESC3);
602 PIS(ERRESC1);
603 PIS(ERRESC2);
604 PIS(ERRESC3);
605 PIS(ERRCONTROL1);
606 PIS(ERRCONTROL2);
607 PIS(ERRCONTROL3);
608 PIS(STATEULPS1);
609 PIS(STATEULPS2);
610 PIS(STATEULPS3);
611 PIS(ERRCONTENTIONLP0_1);
612 PIS(ERRCONTENTIONLP1_1);
613 PIS(ERRCONTENTIONLP0_2);
614 PIS(ERRCONTENTIONLP1_2);
615 PIS(ERRCONTENTIONLP0_3);
616 PIS(ERRCONTENTIONLP1_3);
617 PIS(ULPSACTIVENOT_ALL0);
618 PIS(ULPSACTIVENOT_ALL1);
619#undef PIS
620
621 printk("\n");
622}
623
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200624#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530625static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
626 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200627{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530628 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200629 int i;
630
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530631 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200632
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530633 dsi->irq_stats.irq_count++;
634 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200635
636 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530637 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200638
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530639 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200640
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530641 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200642}
643#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530644#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200645#endif
646
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200647static int debug_irq;
648
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530649static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
650 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200651{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530652 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200653 int i;
654
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200655 if (irqstatus & DSI_IRQ_ERROR_MASK) {
656 DSSERR("DSI error, irqstatus %x\n", irqstatus);
657 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530658 spin_lock(&dsi->errors_lock);
659 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
660 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200661 } else if (debug_irq) {
662 print_irq_status(irqstatus);
663 }
664
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200665 for (i = 0; i < 4; ++i) {
666 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
667 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
668 i, vcstatus[i]);
669 print_irq_status_vc(i, vcstatus[i]);
670 } else if (debug_irq) {
671 print_irq_status_vc(i, vcstatus[i]);
672 }
673 }
674
675 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
676 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
677 print_irq_status_cio(ciostatus);
678 } else if (debug_irq) {
679 print_irq_status_cio(ciostatus);
680 }
681}
682
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200683static void dsi_call_isrs(struct dsi_isr_data *isr_array,
684 unsigned isr_array_size, u32 irqstatus)
685{
686 struct dsi_isr_data *isr_data;
687 int i;
688
689 for (i = 0; i < isr_array_size; i++) {
690 isr_data = &isr_array[i];
691 if (isr_data->isr && isr_data->mask & irqstatus)
692 isr_data->isr(isr_data->arg, irqstatus);
693 }
694}
695
696static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
697 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
698{
699 int i;
700
701 dsi_call_isrs(isr_tables->isr_table,
702 ARRAY_SIZE(isr_tables->isr_table),
703 irqstatus);
704
705 for (i = 0; i < 4; ++i) {
706 if (vcstatus[i] == 0)
707 continue;
708 dsi_call_isrs(isr_tables->isr_table_vc[i],
709 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
710 vcstatus[i]);
711 }
712
713 if (ciostatus != 0)
714 dsi_call_isrs(isr_tables->isr_table_cio,
715 ARRAY_SIZE(isr_tables->isr_table_cio),
716 ciostatus);
717}
718
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200719static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
720{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530721 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530722 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200723 u32 irqstatus, vcstatus[4], ciostatus;
724 int i;
725
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530726 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530727 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530728
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530729 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200730
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530731 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200732
733 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200734 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530735 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200736 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200737 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200738
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530739 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200740 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530741 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200742
743 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200744 if ((irqstatus & (1 << i)) == 0) {
745 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200746 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300747 }
748
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530749 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200750
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530751 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200752 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530753 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200754 }
755
756 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530757 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200758
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530759 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200760 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530761 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200762 } else {
763 ciostatus = 0;
764 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200765
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200766#ifdef DSI_CATCH_MISSING_TE
767 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530768 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200769#endif
770
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200771 /* make a copy and unlock, so that isrs can unregister
772 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530773 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
774 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200775
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530776 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200777
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530778 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200779
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530780 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200781
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530782 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200783
archit tanejaaffe3602011-02-23 08:41:03 +0000784 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200785}
786
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530787/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530788static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
789 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200790 unsigned isr_array_size, u32 default_mask,
791 const struct dsi_reg enable_reg,
792 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200793{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200794 struct dsi_isr_data *isr_data;
795 u32 mask;
796 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200797 int i;
798
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200799 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200800
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200801 for (i = 0; i < isr_array_size; i++) {
802 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200803
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200804 if (isr_data->isr == NULL)
805 continue;
806
807 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200808 }
809
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530810 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200811 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530812 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
813 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200814
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200815 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530816 dsi_read_reg(dsidev, enable_reg);
817 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200818}
819
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530820/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530821static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200822{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530823 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200824 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200825#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200826 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200827#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530828 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
829 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200830 DSI_IRQENABLE, DSI_IRQSTATUS);
831}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200832
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530833/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530834static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200835{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530836 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
837
838 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
839 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200840 DSI_VC_IRQ_ERROR_MASK,
841 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
842}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200843
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530844/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530845static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200846{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530847 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
848
849 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
850 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200851 DSI_CIO_IRQ_ERROR_MASK,
852 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
853}
854
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530855static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200856{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530857 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200858 unsigned long flags;
859 int vc;
860
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530861 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200862
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530863 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200864
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530865 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200866 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530867 _omap_dsi_set_irqs_vc(dsidev, vc);
868 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200869
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530870 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200871}
872
873static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
874 struct dsi_isr_data *isr_array, unsigned isr_array_size)
875{
876 struct dsi_isr_data *isr_data;
877 int free_idx;
878 int i;
879
880 BUG_ON(isr == NULL);
881
882 /* check for duplicate entry and find a free slot */
883 free_idx = -1;
884 for (i = 0; i < isr_array_size; i++) {
885 isr_data = &isr_array[i];
886
887 if (isr_data->isr == isr && isr_data->arg == arg &&
888 isr_data->mask == mask) {
889 return -EINVAL;
890 }
891
892 if (isr_data->isr == NULL && free_idx == -1)
893 free_idx = i;
894 }
895
896 if (free_idx == -1)
897 return -EBUSY;
898
899 isr_data = &isr_array[free_idx];
900 isr_data->isr = isr;
901 isr_data->arg = arg;
902 isr_data->mask = mask;
903
904 return 0;
905}
906
907static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
908 struct dsi_isr_data *isr_array, unsigned isr_array_size)
909{
910 struct dsi_isr_data *isr_data;
911 int i;
912
913 for (i = 0; i < isr_array_size; i++) {
914 isr_data = &isr_array[i];
915 if (isr_data->isr != isr || isr_data->arg != arg ||
916 isr_data->mask != mask)
917 continue;
918
919 isr_data->isr = NULL;
920 isr_data->arg = NULL;
921 isr_data->mask = 0;
922
923 return 0;
924 }
925
926 return -EINVAL;
927}
928
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530929static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
930 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200931{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530932 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200933 unsigned long flags;
934 int r;
935
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530936 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200937
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530938 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
939 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200940
941 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530942 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200943
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530944 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200945
946 return r;
947}
948
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530949static int dsi_unregister_isr(struct platform_device *dsidev,
950 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200951{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530952 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200953 unsigned long flags;
954 int r;
955
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530956 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200957
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530958 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
959 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200960
961 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530962 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200963
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530964 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200965
966 return r;
967}
968
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530969static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
970 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200971{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530972 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200973 unsigned long flags;
974 int r;
975
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530976 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200977
978 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530979 dsi->isr_tables.isr_table_vc[channel],
980 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200981
982 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530983 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200984
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530985 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200986
987 return r;
988}
989
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530990static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
991 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200992{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530993 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200994 unsigned long flags;
995 int r;
996
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530997 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200998
999 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301000 dsi->isr_tables.isr_table_vc[channel],
1001 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001002
1003 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301004 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001005
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301006 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001007
1008 return r;
1009}
1010
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301011static int dsi_register_isr_cio(struct platform_device *dsidev,
1012 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001013{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301014 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001015 unsigned long flags;
1016 int r;
1017
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301018 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001019
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301020 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1021 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001022
1023 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301024 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001025
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301026 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001027
1028 return r;
1029}
1030
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301031static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1032 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001033{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301034 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001035 unsigned long flags;
1036 int r;
1037
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301038 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001039
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301040 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1041 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001042
1043 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301044 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001045
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301046 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001047
1048 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001049}
1050
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301051static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001052{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301053 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001054 unsigned long flags;
1055 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301056 spin_lock_irqsave(&dsi->errors_lock, flags);
1057 e = dsi->errors;
1058 dsi->errors = 0;
1059 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001060 return e;
1061}
1062
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001063int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001064{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001065 int r;
1066 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1067
1068 DSSDBG("dsi_runtime_get\n");
1069
1070 r = pm_runtime_get_sync(&dsi->pdev->dev);
1071 WARN_ON(r < 0);
1072 return r < 0 ? r : 0;
1073}
1074
1075void dsi_runtime_put(struct platform_device *dsidev)
1076{
1077 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1078 int r;
1079
1080 DSSDBG("dsi_runtime_put\n");
1081
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001082 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001083 WARN_ON(r < 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001084}
1085
1086/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301087static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1088 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001089{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301090 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1091
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001092 if (enable)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001093 clk_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001094 else
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001095 clk_disable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001096
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301097 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301098 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001099 DSSERR("cannot lock PLL when enabling clocks\n");
1100 }
1101}
1102
1103#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301104static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001105{
1106 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001107 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001108
1109 if (!dss_debug)
1110 return;
1111
1112 /* A dummy read using the SCP interface to any DSIPHY register is
1113 * required after DSIPHY reset to complete the reset of the DSI complex
1114 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301115 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001116
1117 printk(KERN_DEBUG "DSI resets: ");
1118
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301119 l = dsi_read_reg(dsidev, DSI_PLL_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001120 printk("PLL (%d) ", FLD_GET(l, 0, 0));
1121
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301122 l = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001123 printk("CIO (%d) ", FLD_GET(l, 29, 29));
1124
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001125 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1126 b0 = 28;
1127 b1 = 27;
1128 b2 = 26;
1129 } else {
1130 b0 = 24;
1131 b1 = 25;
1132 b2 = 26;
1133 }
1134
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301135 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001136 printk("PHY (%x%x%x, %d, %d, %d)\n",
1137 FLD_GET(l, b0, b0),
1138 FLD_GET(l, b1, b1),
1139 FLD_GET(l, b2, b2),
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001140 FLD_GET(l, 29, 29),
1141 FLD_GET(l, 30, 30),
1142 FLD_GET(l, 31, 31));
1143}
1144#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301145#define _dsi_print_reset_status(x)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001146#endif
1147
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301148static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001149{
1150 DSSDBG("dsi_if_enable(%d)\n", enable);
1151
1152 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301153 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001154
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301155 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001156 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1157 return -EIO;
1158 }
1159
1160 return 0;
1161}
1162
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301163unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001164{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301165 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1166
1167 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001168}
1169
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301170static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001171{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301172 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1173
1174 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001175}
1176
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301177static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001178{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301179 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1180
1181 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001182}
1183
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301184static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001185{
1186 unsigned long r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301187 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001188 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001189
Archit Taneja5a8b5722011-05-12 17:26:29 +05301190 if (dss_get_dsi_clk_source(dsi_module) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301191 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001192 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001193 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301194 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301195 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001196 }
1197
1198 return r;
1199}
1200
1201static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1202{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301203 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301204 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001205 unsigned long dsi_fclk;
1206 unsigned lp_clk_div;
1207 unsigned long lp_clk;
1208
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02001209 lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001210
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301211 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001212 return -EINVAL;
1213
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301214 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001215
1216 lp_clk = dsi_fclk / 2 / lp_clk_div;
1217
1218 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301219 dsi->current_cinfo.lp_clk = lp_clk;
1220 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001221
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301222 /* LP_CLK_DIVISOR */
1223 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001224
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301225 /* LP_RX_SYNCHRO_ENABLE */
1226 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001227
1228 return 0;
1229}
1230
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301231static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001232{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301233 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1234
1235 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301236 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001237}
1238
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301239static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001240{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301241 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1242
1243 WARN_ON(dsi->scp_clk_refcount == 0);
1244 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301245 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001246}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001247
1248enum dsi_pll_power_state {
1249 DSI_PLL_POWER_OFF = 0x0,
1250 DSI_PLL_POWER_ON_HSCLK = 0x1,
1251 DSI_PLL_POWER_ON_ALL = 0x2,
1252 DSI_PLL_POWER_ON_DIV = 0x3,
1253};
1254
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301255static int dsi_pll_power(struct platform_device *dsidev,
1256 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001257{
1258 int t = 0;
1259
Tomi Valkeinenc94dfe02011-04-15 10:42:59 +03001260 /* DSI-PLL power command 0x3 is not working */
1261 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1262 state == DSI_PLL_POWER_ON_DIV)
1263 state = DSI_PLL_POWER_ON_ALL;
1264
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301265 /* PLL_PWR_CMD */
1266 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001267
1268 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301269 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001270 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001271 DSSERR("Failed to set DSI PLL power mode to %d\n",
1272 state);
1273 return -ENODEV;
1274 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001275 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001276 }
1277
1278 return 0;
1279}
1280
1281/* calculate clock rates using dividers in cinfo */
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001282static int dsi_calc_clock_rates(struct omap_dss_device *dssdev,
1283 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001284{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301285 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
1286 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1287
1288 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001289 return -EINVAL;
1290
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301291 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001292 return -EINVAL;
1293
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301294 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001295 return -EINVAL;
1296
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301297 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001298 return -EINVAL;
1299
Archit Taneja1bb47832011-02-24 14:17:30 +05301300 if (cinfo->use_sys_clk) {
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001301 cinfo->clkin = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001302 /* XXX it is unclear if highfreq should be used
Archit Taneja1bb47832011-02-24 14:17:30 +05301303 * with DSS_SYS_CLK source also */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001304 cinfo->highfreq = 0;
1305 } else {
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001306 cinfo->clkin = dispc_mgr_pclk_rate(dssdev->manager->id);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001307
1308 if (cinfo->clkin < 32000000)
1309 cinfo->highfreq = 0;
1310 else
1311 cinfo->highfreq = 1;
1312 }
1313
1314 cinfo->fint = cinfo->clkin / (cinfo->regn * (cinfo->highfreq ? 2 : 1));
1315
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301316 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001317 return -EINVAL;
1318
1319 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1320
1321 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1322 return -EINVAL;
1323
Archit Taneja1bb47832011-02-24 14:17:30 +05301324 if (cinfo->regm_dispc > 0)
1325 cinfo->dsi_pll_hsdiv_dispc_clk =
1326 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001327 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301328 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001329
Archit Taneja1bb47832011-02-24 14:17:30 +05301330 if (cinfo->regm_dsi > 0)
1331 cinfo->dsi_pll_hsdiv_dsi_clk =
1332 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001333 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301334 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001335
1336 return 0;
1337}
1338
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301339int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft,
1340 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001341 struct dispc_clock_info *dispc_cinfo)
1342{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301343 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001344 struct dsi_clock_info cur, best;
1345 struct dispc_clock_info best_dispc;
1346 int min_fck_per_pck;
1347 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301348 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001349
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001350 dss_sys_clk = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001351
Taneja, Archit31ef8232011-03-14 23:28:22 -05001352 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301353
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301354 if (req_pck == dsi->cache_req_pck &&
1355 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001356 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301357 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja1bb47832011-02-24 14:17:30 +05301358 dispc_find_clk_divs(is_tft, req_pck,
1359 dsi_cinfo->dsi_pll_hsdiv_dispc_clk, dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001360 return 0;
1361 }
1362
1363 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1364
1365 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301366 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001367 DSSERR("Requested pixel clock not possible with the current "
1368 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1369 "the constraint off.\n");
1370 min_fck_per_pck = 0;
1371 }
1372
1373 DSSDBG("dsi_pll_calc\n");
1374
1375retry:
1376 memset(&best, 0, sizeof(best));
1377 memset(&best_dispc, 0, sizeof(best_dispc));
1378
1379 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301380 cur.clkin = dss_sys_clk;
1381 cur.use_sys_clk = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001382 cur.highfreq = 0;
1383
1384 /* no highfreq: 0.75MHz < Fint = clkin / regn < 2.1MHz */
1385 /* highfreq: 0.75MHz < Fint = clkin / (2*regn) < 2.1MHz */
1386 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301387 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001388 if (cur.highfreq == 0)
1389 cur.fint = cur.clkin / cur.regn;
1390 else
1391 cur.fint = cur.clkin / (2 * cur.regn);
1392
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301393 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001394 continue;
1395
1396 /* DSIPHY(MHz) = (2 * regm / regn) * (clkin / (highfreq + 1)) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301397 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001398 unsigned long a, b;
1399
1400 a = 2 * cur.regm * (cur.clkin/1000);
1401 b = cur.regn * (cur.highfreq + 1);
1402 cur.clkin4ddr = a / b * 1000;
1403
1404 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1405 break;
1406
Archit Taneja1bb47832011-02-24 14:17:30 +05301407 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1408 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301409 for (cur.regm_dispc = 1; cur.regm_dispc <
1410 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001411 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301412 cur.dsi_pll_hsdiv_dispc_clk =
1413 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001414
1415 /* this will narrow down the search a bit,
1416 * but still give pixclocks below what was
1417 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301418 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001419 break;
1420
Archit Taneja1bb47832011-02-24 14:17:30 +05301421 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001422 continue;
1423
1424 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301425 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001426 req_pck * min_fck_per_pck)
1427 continue;
1428
1429 match = 1;
1430
1431 dispc_find_clk_divs(is_tft, req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301432 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001433 &cur_dispc);
1434
1435 if (abs(cur_dispc.pck - req_pck) <
1436 abs(best_dispc.pck - req_pck)) {
1437 best = cur;
1438 best_dispc = cur_dispc;
1439
1440 if (cur_dispc.pck == req_pck)
1441 goto found;
1442 }
1443 }
1444 }
1445 }
1446found:
1447 if (!match) {
1448 if (min_fck_per_pck) {
1449 DSSERR("Could not find suitable clock settings.\n"
1450 "Turning FCK/PCK constraint off and"
1451 "trying again.\n");
1452 min_fck_per_pck = 0;
1453 goto retry;
1454 }
1455
1456 DSSERR("Could not find suitable clock settings.\n");
1457
1458 return -EINVAL;
1459 }
1460
Archit Taneja1bb47832011-02-24 14:17:30 +05301461 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1462 best.regm_dsi = 0;
1463 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001464
1465 if (dsi_cinfo)
1466 *dsi_cinfo = best;
1467 if (dispc_cinfo)
1468 *dispc_cinfo = best_dispc;
1469
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301470 dsi->cache_req_pck = req_pck;
1471 dsi->cache_clk_freq = 0;
1472 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001473
1474 return 0;
1475}
1476
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301477int dsi_pll_set_clock_div(struct platform_device *dsidev,
1478 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001479{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301480 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001481 int r = 0;
1482 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001483 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001484 u8 regn_start, regn_end, regm_start, regm_end;
1485 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001486
1487 DSSDBGF();
1488
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301489 dsi->current_cinfo.use_sys_clk = cinfo->use_sys_clk;
1490 dsi->current_cinfo.highfreq = cinfo->highfreq;
Tomi Valkeinenb2765092011-04-07 15:28:47 +03001491
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301492 dsi->current_cinfo.fint = cinfo->fint;
1493 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1494 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301495 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301496 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301497 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001498
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301499 dsi->current_cinfo.regn = cinfo->regn;
1500 dsi->current_cinfo.regm = cinfo->regm;
1501 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1502 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001503
1504 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1505
1506 DSSDBG("clkin (%s) rate %ld, highfreq %d\n",
Archit Taneja1bb47832011-02-24 14:17:30 +05301507 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001508 cinfo->clkin,
1509 cinfo->highfreq);
1510
1511 /* DSIPHY == CLKIN4DDR */
1512 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu / %d = %lu\n",
1513 cinfo->regm,
1514 cinfo->regn,
1515 cinfo->clkin,
1516 cinfo->highfreq + 1,
1517 cinfo->clkin4ddr);
1518
1519 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1520 cinfo->clkin4ddr / 1000 / 1000 / 2);
1521
1522 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1523
Archit Taneja1bb47832011-02-24 14:17:30 +05301524 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301525 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1526 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301527 cinfo->dsi_pll_hsdiv_dispc_clk);
1528 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301529 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1530 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301531 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001532
Taneja, Archit49641112011-03-14 23:28:23 -05001533 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1534 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1535 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1536 &regm_dispc_end);
1537 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1538 &regm_dsi_end);
1539
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301540 /* DSI_PLL_AUTOMODE = manual */
1541 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001542
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301543 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001544 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001545 /* DSI_PLL_REGN */
1546 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1547 /* DSI_PLL_REGM */
1548 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1549 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301550 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001551 regm_dispc_start, regm_dispc_end);
1552 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301553 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001554 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301555 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001556
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301557 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001558
1559 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1560 f = cinfo->fint < 1000000 ? 0x3 :
1561 cinfo->fint < 1250000 ? 0x4 :
1562 cinfo->fint < 1500000 ? 0x5 :
1563 cinfo->fint < 1750000 ? 0x6 :
1564 0x7;
1565 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001566
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301567 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Archit Taneja9613c022011-03-22 06:33:36 -05001568
1569 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
1570 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
Archit Taneja1bb47832011-02-24 14:17:30 +05301571 l = FLD_MOD(l, cinfo->use_sys_clk ? 0 : 1,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001572 11, 11); /* DSI_PLL_CLKSEL */
1573 l = FLD_MOD(l, cinfo->highfreq,
1574 12, 12); /* DSI_PLL_HIGHFREQ */
1575 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1576 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1577 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301578 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001579
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301580 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001581
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301582 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001583 DSSERR("dsi pll go bit not going down.\n");
1584 r = -EIO;
1585 goto err;
1586 }
1587
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301588 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001589 DSSERR("cannot lock PLL\n");
1590 r = -EIO;
1591 goto err;
1592 }
1593
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301594 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001595
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301596 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001597 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1598 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1599 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1600 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1601 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1602 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1603 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1604 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1605 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1606 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1607 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1608 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1609 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1610 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301611 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001612
1613 DSSDBG("PLL config done\n");
1614err:
1615 return r;
1616}
1617
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301618int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1619 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001620{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301621 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001622 int r = 0;
1623 enum dsi_pll_power_state pwstate;
1624
1625 DSSDBG("PLL init\n");
1626
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301627 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001628 struct regulator *vdds_dsi;
1629
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301630 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001631
1632 if (IS_ERR(vdds_dsi)) {
1633 DSSERR("can't get VDDS_DSI regulator\n");
1634 return PTR_ERR(vdds_dsi);
1635 }
1636
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301637 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001638 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001639
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301640 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001641 /*
1642 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1643 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301644 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001645
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301646 if (!dsi->vdds_dsi_enabled) {
1647 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001648 if (r)
1649 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301650 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001651 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001652
1653 /* XXX PLL does not come out of reset without this... */
1654 dispc_pck_free_enable(1);
1655
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301656 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001657 DSSERR("PLL not coming out of reset.\n");
1658 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001659 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001660 goto err1;
1661 }
1662
1663 /* XXX ... but if left on, we get problems when planes do not
1664 * fill the whole display. No idea about this */
1665 dispc_pck_free_enable(0);
1666
1667 if (enable_hsclk && enable_hsdiv)
1668 pwstate = DSI_PLL_POWER_ON_ALL;
1669 else if (enable_hsclk)
1670 pwstate = DSI_PLL_POWER_ON_HSCLK;
1671 else if (enable_hsdiv)
1672 pwstate = DSI_PLL_POWER_ON_DIV;
1673 else
1674 pwstate = DSI_PLL_POWER_OFF;
1675
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301676 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001677
1678 if (r)
1679 goto err1;
1680
1681 DSSDBG("PLL init done\n");
1682
1683 return 0;
1684err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301685 if (dsi->vdds_dsi_enabled) {
1686 regulator_disable(dsi->vdds_dsi_reg);
1687 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001688 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001689err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301690 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301691 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001692 return r;
1693}
1694
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301695void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001696{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301697 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1698
1699 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301700 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001701 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301702 WARN_ON(!dsi->vdds_dsi_enabled);
1703 regulator_disable(dsi->vdds_dsi_reg);
1704 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001705 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001706
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301707 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301708 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001709
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001710 DSSDBG("PLL uninit done\n");
1711}
1712
Archit Taneja5a8b5722011-05-12 17:26:29 +05301713static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1714 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001715{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301716 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1717 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301718 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301719 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Taneja067a57e2011-03-02 11:57:25 +05301720
1721 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301722 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001723
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001724 if (dsi_runtime_get(dsidev))
1725 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001726
Archit Taneja5a8b5722011-05-12 17:26:29 +05301727 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001728
1729 seq_printf(s, "dsi pll source = %s\n",
Tomi Valkeinena9a65002011-04-04 10:02:53 +03001730 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001731
1732 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1733
1734 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1735 cinfo->clkin4ddr, cinfo->regm);
1736
Archit Taneja84309f12011-12-12 11:47:41 +05301737 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1738 dss_feat_get_clk_source_name(dsi_module == 0 ?
1739 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1740 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301741 cinfo->dsi_pll_hsdiv_dispc_clk,
1742 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301743 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001744 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001745
Archit Taneja84309f12011-12-12 11:47:41 +05301746 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1747 dss_feat_get_clk_source_name(dsi_module == 0 ?
1748 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1749 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301750 cinfo->dsi_pll_hsdiv_dsi_clk,
1751 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301752 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001753 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001754
Archit Taneja5a8b5722011-05-12 17:26:29 +05301755 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001756
Archit Taneja067a57e2011-03-02 11:57:25 +05301757 seq_printf(s, "dsi fclk source = %s (%s)\n",
1758 dss_get_generic_clk_source_name(dsi_clk_src),
1759 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001760
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301761 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001762
1763 seq_printf(s, "DDR_CLK\t\t%lu\n",
1764 cinfo->clkin4ddr / 4);
1765
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301766 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001767
1768 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1769
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001770 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001771}
1772
Archit Taneja5a8b5722011-05-12 17:26:29 +05301773void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001774{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301775 struct platform_device *dsidev;
1776 int i;
1777
1778 for (i = 0; i < MAX_NUM_DSI; i++) {
1779 dsidev = dsi_get_dsidev_from_id(i);
1780 if (dsidev)
1781 dsi_dump_dsidev_clocks(dsidev, s);
1782 }
1783}
1784
1785#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1786static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1787 struct seq_file *s)
1788{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301789 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001790 unsigned long flags;
1791 struct dsi_irq_stats stats;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301792 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001793
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301794 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001795
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301796 stats = dsi->irq_stats;
1797 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1798 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001799
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301800 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001801
1802 seq_printf(s, "period %u ms\n",
1803 jiffies_to_msecs(jiffies - stats.last_reset));
1804
1805 seq_printf(s, "irqs %d\n", stats.irq_count);
1806#define PIS(x) \
1807 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1808
Archit Taneja5a8b5722011-05-12 17:26:29 +05301809 seq_printf(s, "-- DSI%d interrupts --\n", dsi_module + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001810 PIS(VC0);
1811 PIS(VC1);
1812 PIS(VC2);
1813 PIS(VC3);
1814 PIS(WAKEUP);
1815 PIS(RESYNC);
1816 PIS(PLL_LOCK);
1817 PIS(PLL_UNLOCK);
1818 PIS(PLL_RECALL);
1819 PIS(COMPLEXIO_ERR);
1820 PIS(HS_TX_TIMEOUT);
1821 PIS(LP_RX_TIMEOUT);
1822 PIS(TE_TRIGGER);
1823 PIS(ACK_TRIGGER);
1824 PIS(SYNC_LOST);
1825 PIS(LDO_POWER_GOOD);
1826 PIS(TA_TIMEOUT);
1827#undef PIS
1828
1829#define PIS(x) \
1830 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1831 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1832 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1833 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1834 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1835
1836 seq_printf(s, "-- VC interrupts --\n");
1837 PIS(CS);
1838 PIS(ECC_CORR);
1839 PIS(PACKET_SENT);
1840 PIS(FIFO_TX_OVF);
1841 PIS(FIFO_RX_OVF);
1842 PIS(BTA);
1843 PIS(ECC_NO_CORR);
1844 PIS(FIFO_TX_UDF);
1845 PIS(PP_BUSY_CHANGE);
1846#undef PIS
1847
1848#define PIS(x) \
1849 seq_printf(s, "%-20s %10d\n", #x, \
1850 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1851
1852 seq_printf(s, "-- CIO interrupts --\n");
1853 PIS(ERRSYNCESC1);
1854 PIS(ERRSYNCESC2);
1855 PIS(ERRSYNCESC3);
1856 PIS(ERRESC1);
1857 PIS(ERRESC2);
1858 PIS(ERRESC3);
1859 PIS(ERRCONTROL1);
1860 PIS(ERRCONTROL2);
1861 PIS(ERRCONTROL3);
1862 PIS(STATEULPS1);
1863 PIS(STATEULPS2);
1864 PIS(STATEULPS3);
1865 PIS(ERRCONTENTIONLP0_1);
1866 PIS(ERRCONTENTIONLP1_1);
1867 PIS(ERRCONTENTIONLP0_2);
1868 PIS(ERRCONTENTIONLP1_2);
1869 PIS(ERRCONTENTIONLP0_3);
1870 PIS(ERRCONTENTIONLP1_3);
1871 PIS(ULPSACTIVENOT_ALL0);
1872 PIS(ULPSACTIVENOT_ALL1);
1873#undef PIS
1874}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001875
Archit Taneja5a8b5722011-05-12 17:26:29 +05301876static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001877{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301878 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1879
Archit Taneja5a8b5722011-05-12 17:26:29 +05301880 dsi_dump_dsidev_irqs(dsidev, s);
1881}
1882
1883static void dsi2_dump_irqs(struct seq_file *s)
1884{
1885 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1886
1887 dsi_dump_dsidev_irqs(dsidev, s);
1888}
1889
1890void dsi_create_debugfs_files_irq(struct dentry *debugfs_dir,
1891 const struct file_operations *debug_fops)
1892{
1893 struct platform_device *dsidev;
1894
1895 dsidev = dsi_get_dsidev_from_id(0);
1896 if (dsidev)
1897 debugfs_create_file("dsi1_irqs", S_IRUGO, debugfs_dir,
1898 &dsi1_dump_irqs, debug_fops);
1899
1900 dsidev = dsi_get_dsidev_from_id(1);
1901 if (dsidev)
1902 debugfs_create_file("dsi2_irqs", S_IRUGO, debugfs_dir,
1903 &dsi2_dump_irqs, debug_fops);
1904}
1905#endif
1906
1907static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1908 struct seq_file *s)
1909{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301910#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001911
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001912 if (dsi_runtime_get(dsidev))
1913 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301914 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001915
1916 DUMPREG(DSI_REVISION);
1917 DUMPREG(DSI_SYSCONFIG);
1918 DUMPREG(DSI_SYSSTATUS);
1919 DUMPREG(DSI_IRQSTATUS);
1920 DUMPREG(DSI_IRQENABLE);
1921 DUMPREG(DSI_CTRL);
1922 DUMPREG(DSI_COMPLEXIO_CFG1);
1923 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1924 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1925 DUMPREG(DSI_CLK_CTRL);
1926 DUMPREG(DSI_TIMING1);
1927 DUMPREG(DSI_TIMING2);
1928 DUMPREG(DSI_VM_TIMING1);
1929 DUMPREG(DSI_VM_TIMING2);
1930 DUMPREG(DSI_VM_TIMING3);
1931 DUMPREG(DSI_CLK_TIMING);
1932 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1933 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1934 DUMPREG(DSI_COMPLEXIO_CFG2);
1935 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1936 DUMPREG(DSI_VM_TIMING4);
1937 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1938 DUMPREG(DSI_VM_TIMING5);
1939 DUMPREG(DSI_VM_TIMING6);
1940 DUMPREG(DSI_VM_TIMING7);
1941 DUMPREG(DSI_STOPCLK_TIMING);
1942
1943 DUMPREG(DSI_VC_CTRL(0));
1944 DUMPREG(DSI_VC_TE(0));
1945 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1946 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1947 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1948 DUMPREG(DSI_VC_IRQSTATUS(0));
1949 DUMPREG(DSI_VC_IRQENABLE(0));
1950
1951 DUMPREG(DSI_VC_CTRL(1));
1952 DUMPREG(DSI_VC_TE(1));
1953 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1954 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1955 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1956 DUMPREG(DSI_VC_IRQSTATUS(1));
1957 DUMPREG(DSI_VC_IRQENABLE(1));
1958
1959 DUMPREG(DSI_VC_CTRL(2));
1960 DUMPREG(DSI_VC_TE(2));
1961 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1962 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1963 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1964 DUMPREG(DSI_VC_IRQSTATUS(2));
1965 DUMPREG(DSI_VC_IRQENABLE(2));
1966
1967 DUMPREG(DSI_VC_CTRL(3));
1968 DUMPREG(DSI_VC_TE(3));
1969 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1970 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1971 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1972 DUMPREG(DSI_VC_IRQSTATUS(3));
1973 DUMPREG(DSI_VC_IRQENABLE(3));
1974
1975 DUMPREG(DSI_DSIPHY_CFG0);
1976 DUMPREG(DSI_DSIPHY_CFG1);
1977 DUMPREG(DSI_DSIPHY_CFG2);
1978 DUMPREG(DSI_DSIPHY_CFG5);
1979
1980 DUMPREG(DSI_PLL_CONTROL);
1981 DUMPREG(DSI_PLL_STATUS);
1982 DUMPREG(DSI_PLL_GO);
1983 DUMPREG(DSI_PLL_CONFIGURATION1);
1984 DUMPREG(DSI_PLL_CONFIGURATION2);
1985
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301986 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001987 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001988#undef DUMPREG
1989}
1990
Archit Taneja5a8b5722011-05-12 17:26:29 +05301991static void dsi1_dump_regs(struct seq_file *s)
1992{
1993 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1994
1995 dsi_dump_dsidev_regs(dsidev, s);
1996}
1997
1998static void dsi2_dump_regs(struct seq_file *s)
1999{
2000 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2001
2002 dsi_dump_dsidev_regs(dsidev, s);
2003}
2004
2005void dsi_create_debugfs_files_reg(struct dentry *debugfs_dir,
2006 const struct file_operations *debug_fops)
2007{
2008 struct platform_device *dsidev;
2009
2010 dsidev = dsi_get_dsidev_from_id(0);
2011 if (dsidev)
2012 debugfs_create_file("dsi1_regs", S_IRUGO, debugfs_dir,
2013 &dsi1_dump_regs, debug_fops);
2014
2015 dsidev = dsi_get_dsidev_from_id(1);
2016 if (dsidev)
2017 debugfs_create_file("dsi2_regs", S_IRUGO, debugfs_dir,
2018 &dsi2_dump_regs, debug_fops);
2019}
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002020enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002021 DSI_COMPLEXIO_POWER_OFF = 0x0,
2022 DSI_COMPLEXIO_POWER_ON = 0x1,
2023 DSI_COMPLEXIO_POWER_ULPS = 0x2,
2024};
2025
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302026static int dsi_cio_power(struct platform_device *dsidev,
2027 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002028{
2029 int t = 0;
2030
2031 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302032 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002033
2034 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302035 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2036 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002037 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002038 DSSERR("failed to set complexio power state to "
2039 "%d\n", state);
2040 return -ENODEV;
2041 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002042 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002043 }
2044
2045 return 0;
2046}
2047
Archit Taneja0c656222011-05-16 15:17:09 +05302048static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2049{
2050 int val;
2051
2052 /* line buffer on OMAP3 is 1024 x 24bits */
2053 /* XXX: for some reason using full buffer size causes
2054 * considerable TX slowdown with update sizes that fill the
2055 * whole buffer */
2056 if (!dss_has_feature(FEAT_DSI_GNQ))
2057 return 1023 * 3;
2058
2059 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2060
2061 switch (val) {
2062 case 1:
2063 return 512 * 3; /* 512x24 bits */
2064 case 2:
2065 return 682 * 3; /* 682x24 bits */
2066 case 3:
2067 return 853 * 3; /* 853x24 bits */
2068 case 4:
2069 return 1024 * 3; /* 1024x24 bits */
2070 case 5:
2071 return 1194 * 3; /* 1194x24 bits */
2072 case 6:
2073 return 1365 * 3; /* 1365x24 bits */
2074 default:
2075 BUG();
2076 }
2077}
2078
Tomi Valkeinen48368392011-10-13 11:22:39 +03002079static int dsi_set_lane_config(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002080{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302081 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002082 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2083 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2084 static const enum dsi_lane_function functions[] = {
2085 DSI_LANE_CLK,
2086 DSI_LANE_DATA1,
2087 DSI_LANE_DATA2,
2088 DSI_LANE_DATA3,
2089 DSI_LANE_DATA4,
2090 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002091 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002092 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002093
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302094 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302095
Tomi Valkeinen48368392011-10-13 11:22:39 +03002096 for (i = 0; i < dsi->num_lanes_used; ++i) {
2097 unsigned offset = offsets[i];
2098 unsigned polarity, lane_number;
2099 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302100
Tomi Valkeinen48368392011-10-13 11:22:39 +03002101 for (t = 0; t < dsi->num_lanes_supported; ++t)
2102 if (dsi->lanes[t].function == functions[i])
2103 break;
2104
2105 if (t == dsi->num_lanes_supported)
2106 return -EINVAL;
2107
2108 lane_number = t;
2109 polarity = dsi->lanes[t].polarity;
2110
2111 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2112 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302113 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002114
2115 /* clear the unused lanes */
2116 for (; i < dsi->num_lanes_supported; ++i) {
2117 unsigned offset = offsets[i];
2118
2119 r = FLD_MOD(r, 0, offset + 2, offset);
2120 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2121 }
2122
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302123 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002124
Tomi Valkeinen48368392011-10-13 11:22:39 +03002125 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002126}
2127
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302128static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002129{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302130 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2131
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002132 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302133 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002134 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2135}
2136
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302137static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002138{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302139 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2140
2141 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002142 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2143}
2144
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302145static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002146{
2147 u32 r;
2148 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2149 u32 tlpx_half, tclk_trail, tclk_zero;
2150 u32 tclk_prepare;
2151
2152 /* calculate timings */
2153
2154 /* 1 * DDR_CLK = 2 * UI */
2155
2156 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302157 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002158
2159 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302160 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002161
2162 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302163 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002164
2165 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302166 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002167
2168 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302169 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002170
2171 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302172 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002173
2174 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302175 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002176
2177 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302178 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002179
2180 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302181 ths_prepare, ddr2ns(dsidev, ths_prepare),
2182 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002183 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302184 ths_trail, ddr2ns(dsidev, ths_trail),
2185 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002186
2187 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2188 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302189 tlpx_half, ddr2ns(dsidev, tlpx_half),
2190 tclk_trail, ddr2ns(dsidev, tclk_trail),
2191 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002192 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302193 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002194
2195 /* program timings */
2196
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302197 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002198 r = FLD_MOD(r, ths_prepare, 31, 24);
2199 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2200 r = FLD_MOD(r, ths_trail, 15, 8);
2201 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302202 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002203
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302204 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002205 r = FLD_MOD(r, tlpx_half, 22, 16);
2206 r = FLD_MOD(r, tclk_trail, 15, 8);
2207 r = FLD_MOD(r, tclk_zero, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302208 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002209
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302210 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002211 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302212 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002213}
2214
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002215/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002216static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002217 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002218{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302219 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja75d72472011-05-16 15:17:08 +05302220 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002221 int i;
2222 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002223 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002224
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002225 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002226
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002227 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2228 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002229
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002230 if (mask_p & (1 << i))
2231 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002232
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002233 if (mask_n & (1 << i))
2234 l |= 1 << (i * 2 + (p ? 1 : 0));
2235 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002236
2237 /*
2238 * Bits in REGLPTXSCPDAT4TO0DXDY:
2239 * 17: DY0 18: DX0
2240 * 19: DY1 20: DX1
2241 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302242 * 23: DY3 24: DX3
2243 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002244 */
2245
2246 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302247
2248 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302249 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002250
2251 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302252
2253 /* ENLPTXSCPDAT */
2254 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002255}
2256
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302257static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002258{
2259 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302260 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002261 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302262 /* REGLPTXSCPDAT4TO0DXDY */
2263 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002264}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002265
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002266static int dsi_cio_wait_tx_clk_esc_reset(struct omap_dss_device *dssdev)
2267{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302268 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002269 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2270 int t, i;
2271 bool in_use[DSI_MAX_NR_LANES];
2272 static const u8 offsets_old[] = { 28, 27, 26 };
2273 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2274 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002275
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002276 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2277 offsets = offsets_old;
2278 else
2279 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002280
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002281 for (i = 0; i < dsi->num_lanes_supported; ++i)
2282 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002283
2284 t = 100000;
2285 while (true) {
2286 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002287 int ok;
2288
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302289 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002290
2291 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002292 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2293 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002294 ok++;
2295 }
2296
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002297 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002298 break;
2299
2300 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002301 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2302 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002303 continue;
2304
2305 DSSERR("CIO TXCLKESC%d domain not coming " \
2306 "out of reset\n", i);
2307 }
2308 return -EIO;
2309 }
2310 }
2311
2312 return 0;
2313}
2314
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002315/* return bitmask of enabled lanes, lane0 being the lsb */
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002316static unsigned dsi_get_lane_mask(struct omap_dss_device *dssdev)
2317{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002318 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2319 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2320 unsigned mask = 0;
2321 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002322
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002323 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2324 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2325 mask |= 1 << i;
2326 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002327
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002328 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002329}
2330
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002331static int dsi_cio_init(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002332{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302333 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302334 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002335 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002336 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002337
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002338 DSSDBGF();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002339
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002340 r = dsi->enable_pads(dsidev->id, dsi_get_lane_mask(dssdev));
2341 if (r)
2342 return r;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03002343
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302344 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002345
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002346 /* A dummy read using the SCP interface to any DSIPHY register is
2347 * required after DSIPHY reset to complete the reset of the DSI complex
2348 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302349 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002350
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302351 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002352 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2353 r = -EIO;
2354 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002355 }
2356
Tomi Valkeinen48368392011-10-13 11:22:39 +03002357 r = dsi_set_lane_config(dssdev);
2358 if (r)
2359 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002360
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002361 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302362 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002363 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2364 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2365 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2366 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302367 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002368
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302369 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002370 unsigned mask_p;
2371 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302372
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002373 DSSDBG("manual ulps exit\n");
2374
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002375 /* ULPS is exited by Mark-1 state for 1ms, followed by
2376 * stop state. DSS HW cannot do this via the normal
2377 * ULPS exit sequence, as after reset the DSS HW thinks
2378 * that we are not in ULPS mode, and refuses to send the
2379 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002380 * manually by setting positive lines high and negative lines
2381 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002382 */
2383
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002384 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302385
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002386 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2387 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2388 continue;
2389 mask_p |= 1 << i;
2390 }
Archit Taneja75d72472011-05-16 15:17:08 +05302391
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002392 dsi_cio_enable_lane_override(dssdev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002393 }
2394
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302395 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002396 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002397 goto err_cio_pwr;
2398
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302399 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002400 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2401 r = -ENODEV;
2402 goto err_cio_pwr_dom;
2403 }
2404
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302405 dsi_if_enable(dsidev, true);
2406 dsi_if_enable(dsidev, false);
2407 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002408
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002409 r = dsi_cio_wait_tx_clk_esc_reset(dssdev);
2410 if (r)
2411 goto err_tx_clk_esc_rst;
2412
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302413 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002414 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2415 ktime_t wait = ns_to_ktime(1000 * 1000);
2416 set_current_state(TASK_UNINTERRUPTIBLE);
2417 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2418
2419 /* Disable the override. The lanes should be set to Mark-11
2420 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302421 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002422 }
2423
2424 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302425 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002426
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302427 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002428
Archit Taneja8af6ff02011-09-05 16:48:27 +05302429 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
2430 /* DDR_CLK_ALWAYS_ON */
2431 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
2432 dssdev->panel.dsi_vm_data.ddr_clk_always_on, 13, 13);
2433 }
2434
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302435 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002436
2437 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002438
2439 return 0;
2440
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002441err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302442 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002443err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302444 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002445err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302446 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302447 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002448err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302449 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002450 dsi->disable_pads(dsidev->id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002451 return r;
2452}
2453
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002454static void dsi_cio_uninit(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002455{
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002456 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302457 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2458
Archit Taneja8af6ff02011-09-05 16:48:27 +05302459 /* DDR_CLK_ALWAYS_ON */
2460 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2461
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302462 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2463 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002464 dsi->disable_pads(dsidev->id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002465}
2466
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302467static void dsi_config_tx_fifo(struct platform_device *dsidev,
2468 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002469 enum fifo_size size3, enum fifo_size size4)
2470{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302471 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002472 u32 r = 0;
2473 int add = 0;
2474 int i;
2475
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302476 dsi->vc[0].fifo_size = size1;
2477 dsi->vc[1].fifo_size = size2;
2478 dsi->vc[2].fifo_size = size3;
2479 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002480
2481 for (i = 0; i < 4; i++) {
2482 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302483 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002484
2485 if (add + size > 4) {
2486 DSSERR("Illegal FIFO configuration\n");
2487 BUG();
2488 }
2489
2490 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2491 r |= v << (8 * i);
2492 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2493 add += size;
2494 }
2495
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302496 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002497}
2498
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302499static void dsi_config_rx_fifo(struct platform_device *dsidev,
2500 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002501 enum fifo_size size3, enum fifo_size size4)
2502{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302503 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002504 u32 r = 0;
2505 int add = 0;
2506 int i;
2507
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302508 dsi->vc[0].fifo_size = size1;
2509 dsi->vc[1].fifo_size = size2;
2510 dsi->vc[2].fifo_size = size3;
2511 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002512
2513 for (i = 0; i < 4; i++) {
2514 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302515 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002516
2517 if (add + size > 4) {
2518 DSSERR("Illegal FIFO configuration\n");
2519 BUG();
2520 }
2521
2522 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2523 r |= v << (8 * i);
2524 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2525 add += size;
2526 }
2527
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302528 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002529}
2530
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302531static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002532{
2533 u32 r;
2534
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302535 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002536 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302537 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002538
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302539 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002540 DSSERR("TX_STOP bit not going down\n");
2541 return -EIO;
2542 }
2543
2544 return 0;
2545}
2546
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302547static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002548{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302549 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002550}
2551
2552static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2553{
Archit Taneja2e868db2011-05-12 17:26:28 +05302554 struct dsi_packet_sent_handler_data *vp_data =
2555 (struct dsi_packet_sent_handler_data *) data;
2556 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302557 const int channel = dsi->update_channel;
2558 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002559
Archit Taneja2e868db2011-05-12 17:26:28 +05302560 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2561 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002562}
2563
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302564static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002565{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302566 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302567 DECLARE_COMPLETION_ONSTACK(completion);
2568 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002569 int r = 0;
2570 u8 bit;
2571
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302572 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002573
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302574 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302575 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002576 if (r)
2577 goto err0;
2578
2579 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302580 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002581 if (wait_for_completion_timeout(&completion,
2582 msecs_to_jiffies(10)) == 0) {
2583 DSSERR("Failed to complete previous frame transfer\n");
2584 r = -EIO;
2585 goto err1;
2586 }
2587 }
2588
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302589 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302590 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002591
2592 return 0;
2593err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302594 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302595 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002596err0:
2597 return r;
2598}
2599
2600static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2601{
Archit Taneja2e868db2011-05-12 17:26:28 +05302602 struct dsi_packet_sent_handler_data *l4_data =
2603 (struct dsi_packet_sent_handler_data *) data;
2604 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302605 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002606
Archit Taneja2e868db2011-05-12 17:26:28 +05302607 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2608 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002609}
2610
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302611static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002612{
Archit Taneja2e868db2011-05-12 17:26:28 +05302613 DECLARE_COMPLETION_ONSTACK(completion);
2614 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002615 int r = 0;
2616
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302617 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302618 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002619 if (r)
2620 goto err0;
2621
2622 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302623 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002624 if (wait_for_completion_timeout(&completion,
2625 msecs_to_jiffies(10)) == 0) {
2626 DSSERR("Failed to complete previous l4 transfer\n");
2627 r = -EIO;
2628 goto err1;
2629 }
2630 }
2631
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302632 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302633 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002634
2635 return 0;
2636err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302637 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302638 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002639err0:
2640 return r;
2641}
2642
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302643static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002644{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302645 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2646
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302647 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002648
2649 WARN_ON(in_interrupt());
2650
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302651 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002652 return 0;
2653
Archit Tanejad6049142011-08-22 11:58:08 +05302654 switch (dsi->vc[channel].source) {
2655 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302656 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302657 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302658 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002659 default:
2660 BUG();
2661 }
2662}
2663
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302664static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2665 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002666{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002667 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2668 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002669
2670 enable = enable ? 1 : 0;
2671
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302672 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002673
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302674 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2675 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002676 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2677 return -EIO;
2678 }
2679
2680 return 0;
2681}
2682
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302683static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002684{
2685 u32 r;
2686
2687 DSSDBGF("%d", channel);
2688
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302689 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002690
2691 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2692 DSSERR("VC(%d) busy when trying to configure it!\n",
2693 channel);
2694
2695 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2696 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2697 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2698 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2699 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2700 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2701 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002702 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2703 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002704
2705 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2706 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2707
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302708 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002709}
2710
Archit Tanejad6049142011-08-22 11:58:08 +05302711static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2712 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002713{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302714 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2715
Archit Tanejad6049142011-08-22 11:58:08 +05302716 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002717 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002718
2719 DSSDBGF("%d", channel);
2720
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302721 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002722
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302723 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002724
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002725 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302726 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002727 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002728 return -EIO;
2729 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002730
Archit Tanejad6049142011-08-22 11:58:08 +05302731 /* SOURCE, 0 = L4, 1 = video port */
2732 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002733
Archit Taneja9613c022011-03-22 06:33:36 -05002734 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302735 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2736 bool enable = source == DSI_VC_SOURCE_VP;
2737 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2738 }
Archit Taneja9613c022011-03-22 06:33:36 -05002739
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302740 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002741
Archit Tanejad6049142011-08-22 11:58:08 +05302742 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002743
2744 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002745}
2746
Archit Taneja1ffefe72011-05-12 17:26:24 +05302747void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2748 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002749{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302750 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2751
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002752 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2753
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302754 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002755
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302756 dsi_vc_enable(dsidev, channel, 0);
2757 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002758
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302759 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002760
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302761 dsi_vc_enable(dsidev, channel, 1);
2762 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002763
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302764 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302765
2766 /* start the DDR clock by sending a NULL packet */
2767 if (dssdev->panel.dsi_vm_data.ddr_clk_always_on && enable)
2768 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002769}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002770EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002771
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302772static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002773{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302774 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002775 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302776 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002777 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2778 (val >> 0) & 0xff,
2779 (val >> 8) & 0xff,
2780 (val >> 16) & 0xff,
2781 (val >> 24) & 0xff);
2782 }
2783}
2784
2785static void dsi_show_rx_ack_with_err(u16 err)
2786{
2787 DSSERR("\tACK with ERROR (%#x):\n", err);
2788 if (err & (1 << 0))
2789 DSSERR("\t\tSoT Error\n");
2790 if (err & (1 << 1))
2791 DSSERR("\t\tSoT Sync Error\n");
2792 if (err & (1 << 2))
2793 DSSERR("\t\tEoT Sync Error\n");
2794 if (err & (1 << 3))
2795 DSSERR("\t\tEscape Mode Entry Command Error\n");
2796 if (err & (1 << 4))
2797 DSSERR("\t\tLP Transmit Sync Error\n");
2798 if (err & (1 << 5))
2799 DSSERR("\t\tHS Receive Timeout Error\n");
2800 if (err & (1 << 6))
2801 DSSERR("\t\tFalse Control Error\n");
2802 if (err & (1 << 7))
2803 DSSERR("\t\t(reserved7)\n");
2804 if (err & (1 << 8))
2805 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2806 if (err & (1 << 9))
2807 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2808 if (err & (1 << 10))
2809 DSSERR("\t\tChecksum Error\n");
2810 if (err & (1 << 11))
2811 DSSERR("\t\tData type not recognized\n");
2812 if (err & (1 << 12))
2813 DSSERR("\t\tInvalid VC ID\n");
2814 if (err & (1 << 13))
2815 DSSERR("\t\tInvalid Transmission Length\n");
2816 if (err & (1 << 14))
2817 DSSERR("\t\t(reserved14)\n");
2818 if (err & (1 << 15))
2819 DSSERR("\t\tDSI Protocol Violation\n");
2820}
2821
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302822static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2823 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002824{
2825 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302826 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002827 u32 val;
2828 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302829 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002830 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002831 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302832 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002833 u16 err = FLD_GET(val, 23, 8);
2834 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302835 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002836 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002837 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302838 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002839 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002840 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302841 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002842 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002843 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302844 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002845 } else {
2846 DSSERR("\tunknown datatype 0x%02x\n", dt);
2847 }
2848 }
2849 return 0;
2850}
2851
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302852static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002853{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302854 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2855
2856 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002857 DSSDBG("dsi_vc_send_bta %d\n", channel);
2858
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302859 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002860
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302861 /* RX_FIFO_NOT_EMPTY */
2862 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002863 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302864 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002865 }
2866
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302867 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002868
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002869 /* flush posted write */
2870 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2871
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002872 return 0;
2873}
2874
Archit Taneja1ffefe72011-05-12 17:26:24 +05302875int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002876{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302877 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002878 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002879 int r = 0;
2880 u32 err;
2881
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302882 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002883 &completion, DSI_VC_IRQ_BTA);
2884 if (r)
2885 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002886
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302887 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002888 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002889 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002890 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002891
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302892 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002893 if (r)
2894 goto err2;
2895
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002896 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002897 msecs_to_jiffies(500)) == 0) {
2898 DSSERR("Failed to receive BTA\n");
2899 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002900 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002901 }
2902
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302903 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002904 if (err) {
2905 DSSERR("Error while sending BTA: %x\n", err);
2906 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002907 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002908 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002909err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302910 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002911 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002912err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302913 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002914 &completion, DSI_VC_IRQ_BTA);
2915err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002916 return r;
2917}
2918EXPORT_SYMBOL(dsi_vc_send_bta_sync);
2919
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302920static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2921 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002922{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302923 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002924 u32 val;
2925 u8 data_id;
2926
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302927 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002928
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302929 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002930
2931 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2932 FLD_VAL(ecc, 31, 24);
2933
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302934 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002935}
2936
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302937static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2938 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002939{
2940 u32 val;
2941
2942 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2943
2944/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2945 b1, b2, b3, b4, val); */
2946
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302947 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002948}
2949
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302950static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2951 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002952{
2953 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302954 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002955 int i;
2956 u8 *p;
2957 int r = 0;
2958 u8 b1, b2, b3, b4;
2959
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302960 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002961 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2962
2963 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302964 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002965 DSSERR("unable to send long packet: packet too long.\n");
2966 return -EINVAL;
2967 }
2968
Archit Tanejad6049142011-08-22 11:58:08 +05302969 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002970
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302971 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002972
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002973 p = data;
2974 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302975 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002976 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002977
2978 b1 = *p++;
2979 b2 = *p++;
2980 b3 = *p++;
2981 b4 = *p++;
2982
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302983 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002984 }
2985
2986 i = len % 4;
2987 if (i) {
2988 b1 = 0; b2 = 0; b3 = 0;
2989
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302990 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002991 DSSDBG("\tsending remainder bytes %d\n", i);
2992
2993 switch (i) {
2994 case 3:
2995 b1 = *p++;
2996 b2 = *p++;
2997 b3 = *p++;
2998 break;
2999 case 2:
3000 b1 = *p++;
3001 b2 = *p++;
3002 break;
3003 case 1:
3004 b1 = *p++;
3005 break;
3006 }
3007
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303008 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003009 }
3010
3011 return r;
3012}
3013
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303014static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3015 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003016{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303017 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003018 u32 r;
3019 u8 data_id;
3020
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303021 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003022
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303023 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003024 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3025 channel,
3026 data_type, data & 0xff, (data >> 8) & 0xff);
3027
Archit Tanejad6049142011-08-22 11:58:08 +05303028 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003029
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303030 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003031 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3032 return -EINVAL;
3033 }
3034
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303035 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003036
3037 r = (data_id << 0) | (data << 8) | (ecc << 24);
3038
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303039 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003040
3041 return 0;
3042}
3043
Archit Taneja1ffefe72011-05-12 17:26:24 +05303044int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003045{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303046 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303047
Archit Taneja18b7d092011-09-05 17:01:08 +05303048 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
3049 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003050}
3051EXPORT_SYMBOL(dsi_vc_send_null);
3052
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303053static int dsi_vc_write_nosync_common(struct omap_dss_device *dssdev,
3054 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003055{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303056 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003057 int r;
3058
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303059 if (len == 0) {
3060 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303061 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303062 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3063 } else if (len == 1) {
3064 r = dsi_vc_send_short(dsidev, channel,
3065 type == DSS_DSI_CONTENT_GENERIC ?
3066 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303067 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003068 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303069 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303070 type == DSS_DSI_CONTENT_GENERIC ?
3071 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303072 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003073 data[0] | (data[1] << 8), 0);
3074 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303075 r = dsi_vc_send_long(dsidev, channel,
3076 type == DSS_DSI_CONTENT_GENERIC ?
3077 MIPI_DSI_GENERIC_LONG_WRITE :
3078 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003079 }
3080
3081 return r;
3082}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303083
3084int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3085 u8 *data, int len)
3086{
3087 return dsi_vc_write_nosync_common(dssdev, channel, data, len,
3088 DSS_DSI_CONTENT_DCS);
3089}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003090EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3091
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303092int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
3093 u8 *data, int len)
3094{
3095 return dsi_vc_write_nosync_common(dssdev, channel, data, len,
3096 DSS_DSI_CONTENT_GENERIC);
3097}
3098EXPORT_SYMBOL(dsi_vc_generic_write_nosync);
3099
3100static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3101 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003102{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303103 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003104 int r;
3105
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303106 r = dsi_vc_write_nosync_common(dssdev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003107 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003108 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003109
Archit Taneja1ffefe72011-05-12 17:26:24 +05303110 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003111 if (r)
3112 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003113
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303114 /* RX_FIFO_NOT_EMPTY */
3115 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003116 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303117 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003118 r = -EIO;
3119 goto err;
3120 }
3121
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003122 return 0;
3123err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303124 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003125 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003126 return r;
3127}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303128
3129int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3130 int len)
3131{
3132 return dsi_vc_write_common(dssdev, channel, data, len,
3133 DSS_DSI_CONTENT_DCS);
3134}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003135EXPORT_SYMBOL(dsi_vc_dcs_write);
3136
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303137int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3138 int len)
3139{
3140 return dsi_vc_write_common(dssdev, channel, data, len,
3141 DSS_DSI_CONTENT_GENERIC);
3142}
3143EXPORT_SYMBOL(dsi_vc_generic_write);
3144
Archit Taneja1ffefe72011-05-12 17:26:24 +05303145int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003146{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303147 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003148}
3149EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3150
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303151int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel)
3152{
3153 return dsi_vc_generic_write(dssdev, channel, NULL, 0);
3154}
3155EXPORT_SYMBOL(dsi_vc_generic_write_0);
3156
Archit Taneja1ffefe72011-05-12 17:26:24 +05303157int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3158 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003159{
3160 u8 buf[2];
3161 buf[0] = dcs_cmd;
3162 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303163 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003164}
3165EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3166
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303167int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
3168 u8 param)
3169{
3170 return dsi_vc_generic_write(dssdev, channel, &param, 1);
3171}
3172EXPORT_SYMBOL(dsi_vc_generic_write_1);
3173
3174int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
3175 u8 param1, u8 param2)
3176{
3177 u8 buf[2];
3178 buf[0] = param1;
3179 buf[1] = param2;
3180 return dsi_vc_generic_write(dssdev, channel, buf, 2);
3181}
3182EXPORT_SYMBOL(dsi_vc_generic_write_2);
3183
Archit Tanejab8509752011-08-30 15:48:23 +05303184static int dsi_vc_dcs_send_read_request(struct omap_dss_device *dssdev,
3185 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003186{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303187 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303188 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303189 int r;
3190
3191 if (dsi->debug_read)
3192 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3193 channel, dcs_cmd);
3194
3195 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3196 if (r) {
3197 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3198 " failed\n", channel, dcs_cmd);
3199 return r;
3200 }
3201
3202 return 0;
3203}
3204
Archit Tanejab3b89c02011-08-30 16:07:39 +05303205static int dsi_vc_generic_send_read_request(struct omap_dss_device *dssdev,
3206 int channel, u8 *reqdata, int reqlen)
3207{
3208 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3209 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3210 u16 data;
3211 u8 data_type;
3212 int r;
3213
3214 if (dsi->debug_read)
3215 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3216 channel, reqlen);
3217
3218 if (reqlen == 0) {
3219 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3220 data = 0;
3221 } else if (reqlen == 1) {
3222 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3223 data = reqdata[0];
3224 } else if (reqlen == 2) {
3225 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3226 data = reqdata[0] | (reqdata[1] << 8);
3227 } else {
3228 BUG();
3229 }
3230
3231 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3232 if (r) {
3233 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3234 " failed\n", channel, reqlen);
3235 return r;
3236 }
3237
3238 return 0;
3239}
3240
3241static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3242 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303243{
3244 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003245 u32 val;
3246 u8 dt;
3247 int r;
3248
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003249 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303250 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003251 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003252 r = -EIO;
3253 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003254 }
3255
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303256 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303257 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003258 DSSDBG("\theader: %08x\n", val);
3259 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303260 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003261 u16 err = FLD_GET(val, 23, 8);
3262 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003263 r = -EIO;
3264 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003265
Archit Tanejab3b89c02011-08-30 16:07:39 +05303266 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3267 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3268 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003269 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303270 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303271 DSSDBG("\t%s short response, 1 byte: %02x\n",
3272 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3273 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003274
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003275 if (buflen < 1) {
3276 r = -EIO;
3277 goto err;
3278 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003279
3280 buf[0] = data;
3281
3282 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303283 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3284 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3285 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003286 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303287 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303288 DSSDBG("\t%s short response, 2 byte: %04x\n",
3289 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3290 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003291
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003292 if (buflen < 2) {
3293 r = -EIO;
3294 goto err;
3295 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003296
3297 buf[0] = data & 0xff;
3298 buf[1] = (data >> 8) & 0xff;
3299
3300 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303301 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3302 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3303 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003304 int w;
3305 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303306 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303307 DSSDBG("\t%s long response, len %d\n",
3308 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3309 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003310
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003311 if (len > buflen) {
3312 r = -EIO;
3313 goto err;
3314 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003315
3316 /* two byte checksum ends the packet, not included in len */
3317 for (w = 0; w < len + 2;) {
3318 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303319 val = dsi_read_reg(dsidev,
3320 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303321 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003322 DSSDBG("\t\t%02x %02x %02x %02x\n",
3323 (val >> 0) & 0xff,
3324 (val >> 8) & 0xff,
3325 (val >> 16) & 0xff,
3326 (val >> 24) & 0xff);
3327
3328 for (b = 0; b < 4; ++b) {
3329 if (w < len)
3330 buf[w] = (val >> (b * 8)) & 0xff;
3331 /* we discard the 2 byte checksum */
3332 ++w;
3333 }
3334 }
3335
3336 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003337 } else {
3338 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003339 r = -EIO;
3340 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003341 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003342
3343 BUG();
3344err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303345 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3346 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003347
Archit Tanejab8509752011-08-30 15:48:23 +05303348 return r;
3349}
3350
3351int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3352 u8 *buf, int buflen)
3353{
3354 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3355 int r;
3356
3357 r = dsi_vc_dcs_send_read_request(dssdev, channel, dcs_cmd);
3358 if (r)
3359 goto err;
3360
3361 r = dsi_vc_send_bta_sync(dssdev, channel);
3362 if (r)
3363 goto err;
3364
Archit Tanejab3b89c02011-08-30 16:07:39 +05303365 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3366 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303367 if (r < 0)
3368 goto err;
3369
3370 if (r != buflen) {
3371 r = -EIO;
3372 goto err;
3373 }
3374
3375 return 0;
3376err:
3377 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3378 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003379}
3380EXPORT_SYMBOL(dsi_vc_dcs_read);
3381
Archit Tanejab3b89c02011-08-30 16:07:39 +05303382static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3383 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3384{
3385 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3386 int r;
3387
3388 r = dsi_vc_generic_send_read_request(dssdev, channel, reqdata, reqlen);
3389 if (r)
3390 return r;
3391
3392 r = dsi_vc_send_bta_sync(dssdev, channel);
3393 if (r)
3394 return r;
3395
3396 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3397 DSS_DSI_CONTENT_GENERIC);
3398 if (r < 0)
3399 return r;
3400
3401 if (r != buflen) {
3402 r = -EIO;
3403 return r;
3404 }
3405
3406 return 0;
3407}
3408
3409int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
3410 int buflen)
3411{
3412 int r;
3413
3414 r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen);
3415 if (r) {
3416 DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel);
3417 return r;
3418 }
3419
3420 return 0;
3421}
3422EXPORT_SYMBOL(dsi_vc_generic_read_0);
3423
3424int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
3425 u8 *buf, int buflen)
3426{
3427 int r;
3428
3429 r = dsi_vc_generic_read(dssdev, channel, &param, 1, buf, buflen);
3430 if (r) {
3431 DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel);
3432 return r;
3433 }
3434
3435 return 0;
3436}
3437EXPORT_SYMBOL(dsi_vc_generic_read_1);
3438
3439int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
3440 u8 param1, u8 param2, u8 *buf, int buflen)
3441{
3442 int r;
3443 u8 reqdata[2];
3444
3445 reqdata[0] = param1;
3446 reqdata[1] = param2;
3447
3448 r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen);
3449 if (r) {
3450 DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel);
3451 return r;
3452 }
3453
3454 return 0;
3455}
3456EXPORT_SYMBOL(dsi_vc_generic_read_2);
3457
Archit Taneja1ffefe72011-05-12 17:26:24 +05303458int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3459 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003460{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303461 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3462
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303463 return dsi_vc_send_short(dsidev, channel,
3464 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003465}
3466EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3467
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303468static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003469{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303470 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003471 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003472 int r, i;
3473 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003474
3475 DSSDBGF();
3476
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303477 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003478
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303479 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003480
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303481 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003482 return 0;
3483
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003484 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303485 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003486 dsi_if_enable(dsidev, 0);
3487 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3488 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003489 }
3490
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303491 dsi_sync_vc(dsidev, 0);
3492 dsi_sync_vc(dsidev, 1);
3493 dsi_sync_vc(dsidev, 2);
3494 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003495
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303496 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003497
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303498 dsi_vc_enable(dsidev, 0, false);
3499 dsi_vc_enable(dsidev, 1, false);
3500 dsi_vc_enable(dsidev, 2, false);
3501 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003502
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303503 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003504 DSSERR("HS busy when enabling ULPS\n");
3505 return -EIO;
3506 }
3507
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303508 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003509 DSSERR("LP busy when enabling ULPS\n");
3510 return -EIO;
3511 }
3512
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303513 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003514 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3515 if (r)
3516 return r;
3517
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003518 mask = 0;
3519
3520 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3521 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3522 continue;
3523 mask |= 1 << i;
3524 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003525 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3526 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003527 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003528
Tomi Valkeinena702c852011-10-12 10:10:21 +03003529 /* flush posted write and wait for SCP interface to finish the write */
3530 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003531
3532 if (wait_for_completion_timeout(&completion,
3533 msecs_to_jiffies(1000)) == 0) {
3534 DSSERR("ULPS enable timeout\n");
3535 r = -EIO;
3536 goto err;
3537 }
3538
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303539 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003540 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3541
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003542 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003543 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003544
Tomi Valkeinena702c852011-10-12 10:10:21 +03003545 /* flush posted write and wait for SCP interface to finish the write */
3546 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003547
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303548 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003549
3550 dsi_if_enable(dsidev, false);
3551
3552 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303553
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003554 return 0;
3555
3556err:
3557 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303558 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3559 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003560}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003561
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003562static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3563 unsigned ticks, bool x4, bool x16)
3564{
3565 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003566 unsigned long total_ticks;
3567 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303568
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003569 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303570
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003571 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003572 fck = dsi_fclk_rate(dsidev);
3573
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003574 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303575 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003576 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003577 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3578 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3579 dsi_write_reg(dsidev, DSI_TIMING2, r);
3580
3581 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3582
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003583 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3584 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303585 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3586 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003587}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003588
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003589static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3590 bool x8, bool x16)
3591{
3592 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003593 unsigned long total_ticks;
3594 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303595
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003596 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303597
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003598 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003599 fck = dsi_fclk_rate(dsidev);
3600
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003601 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303602 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003603 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003604 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3605 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3606 dsi_write_reg(dsidev, DSI_TIMING1, r);
3607
3608 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3609
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003610 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3611 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303612 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3613 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003614}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003615
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003616static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3617 unsigned ticks, bool x4, bool x16)
3618{
3619 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003620 unsigned long total_ticks;
3621 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303622
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003623 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303624
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003625 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003626 fck = dsi_fclk_rate(dsidev);
3627
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003628 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303629 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003630 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003631 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3632 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3633 dsi_write_reg(dsidev, DSI_TIMING1, r);
3634
3635 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3636
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003637 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3638 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303639 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3640 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003641}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003642
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003643static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3644 unsigned ticks, bool x4, bool x16)
3645{
3646 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003647 unsigned long total_ticks;
3648 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303649
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003650 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303651
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003652 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003653 fck = dsi_get_txbyteclkhs(dsidev);
3654
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003655 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303656 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003657 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003658 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3659 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3660 dsi_write_reg(dsidev, DSI_TIMING2, r);
3661
3662 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3663
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003664 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3665 total_ticks,
3666 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303667 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003668}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303669
3670static void dsi_config_vp_num_line_buffers(struct omap_dss_device *dssdev)
3671{
3672 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3673 int num_line_buffers;
3674
3675 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3676 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
3677 unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
3678 struct omap_video_timings *timings = &dssdev->panel.timings;
3679 /*
3680 * Don't use line buffers if width is greater than the video
3681 * port's line buffer size
3682 */
3683 if (line_buf_size <= timings->x_res * bpp / 8)
3684 num_line_buffers = 0;
3685 else
3686 num_line_buffers = 2;
3687 } else {
3688 /* Use maximum number of line buffers in command mode */
3689 num_line_buffers = 2;
3690 }
3691
3692 /* LINE_BUFFER */
3693 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3694}
3695
3696static void dsi_config_vp_sync_events(struct omap_dss_device *dssdev)
3697{
3698 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3699 int de_pol = dssdev->panel.dsi_vm_data.vp_de_pol;
3700 int hsync_pol = dssdev->panel.dsi_vm_data.vp_hsync_pol;
3701 int vsync_pol = dssdev->panel.dsi_vm_data.vp_vsync_pol;
3702 bool vsync_end = dssdev->panel.dsi_vm_data.vp_vsync_end;
3703 bool hsync_end = dssdev->panel.dsi_vm_data.vp_hsync_end;
3704 u32 r;
3705
3706 r = dsi_read_reg(dsidev, DSI_CTRL);
3707 r = FLD_MOD(r, de_pol, 9, 9); /* VP_DE_POL */
3708 r = FLD_MOD(r, hsync_pol, 10, 10); /* VP_HSYNC_POL */
3709 r = FLD_MOD(r, vsync_pol, 11, 11); /* VP_VSYNC_POL */
3710 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
3711 r = FLD_MOD(r, vsync_end, 16, 16); /* VP_VSYNC_END */
3712 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
3713 r = FLD_MOD(r, hsync_end, 18, 18); /* VP_HSYNC_END */
3714 dsi_write_reg(dsidev, DSI_CTRL, r);
3715}
3716
3717static void dsi_config_blanking_modes(struct omap_dss_device *dssdev)
3718{
3719 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3720 int blanking_mode = dssdev->panel.dsi_vm_data.blanking_mode;
3721 int hfp_blanking_mode = dssdev->panel.dsi_vm_data.hfp_blanking_mode;
3722 int hbp_blanking_mode = dssdev->panel.dsi_vm_data.hbp_blanking_mode;
3723 int hsa_blanking_mode = dssdev->panel.dsi_vm_data.hsa_blanking_mode;
3724 u32 r;
3725
3726 /*
3727 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3728 * 1 = Long blanking packets are sent in corresponding blanking periods
3729 */
3730 r = dsi_read_reg(dsidev, DSI_CTRL);
3731 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3732 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3733 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3734 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3735 dsi_write_reg(dsidev, DSI_CTRL, r);
3736}
3737
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003738static int dsi_proto_config(struct omap_dss_device *dssdev)
3739{
3740 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3741 u32 r;
3742 int buswidth = 0;
3743
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303744 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003745 DSI_FIFO_SIZE_32,
3746 DSI_FIFO_SIZE_32,
3747 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003748
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303749 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003750 DSI_FIFO_SIZE_32,
3751 DSI_FIFO_SIZE_32,
3752 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003753
3754 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303755 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3756 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3757 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3758 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003759
Archit Tanejaa3b3cc22011-09-08 18:42:16 +05303760 switch (dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003761 case 16:
3762 buswidth = 0;
3763 break;
3764 case 18:
3765 buswidth = 1;
3766 break;
3767 case 24:
3768 buswidth = 2;
3769 break;
3770 default:
3771 BUG();
3772 }
3773
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303774 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003775 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3776 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3777 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3778 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3779 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3780 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003781 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3782 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003783 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3784 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3785 /* DCS_CMD_CODE, 1=start, 0=continue */
3786 r = FLD_MOD(r, 0, 25, 25);
3787 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003788
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303789 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003790
Archit Taneja8af6ff02011-09-05 16:48:27 +05303791 dsi_config_vp_num_line_buffers(dssdev);
3792
3793 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3794 dsi_config_vp_sync_events(dssdev);
3795 dsi_config_blanking_modes(dssdev);
3796 }
3797
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303798 dsi_vc_initial_config(dsidev, 0);
3799 dsi_vc_initial_config(dsidev, 1);
3800 dsi_vc_initial_config(dsidev, 2);
3801 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003802
3803 return 0;
3804}
3805
3806static void dsi_proto_timings(struct omap_dss_device *dssdev)
3807{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303808 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinendb186442011-10-13 16:12:29 +03003809 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003810 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3811 unsigned tclk_pre, tclk_post;
3812 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3813 unsigned ths_trail, ths_exit;
3814 unsigned ddr_clk_pre, ddr_clk_post;
3815 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3816 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03003817 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003818 u32 r;
3819
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303820 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003821 ths_prepare = FLD_GET(r, 31, 24);
3822 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3823 ths_zero = ths_prepare_ths_zero - ths_prepare;
3824 ths_trail = FLD_GET(r, 15, 8);
3825 ths_exit = FLD_GET(r, 7, 0);
3826
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303827 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003828 tlpx = FLD_GET(r, 22, 16) * 2;
3829 tclk_trail = FLD_GET(r, 15, 8);
3830 tclk_zero = FLD_GET(r, 7, 0);
3831
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303832 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003833 tclk_prepare = FLD_GET(r, 7, 0);
3834
3835 /* min 8*UI */
3836 tclk_pre = 20;
3837 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303838 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003839
Archit Taneja8af6ff02011-09-05 16:48:27 +05303840 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003841
3842 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3843 4);
3844 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3845
3846 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3847 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3848
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303849 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003850 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3851 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303852 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003853
3854 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3855 ddr_clk_pre,
3856 ddr_clk_post);
3857
3858 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3859 DIV_ROUND_UP(ths_prepare, 4) +
3860 DIV_ROUND_UP(ths_zero + 3, 4);
3861
3862 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3863
3864 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3865 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303866 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003867
3868 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3869 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303870
3871 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3872 /* TODO: Implement a video mode check_timings function */
3873 int hsa = dssdev->panel.dsi_vm_data.hsa;
3874 int hfp = dssdev->panel.dsi_vm_data.hfp;
3875 int hbp = dssdev->panel.dsi_vm_data.hbp;
3876 int vsa = dssdev->panel.dsi_vm_data.vsa;
3877 int vfp = dssdev->panel.dsi_vm_data.vfp;
3878 int vbp = dssdev->panel.dsi_vm_data.vbp;
3879 int window_sync = dssdev->panel.dsi_vm_data.window_sync;
3880 bool hsync_end = dssdev->panel.dsi_vm_data.vp_hsync_end;
3881 struct omap_video_timings *timings = &dssdev->panel.timings;
3882 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
3883 int tl, t_he, width_bytes;
3884
3885 t_he = hsync_end ?
3886 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
3887
3888 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3889
3890 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
3891 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
3892 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
3893
3894 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
3895 hfp, hsync_end ? hsa : 0, tl);
3896 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
3897 vsa, timings->y_res);
3898
3899 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3900 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
3901 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
3902 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
3903 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
3904
3905 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
3906 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
3907 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
3908 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
3909 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
3910 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
3911
3912 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
3913 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
3914 r = FLD_MOD(r, tl, 31, 16); /* TL */
3915 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
3916 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003917}
3918
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03003919int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
3920 const struct omap_dsi_pin_config *pin_cfg)
3921{
3922 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3923 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3924 int num_pins;
3925 const int *pins;
3926 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
3927 int num_lanes;
3928 int i;
3929
3930 static const enum dsi_lane_function functions[] = {
3931 DSI_LANE_CLK,
3932 DSI_LANE_DATA1,
3933 DSI_LANE_DATA2,
3934 DSI_LANE_DATA3,
3935 DSI_LANE_DATA4,
3936 };
3937
3938 num_pins = pin_cfg->num_pins;
3939 pins = pin_cfg->pins;
3940
3941 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
3942 || num_pins % 2 != 0)
3943 return -EINVAL;
3944
3945 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
3946 lanes[i].function = DSI_LANE_UNUSED;
3947
3948 num_lanes = 0;
3949
3950 for (i = 0; i < num_pins; i += 2) {
3951 u8 lane, pol;
3952 int dx, dy;
3953
3954 dx = pins[i];
3955 dy = pins[i + 1];
3956
3957 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
3958 return -EINVAL;
3959
3960 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
3961 return -EINVAL;
3962
3963 if (dx & 1) {
3964 if (dy != dx - 1)
3965 return -EINVAL;
3966 pol = 1;
3967 } else {
3968 if (dy != dx + 1)
3969 return -EINVAL;
3970 pol = 0;
3971 }
3972
3973 lane = dx / 2;
3974
3975 lanes[lane].function = functions[i / 2];
3976 lanes[lane].polarity = pol;
3977 num_lanes++;
3978 }
3979
3980 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
3981 dsi->num_lanes_used = num_lanes;
3982
3983 return 0;
3984}
3985EXPORT_SYMBOL(omapdss_dsi_configure_pins);
3986
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003987int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303988{
3989 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3990 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
3991 u8 data_type;
3992 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02003993 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303994
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003995 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3996 switch (dssdev->panel.dsi_pix_fmt) {
3997 case OMAP_DSS_DSI_FMT_RGB888:
3998 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
3999 break;
4000 case OMAP_DSS_DSI_FMT_RGB666:
4001 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4002 break;
4003 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4004 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4005 break;
4006 case OMAP_DSS_DSI_FMT_RGB565:
4007 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4008 break;
4009 default:
4010 BUG();
4011 };
Archit Taneja8af6ff02011-09-05 16:48:27 +05304012
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004013 dsi_if_enable(dsidev, false);
4014 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304015
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004016 /* MODE, 1 = video mode */
4017 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304018
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004019 word_count = DIV_ROUND_UP(dssdev->panel.timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304020
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004021 dsi_vc_write_long_header(dsidev, channel, data_type,
4022 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304023
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004024 dsi_vc_enable(dsidev, channel, true);
4025 dsi_if_enable(dsidev, true);
4026 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304027
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004028 r = dss_mgr_enable(dssdev->manager);
4029 if (r) {
4030 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
4031 dsi_if_enable(dsidev, false);
4032 dsi_vc_enable(dsidev, channel, false);
4033 }
4034
4035 return r;
4036 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304037
4038 return 0;
4039}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004040EXPORT_SYMBOL(dsi_enable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304041
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004042void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304043{
4044 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4045
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004046 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
4047 dsi_if_enable(dsidev, false);
4048 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304049
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004050 /* MODE, 0 = command mode */
4051 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304052
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004053 dsi_vc_enable(dsidev, channel, true);
4054 dsi_if_enable(dsidev, true);
4055 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304056
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02004057 dss_mgr_disable(dssdev->manager);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304058}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004059EXPORT_SYMBOL(dsi_disable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304060
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004061static void dsi_update_screen_dispc(struct omap_dss_device *dssdev,
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004062 u16 w, u16 h)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004063{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304064 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304065 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004066 unsigned bytespp;
4067 unsigned bytespl;
4068 unsigned bytespf;
4069 unsigned total_len;
4070 unsigned packet_payload;
4071 unsigned packet_len;
4072 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004073 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304074 const unsigned channel = dsi->update_channel;
Archit Taneja0c656222011-05-16 15:17:09 +05304075 const unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004076
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004077 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004078
Archit Tanejad6049142011-08-22 11:58:08 +05304079 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004080
Archit Tanejaa3b3cc22011-09-08 18:42:16 +05304081 bytespp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004082 bytespl = w * bytespp;
4083 bytespf = bytespl * h;
4084
4085 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4086 * number of lines in a packet. See errata about VP_CLK_RATIO */
4087
4088 if (bytespf < line_buf_size)
4089 packet_payload = bytespf;
4090 else
4091 packet_payload = (line_buf_size) / bytespl * bytespl;
4092
4093 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4094 total_len = (bytespf / packet_payload) * packet_len;
4095
4096 if (bytespf % packet_payload)
4097 total_len += (bytespf % packet_payload) + 1;
4098
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004099 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304100 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004101
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304102 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304103 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004104
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304105 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004106 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4107 else
4108 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304109 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004110
4111 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4112 * because DSS interrupts are not capable of waking up the CPU and the
4113 * framedone interrupt could be delayed for quite a long time. I think
4114 * the same goes for any DSS interrupts, but for some reason I have not
4115 * seen the problem anywhere else than here.
4116 */
4117 dispc_disable_sidle();
4118
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304119 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004120
Archit Taneja49dbf582011-05-16 15:17:07 +05304121 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4122 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004123 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004124
Tomi Valkeinen1cb00172011-11-18 11:14:01 +02004125 dss_mgr_start_update(dssdev->manager);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004126
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304127 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004128 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4129 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304130 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004131
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304132 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004133
4134#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304135 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004136#endif
4137 }
4138}
4139
4140#ifdef DSI_CATCH_MISSING_TE
4141static void dsi_te_timeout(unsigned long arg)
4142{
4143 DSSERR("TE not received for 250ms!\n");
4144}
4145#endif
4146
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304147static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004148{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304149 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4150
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004151 /* SIDLEMODE back to smart-idle */
4152 dispc_enable_sidle();
4153
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304154 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004155 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304156 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004157 }
4158
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304159 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004160
4161 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304162 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004163}
4164
4165static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4166{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304167 struct dsi_data *dsi = container_of(work, struct dsi_data,
4168 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004169 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4170 * 250ms which would conflict with this timeout work. What should be
4171 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004172 * possibly scheduled framedone work. However, cancelling the transfer
4173 * on the HW is buggy, and would probably require resetting the whole
4174 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004175
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004176 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004177
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304178 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004179}
4180
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004181static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004182{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304183 struct omap_dss_device *dssdev = (struct omap_dss_device *) data;
4184 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304185 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4186
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004187 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4188 * turns itself off. However, DSI still has the pixels in its buffers,
4189 * and is sending the data.
4190 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004191
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304192 __cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004193
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304194 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004195
Archit Tanejacf398fb2011-03-23 09:59:34 +00004196#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
4197 dispc_fake_vsync_irq();
4198#endif
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004199}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004200
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004201int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004202 void (*callback)(int, void *), void *data)
4203{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304204 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304205 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004206 u16 dw, dh;
4207
4208 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304209
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304210 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004211
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004212 dsi->framedone_callback = callback;
4213 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004214
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004215 dssdev->driver->get_resolution(dssdev, &dw, &dh);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004216
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004217#ifdef DEBUG
4218 dsi->update_bytes = dw * dh *
4219 dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt) / 8;
4220#endif
4221 dsi_update_screen_dispc(dssdev, dw, dh);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004222
4223 return 0;
4224}
4225EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004226
4227/* Display funcs */
4228
4229static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
4230{
4231 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304232
Archit Taneja8af6ff02011-09-05 16:48:27 +05304233 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004234 u16 dw, dh;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304235 u32 irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004236 struct omap_video_timings timings = {
4237 .hsw = 1,
4238 .hfp = 1,
4239 .hbp = 1,
4240 .vsw = 1,
4241 .vfp = 0,
4242 .vbp = 0,
4243 };
4244
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004245 dssdev->driver->get_resolution(dssdev, &dw, &dh);
4246 timings.x_res = dw;
4247 timings.y_res = dh;
4248
Archit Taneja8af6ff02011-09-05 16:48:27 +05304249 irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ?
4250 DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2;
4251
4252 r = omap_dispc_register_isr(dsi_framedone_irq_callback,
4253 (void *) dssdev, irq);
4254 if (r) {
4255 DSSERR("can't get FRAMEDONE irq\n");
4256 return r;
4257 }
4258
4259 dispc_mgr_enable_stallmode(dssdev->manager->id, true);
4260 dispc_mgr_enable_fifohandcheck(dssdev->manager->id, 1);
4261
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03004262 dispc_mgr_set_lcd_timings(dssdev->manager->id, &timings);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304263 } else {
4264 dispc_mgr_enable_stallmode(dssdev->manager->id, false);
4265 dispc_mgr_enable_fifohandcheck(dssdev->manager->id, 0);
4266
4267 dispc_mgr_set_lcd_timings(dssdev->manager->id,
4268 &dssdev->panel.timings);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004269 }
4270
Archit Taneja8af6ff02011-09-05 16:48:27 +05304271 dispc_mgr_set_lcd_display_type(dssdev->manager->id,
4272 OMAP_DSS_LCD_DISPLAY_TFT);
4273 dispc_mgr_set_tft_data_lines(dssdev->manager->id,
4274 dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004275 return 0;
4276}
4277
4278static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
4279{
Archit Taneja8af6ff02011-09-05 16:48:27 +05304280 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
4281 u32 irq;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304282
Archit Taneja8af6ff02011-09-05 16:48:27 +05304283 irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ?
4284 DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304285
Archit Taneja8af6ff02011-09-05 16:48:27 +05304286 omap_dispc_unregister_isr(dsi_framedone_irq_callback,
4287 (void *) dssdev, irq);
4288 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004289}
4290
4291static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
4292{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304293 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004294 struct dsi_clock_info cinfo;
4295 int r;
4296
Archit Taneja1bb47832011-02-24 14:17:30 +05304297 /* we always use DSS_CLK_SYSCK as input clock */
4298 cinfo.use_sys_clk = true;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02004299 cinfo.regn = dssdev->clocks.dsi.regn;
4300 cinfo.regm = dssdev->clocks.dsi.regm;
4301 cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
4302 cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00004303 r = dsi_calc_clock_rates(dssdev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004304 if (r) {
4305 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004306 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004307 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004308
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304309 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004310 if (r) {
4311 DSSERR("Failed to set dsi clocks\n");
4312 return r;
4313 }
4314
4315 return 0;
4316}
4317
4318static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
4319{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304320 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004321 struct dispc_clock_info dispc_cinfo;
4322 int r;
4323 unsigned long long fck;
4324
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304325 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004326
Archit Tanejae8881662011-04-12 13:52:24 +05304327 dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
4328 dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004329
4330 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4331 if (r) {
4332 DSSERR("Failed to calc dispc clocks\n");
4333 return r;
4334 }
4335
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03004336 r = dispc_mgr_set_clock_div(dssdev->manager->id, &dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004337 if (r) {
4338 DSSERR("Failed to set dispc clocks\n");
4339 return r;
4340 }
4341
4342 return 0;
4343}
4344
4345static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
4346{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304347 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304348 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004349 int r;
4350
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304351 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004352 if (r)
4353 goto err0;
4354
4355 r = dsi_configure_dsi_clocks(dssdev);
4356 if (r)
4357 goto err1;
4358
Archit Tanejae8881662011-04-12 13:52:24 +05304359 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304360 dss_select_dsi_clk_source(dsi_module, dssdev->clocks.dsi.dsi_fclk_src);
Archit Taneja9613c022011-03-22 06:33:36 -05004361 dss_select_lcd_clk_source(dssdev->manager->id,
Archit Tanejae8881662011-04-12 13:52:24 +05304362 dssdev->clocks.dispc.channel.lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004363
4364 DSSDBG("PLL OK\n");
4365
4366 r = dsi_configure_dispc_clocks(dssdev);
4367 if (r)
4368 goto err2;
4369
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03004370 r = dsi_cio_init(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004371 if (r)
4372 goto err2;
4373
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304374 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004375
4376 dsi_proto_timings(dssdev);
4377 dsi_set_lp_clk_divisor(dssdev);
4378
4379 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304380 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004381
4382 r = dsi_proto_config(dssdev);
4383 if (r)
4384 goto err3;
4385
4386 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304387 dsi_vc_enable(dsidev, 0, 1);
4388 dsi_vc_enable(dsidev, 1, 1);
4389 dsi_vc_enable(dsidev, 2, 1);
4390 dsi_vc_enable(dsidev, 3, 1);
4391 dsi_if_enable(dsidev, 1);
4392 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004393
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004394 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004395err3:
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004396 dsi_cio_uninit(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004397err2:
Archit Taneja89a35e52011-04-12 13:52:23 +05304398 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304399 dss_select_dsi_clk_source(dsi_module, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004400 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
4401
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004402err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304403 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004404err0:
4405 return r;
4406}
4407
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004408static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004409 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004410{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304411 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304412 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304413 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304414
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304415 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304416 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004417
Ville Syrjäläd7370102010-04-22 22:50:09 +02004418 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304419 dsi_if_enable(dsidev, 0);
4420 dsi_vc_enable(dsidev, 0, 0);
4421 dsi_vc_enable(dsidev, 1, 0);
4422 dsi_vc_enable(dsidev, 2, 0);
4423 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004424
Archit Taneja89a35e52011-04-12 13:52:23 +05304425 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304426 dss_select_dsi_clk_source(dsi_module, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004427 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004428 dsi_cio_uninit(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304429 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004430}
4431
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004432int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004433{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304434 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304435 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004436 int r = 0;
4437
4438 DSSDBG("dsi_display_enable\n");
4439
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304440 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004441
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304442 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004443
Tomi Valkeinen05e1d602011-06-23 16:38:21 +03004444 if (dssdev->manager == NULL) {
4445 DSSERR("failed to enable display: no manager\n");
4446 r = -ENODEV;
4447 goto err_start_dev;
4448 }
4449
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004450 r = omap_dss_start_device(dssdev);
4451 if (r) {
4452 DSSERR("failed to start device\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004453 goto err_start_dev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004454 }
4455
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004456 r = dsi_runtime_get(dsidev);
4457 if (r)
4458 goto err_get_dsi;
4459
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304460 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004461
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004462 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004463
4464 r = dsi_display_init_dispc(dssdev);
4465 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004466 goto err_init_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004467
4468 r = dsi_display_init_dsi(dssdev);
4469 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004470 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004471
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304472 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004473
4474 return 0;
4475
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004476err_init_dsi:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004477 dsi_display_uninit_dispc(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004478err_init_dispc:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304479 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004480 dsi_runtime_put(dsidev);
4481err_get_dsi:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004482 omap_dss_stop_device(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004483err_start_dev:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304484 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004485 DSSDBG("dsi_display_enable FAILED\n");
4486 return r;
4487}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004488EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004489
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004490void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004491 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004492{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304493 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304494 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304495
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004496 DSSDBG("dsi_display_disable\n");
4497
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304498 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004499
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304500 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004501
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004502 dsi_sync_vc(dsidev, 0);
4503 dsi_sync_vc(dsidev, 1);
4504 dsi_sync_vc(dsidev, 2);
4505 dsi_sync_vc(dsidev, 3);
4506
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004507 dsi_display_uninit_dispc(dssdev);
4508
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004509 dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004510
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004511 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304512 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004513
4514 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004515
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304516 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004517}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004518EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004519
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004520int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004521{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304522 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4523 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4524
4525 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004526 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004527}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004528EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004529
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004530int dsi_init_display(struct omap_dss_device *dssdev)
4531{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304532 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4533 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4534
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004535 DSSDBG("DSI init\n");
4536
Archit Taneja7e951ee2011-07-22 12:45:04 +05304537 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
4538 dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE |
4539 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM;
4540 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004541
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304542 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004543 struct regulator *vdds_dsi;
4544
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304545 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004546
4547 if (IS_ERR(vdds_dsi)) {
4548 DSSERR("can't get VDDS_DSI regulator\n");
4549 return PTR_ERR(vdds_dsi);
4550 }
4551
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304552 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004553 }
4554
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004555 return 0;
4556}
4557
Archit Taneja5ee3c142011-03-02 12:35:53 +05304558int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4559{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304560 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4561 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304562 int i;
4563
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304564 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4565 if (!dsi->vc[i].dssdev) {
4566 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304567 *channel = i;
4568 return 0;
4569 }
4570 }
4571
4572 DSSERR("cannot get VC for display %s", dssdev->name);
4573 return -ENOSPC;
4574}
4575EXPORT_SYMBOL(omap_dsi_request_vc);
4576
4577int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
4578{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304579 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4580 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4581
Archit Taneja5ee3c142011-03-02 12:35:53 +05304582 if (vc_id < 0 || vc_id > 3) {
4583 DSSERR("VC ID out of range\n");
4584 return -EINVAL;
4585 }
4586
4587 if (channel < 0 || channel > 3) {
4588 DSSERR("Virtual Channel out of range\n");
4589 return -EINVAL;
4590 }
4591
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304592 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05304593 DSSERR("Virtual Channel not allocated to display %s\n",
4594 dssdev->name);
4595 return -EINVAL;
4596 }
4597
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304598 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304599
4600 return 0;
4601}
4602EXPORT_SYMBOL(omap_dsi_set_vc_id);
4603
4604void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
4605{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304606 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4607 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4608
Archit Taneja5ee3c142011-03-02 12:35:53 +05304609 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304610 dsi->vc[channel].dssdev == dssdev) {
4611 dsi->vc[channel].dssdev = NULL;
4612 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304613 }
4614}
4615EXPORT_SYMBOL(omap_dsi_release_vc);
4616
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304617void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004618{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304619 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304620 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304621 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
4622 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004623}
4624
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304625void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004626{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304627 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304628 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304629 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
4630 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004631}
4632
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304633static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05004634{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304635 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4636
4637 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
4638 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
4639 dsi->regm_dispc_max =
4640 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
4641 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
4642 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
4643 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
4644 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05004645}
4646
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004647static int dsi_get_clocks(struct platform_device *dsidev)
4648{
4649 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4650 struct clk *clk;
4651
4652 clk = clk_get(&dsidev->dev, "fck");
4653 if (IS_ERR(clk)) {
4654 DSSERR("can't get fck\n");
4655 return PTR_ERR(clk);
4656 }
4657
4658 dsi->dss_clk = clk;
4659
Tomi Valkeinenbfe4f8d2011-08-04 11:22:54 +03004660 clk = clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004661 if (IS_ERR(clk)) {
4662 DSSERR("can't get sys_clk\n");
4663 clk_put(dsi->dss_clk);
4664 dsi->dss_clk = NULL;
4665 return PTR_ERR(clk);
4666 }
4667
4668 dsi->sys_clk = clk;
4669
4670 return 0;
4671}
4672
4673static void dsi_put_clocks(struct platform_device *dsidev)
4674{
4675 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4676
4677 if (dsi->dss_clk)
4678 clk_put(dsi->dss_clk);
4679 if (dsi->sys_clk)
4680 clk_put(dsi->sys_clk);
4681}
4682
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03004683/* DSI1 HW IP initialisation */
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004684static int omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004685{
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004686 struct omap_display_platform_data *dss_plat_data;
4687 struct omap_dss_board_info *board_info;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004688 u32 rev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304689 int r, i, dsi_module = dsi_get_dsidev_id(dsidev);
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004690 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304691 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004692
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004693 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004694 if (!dsi)
4695 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304696
4697 dsi->pdev = dsidev;
4698 dsi_pdev_map[dsi_module] = dsidev;
4699 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304700
4701 dss_plat_data = dsidev->dev.platform_data;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004702 board_info = dss_plat_data->board_data;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004703 dsi->enable_pads = board_info->dsi_enable_pads;
4704 dsi->disable_pads = board_info->dsi_disable_pads;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004705
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304706 spin_lock_init(&dsi->irq_lock);
4707 spin_lock_init(&dsi->errors_lock);
4708 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004709
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004710#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304711 spin_lock_init(&dsi->irq_stats_lock);
4712 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004713#endif
4714
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304715 mutex_init(&dsi->lock);
4716 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004717
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304718 INIT_DELAYED_WORK_DEFERRABLE(&dsi->framedone_timeout_work,
4719 dsi_framedone_timeout_work_callback);
4720
4721#ifdef DSI_CATCH_MISSING_TE
4722 init_timer(&dsi->te_timer);
4723 dsi->te_timer.function = dsi_te_timeout;
4724 dsi->te_timer.data = 0;
4725#endif
4726 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
4727 if (!dsi_mem) {
4728 DSSERR("can't get IORESOURCE_MEM DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004729 return -EINVAL;
archit tanejaaffe3602011-02-23 08:41:03 +00004730 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004731
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004732 dsi->base = devm_ioremap(&dsidev->dev, dsi_mem->start,
4733 resource_size(dsi_mem));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304734 if (!dsi->base) {
4735 DSSERR("can't ioremap DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004736 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304737 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004738
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304739 dsi->irq = platform_get_irq(dsi->pdev, 0);
4740 if (dsi->irq < 0) {
4741 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004742 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304743 }
archit tanejaaffe3602011-02-23 08:41:03 +00004744
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004745 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
4746 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00004747 if (r < 0) {
4748 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004749 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00004750 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004751
Archit Taneja5ee3c142011-03-02 12:35:53 +05304752 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304753 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05304754 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304755 dsi->vc[i].dssdev = NULL;
4756 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304757 }
4758
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304759 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05004760
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004761 r = dsi_get_clocks(dsidev);
4762 if (r)
4763 return r;
4764
4765 pm_runtime_enable(&dsidev->dev);
4766
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004767 r = dsi_runtime_get(dsidev);
4768 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004769 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004770
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304771 rev = dsi_read_reg(dsidev, DSI_REVISION);
4772 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004773 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4774
Tomi Valkeinend9820852011-10-12 15:05:59 +03004775 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
4776 * of data to 3 by default */
4777 if (dss_has_feature(FEAT_DSI_GNQ))
4778 /* NB_DATA_LANES */
4779 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
4780 else
4781 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05304782
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004783 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004784
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004785 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004786
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004787err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004788 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004789 dsi_put_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004790 return r;
4791}
4792
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004793static int omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004794{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304795 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4796
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03004797 WARN_ON(dsi->scp_clk_refcount > 0);
4798
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004799 pm_runtime_disable(&dsidev->dev);
4800
4801 dsi_put_clocks(dsidev);
4802
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304803 if (dsi->vdds_dsi_reg != NULL) {
4804 if (dsi->vdds_dsi_enabled) {
4805 regulator_disable(dsi->vdds_dsi_reg);
4806 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02004807 }
4808
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304809 regulator_put(dsi->vdds_dsi_reg);
4810 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004811 }
4812
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004813 return 0;
4814}
4815
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004816static int dsi_runtime_suspend(struct device *dev)
4817{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004818 dispc_runtime_put();
4819 dss_runtime_put();
4820
4821 return 0;
4822}
4823
4824static int dsi_runtime_resume(struct device *dev)
4825{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004826 int r;
4827
4828 r = dss_runtime_get();
4829 if (r)
4830 goto err_get_dss;
4831
4832 r = dispc_runtime_get();
4833 if (r)
4834 goto err_get_dispc;
4835
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004836 return 0;
4837
4838err_get_dispc:
4839 dss_runtime_put();
4840err_get_dss:
4841 return r;
4842}
4843
4844static const struct dev_pm_ops dsi_pm_ops = {
4845 .runtime_suspend = dsi_runtime_suspend,
4846 .runtime_resume = dsi_runtime_resume,
4847};
4848
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004849static struct platform_driver omap_dsihw_driver = {
4850 .probe = omap_dsihw_probe,
4851 .remove = omap_dsihw_remove,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004852 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004853 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004854 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004855 .pm = &dsi_pm_ops,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004856 },
4857};
4858
4859int dsi_init_platform_driver(void)
4860{
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004861 return platform_driver_register(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004862}
4863
4864void dsi_uninit_platform_driver(void)
4865{
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004866 return platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004867}