blob: caeaabf11a2fbb3cd7d63555a19600f4e13e2618 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * FPU support code, moved here from head.S so that it can be used
3 * by chips which use other head-whatever.S files.
4 *
Paul Mackerrasfea23bf2006-08-30 14:45:35 +10005 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
6 * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
7 * Copyright (C) 1996 Paul Mackerras.
8 * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
9 *
Paul Mackerras14cf11a2005-09-26 16:04:21 +100010 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * as published by the Free Software Foundation; either version
13 * 2 of the License, or (at your option) any later version.
14 *
15 */
16
Paul Mackerrasb3b8dc62005-10-10 22:20:10 +100017#include <asm/reg.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100018#include <asm/page.h>
19#include <asm/mmu.h>
20#include <asm/pgtable.h>
21#include <asm/cputable.h>
22#include <asm/cache.h>
23#include <asm/thread_info.h>
24#include <asm/ppc_asm.h>
25#include <asm/asm-offsets.h>
Stephen Rothwell46f52212010-11-18 15:06:17 +000026#include <asm/ptrace.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100027
Michael Neuling72ffff52008-06-25 14:07:18 +100028#ifdef CONFIG_VSX
Michael Neuling0b7673c2012-06-25 13:33:23 +000029#define __REST_32FPVSRS(n,c,base) \
Michael Neuling72ffff52008-06-25 14:07:18 +100030BEGIN_FTR_SECTION \
31 b 2f; \
32END_FTR_SECTION_IFSET(CPU_FTR_VSX); \
33 REST_32FPRS(n,base); \
34 b 3f; \
352: REST_32VSRS(n,c,base); \
363:
37
Michael Neuling8b3c34c2013-02-13 16:21:32 +000038#define __REST_32FPVSRS_TRANSACT(n,c,base) \
39BEGIN_FTR_SECTION \
40 b 2f; \
41END_FTR_SECTION_IFSET(CPU_FTR_VSX); \
42 REST_32FPRS_TRANSACT(n,base); \
43 b 3f; \
442: REST_32VSRS_TRANSACT(n,c,base); \
453:
46
Michael Neuling0b7673c2012-06-25 13:33:23 +000047#define __SAVE_32FPVSRS(n,c,base) \
Michael Neuling72ffff52008-06-25 14:07:18 +100048BEGIN_FTR_SECTION \
49 b 2f; \
50END_FTR_SECTION_IFSET(CPU_FTR_VSX); \
51 SAVE_32FPRS(n,base); \
52 b 3f; \
532: SAVE_32VSRS(n,c,base); \
543:
55#else
Michael Neuling0b7673c2012-06-25 13:33:23 +000056#define __REST_32FPVSRS(n,b,base) REST_32FPRS(n, base)
Michael Neuling8b3c34c2013-02-13 16:21:32 +000057#define __REST_32FPVSRS_TRANSACT(n,b,base) REST_32FPRS(n, base)
Michael Neuling0b7673c2012-06-25 13:33:23 +000058#define __SAVE_32FPVSRS(n,b,base) SAVE_32FPRS(n, base)
Michael Neuling72ffff52008-06-25 14:07:18 +100059#endif
Michael Neuling0b7673c2012-06-25 13:33:23 +000060#define REST_32FPVSRS(n,c,base) __REST_32FPVSRS(n,__REG_##c,__REG_##base)
Michael Neuling8b3c34c2013-02-13 16:21:32 +000061#define REST_32FPVSRS_TRANSACT(n,c,base) \
62 __REST_32FPVSRS_TRANSACT(n,__REG_##c,__REG_##base)
Michael Neuling0b7673c2012-06-25 13:33:23 +000063#define SAVE_32FPVSRS(n,c,base) __SAVE_32FPVSRS(n,__REG_##c,__REG_##base)
Michael Neuling72ffff52008-06-25 14:07:18 +100064
Michael Neulinga2dcbb32013-02-13 16:21:36 +000065#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
66/*
67 * Wrapper to call load_up_fpu from C.
68 * void do_load_up_fpu(struct pt_regs *regs);
69 */
70_GLOBAL(do_load_up_fpu)
71 mflr r0
72 std r0, 16(r1)
73 stdu r1, -112(r1)
74
75 subi r6, r3, STACK_FRAME_OVERHEAD
76 /* load_up_fpu expects r12=MSR, r13=PACA, and returns
77 * with r12 = new MSR.
78 */
79 ld r12,_MSR(r6)
80 GET_PACA(r13)
81
82 bl load_up_fpu
83 std r12,_MSR(r6)
84
85 ld r0, 112+16(r1)
86 addi r1, r1, 112
87 mtlr r0
88 blr
89
90
91/* void do_load_up_transact_fpu(struct thread_struct *thread)
92 *
93 * This is similar to load_up_fpu but for the transactional version of the FP
94 * register set. It doesn't mess with the task MSR or valid flags.
95 * Furthermore, we don't do lazy FP with TM currently.
96 */
97_GLOBAL(do_load_up_transact_fpu)
98 mfmsr r6
99 ori r5,r6,MSR_FP
100#ifdef CONFIG_VSX
101BEGIN_FTR_SECTION
102 oris r5,r5,MSR_VSX@h
103END_FTR_SECTION_IFSET(CPU_FTR_VSX)
104#endif
105 SYNC
106 MTMSRD(r5)
107
108 lfd fr0,THREAD_TRANSACT_FPSCR(r3)
109 MTFSF_L(fr0)
110 REST_32FPVSRS_TRANSACT(0, R4, R3)
111
112 /* FP/VSX off again */
113 MTMSRD(r6)
114 SYNC
115
116 blr
117#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
118
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000119/*
120 * This task wants to use the FPU now.
121 * On UP, disable FP for the task which had the FPU previously,
122 * and save its floating-point registers in its thread_struct.
123 * Load up this task's FP registers from its thread_struct,
124 * enable the FPU for the current task and return to the task.
125 */
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000126_GLOBAL(load_up_fpu)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000127 mfmsr r5
128 ori r5,r5,MSR_FP
Michael Neulingce48b212008-06-25 14:07:18 +1000129#ifdef CONFIG_VSX
130BEGIN_FTR_SECTION
131 oris r5,r5,MSR_VSX@h
132END_FTR_SECTION_IFSET(CPU_FTR_VSX)
133#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000134 SYNC
135 MTMSRD(r5) /* enable use of fpu now */
136 isync
137/*
138 * For SMP, we don't do lazy FPU switching because it just gets too
139 * horrendously complex, especially when a task switches from one CPU
140 * to another. Instead we call giveup_fpu in switch_to.
141 */
142#ifndef CONFIG_SMP
David Gibsone58c3492006-01-13 14:56:25 +1100143 LOAD_REG_ADDRBASE(r3, last_task_used_math)
Paul Mackerras63162222005-10-27 22:44:39 +1000144 toreal(r3)
David Gibsone58c3492006-01-13 14:56:25 +1100145 PPC_LL r4,ADDROFF(last_task_used_math)(r3)
David Gibson3ddfbcf2005-11-10 12:56:55 +1100146 PPC_LCMPI 0,r4,0
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000147 beq 1f
Paul Mackerras63162222005-10-27 22:44:39 +1000148 toreal(r4)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000149 addi r4,r4,THREAD /* want last_task_used_math->thread */
Michael Neuling0b7673c2012-06-25 13:33:23 +0000150 SAVE_32FPVSRS(0, R5, R4)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000151 mffs fr0
David Gibson25c8a782005-10-27 16:27:25 +1000152 stfd fr0,THREAD_FPSCR(r4)
David Gibson3ddfbcf2005-11-10 12:56:55 +1100153 PPC_LL r5,PT_REGS(r4)
Paul Mackerras63162222005-10-27 22:44:39 +1000154 toreal(r5)
David Gibson3ddfbcf2005-11-10 12:56:55 +1100155 PPC_LL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000156 li r10,MSR_FP|MSR_FE0|MSR_FE1
157 andc r4,r4,r10 /* disable FP for previous task */
David Gibson3ddfbcf2005-11-10 12:56:55 +1100158 PPC_STL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001591:
160#endif /* CONFIG_SMP */
161 /* enable use of FP after return */
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000162#ifdef CONFIG_PPC32
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000163 mfspr r5,SPRN_SPRG_THREAD /* current task's THREAD (phys) */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000164 lwz r4,THREAD_FPEXC_MODE(r5)
165 ori r9,r9,MSR_FP /* enable FP for current */
166 or r9,r9,r4
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000167#else
168 ld r4,PACACURRENT(r13)
169 addi r5,r4,THREAD /* Get THREAD */
Paul Mackerrase2f5a3c2006-02-07 13:55:30 +1100170 lwz r4,THREAD_FPEXC_MODE(r5)
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000171 ori r12,r12,MSR_FP
172 or r12,r12,r4
173 std r12,_MSR(r1)
174#endif
David Gibson25c8a782005-10-27 16:27:25 +1000175 lfd fr0,THREAD_FPSCR(r5)
Anton Blanchard3a2c48c2006-06-10 20:18:39 +1000176 MTFSF_L(fr0)
Michael Neulingc75df6f2012-06-25 13:33:10 +0000177 REST_32FPVSRS(0, R4, R5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000178#ifndef CONFIG_SMP
179 subi r4,r5,THREAD
Paul Mackerras63162222005-10-27 22:44:39 +1000180 fromreal(r4)
David Gibsone58c3492006-01-13 14:56:25 +1100181 PPC_STL r4,ADDROFF(last_task_used_math)(r3)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000182#endif /* CONFIG_SMP */
183 /* restore registers and return */
184 /* we haven't used ctr or xer or lr */
Michael Neuling6f3d8e62008-06-25 14:07:18 +1000185 blr
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000186
187/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000188 * giveup_fpu(tsk)
189 * Disable FP for the task given as the argument,
190 * and save the floating-point registers in its thread_struct.
191 * Enables the FPU for use in the kernel on return.
192 */
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000193_GLOBAL(giveup_fpu)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000194 mfmsr r5
195 ori r5,r5,MSR_FP
Michael Neulingce48b212008-06-25 14:07:18 +1000196#ifdef CONFIG_VSX
197BEGIN_FTR_SECTION
198 oris r5,r5,MSR_VSX@h
199END_FTR_SECTION_IFSET(CPU_FTR_VSX)
200#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000201 SYNC_601
202 ISYNC_601
203 MTMSRD(r5) /* enable use of fpu now */
204 SYNC_601
205 isync
David Gibson3ddfbcf2005-11-10 12:56:55 +1100206 PPC_LCMPI 0,r3,0
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000207 beqlr- /* if no previous owner, done */
208 addi r3,r3,THREAD /* want THREAD of task */
David Gibson3ddfbcf2005-11-10 12:56:55 +1100209 PPC_LL r5,PT_REGS(r3)
210 PPC_LCMPI 0,r5,0
Michael Neulingc75df6f2012-06-25 13:33:10 +0000211 SAVE_32FPVSRS(0, R4 ,R3)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000212 mffs fr0
David Gibson25c8a782005-10-27 16:27:25 +1000213 stfd fr0,THREAD_FPSCR(r3)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000214 beq 1f
David Gibson3ddfbcf2005-11-10 12:56:55 +1100215 PPC_LL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000216 li r3,MSR_FP|MSR_FE0|MSR_FE1
Michael Neuling7e875e92009-04-01 18:02:42 +0000217#ifdef CONFIG_VSX
218BEGIN_FTR_SECTION
219 oris r3,r3,MSR_VSX@h
220END_FTR_SECTION_IFSET(CPU_FTR_VSX)
221#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000222 andc r4,r4,r3 /* disable FP for previous task */
David Gibson3ddfbcf2005-11-10 12:56:55 +1100223 PPC_STL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002241:
225#ifndef CONFIG_SMP
226 li r5,0
David Gibsone58c3492006-01-13 14:56:25 +1100227 LOAD_REG_ADDRBASE(r4,last_task_used_math)
228 PPC_STL r5,ADDROFF(last_task_used_math)(r4)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000229#endif /* CONFIG_SMP */
230 blr
David Gibson25c8a782005-10-27 16:27:25 +1000231
232/*
233 * These are used in the alignment trap handler when emulating
234 * single-precision loads and stores.
David Gibson25c8a782005-10-27 16:27:25 +1000235 */
236
237_GLOBAL(cvt_fd)
David Gibson25c8a782005-10-27 16:27:25 +1000238 lfs 0,0(r3)
239 stfd 0,0(r4)
David Gibson25c8a782005-10-27 16:27:25 +1000240 blr
241
242_GLOBAL(cvt_df)
David Gibson25c8a782005-10-27 16:27:25 +1000243 lfd 0,0(r3)
244 stfs 0,0(r4)
David Gibson25c8a782005-10-27 16:27:25 +1000245 blr