blob: 9406f2426d64723f30764442eef1bb67ecac280a [file] [log] [blame]
Viresh Kumar5df33a62012-04-10 09:02:35 +05301/*
2 * SPEAr6xx machines clock framework source file
3 *
4 * Copyright (C) 2012 ST Microelectronics
Viresh Kumar10d89352012-06-20 12:53:02 -07005 * Viresh Kumar <viresh.linux@gmail.com>
Viresh Kumar5df33a62012-04-10 09:02:35 +05306 *
7 * This file is licensed under the terms of the GNU General Public
8 * License version 2. This program is licensed "as is" without any
9 * warranty of any kind, whether express or implied.
10 */
11
12#include <linux/clk.h>
13#include <linux/clkdev.h>
14#include <linux/io.h>
15#include <linux/spinlock_types.h>
Viresh Kumar5df33a62012-04-10 09:02:35 +053016#include "clk.h"
17
18static DEFINE_SPINLOCK(_lock);
19
Arnd Bergmannd9909eb2012-12-02 17:59:57 +010020#define PLL1_CTR (misc_base + 0x008)
21#define PLL1_FRQ (misc_base + 0x00C)
22#define PLL2_CTR (misc_base + 0x014)
23#define PLL2_FRQ (misc_base + 0x018)
24#define PLL_CLK_CFG (misc_base + 0x020)
Viresh Kumar5df33a62012-04-10 09:02:35 +053025 /* PLL_CLK_CFG register masks */
26 #define MCTR_CLK_SHIFT 28
27 #define MCTR_CLK_MASK 3
28
Arnd Bergmannd9909eb2012-12-02 17:59:57 +010029#define CORE_CLK_CFG (misc_base + 0x024)
Viresh Kumar5df33a62012-04-10 09:02:35 +053030 /* CORE CLK CFG register masks */
31 #define HCLK_RATIO_SHIFT 10
32 #define HCLK_RATIO_MASK 2
33 #define PCLK_RATIO_SHIFT 8
34 #define PCLK_RATIO_MASK 2
35
Arnd Bergmannd9909eb2012-12-02 17:59:57 +010036#define PERIP_CLK_CFG (misc_base + 0x028)
Viresh Kumar5df33a62012-04-10 09:02:35 +053037 /* PERIP_CLK_CFG register masks */
38 #define CLCD_CLK_SHIFT 2
39 #define CLCD_CLK_MASK 2
40 #define UART_CLK_SHIFT 4
41 #define UART_CLK_MASK 1
42 #define FIRDA_CLK_SHIFT 5
43 #define FIRDA_CLK_MASK 2
44 #define GPT0_CLK_SHIFT 8
45 #define GPT1_CLK_SHIFT 10
46 #define GPT2_CLK_SHIFT 11
47 #define GPT3_CLK_SHIFT 12
48 #define GPT_CLK_MASK 1
49
Arnd Bergmannd9909eb2012-12-02 17:59:57 +010050#define PERIP1_CLK_ENB (misc_base + 0x02C)
Viresh Kumar5df33a62012-04-10 09:02:35 +053051 /* PERIP1_CLK_ENB register masks */
52 #define UART0_CLK_ENB 3
53 #define UART1_CLK_ENB 4
54 #define SSP0_CLK_ENB 5
55 #define SSP1_CLK_ENB 6
56 #define I2C_CLK_ENB 7
57 #define JPEG_CLK_ENB 8
58 #define FSMC_CLK_ENB 9
59 #define FIRDA_CLK_ENB 10
60 #define GPT2_CLK_ENB 11
61 #define GPT3_CLK_ENB 12
62 #define GPIO2_CLK_ENB 13
63 #define SSP2_CLK_ENB 14
64 #define ADC_CLK_ENB 15
65 #define GPT1_CLK_ENB 11
66 #define RTC_CLK_ENB 17
67 #define GPIO1_CLK_ENB 18
68 #define DMA_CLK_ENB 19
69 #define SMI_CLK_ENB 21
70 #define CLCD_CLK_ENB 22
71 #define GMAC_CLK_ENB 23
72 #define USBD_CLK_ENB 24
73 #define USBH0_CLK_ENB 25
74 #define USBH1_CLK_ENB 26
75
Arnd Bergmannd9909eb2012-12-02 17:59:57 +010076#define PRSC0_CLK_CFG (misc_base + 0x044)
77#define PRSC1_CLK_CFG (misc_base + 0x048)
78#define PRSC2_CLK_CFG (misc_base + 0x04C)
Viresh Kumar5df33a62012-04-10 09:02:35 +053079
Arnd Bergmannd9909eb2012-12-02 17:59:57 +010080#define CLCD_CLK_SYNT (misc_base + 0x05C)
81#define FIRDA_CLK_SYNT (misc_base + 0x060)
82#define UART_CLK_SYNT (misc_base + 0x064)
Viresh Kumar5df33a62012-04-10 09:02:35 +053083
84/* vco rate configuration table, in ascending order of rates */
85static struct pll_rate_tbl pll_rtbl[] = {
86 {.mode = 0, .m = 0x53, .n = 0x0F, .p = 0x1}, /* vco 332 & pll 166 MHz */
87 {.mode = 0, .m = 0x85, .n = 0x0F, .p = 0x1}, /* vco 532 & pll 266 MHz */
88 {.mode = 0, .m = 0xA6, .n = 0x0F, .p = 0x1}, /* vco 664 & pll 332 MHz */
89};
90
91/* aux rate configuration table, in ascending order of rates */
92static struct aux_rate_tbl aux_rtbl[] = {
93 /* For PLL1 = 332 MHz */
Deepak Sikrief0fd0a2012-11-10 12:13:45 +053094 {.xscale = 2, .yscale = 27, .eq = 0}, /* 12.296 MHz */
Viresh Kumar5df33a62012-04-10 09:02:35 +053095 {.xscale = 2, .yscale = 8, .eq = 0}, /* 41.5 MHz */
96 {.xscale = 2, .yscale = 4, .eq = 0}, /* 83 MHz */
97 {.xscale = 1, .yscale = 2, .eq = 1}, /* 166 MHz */
98};
99
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530100static const char *clcd_parents[] = { "pll3_clk", "clcd_syn_gclk", };
101static const char *firda_parents[] = { "pll3_clk", "firda_syn_gclk", };
102static const char *uart_parents[] = { "pll3_clk", "uart_syn_gclk", };
103static const char *gpt0_1_parents[] = { "pll3_clk", "gpt0_1_syn_clk", };
104static const char *gpt2_parents[] = { "pll3_clk", "gpt2_syn_clk", };
105static const char *gpt3_parents[] = { "pll3_clk", "gpt3_syn_clk", };
Viresh Kumar5df33a62012-04-10 09:02:35 +0530106static const char *ddr_parents[] = { "ahb_clk", "ahbmult2_clk", "none",
107 "pll2_clk", };
108
109/* gpt rate configuration table, in ascending order of rates */
110static struct gpt_rate_tbl gpt_rtbl[] = {
111 /* For pll1 = 332 MHz */
112 {.mscale = 4, .nscale = 0}, /* 41.5 MHz */
113 {.mscale = 2, .nscale = 0}, /* 55.3 MHz */
114 {.mscale = 1, .nscale = 0}, /* 83 MHz */
115};
116
Arnd Bergmannd9909eb2012-12-02 17:59:57 +0100117void __init spear6xx_clk_init(void __iomem *misc_base)
Viresh Kumar5df33a62012-04-10 09:02:35 +0530118{
119 struct clk *clk, *clk1;
120
Viresh Kumar5df33a62012-04-10 09:02:35 +0530121 clk = clk_register_fixed_rate(NULL, "osc_32k_clk", NULL, CLK_IS_ROOT,
122 32000);
123 clk_register_clkdev(clk, "osc_32k_clk", NULL);
124
125 clk = clk_register_fixed_rate(NULL, "osc_30m_clk", NULL, CLK_IS_ROOT,
126 30000000);
127 clk_register_clkdev(clk, "osc_30m_clk", NULL);
128
129 /* clock derived from 32 KHz osc clk */
130 clk = clk_register_gate(NULL, "rtc_spear", "osc_32k_clk", 0,
131 PERIP1_CLK_ENB, RTC_CLK_ENB, 0, &_lock);
132 clk_register_clkdev(clk, NULL, "rtc-spear");
133
134 /* clock derived from 30 MHz osc clk */
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530135 clk = clk_register_fixed_rate(NULL, "pll3_clk", "osc_24m_clk", 0,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530136 48000000);
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530137 clk_register_clkdev(clk, "pll3_clk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530138
139 clk = clk_register_vco_pll("vco1_clk", "pll1_clk", NULL, "osc_30m_clk",
140 0, PLL1_CTR, PLL1_FRQ, pll_rtbl, ARRAY_SIZE(pll_rtbl),
141 &_lock, &clk1, NULL);
142 clk_register_clkdev(clk, "vco1_clk", NULL);
143 clk_register_clkdev(clk1, "pll1_clk", NULL);
144
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530145 clk = clk_register_vco_pll("vco2_clk", "pll2_clk", NULL, "osc_30m_clk",
146 0, PLL2_CTR, PLL2_FRQ, pll_rtbl, ARRAY_SIZE(pll_rtbl),
147 &_lock, &clk1, NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530148 clk_register_clkdev(clk, "vco2_clk", NULL);
149 clk_register_clkdev(clk1, "pll2_clk", NULL);
150
151 clk = clk_register_fixed_factor(NULL, "wdt_clk", "osc_30m_clk", 0, 1,
152 1);
153 clk_register_clkdev(clk, NULL, "wdt");
154
155 /* clock derived from pll1 clk */
Vipul Kumar Samar12499792012-11-10 12:13:43 +0530156 clk = clk_register_fixed_factor(NULL, "cpu_clk", "pll1_clk",
157 CLK_SET_RATE_PARENT, 1, 1);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530158 clk_register_clkdev(clk, "cpu_clk", NULL);
159
160 clk = clk_register_divider(NULL, "ahb_clk", "pll1_clk",
161 CLK_SET_RATE_PARENT, CORE_CLK_CFG, HCLK_RATIO_SHIFT,
162 HCLK_RATIO_MASK, 0, &_lock);
163 clk_register_clkdev(clk, "ahb_clk", NULL);
164
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530165 clk = clk_register_aux("uart_syn_clk", "uart_syn_gclk", "pll1_clk", 0,
166 UART_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
167 &_lock, &clk1);
168 clk_register_clkdev(clk, "uart_syn_clk", NULL);
169 clk_register_clkdev(clk1, "uart_syn_gclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530170
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530171 clk = clk_register_mux(NULL, "uart_mclk", uart_parents,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530172 ARRAY_SIZE(uart_parents), 0, PERIP_CLK_CFG,
173 UART_CLK_SHIFT, UART_CLK_MASK, 0, &_lock);
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530174 clk_register_clkdev(clk, "uart_mclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530175
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530176 clk = clk_register_gate(NULL, "uart0", "uart_mclk", 0, PERIP1_CLK_ENB,
177 UART0_CLK_ENB, 0, &_lock);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530178 clk_register_clkdev(clk, NULL, "d0000000.serial");
179
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530180 clk = clk_register_gate(NULL, "uart1", "uart_mclk", 0, PERIP1_CLK_ENB,
181 UART1_CLK_ENB, 0, &_lock);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530182 clk_register_clkdev(clk, NULL, "d0080000.serial");
183
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530184 clk = clk_register_aux("firda_syn_clk", "firda_syn_gclk", "pll1_clk",
185 0, FIRDA_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
186 &_lock, &clk1);
187 clk_register_clkdev(clk, "firda_syn_clk", NULL);
188 clk_register_clkdev(clk1, "firda_syn_gclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530189
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530190 clk = clk_register_mux(NULL, "firda_mclk", firda_parents,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530191 ARRAY_SIZE(firda_parents), 0, PERIP_CLK_CFG,
192 FIRDA_CLK_SHIFT, FIRDA_CLK_MASK, 0, &_lock);
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530193 clk_register_clkdev(clk, "firda_mclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530194
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530195 clk = clk_register_gate(NULL, "firda_clk", "firda_mclk", 0,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530196 PERIP1_CLK_ENB, FIRDA_CLK_ENB, 0, &_lock);
197 clk_register_clkdev(clk, NULL, "firda");
198
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530199 clk = clk_register_aux("clcd_syn_clk", "clcd_syn_gclk", "pll1_clk",
200 0, CLCD_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
201 &_lock, &clk1);
202 clk_register_clkdev(clk, "clcd_syn_clk", NULL);
203 clk_register_clkdev(clk1, "clcd_syn_gclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530204
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530205 clk = clk_register_mux(NULL, "clcd_mclk", clcd_parents,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530206 ARRAY_SIZE(clcd_parents), 0, PERIP_CLK_CFG,
207 CLCD_CLK_SHIFT, CLCD_CLK_MASK, 0, &_lock);
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530208 clk_register_clkdev(clk, "clcd_mclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530209
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530210 clk = clk_register_gate(NULL, "clcd_clk", "clcd_mclk", 0,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530211 PERIP1_CLK_ENB, CLCD_CLK_ENB, 0, &_lock);
212 clk_register_clkdev(clk, NULL, "clcd");
213
214 /* gpt clocks */
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530215 clk = clk_register_gpt("gpt0_1_syn_clk", "pll1_clk", 0, PRSC0_CLK_CFG,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530216 gpt_rtbl, ARRAY_SIZE(gpt_rtbl), &_lock);
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530217 clk_register_clkdev(clk, "gpt0_1_syn_clk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530218
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530219 clk = clk_register_mux(NULL, "gpt0_mclk", gpt0_1_parents,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530220 ARRAY_SIZE(gpt0_1_parents), 0, PERIP_CLK_CFG,
221 GPT0_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
222 clk_register_clkdev(clk, NULL, "gpt0");
223
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530224 clk = clk_register_mux(NULL, "gpt1_mclk", gpt0_1_parents,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530225 ARRAY_SIZE(gpt0_1_parents), 0, PERIP_CLK_CFG,
226 GPT1_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530227 clk_register_clkdev(clk, "gpt1_mclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530228
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530229 clk = clk_register_gate(NULL, "gpt1_clk", "gpt1_mclk", 0,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530230 PERIP1_CLK_ENB, GPT1_CLK_ENB, 0, &_lock);
231 clk_register_clkdev(clk, NULL, "gpt1");
232
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530233 clk = clk_register_gpt("gpt2_syn_clk", "pll1_clk", 0, PRSC1_CLK_CFG,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530234 gpt_rtbl, ARRAY_SIZE(gpt_rtbl), &_lock);
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530235 clk_register_clkdev(clk, "gpt2_syn_clk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530236
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530237 clk = clk_register_mux(NULL, "gpt2_mclk", gpt2_parents,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530238 ARRAY_SIZE(gpt2_parents), 0, PERIP_CLK_CFG,
239 GPT2_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530240 clk_register_clkdev(clk, "gpt2_mclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530241
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530242 clk = clk_register_gate(NULL, "gpt2_clk", "gpt2_mclk", 0,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530243 PERIP1_CLK_ENB, GPT2_CLK_ENB, 0, &_lock);
244 clk_register_clkdev(clk, NULL, "gpt2");
245
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530246 clk = clk_register_gpt("gpt3_syn_clk", "pll1_clk", 0, PRSC2_CLK_CFG,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530247 gpt_rtbl, ARRAY_SIZE(gpt_rtbl), &_lock);
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530248 clk_register_clkdev(clk, "gpt3_syn_clk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530249
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530250 clk = clk_register_mux(NULL, "gpt3_mclk", gpt3_parents,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530251 ARRAY_SIZE(gpt3_parents), 0, PERIP_CLK_CFG,
252 GPT3_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530253 clk_register_clkdev(clk, "gpt3_mclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530254
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530255 clk = clk_register_gate(NULL, "gpt3_clk", "gpt3_mclk", 0,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530256 PERIP1_CLK_ENB, GPT3_CLK_ENB, 0, &_lock);
257 clk_register_clkdev(clk, NULL, "gpt3");
258
259 /* clock derived from pll3 clk */
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530260 clk = clk_register_gate(NULL, "usbh0_clk", "pll3_clk", 0,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530261 PERIP1_CLK_ENB, USBH0_CLK_ENB, 0, &_lock);
Rajeev Kumardf2449a2012-11-10 12:13:40 +0530262 clk_register_clkdev(clk, NULL, "e1800000.ehci");
263 clk_register_clkdev(clk, NULL, "e1900000.ohci");
Viresh Kumar5df33a62012-04-10 09:02:35 +0530264
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530265 clk = clk_register_gate(NULL, "usbh1_clk", "pll3_clk", 0,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530266 PERIP1_CLK_ENB, USBH1_CLK_ENB, 0, &_lock);
Rajeev Kumardf2449a2012-11-10 12:13:40 +0530267 clk_register_clkdev(clk, NULL, "e2000000.ehci");
268 clk_register_clkdev(clk, NULL, "e2100000.ohci");
Viresh Kumar5df33a62012-04-10 09:02:35 +0530269
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530270 clk = clk_register_gate(NULL, "usbd_clk", "pll3_clk", 0, PERIP1_CLK_ENB,
271 USBD_CLK_ENB, 0, &_lock);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530272 clk_register_clkdev(clk, NULL, "designware_udc");
273
274 /* clock derived from ahb clk */
275 clk = clk_register_fixed_factor(NULL, "ahbmult2_clk", "ahb_clk", 0, 2,
276 1);
277 clk_register_clkdev(clk, "ahbmult2_clk", NULL);
278
279 clk = clk_register_mux(NULL, "ddr_clk", ddr_parents,
Vipul Kumar Samara8f4bf02012-07-10 17:12:46 +0530280 ARRAY_SIZE(ddr_parents), 0, PLL_CLK_CFG, MCTR_CLK_SHIFT,
281 MCTR_CLK_MASK, 0, &_lock);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530282 clk_register_clkdev(clk, "ddr_clk", NULL);
283
284 clk = clk_register_divider(NULL, "apb_clk", "ahb_clk",
285 CLK_SET_RATE_PARENT, CORE_CLK_CFG, PCLK_RATIO_SHIFT,
286 PCLK_RATIO_MASK, 0, &_lock);
287 clk_register_clkdev(clk, "apb_clk", NULL);
288
289 clk = clk_register_gate(NULL, "dma_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
290 DMA_CLK_ENB, 0, &_lock);
291 clk_register_clkdev(clk, NULL, "fc400000.dma");
292
293 clk = clk_register_gate(NULL, "fsmc_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
294 FSMC_CLK_ENB, 0, &_lock);
295 clk_register_clkdev(clk, NULL, "d1800000.flash");
296
297 clk = clk_register_gate(NULL, "gmac_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
298 GMAC_CLK_ENB, 0, &_lock);
Stefan Roese3a35fc32012-05-11 10:41:18 +0200299 clk_register_clkdev(clk, NULL, "e0800000.ethernet");
Viresh Kumar5df33a62012-04-10 09:02:35 +0530300
301 clk = clk_register_gate(NULL, "i2c_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
302 I2C_CLK_ENB, 0, &_lock);
303 clk_register_clkdev(clk, NULL, "d0200000.i2c");
304
305 clk = clk_register_gate(NULL, "jpeg_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
306 JPEG_CLK_ENB, 0, &_lock);
307 clk_register_clkdev(clk, NULL, "jpeg");
308
309 clk = clk_register_gate(NULL, "smi_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
310 SMI_CLK_ENB, 0, &_lock);
311 clk_register_clkdev(clk, NULL, "fc000000.flash");
312
313 /* clock derived from apb clk */
314 clk = clk_register_gate(NULL, "adc_clk", "apb_clk", 0, PERIP1_CLK_ENB,
315 ADC_CLK_ENB, 0, &_lock);
316 clk_register_clkdev(clk, NULL, "adc");
317
318 clk = clk_register_fixed_factor(NULL, "gpio0_clk", "apb_clk", 0, 1, 1);
319 clk_register_clkdev(clk, NULL, "f0100000.gpio");
320
321 clk = clk_register_gate(NULL, "gpio1_clk", "apb_clk", 0, PERIP1_CLK_ENB,
322 GPIO1_CLK_ENB, 0, &_lock);
323 clk_register_clkdev(clk, NULL, "fc980000.gpio");
324
325 clk = clk_register_gate(NULL, "gpio2_clk", "apb_clk", 0, PERIP1_CLK_ENB,
326 GPIO2_CLK_ENB, 0, &_lock);
327 clk_register_clkdev(clk, NULL, "d8100000.gpio");
328
329 clk = clk_register_gate(NULL, "ssp0_clk", "apb_clk", 0, PERIP1_CLK_ENB,
330 SSP0_CLK_ENB, 0, &_lock);
331 clk_register_clkdev(clk, NULL, "ssp-pl022.0");
332
333 clk = clk_register_gate(NULL, "ssp1_clk", "apb_clk", 0, PERIP1_CLK_ENB,
334 SSP1_CLK_ENB, 0, &_lock);
335 clk_register_clkdev(clk, NULL, "ssp-pl022.1");
336
337 clk = clk_register_gate(NULL, "ssp2_clk", "apb_clk", 0, PERIP1_CLK_ENB,
338 SSP2_CLK_ENB, 0, &_lock);
339 clk_register_clkdev(clk, NULL, "ssp-pl022.2");
340}