blob: e75774f72606487573cd3ee1817040b460bd11fb [file] [log] [blame]
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001/*
2 * Atmel MultiMedia Card Interface driver
3 *
4 * Copyright (C) 2004-2008 Atmel Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#include <linux/blkdev.h>
11#include <linux/clk.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020012#include <linux/debugfs.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020013#include <linux/device.h>
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020014#include <linux/dmaengine.h>
15#include <linux/dma-mapping.h>
Ben Nizettefbfca4b2008-07-18 16:48:09 +100016#include <linux/err.h>
David Brownell3c26e172008-07-27 02:34:45 -070017#include <linux/gpio.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020018#include <linux/init.h>
19#include <linux/interrupt.h>
20#include <linux/ioport.h>
21#include <linux/module.h>
Ludovic Desrochese919fd22012-07-24 15:30:03 +020022#include <linux/of.h>
23#include <linux/of_device.h>
24#include <linux/of_gpio.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020025#include <linux/platform_device.h>
26#include <linux/scatterlist.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020027#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +020029#include <linux/stat.h>
Viresh Kumare2b35f32012-02-01 16:12:27 +053030#include <linux/types.h>
Jean-Christophe PLAGNIOL-VILLARDbcd23602012-10-30 05:12:23 +080031#include <linux/platform_data/atmel.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020032
33#include <linux/mmc/host.h>
Nicolas Ferre2f1d7912010-12-10 19:14:32 +010034#include <linux/mmc/sdio.h>
Nicolas Ferre2635d1b2009-12-14 18:01:30 -080035
36#include <mach/atmel-mci.h>
Nicolas Ferrec42aa772008-11-20 15:59:12 +010037#include <linux/atmel-mci.h>
Ludovic Desroches796211b2011-08-11 15:25:44 +000038#include <linux/atmel_pdc.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020039
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020040#include <asm/io.h>
41#include <asm/unaligned.h>
42
Rob Emanuele04d699c2009-09-22 16:45:19 -070043#include <mach/cpu.h>
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020044
45#include "atmel-mci-regs.h"
46
Ludovic Desroches2c96a292011-08-11 15:25:41 +000047#define ATMCI_DATA_ERROR_FLAGS (ATMCI_DCRCE | ATMCI_DTOE | ATMCI_OVRE | ATMCI_UNRE)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020048#define ATMCI_DMA_THRESHOLD 16
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020049
50enum {
Ludovic Desrochesf5177542012-05-16 15:25:59 +020051 EVENT_CMD_RDY = 0,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020052 EVENT_XFER_COMPLETE,
Ludovic Desrochesf5177542012-05-16 15:25:59 +020053 EVENT_NOTBUSY,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +020054 EVENT_DATA_ERROR,
55};
56
57enum atmel_mci_state {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +020058 STATE_IDLE = 0,
59 STATE_SENDING_CMD,
Ludovic Desrochesf5177542012-05-16 15:25:59 +020060 STATE_DATA_XFER,
61 STATE_WAITING_NOTBUSY,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +020062 STATE_SENDING_STOP,
Ludovic Desrochesf5177542012-05-16 15:25:59 +020063 STATE_END_REQUEST,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +020064};
65
Ludovic Desroches796211b2011-08-11 15:25:44 +000066enum atmci_xfer_dir {
67 XFER_RECEIVE = 0,
68 XFER_TRANSMIT,
69};
70
71enum atmci_pdc_buf {
72 PDC_FIRST_BUF = 0,
73 PDC_SECOND_BUF,
74};
75
76struct atmel_mci_caps {
Hein_Tiboschccdfe612012-08-30 16:34:38 +000077 bool has_dma_conf_reg;
Ludovic Desroches796211b2011-08-11 15:25:44 +000078 bool has_pdc;
79 bool has_cfg_reg;
80 bool has_cstor_reg;
81 bool has_highspeed;
82 bool has_rwproof;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +010083 bool has_odd_clk_div;
Ludovic Desroches24011f32012-05-16 15:26:00 +020084 bool has_bad_data_ordering;
85 bool need_reset_after_xfer;
86 bool need_blksz_mul_4;
Ludovic Desroches077d4072012-07-24 11:42:04 +020087 bool need_notbusy_for_read_ops;
Ludovic Desroches796211b2011-08-11 15:25:44 +000088};
89
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020090struct atmel_mci_dma {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020091 struct dma_chan *chan;
92 struct dma_async_tx_descriptor *data_desc;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +020093};
94
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +020095/**
96 * struct atmel_mci - MMC controller state shared between all slots
97 * @lock: Spinlock protecting the queue and associated data.
98 * @regs: Pointer to MMIO registers.
Ludovic Desroches796211b2011-08-11 15:25:44 +000099 * @sg: Scatterlist entry currently being processed by PIO or PDC code.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200100 * @pio_offset: Offset into the current scatterlist entry.
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200101 * @buffer: Buffer used if we don't have the r/w proof capability. We
102 * don't have the time to switch pdc buffers so we have to use only
103 * one buffer for the full transaction.
104 * @buf_size: size of the buffer.
105 * @phys_buf_addr: buffer address needed for pdc.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200106 * @cur_slot: The slot which is currently using the controller.
107 * @mrq: The request currently being processed on @cur_slot,
108 * or NULL if the controller is idle.
109 * @cmd: The command currently being sent to the card, or NULL.
110 * @data: The data currently being transferred, or NULL if no data
111 * transfer is in progress.
Ludovic Desroches796211b2011-08-11 15:25:44 +0000112 * @data_size: just data->blocks * data->blksz.
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200113 * @dma: DMA client state.
114 * @data_chan: DMA channel being used for the current data transfer.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200115 * @cmd_status: Snapshot of SR taken upon completion of the current
116 * command. Only valid when EVENT_CMD_COMPLETE is pending.
117 * @data_status: Snapshot of SR taken upon completion of the current
118 * data transfer. Only valid when EVENT_DATA_COMPLETE or
119 * EVENT_DATA_ERROR is pending.
120 * @stop_cmdr: Value to be loaded into CMDR when the stop command is
121 * to be sent.
122 * @tasklet: Tasklet running the request state machine.
123 * @pending_events: Bitmask of events flagged by the interrupt handler
124 * to be processed by the tasklet.
125 * @completed_events: Bitmask of events which the state machine has
126 * processed.
127 * @state: Tasklet state.
128 * @queue: List of slots waiting for access to the controller.
129 * @need_clock_update: Update the clock rate before the next request.
130 * @need_reset: Reset controller before next request.
Ludovic Desroches24011f32012-05-16 15:26:00 +0200131 * @timer: Timer to balance the data timeout error flag which cannot rise.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200132 * @mode_reg: Value of the MR register.
Nicolas Ferre74791a22009-12-14 18:01:31 -0800133 * @cfg_reg: Value of the CFG register.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200134 * @bus_hz: The rate of @mck in Hz. This forms the basis for MMC bus
135 * rate and timeout calculations.
136 * @mapbase: Physical address of the MMIO registers.
137 * @mck: The peripheral bus clock hooked up to the MMC controller.
138 * @pdev: Platform device associated with the MMC controller.
139 * @slot: Slots sharing this MMC controller.
Ludovic Desroches796211b2011-08-11 15:25:44 +0000140 * @caps: MCI capabilities depending on MCI version.
141 * @prepare_data: function to setup MCI before data transfer which
142 * depends on MCI capabilities.
143 * @submit_data: function to start data transfer which depends on MCI
144 * capabilities.
145 * @stop_transfer: function to stop data transfer which depends on MCI
146 * capabilities.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200147 *
148 * Locking
149 * =======
150 *
151 * @lock is a softirq-safe spinlock protecting @queue as well as
152 * @cur_slot, @mrq and @state. These must always be updated
153 * at the same time while holding @lock.
154 *
155 * @lock also protects mode_reg and need_clock_update since these are
156 * used to synchronize mode register updates with the queue
157 * processing.
158 *
159 * The @mrq field of struct atmel_mci_slot is also protected by @lock,
160 * and must always be written at the same time as the slot is added to
161 * @queue.
162 *
163 * @pending_events and @completed_events are accessed using atomic bit
164 * operations, so they don't need any locking.
165 *
166 * None of the fields touched by the interrupt handler need any
167 * locking. However, ordering is important: Before EVENT_DATA_ERROR or
168 * EVENT_DATA_COMPLETE is set in @pending_events, all data-related
169 * interrupts must be disabled and @data_status updated with a
170 * snapshot of SR. Similarly, before EVENT_CMD_COMPLETE is set, the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300171 * CMDRDY interrupt must be disabled and @cmd_status updated with a
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200172 * snapshot of SR, and before EVENT_XFER_COMPLETE can be set, the
173 * bytes_xfered field of @data must be written. This is ensured by
174 * using barriers.
175 */
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200176struct atmel_mci {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200177 spinlock_t lock;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200178 void __iomem *regs;
179
180 struct scatterlist *sg;
Terry Barnabybdbc5d02013-04-08 12:05:47 -0400181 unsigned int sg_len;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200182 unsigned int pio_offset;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200183 unsigned int *buffer;
184 unsigned int buf_size;
185 dma_addr_t buf_phys_addr;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200186
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200187 struct atmel_mci_slot *cur_slot;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200188 struct mmc_request *mrq;
189 struct mmc_command *cmd;
190 struct mmc_data *data;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000191 unsigned int data_size;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200192
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200193 struct atmel_mci_dma dma;
194 struct dma_chan *data_chan;
Viresh Kumare2b35f32012-02-01 16:12:27 +0530195 struct dma_slave_config dma_conf;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200196
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200197 u32 cmd_status;
198 u32 data_status;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200199 u32 stop_cmdr;
200
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200201 struct tasklet_struct tasklet;
202 unsigned long pending_events;
203 unsigned long completed_events;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +0200204 enum atmel_mci_state state;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200205 struct list_head queue;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200206
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200207 bool need_clock_update;
208 bool need_reset;
Ludovic Desroches24011f32012-05-16 15:26:00 +0200209 struct timer_list timer;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200210 u32 mode_reg;
Nicolas Ferre74791a22009-12-14 18:01:31 -0800211 u32 cfg_reg;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200212 unsigned long bus_hz;
213 unsigned long mapbase;
214 struct clk *mck;
215 struct platform_device *pdev;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200216
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000217 struct atmel_mci_slot *slot[ATMCI_MAX_NR_SLOTS];
Ludovic Desroches796211b2011-08-11 15:25:44 +0000218
219 struct atmel_mci_caps caps;
220
221 u32 (*prepare_data)(struct atmel_mci *host, struct mmc_data *data);
222 void (*submit_data)(struct atmel_mci *host, struct mmc_data *data);
223 void (*stop_transfer)(struct atmel_mci *host);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200224};
225
226/**
227 * struct atmel_mci_slot - MMC slot state
228 * @mmc: The mmc_host representing this slot.
229 * @host: The MMC controller this slot is using.
230 * @sdc_reg: Value of SDCR to be written before using this slot.
Anders Grahn88ff82e2010-05-26 14:42:01 -0700231 * @sdio_irq: SDIO irq mask for this slot.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200232 * @mrq: mmc_request currently being processed or waiting to be
233 * processed, or NULL when the slot is idle.
234 * @queue_node: List node for placing this node in the @queue list of
235 * &struct atmel_mci.
236 * @clock: Clock rate configured by set_ios(). Protected by host->lock.
237 * @flags: Random state bits associated with the slot.
238 * @detect_pin: GPIO pin used for card detection, or negative if not
239 * available.
240 * @wp_pin: GPIO pin used for card write protect sending, or negative
241 * if not available.
Jonas Larsson1c1452b2009-03-31 11:16:48 +0200242 * @detect_is_active_high: The state of the detect pin when it is active.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200243 * @detect_timer: Timer used for debouncing @detect_pin interrupts.
244 */
245struct atmel_mci_slot {
246 struct mmc_host *mmc;
247 struct atmel_mci *host;
248
249 u32 sdc_reg;
Anders Grahn88ff82e2010-05-26 14:42:01 -0700250 u32 sdio_irq;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200251
252 struct mmc_request *mrq;
253 struct list_head queue_node;
254
255 unsigned int clock;
256 unsigned long flags;
257#define ATMCI_CARD_PRESENT 0
258#define ATMCI_CARD_NEED_INIT 1
259#define ATMCI_SHUTDOWN 2
Nicolas Ferre5c2f2b92011-07-06 11:31:36 +0200260#define ATMCI_SUSPENDED 3
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200261
262 int detect_pin;
263 int wp_pin;
Jonas Larsson1c1452b2009-03-31 11:16:48 +0200264 bool detect_is_active_high;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200265
266 struct timer_list detect_timer;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200267};
268
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200269#define atmci_test_and_clear_pending(host, event) \
270 test_and_clear_bit(event, &host->pending_events)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200271#define atmci_set_completed(host, event) \
272 set_bit(event, &host->completed_events)
273#define atmci_set_pending(host, event) \
274 set_bit(event, &host->pending_events)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200275
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200276/*
277 * The debugfs stuff below is mostly optimized away when
278 * CONFIG_DEBUG_FS is not set.
279 */
280static int atmci_req_show(struct seq_file *s, void *v)
281{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200282 struct atmel_mci_slot *slot = s->private;
283 struct mmc_request *mrq;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200284 struct mmc_command *cmd;
285 struct mmc_command *stop;
286 struct mmc_data *data;
287
288 /* Make sure we get a consistent snapshot */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200289 spin_lock_bh(&slot->host->lock);
290 mrq = slot->mrq;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200291
292 if (mrq) {
293 cmd = mrq->cmd;
294 data = mrq->data;
295 stop = mrq->stop;
296
297 if (cmd)
298 seq_printf(s,
299 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
300 cmd->opcode, cmd->arg, cmd->flags,
301 cmd->resp[0], cmd->resp[1], cmd->resp[2],
Nicolas Ferred586ebb2010-05-11 14:06:50 -0700302 cmd->resp[3], cmd->error);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200303 if (data)
304 seq_printf(s, "DATA %u / %u * %u flg %x err %d\n",
305 data->bytes_xfered, data->blocks,
306 data->blksz, data->flags, data->error);
307 if (stop)
308 seq_printf(s,
309 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
310 stop->opcode, stop->arg, stop->flags,
311 stop->resp[0], stop->resp[1], stop->resp[2],
Nicolas Ferred586ebb2010-05-11 14:06:50 -0700312 stop->resp[3], stop->error);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200313 }
314
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200315 spin_unlock_bh(&slot->host->lock);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200316
317 return 0;
318}
319
320static int atmci_req_open(struct inode *inode, struct file *file)
321{
322 return single_open(file, atmci_req_show, inode->i_private);
323}
324
325static const struct file_operations atmci_req_fops = {
326 .owner = THIS_MODULE,
327 .open = atmci_req_open,
328 .read = seq_read,
329 .llseek = seq_lseek,
330 .release = single_release,
331};
332
333static void atmci_show_status_reg(struct seq_file *s,
334 const char *regname, u32 value)
335{
336 static const char *sr_bit[] = {
337 [0] = "CMDRDY",
338 [1] = "RXRDY",
339 [2] = "TXRDY",
340 [3] = "BLKE",
341 [4] = "DTIP",
342 [5] = "NOTBUSY",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700343 [6] = "ENDRX",
344 [7] = "ENDTX",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200345 [8] = "SDIOIRQA",
346 [9] = "SDIOIRQB",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700347 [12] = "SDIOWAIT",
348 [14] = "RXBUFF",
349 [15] = "TXBUFE",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200350 [16] = "RINDE",
351 [17] = "RDIRE",
352 [18] = "RCRCE",
353 [19] = "RENDE",
354 [20] = "RTOE",
355 [21] = "DCRCE",
356 [22] = "DTOE",
Rob Emanuele04d699c2009-09-22 16:45:19 -0700357 [23] = "CSTOE",
358 [24] = "BLKOVRE",
359 [25] = "DMADONE",
360 [26] = "FIFOEMPTY",
361 [27] = "XFRDONE",
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200362 [30] = "OVRE",
363 [31] = "UNRE",
364 };
365 unsigned int i;
366
367 seq_printf(s, "%s:\t0x%08x", regname, value);
368 for (i = 0; i < ARRAY_SIZE(sr_bit); i++) {
369 if (value & (1 << i)) {
370 if (sr_bit[i])
371 seq_printf(s, " %s", sr_bit[i]);
372 else
373 seq_puts(s, " UNKNOWN");
374 }
375 }
376 seq_putc(s, '\n');
377}
378
379static int atmci_regs_show(struct seq_file *s, void *v)
380{
381 struct atmel_mci *host = s->private;
382 u32 *buf;
383
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000384 buf = kmalloc(ATMCI_REGS_SIZE, GFP_KERNEL);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200385 if (!buf)
386 return -ENOMEM;
387
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200388 /*
389 * Grab a more or less consistent snapshot. Note that we're
390 * not disabling interrupts, so IMR and SR may not be
391 * consistent.
392 */
393 spin_lock_bh(&host->lock);
Haavard Skinnemoen87e60f22008-09-19 21:09:27 +0200394 clk_enable(host->mck);
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000395 memcpy_fromio(buf, host->regs, ATMCI_REGS_SIZE);
Haavard Skinnemoen87e60f22008-09-19 21:09:27 +0200396 clk_disable(host->mck);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200397 spin_unlock_bh(&host->lock);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200398
Nicolas Ferre8a4de072012-07-06 12:11:51 +0200399 seq_printf(s, "MR:\t0x%08x%s%s ",
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000400 buf[ATMCI_MR / 4],
401 buf[ATMCI_MR / 4] & ATMCI_MR_RDPROOF ? " RDPROOF" : "",
Nicolas Ferre8a4de072012-07-06 12:11:51 +0200402 buf[ATMCI_MR / 4] & ATMCI_MR_WRPROOF ? " WRPROOF" : "");
403 if (host->caps.has_odd_clk_div)
404 seq_printf(s, "{CLKDIV,CLKODD}=%u\n",
405 ((buf[ATMCI_MR / 4] & 0xff) << 1)
406 | ((buf[ATMCI_MR / 4] >> 16) & 1));
407 else
408 seq_printf(s, "CLKDIV=%u\n",
409 (buf[ATMCI_MR / 4] & 0xff));
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000410 seq_printf(s, "DTOR:\t0x%08x\n", buf[ATMCI_DTOR / 4]);
411 seq_printf(s, "SDCR:\t0x%08x\n", buf[ATMCI_SDCR / 4]);
412 seq_printf(s, "ARGR:\t0x%08x\n", buf[ATMCI_ARGR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200413 seq_printf(s, "BLKR:\t0x%08x BCNT=%u BLKLEN=%u\n",
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000414 buf[ATMCI_BLKR / 4],
415 buf[ATMCI_BLKR / 4] & 0xffff,
416 (buf[ATMCI_BLKR / 4] >> 16) & 0xffff);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000417 if (host->caps.has_cstor_reg)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000418 seq_printf(s, "CSTOR:\t0x%08x\n", buf[ATMCI_CSTOR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200419
420 /* Don't read RSPR and RDR; it will consume the data there */
421
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000422 atmci_show_status_reg(s, "SR", buf[ATMCI_SR / 4]);
423 atmci_show_status_reg(s, "IMR", buf[ATMCI_IMR / 4]);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200424
Hein_Tiboschccdfe612012-08-30 16:34:38 +0000425 if (host->caps.has_dma_conf_reg) {
Nicolas Ferre74791a22009-12-14 18:01:31 -0800426 u32 val;
427
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000428 val = buf[ATMCI_DMA / 4];
Nicolas Ferre74791a22009-12-14 18:01:31 -0800429 seq_printf(s, "DMA:\t0x%08x OFFSET=%u CHKSIZE=%u%s\n",
430 val, val & 3,
431 ((val >> 4) & 3) ?
432 1 << (((val >> 4) & 3) + 1) : 1,
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000433 val & ATMCI_DMAEN ? " DMAEN" : "");
Ludovic Desroches796211b2011-08-11 15:25:44 +0000434 }
435 if (host->caps.has_cfg_reg) {
436 u32 val;
Nicolas Ferre74791a22009-12-14 18:01:31 -0800437
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000438 val = buf[ATMCI_CFG / 4];
Nicolas Ferre74791a22009-12-14 18:01:31 -0800439 seq_printf(s, "CFG:\t0x%08x%s%s%s%s\n",
440 val,
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000441 val & ATMCI_CFG_FIFOMODE_1DATA ? " FIFOMODE_ONE_DATA" : "",
442 val & ATMCI_CFG_FERRCTRL_COR ? " FERRCTRL_CLEAR_ON_READ" : "",
443 val & ATMCI_CFG_HSMODE ? " HSMODE" : "",
444 val & ATMCI_CFG_LSYNC ? " LSYNC" : "");
Nicolas Ferre74791a22009-12-14 18:01:31 -0800445 }
446
Haavard Skinnemoenb17339a2008-09-19 21:09:28 +0200447 kfree(buf);
448
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200449 return 0;
450}
451
452static int atmci_regs_open(struct inode *inode, struct file *file)
453{
454 return single_open(file, atmci_regs_show, inode->i_private);
455}
456
457static const struct file_operations atmci_regs_fops = {
458 .owner = THIS_MODULE,
459 .open = atmci_regs_open,
460 .read = seq_read,
461 .llseek = seq_lseek,
462 .release = single_release,
463};
464
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200465static void atmci_init_debugfs(struct atmel_mci_slot *slot)
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200466{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200467 struct mmc_host *mmc = slot->mmc;
468 struct atmel_mci *host = slot->host;
469 struct dentry *root;
470 struct dentry *node;
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200471
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200472 root = mmc->debugfs_root;
473 if (!root)
474 return;
475
476 node = debugfs_create_file("regs", S_IRUSR, root, host,
477 &atmci_regs_fops);
478 if (IS_ERR(node))
479 return;
480 if (!node)
481 goto err;
482
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200483 node = debugfs_create_file("req", S_IRUSR, root, slot, &atmci_req_fops);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200484 if (!node)
485 goto err;
486
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +0200487 node = debugfs_create_u32("state", S_IRUSR, root, (u32 *)&host->state);
488 if (!node)
489 goto err;
490
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200491 node = debugfs_create_x32("pending_events", S_IRUSR, root,
492 (u32 *)&host->pending_events);
493 if (!node)
494 goto err;
495
496 node = debugfs_create_x32("completed_events", S_IRUSR, root,
497 (u32 *)&host->completed_events);
498 if (!node)
499 goto err;
500
501 return;
502
503err:
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200504 dev_err(&mmc->class_dev, "failed to initialize debugfs for slot\n");
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +0200505}
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200506
Ludovic Desrochese919fd22012-07-24 15:30:03 +0200507#if defined(CONFIG_OF)
508static const struct of_device_id atmci_dt_ids[] = {
509 { .compatible = "atmel,hsmci" },
510 { /* sentinel */ }
511};
512
513MODULE_DEVICE_TABLE(of, atmci_dt_ids);
514
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500515static struct mci_platform_data*
Ludovic Desrochese919fd22012-07-24 15:30:03 +0200516atmci_of_init(struct platform_device *pdev)
517{
518 struct device_node *np = pdev->dev.of_node;
519 struct device_node *cnp;
520 struct mci_platform_data *pdata;
521 u32 slot_id;
522
523 if (!np) {
524 dev_err(&pdev->dev, "device node not found\n");
525 return ERR_PTR(-EINVAL);
526 }
527
528 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
529 if (!pdata) {
530 dev_err(&pdev->dev, "could not allocate memory for pdata\n");
531 return ERR_PTR(-ENOMEM);
532 }
533
534 for_each_child_of_node(np, cnp) {
535 if (of_property_read_u32(cnp, "reg", &slot_id)) {
536 dev_warn(&pdev->dev, "reg property is missing for %s\n",
537 cnp->full_name);
538 continue;
539 }
540
541 if (slot_id >= ATMCI_MAX_NR_SLOTS) {
542 dev_warn(&pdev->dev, "can't have more than %d slots\n",
543 ATMCI_MAX_NR_SLOTS);
544 break;
545 }
546
547 if (of_property_read_u32(cnp, "bus-width",
548 &pdata->slot[slot_id].bus_width))
549 pdata->slot[slot_id].bus_width = 1;
550
551 pdata->slot[slot_id].detect_pin =
552 of_get_named_gpio(cnp, "cd-gpios", 0);
553
554 pdata->slot[slot_id].detect_is_active_high =
555 of_property_read_bool(cnp, "cd-inverted");
556
557 pdata->slot[slot_id].wp_pin =
558 of_get_named_gpio(cnp, "wp-gpios", 0);
559 }
560
561 return pdata;
562}
563#else /* CONFIG_OF */
564static inline struct mci_platform_data*
565atmci_of_init(struct platform_device *dev)
566{
567 return ERR_PTR(-EINVAL);
568}
569#endif
570
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200571static inline unsigned int atmci_get_version(struct atmel_mci *host)
572{
573 return atmci_readl(host, ATMCI_VERSION) & 0x00000fff;
574}
575
Ludovic Desroches24011f32012-05-16 15:26:00 +0200576static void atmci_timeout_timer(unsigned long data)
577{
578 struct atmel_mci *host;
579
580 host = (struct atmel_mci *)data;
581
582 dev_dbg(&host->pdev->dev, "software timeout\n");
583
584 if (host->mrq->cmd->data) {
585 host->mrq->cmd->data->error = -ETIMEDOUT;
586 host->data = NULL;
587 } else {
588 host->mrq->cmd->error = -ETIMEDOUT;
589 host->cmd = NULL;
590 }
591 host->need_reset = 1;
592 host->state = STATE_END_REQUEST;
593 smp_wmb();
594 tasklet_schedule(&host->tasklet);
595}
596
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000597static inline unsigned int atmci_ns_to_clocks(struct atmel_mci *host,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200598 unsigned int ns)
599{
Ludovic Desroches66292ad2012-03-28 12:28:33 +0200600 /*
601 * It is easier here to use us instead of ns for the timeout,
602 * it prevents from overflows during calculation.
603 */
604 unsigned int us = DIV_ROUND_UP(ns, 1000);
605
606 /* Maximum clock frequency is host->bus_hz/2 */
607 return us * (DIV_ROUND_UP(host->bus_hz, 2000000));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200608}
609
610static void atmci_set_timeout(struct atmel_mci *host,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200611 struct atmel_mci_slot *slot, struct mmc_data *data)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200612{
613 static unsigned dtomul_to_shift[] = {
614 0, 4, 7, 8, 10, 12, 16, 20
615 };
616 unsigned timeout;
617 unsigned dtocyc;
618 unsigned dtomul;
619
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000620 timeout = atmci_ns_to_clocks(host, data->timeout_ns)
621 + data->timeout_clks;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200622
623 for (dtomul = 0; dtomul < 8; dtomul++) {
624 unsigned shift = dtomul_to_shift[dtomul];
625 dtocyc = (timeout + (1 << shift) - 1) >> shift;
626 if (dtocyc < 15)
627 break;
628 }
629
630 if (dtomul >= 8) {
631 dtomul = 7;
632 dtocyc = 15;
633 }
634
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200635 dev_vdbg(&slot->mmc->class_dev, "setting timeout to %u cycles\n",
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200636 dtocyc << dtomul_to_shift[dtomul]);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000637 atmci_writel(host, ATMCI_DTOR, (ATMCI_DTOMUL(dtomul) | ATMCI_DTOCYC(dtocyc)));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200638}
639
640/*
641 * Return mask with command flags to be enabled for this command.
642 */
643static u32 atmci_prepare_command(struct mmc_host *mmc,
644 struct mmc_command *cmd)
645{
646 struct mmc_data *data;
647 u32 cmdr;
648
649 cmd->error = -EINPROGRESS;
650
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000651 cmdr = ATMCI_CMDR_CMDNB(cmd->opcode);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200652
653 if (cmd->flags & MMC_RSP_PRESENT) {
654 if (cmd->flags & MMC_RSP_136)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000655 cmdr |= ATMCI_CMDR_RSPTYP_136BIT;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200656 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000657 cmdr |= ATMCI_CMDR_RSPTYP_48BIT;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200658 }
659
660 /*
661 * This should really be MAXLAT_5 for CMD2 and ACMD41, but
662 * it's too difficult to determine whether this is an ACMD or
663 * not. Better make it 64.
664 */
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000665 cmdr |= ATMCI_CMDR_MAXLAT_64CYC;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200666
667 if (mmc->ios.bus_mode == MMC_BUSMODE_OPENDRAIN)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000668 cmdr |= ATMCI_CMDR_OPDCMD;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200669
670 data = cmd->data;
671 if (data) {
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000672 cmdr |= ATMCI_CMDR_START_XFER;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100673
674 if (cmd->opcode == SD_IO_RW_EXTENDED) {
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000675 cmdr |= ATMCI_CMDR_SDIO_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100676 } else {
677 if (data->flags & MMC_DATA_STREAM)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000678 cmdr |= ATMCI_CMDR_STREAM;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100679 else if (data->blocks > 1)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000680 cmdr |= ATMCI_CMDR_MULTI_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100681 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000682 cmdr |= ATMCI_CMDR_BLOCK;
Nicolas Ferre2f1d7912010-12-10 19:14:32 +0100683 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200684
685 if (data->flags & MMC_DATA_READ)
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000686 cmdr |= ATMCI_CMDR_TRDIR_READ;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200687 }
688
689 return cmdr;
690}
691
Ludovic Desroches11d14882011-08-11 15:25:45 +0000692static void atmci_send_command(struct atmel_mci *host,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200693 struct mmc_command *cmd, u32 cmd_flags)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200694{
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200695 WARN_ON(host->cmd);
696 host->cmd = cmd;
697
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +0200698 dev_vdbg(&host->pdev->dev,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200699 "start command: ARGR=0x%08x CMDR=0x%08x\n",
700 cmd->arg, cmd_flags);
701
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000702 atmci_writel(host, ATMCI_ARGR, cmd->arg);
703 atmci_writel(host, ATMCI_CMDR, cmd_flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200704}
705
Ludovic Desroches2c96a292011-08-11 15:25:41 +0000706static void atmci_send_stop_cmd(struct atmel_mci *host, struct mmc_data *data)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200707{
Ludovic Desroches6801c412012-05-16 15:26:01 +0200708 dev_dbg(&host->pdev->dev, "send stop command\n");
Ludovic Desroches11d14882011-08-11 15:25:45 +0000709 atmci_send_command(host, data->stop, host->stop_cmdr);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000710 atmci_writel(host, ATMCI_IER, ATMCI_CMDRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +0200711}
712
Ludovic Desroches796211b2011-08-11 15:25:44 +0000713/*
714 * Configure given PDC buffer taking care of alignement issues.
715 * Update host->data_size and host->sg.
716 */
717static void atmci_pdc_set_single_buf(struct atmel_mci *host,
718 enum atmci_xfer_dir dir, enum atmci_pdc_buf buf_nb)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200719{
Ludovic Desroches796211b2011-08-11 15:25:44 +0000720 u32 pointer_reg, counter_reg;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200721 unsigned int buf_size;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200722
Ludovic Desroches796211b2011-08-11 15:25:44 +0000723 if (dir == XFER_RECEIVE) {
724 pointer_reg = ATMEL_PDC_RPR;
725 counter_reg = ATMEL_PDC_RCR;
726 } else {
727 pointer_reg = ATMEL_PDC_TPR;
728 counter_reg = ATMEL_PDC_TCR;
729 }
730
731 if (buf_nb == PDC_SECOND_BUF) {
Ludovic Desroches1ebbe3d2011-08-11 15:25:46 +0000732 pointer_reg += ATMEL_PDC_SCND_BUF_OFF;
733 counter_reg += ATMEL_PDC_SCND_BUF_OFF;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000734 }
735
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200736 if (!host->caps.has_rwproof) {
737 buf_size = host->buf_size;
738 atmci_writel(host, pointer_reg, host->buf_phys_addr);
739 } else {
740 buf_size = sg_dma_len(host->sg);
741 atmci_writel(host, pointer_reg, sg_dma_address(host->sg));
742 }
743
744 if (host->data_size <= buf_size) {
Ludovic Desroches796211b2011-08-11 15:25:44 +0000745 if (host->data_size & 0x3) {
746 /* If size is different from modulo 4, transfer bytes */
747 atmci_writel(host, counter_reg, host->data_size);
748 atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCFBYTE);
749 } else {
750 /* Else transfer 32-bits words */
751 atmci_writel(host, counter_reg, host->data_size / 4);
752 }
753 host->data_size = 0;
754 } else {
755 /* We assume the size of a page is 32-bits aligned */
Ludovic Desroches341fa4c2011-08-11 15:25:47 +0000756 atmci_writel(host, counter_reg, sg_dma_len(host->sg) / 4);
757 host->data_size -= sg_dma_len(host->sg);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000758 if (host->data_size)
759 host->sg = sg_next(host->sg);
760 }
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200761}
762
Ludovic Desroches796211b2011-08-11 15:25:44 +0000763/*
764 * Configure PDC buffer according to the data size ie configuring one or two
765 * buffers. Don't use this function if you want to configure only the second
766 * buffer. In this case, use atmci_pdc_set_single_buf.
767 */
768static void atmci_pdc_set_both_buf(struct atmel_mci *host, int dir)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200769{
Ludovic Desroches796211b2011-08-11 15:25:44 +0000770 atmci_pdc_set_single_buf(host, dir, PDC_FIRST_BUF);
771 if (host->data_size)
772 atmci_pdc_set_single_buf(host, dir, PDC_SECOND_BUF);
773}
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200774
Ludovic Desroches796211b2011-08-11 15:25:44 +0000775/*
776 * Unmap sg lists, called when transfer is finished.
777 */
778static void atmci_pdc_cleanup(struct atmel_mci *host)
779{
780 struct mmc_data *data = host->data;
781
782 if (data)
783 dma_unmap_sg(&host->pdev->dev,
784 data->sg, data->sg_len,
785 ((data->flags & MMC_DATA_WRITE)
786 ? DMA_TO_DEVICE : DMA_FROM_DEVICE));
787}
788
789/*
790 * Disable PDC transfers. Update pending flags to EVENT_XFER_COMPLETE after
791 * having received ATMCI_TXBUFE or ATMCI_RXBUFF interrupt. Enable ATMCI_NOTBUSY
792 * interrupt needed for both transfer directions.
793 */
794static void atmci_pdc_complete(struct atmel_mci *host)
795{
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200796 int transfer_size = host->data->blocks * host->data->blksz;
Ludovic Desroches24011f32012-05-16 15:26:00 +0200797 int i;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200798
Ludovic Desroches796211b2011-08-11 15:25:44 +0000799 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200800
801 if ((!host->caps.has_rwproof)
Ludovic Desroches24011f32012-05-16 15:26:00 +0200802 && (host->data->flags & MMC_DATA_READ)) {
803 if (host->caps.has_bad_data_ordering)
804 for (i = 0; i < transfer_size; i++)
805 host->buffer[i] = swab32(host->buffer[i]);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200806 sg_copy_from_buffer(host->data->sg, host->data->sg_len,
807 host->buffer, transfer_size);
Ludovic Desroches24011f32012-05-16 15:26:00 +0200808 }
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200809
Ludovic Desroches796211b2011-08-11 15:25:44 +0000810 atmci_pdc_cleanup(host);
811
812 /*
813 * If the card was removed, data will be NULL. No point trying
814 * to send the stop command or waiting for NBUSY in this case.
815 */
816 if (host->data) {
Ludovic Desroches6801c412012-05-16 15:26:01 +0200817 dev_dbg(&host->pdev->dev,
818 "(%s) set pending xfer complete\n", __func__);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200819 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Ludovic Desroches796211b2011-08-11 15:25:44 +0000820 tasklet_schedule(&host->tasklet);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200821 }
822}
823
Ludovic Desroches796211b2011-08-11 15:25:44 +0000824static void atmci_dma_cleanup(struct atmel_mci *host)
825{
826 struct mmc_data *data = host->data;
827
828 if (data)
829 dma_unmap_sg(host->dma.chan->device->dev,
830 data->sg, data->sg_len,
831 ((data->flags & MMC_DATA_WRITE)
832 ? DMA_TO_DEVICE : DMA_FROM_DEVICE));
833}
834
835/*
836 * This function is called by the DMA driver from tasklet context.
837 */
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200838static void atmci_dma_complete(void *arg)
839{
840 struct atmel_mci *host = arg;
841 struct mmc_data *data = host->data;
842
843 dev_vdbg(&host->pdev->dev, "DMA complete\n");
844
Hein_Tiboschccdfe612012-08-30 16:34:38 +0000845 if (host->caps.has_dma_conf_reg)
Nicolas Ferre74791a22009-12-14 18:01:31 -0800846 /* Disable DMA hardware handshaking on MCI */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000847 atmci_writel(host, ATMCI_DMA, atmci_readl(host, ATMCI_DMA) & ~ATMCI_DMAEN);
Nicolas Ferre74791a22009-12-14 18:01:31 -0800848
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200849 atmci_dma_cleanup(host);
850
851 /*
852 * If the card was removed, data will be NULL. No point trying
853 * to send the stop command or waiting for NBUSY in this case.
854 */
855 if (data) {
Ludovic Desroches6801c412012-05-16 15:26:01 +0200856 dev_dbg(&host->pdev->dev,
857 "(%s) set pending xfer complete\n", __func__);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200858 atmci_set_pending(host, EVENT_XFER_COMPLETE);
859 tasklet_schedule(&host->tasklet);
860
861 /*
862 * Regardless of what the documentation says, we have
863 * to wait for NOTBUSY even after block read
864 * operations.
865 *
866 * When the DMA transfer is complete, the controller
867 * may still be reading the CRC from the card, i.e.
868 * the data transfer is still in progress and we
869 * haven't seen all the potential error bits yet.
870 *
871 * The interrupt handler will schedule a different
872 * tasklet to finish things up when the data transfer
873 * is completely done.
874 *
875 * We may not complete the mmc request here anyway
876 * because the mmc layer may call back and cause us to
877 * violate the "don't submit new operations from the
878 * completion callback" rule of the dma engine
879 * framework.
880 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +0000881 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200882 }
883}
884
Ludovic Desroches796211b2011-08-11 15:25:44 +0000885/*
886 * Returns a mask of interrupt flags to be enabled after the whole
887 * request has been prepared.
888 */
889static u32 atmci_prepare_data(struct atmel_mci *host, struct mmc_data *data)
890{
891 u32 iflags;
892
893 data->error = -EINPROGRESS;
894
895 host->sg = data->sg;
Terry Barnabybdbc5d02013-04-08 12:05:47 -0400896 host->sg_len = data->sg_len;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000897 host->data = data;
898 host->data_chan = NULL;
899
900 iflags = ATMCI_DATA_ERROR_FLAGS;
901
902 /*
903 * Errata: MMC data write operation with less than 12
904 * bytes is impossible.
905 *
906 * Errata: MCI Transmit Data Register (TDR) FIFO
907 * corruption when length is not multiple of 4.
908 */
909 if (data->blocks * data->blksz < 12
910 || (data->blocks * data->blksz) & 3)
911 host->need_reset = true;
912
913 host->pio_offset = 0;
914 if (data->flags & MMC_DATA_READ)
915 iflags |= ATMCI_RXRDY;
916 else
917 iflags |= ATMCI_TXRDY;
918
919 return iflags;
920}
921
922/*
923 * Set interrupt flags and set block length into the MCI mode register even
924 * if this value is also accessible in the MCI block register. It seems to be
925 * necessary before the High Speed MCI version. It also map sg and configure
926 * PDC registers.
927 */
928static u32
929atmci_prepare_data_pdc(struct atmel_mci *host, struct mmc_data *data)
930{
931 u32 iflags, tmp;
932 unsigned int sg_len;
933 enum dma_data_direction dir;
Ludovic Desroches24011f32012-05-16 15:26:00 +0200934 int i;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000935
936 data->error = -EINPROGRESS;
937
938 host->data = data;
939 host->sg = data->sg;
940 iflags = ATMCI_DATA_ERROR_FLAGS;
941
942 /* Enable pdc mode */
943 atmci_writel(host, ATMCI_MR, host->mode_reg | ATMCI_MR_PDCMODE);
944
945 if (data->flags & MMC_DATA_READ) {
946 dir = DMA_FROM_DEVICE;
947 iflags |= ATMCI_ENDRX | ATMCI_RXBUFF;
948 } else {
949 dir = DMA_TO_DEVICE;
Ludovic Desrochesf5177542012-05-16 15:25:59 +0200950 iflags |= ATMCI_ENDTX | ATMCI_TXBUFE | ATMCI_BLKE;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000951 }
952
953 /* Set BLKLEN */
954 tmp = atmci_readl(host, ATMCI_MR);
955 tmp &= 0x0000ffff;
956 tmp |= ATMCI_BLKLEN(data->blksz);
957 atmci_writel(host, ATMCI_MR, tmp);
958
959 /* Configure PDC */
960 host->data_size = data->blocks * data->blksz;
961 sg_len = dma_map_sg(&host->pdev->dev, data->sg, data->sg_len, dir);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200962
963 if ((!host->caps.has_rwproof)
Ludovic Desroches24011f32012-05-16 15:26:00 +0200964 && (host->data->flags & MMC_DATA_WRITE)) {
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200965 sg_copy_to_buffer(host->data->sg, host->data->sg_len,
966 host->buffer, host->data_size);
Ludovic Desroches24011f32012-05-16 15:26:00 +0200967 if (host->caps.has_bad_data_ordering)
968 for (i = 0; i < host->data_size; i++)
969 host->buffer[i] = swab32(host->buffer[i]);
970 }
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +0200971
Ludovic Desroches796211b2011-08-11 15:25:44 +0000972 if (host->data_size)
973 atmci_pdc_set_both_buf(host,
974 ((dir == DMA_FROM_DEVICE) ? XFER_RECEIVE : XFER_TRANSMIT));
975
976 return iflags;
977}
978
979static u32
Nicolas Ferre74791a22009-12-14 18:01:31 -0800980atmci_prepare_data_dma(struct atmel_mci *host, struct mmc_data *data)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200981{
982 struct dma_chan *chan;
983 struct dma_async_tx_descriptor *desc;
984 struct scatterlist *sg;
985 unsigned int i;
986 enum dma_data_direction direction;
Vinod Koule0d23ef2011-11-17 14:54:38 +0530987 enum dma_transfer_direction slave_dirn;
Atsushi Nemoto657a77f2009-09-08 17:53:05 -0700988 unsigned int sglen;
Nicolas Ferre693e5e22012-06-06 12:19:44 +0200989 u32 maxburst;
Ludovic Desroches796211b2011-08-11 15:25:44 +0000990 u32 iflags;
991
992 data->error = -EINPROGRESS;
993
994 WARN_ON(host->data);
995 host->sg = NULL;
996 host->data = data;
997
998 iflags = ATMCI_DATA_ERROR_FLAGS;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +0200999
1000 /*
1001 * We don't do DMA on "complex" transfers, i.e. with
1002 * non-word-aligned buffers or lengths. Also, we don't bother
1003 * with all the DMA setup overhead for short transfers.
1004 */
Ludovic Desroches796211b2011-08-11 15:25:44 +00001005 if (data->blocks * data->blksz < ATMCI_DMA_THRESHOLD)
1006 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001007 if (data->blksz & 3)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001008 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001009
1010 for_each_sg(data->sg, sg, data->sg_len, i) {
1011 if (sg->offset & 3 || sg->length & 3)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001012 return atmci_prepare_data(host, data);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001013 }
1014
1015 /* If we don't have a channel, we can't do DMA */
1016 chan = host->dma.chan;
Dan Williams6f49a572009-01-06 11:38:14 -07001017 if (chan)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001018 host->data_chan = chan;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001019
1020 if (!chan)
1021 return -ENODEV;
1022
Vinod Koule0d23ef2011-11-17 14:54:38 +05301023 if (data->flags & MMC_DATA_READ) {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001024 direction = DMA_FROM_DEVICE;
Viresh Kumare2b35f32012-02-01 16:12:27 +05301025 host->dma_conf.direction = slave_dirn = DMA_DEV_TO_MEM;
Nicolas Ferre693e5e22012-06-06 12:19:44 +02001026 maxburst = atmci_convert_chksize(host->dma_conf.src_maxburst);
Vinod Koule0d23ef2011-11-17 14:54:38 +05301027 } else {
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001028 direction = DMA_TO_DEVICE;
Viresh Kumare2b35f32012-02-01 16:12:27 +05301029 host->dma_conf.direction = slave_dirn = DMA_MEM_TO_DEV;
Nicolas Ferre693e5e22012-06-06 12:19:44 +02001030 maxburst = atmci_convert_chksize(host->dma_conf.dst_maxburst);
Vinod Koule0d23ef2011-11-17 14:54:38 +05301031 }
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001032
Hein_Tiboschccdfe612012-08-30 16:34:38 +00001033 if (host->caps.has_dma_conf_reg)
1034 atmci_writel(host, ATMCI_DMA, ATMCI_DMA_CHKSIZE(maxburst) |
1035 ATMCI_DMAEN);
Nicolas Ferre693e5e22012-06-06 12:19:44 +02001036
Linus Walleij266ac3f2011-02-10 16:08:06 +01001037 sglen = dma_map_sg(chan->device->dev, data->sg,
Ludovic Desroches796211b2011-08-11 15:25:44 +00001038 data->sg_len, direction);
Linus Walleij88ce4db2011-02-10 16:08:16 +01001039
Viresh Kumare2b35f32012-02-01 16:12:27 +05301040 dmaengine_slave_config(chan, &host->dma_conf);
Alexandre Bounine16052822012-03-08 16:11:18 -05001041 desc = dmaengine_prep_slave_sg(chan,
Vinod Koule0d23ef2011-11-17 14:54:38 +05301042 data->sg, sglen, slave_dirn,
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001043 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1044 if (!desc)
Atsushi Nemoto657a77f2009-09-08 17:53:05 -07001045 goto unmap_exit;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001046
1047 host->dma.data_desc = desc;
1048 desc->callback = atmci_dma_complete;
1049 desc->callback_param = host;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001050
Ludovic Desroches796211b2011-08-11 15:25:44 +00001051 return iflags;
Atsushi Nemoto657a77f2009-09-08 17:53:05 -07001052unmap_exit:
Linus Walleij88ce4db2011-02-10 16:08:16 +01001053 dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, direction);
Atsushi Nemoto657a77f2009-09-08 17:53:05 -07001054 return -ENOMEM;
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001055}
1056
Ludovic Desroches796211b2011-08-11 15:25:44 +00001057static void
1058atmci_submit_data(struct atmel_mci *host, struct mmc_data *data)
1059{
1060 return;
1061}
1062
1063/*
1064 * Start PDC according to transfer direction.
1065 */
1066static void
1067atmci_submit_data_pdc(struct atmel_mci *host, struct mmc_data *data)
1068{
1069 if (data->flags & MMC_DATA_READ)
1070 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTEN);
1071 else
1072 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_TXTEN);
1073}
1074
1075static void
1076atmci_submit_data_dma(struct atmel_mci *host, struct mmc_data *data)
Nicolas Ferre74791a22009-12-14 18:01:31 -08001077{
1078 struct dma_chan *chan = host->data_chan;
1079 struct dma_async_tx_descriptor *desc = host->dma.data_desc;
1080
1081 if (chan) {
Linus Walleij53289062011-02-10 16:08:26 +01001082 dmaengine_submit(desc);
1083 dma_async_issue_pending(chan);
Nicolas Ferre74791a22009-12-14 18:01:31 -08001084 }
1085}
1086
Ludovic Desroches796211b2011-08-11 15:25:44 +00001087static void atmci_stop_transfer(struct atmel_mci *host)
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001088{
Ludovic Desroches6801c412012-05-16 15:26:01 +02001089 dev_dbg(&host->pdev->dev,
1090 "(%s) set pending xfer complete\n", __func__);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001091 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001092 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02001093}
1094
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001095/*
Masanari Iida7122bbb2012-08-05 23:25:40 +09001096 * Stop data transfer because error(s) occurred.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001097 */
Ludovic Desroches796211b2011-08-11 15:25:44 +00001098static void atmci_stop_transfer_pdc(struct atmel_mci *host)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001099{
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001100 atmci_writel(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001101}
1102
Ludovic Desroches796211b2011-08-11 15:25:44 +00001103static void atmci_stop_transfer_dma(struct atmel_mci *host)
1104{
1105 struct dma_chan *chan = host->data_chan;
1106
1107 if (chan) {
1108 dmaengine_terminate_all(chan);
1109 atmci_dma_cleanup(host);
1110 } else {
1111 /* Data transfer was stopped by the interrupt handler */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001112 dev_dbg(&host->pdev->dev,
1113 "(%s) set pending xfer complete\n", __func__);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001114 atmci_set_pending(host, EVENT_XFER_COMPLETE);
1115 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1116 }
1117}
1118
1119/*
1120 * Start a request: prepare data if needed, prepare the command and activate
1121 * interrupts.
1122 */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001123static void atmci_start_request(struct atmel_mci *host,
1124 struct atmel_mci_slot *slot)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001125{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001126 struct mmc_request *mrq;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001127 struct mmc_command *cmd;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001128 struct mmc_data *data;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001129 u32 iflags;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001130 u32 cmdflags;
1131
1132 mrq = slot->mrq;
1133 host->cur_slot = slot;
1134 host->mrq = mrq;
1135
1136 host->pending_events = 0;
1137 host->completed_events = 0;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001138 host->cmd_status = 0;
Haavard Skinnemoenca55f462008-10-05 15:16:59 +02001139 host->data_status = 0;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001140
Ludovic Desroches6801c412012-05-16 15:26:01 +02001141 dev_dbg(&host->pdev->dev, "start request: cmd %u\n", mrq->cmd->opcode);
1142
Ludovic Desroches24011f32012-05-16 15:26:00 +02001143 if (host->need_reset || host->caps.need_reset_after_xfer) {
Ludovic Desroches18ee6842012-02-09 11:55:29 +01001144 iflags = atmci_readl(host, ATMCI_IMR);
1145 iflags &= (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001146 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1147 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
1148 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001149 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001150 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Ludovic Desroches18ee6842012-02-09 11:55:29 +01001151 atmci_writel(host, ATMCI_IER, iflags);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001152 host->need_reset = false;
1153 }
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001154 atmci_writel(host, ATMCI_SDCR, slot->sdc_reg);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001155
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001156 iflags = atmci_readl(host, ATMCI_IMR);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001157 if (iflags & ~(ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001158 dev_dbg(&slot->mmc->class_dev, "WARNING: IMR=0x%08x\n",
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001159 iflags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001160
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001161 if (unlikely(test_and_clear_bit(ATMCI_CARD_NEED_INIT, &slot->flags))) {
1162 /* Send init sequence (74 clock cycles) */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001163 atmci_writel(host, ATMCI_CMDR, ATMCI_CMDR_SPCMD_INIT);
1164 while (!(atmci_readl(host, ATMCI_SR) & ATMCI_CMDRDY))
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001165 cpu_relax();
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001166 }
Nicolas Ferre74791a22009-12-14 18:01:31 -08001167 iflags = 0;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001168 data = mrq->data;
1169 if (data) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001170 atmci_set_timeout(host, slot, data);
Haavard Skinnemoena252e3e2008-10-03 14:46:17 +02001171
1172 /* Must set block count/size before sending command */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001173 atmci_writel(host, ATMCI_BLKR, ATMCI_BCNT(data->blocks)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001174 | ATMCI_BLKLEN(data->blksz));
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001175 dev_vdbg(&slot->mmc->class_dev, "BLKR=0x%08x\n",
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001176 ATMCI_BCNT(data->blocks) | ATMCI_BLKLEN(data->blksz));
Nicolas Ferre74791a22009-12-14 18:01:31 -08001177
Ludovic Desroches796211b2011-08-11 15:25:44 +00001178 iflags |= host->prepare_data(host, data);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001179 }
1180
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001181 iflags |= ATMCI_CMDRDY;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001182 cmd = mrq->cmd;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001183 cmdflags = atmci_prepare_command(slot->mmc, cmd);
Ludovic Desroches11d14882011-08-11 15:25:45 +00001184 atmci_send_command(host, cmd, cmdflags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001185
1186 if (data)
Ludovic Desroches796211b2011-08-11 15:25:44 +00001187 host->submit_data(host, data);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001188
1189 if (mrq->stop) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001190 host->stop_cmdr = atmci_prepare_command(slot->mmc, mrq->stop);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001191 host->stop_cmdr |= ATMCI_CMDR_STOP_XFER;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001192 if (!(data->flags & MMC_DATA_WRITE))
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001193 host->stop_cmdr |= ATMCI_CMDR_TRDIR_READ;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001194 if (data->flags & MMC_DATA_STREAM)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001195 host->stop_cmdr |= ATMCI_CMDR_STREAM;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001196 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001197 host->stop_cmdr |= ATMCI_CMDR_MULTI_BLOCK;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001198 }
1199
1200 /*
1201 * We could have enabled interrupts earlier, but I suspect
1202 * that would open up a nice can of interesting race
1203 * conditions (e.g. command and data complete, but stop not
1204 * prepared yet.)
1205 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001206 atmci_writel(host, ATMCI_IER, iflags);
Ludovic Desroches24011f32012-05-16 15:26:00 +02001207
1208 mod_timer(&host->timer, jiffies + msecs_to_jiffies(2000));
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001209}
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001210
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001211static void atmci_queue_request(struct atmel_mci *host,
1212 struct atmel_mci_slot *slot, struct mmc_request *mrq)
1213{
1214 dev_vdbg(&slot->mmc->class_dev, "queue request: state=%d\n",
1215 host->state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001216
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001217 spin_lock_bh(&host->lock);
1218 slot->mrq = mrq;
1219 if (host->state == STATE_IDLE) {
1220 host->state = STATE_SENDING_CMD;
1221 atmci_start_request(host, slot);
1222 } else {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001223 dev_dbg(&host->pdev->dev, "queue request\n");
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001224 list_add_tail(&slot->queue_node, &host->queue);
1225 }
1226 spin_unlock_bh(&host->lock);
1227}
1228
1229static void atmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1230{
1231 struct atmel_mci_slot *slot = mmc_priv(mmc);
1232 struct atmel_mci *host = slot->host;
1233 struct mmc_data *data;
1234
1235 WARN_ON(slot->mrq);
Ludovic Desroches6801c412012-05-16 15:26:01 +02001236 dev_dbg(&host->pdev->dev, "MRQ: cmd %u\n", mrq->cmd->opcode);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001237
1238 /*
1239 * We may "know" the card is gone even though there's still an
1240 * electrical connection. If so, we really need to communicate
1241 * this to the MMC core since there won't be any more
1242 * interrupts as the card is completely removed. Otherwise,
1243 * the MMC core might believe the card is still there even
1244 * though the card was just removed very slowly.
1245 */
1246 if (!test_bit(ATMCI_CARD_PRESENT, &slot->flags)) {
1247 mrq->cmd->error = -ENOMEDIUM;
1248 mmc_request_done(mmc, mrq);
1249 return;
1250 }
1251
1252 /* We don't support multiple blocks of weird lengths. */
1253 data = mrq->data;
1254 if (data && data->blocks > 1 && data->blksz & 3) {
1255 mrq->cmd->error = -EINVAL;
1256 mmc_request_done(mmc, mrq);
1257 }
1258
1259 atmci_queue_request(host, slot, mrq);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001260}
1261
1262static void atmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1263{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001264 struct atmel_mci_slot *slot = mmc_priv(mmc);
1265 struct atmel_mci *host = slot->host;
1266 unsigned int i;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001267
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001268 slot->sdc_reg &= ~ATMCI_SDCBUS_MASK;
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001269 switch (ios->bus_width) {
1270 case MMC_BUS_WIDTH_1:
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001271 slot->sdc_reg |= ATMCI_SDCBUS_1BIT;
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001272 break;
1273 case MMC_BUS_WIDTH_4:
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001274 slot->sdc_reg |= ATMCI_SDCBUS_4BIT;
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001275 break;
1276 }
1277
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001278 if (ios->clock) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001279 unsigned int clock_min = ~0U;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001280 u32 clkdiv;
1281
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001282 spin_lock_bh(&host->lock);
1283 if (!host->mode_reg) {
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001284 clk_enable(host->mck);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001285 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1286 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001287 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001288 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001289 }
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001290
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001291 /*
1292 * Use mirror of ios->clock to prevent race with mmc
1293 * core ios update when finding the minimum.
1294 */
1295 slot->clock = ios->clock;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001296 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001297 if (host->slot[i] && host->slot[i]->clock
1298 && host->slot[i]->clock < clock_min)
1299 clock_min = host->slot[i]->clock;
1300 }
1301
1302 /* Calculate clock divider */
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01001303 if (host->caps.has_odd_clk_div) {
1304 clkdiv = DIV_ROUND_UP(host->bus_hz, clock_min) - 2;
1305 if (clkdiv > 511) {
1306 dev_warn(&mmc->class_dev,
1307 "clock %u too slow; using %lu\n",
1308 clock_min, host->bus_hz / (511 + 2));
1309 clkdiv = 511;
1310 }
1311 host->mode_reg = ATMCI_MR_CLKDIV(clkdiv >> 1)
1312 | ATMCI_MR_CLKODD(clkdiv & 1);
1313 } else {
1314 clkdiv = DIV_ROUND_UP(host->bus_hz, 2 * clock_min) - 1;
1315 if (clkdiv > 255) {
1316 dev_warn(&mmc->class_dev,
1317 "clock %u too slow; using %lu\n",
1318 clock_min, host->bus_hz / (2 * 256));
1319 clkdiv = 255;
1320 }
1321 host->mode_reg = ATMCI_MR_CLKDIV(clkdiv);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001322 }
1323
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001324 /*
1325 * WRPROOF and RDPROOF prevent overruns/underruns by
1326 * stopping the clock when the FIFO is full/empty.
1327 * This state is not expected to last for long.
1328 */
Ludovic Desroches796211b2011-08-11 15:25:44 +00001329 if (host->caps.has_rwproof)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001330 host->mode_reg |= (ATMCI_MR_WRPROOF | ATMCI_MR_RDPROOF);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001331
Ludovic Desroches796211b2011-08-11 15:25:44 +00001332 if (host->caps.has_cfg_reg) {
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001333 /* setup High Speed mode in relation with card capacity */
1334 if (ios->timing == MMC_TIMING_SD_HS)
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001335 host->cfg_reg |= ATMCI_CFG_HSMODE;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001336 else
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001337 host->cfg_reg &= ~ATMCI_CFG_HSMODE;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001338 }
1339
1340 if (list_empty(&host->queue)) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001341 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001342 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001343 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001344 } else {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001345 host->need_clock_update = true;
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001346 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001347
1348 spin_unlock_bh(&host->lock);
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001349 } else {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001350 bool any_slot_active = false;
1351
1352 spin_lock_bh(&host->lock);
1353 slot->clock = 0;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001354 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001355 if (host->slot[i] && host->slot[i]->clock) {
1356 any_slot_active = true;
1357 break;
1358 }
Haavard Skinnemoen945533b2008-10-03 17:48:16 +02001359 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001360 if (!any_slot_active) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001361 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001362 if (host->mode_reg) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001363 atmci_readl(host, ATMCI_MR);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001364 clk_disable(host->mck);
1365 }
1366 host->mode_reg = 0;
1367 }
1368 spin_unlock_bh(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001369 }
1370
1371 switch (ios->power_mode) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001372 case MMC_POWER_UP:
1373 set_bit(ATMCI_CARD_NEED_INIT, &slot->flags);
1374 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001375 default:
1376 /*
1377 * TODO: None of the currently available AVR32-based
1378 * boards allow MMC power to be turned off. Implement
1379 * power control when this can be tested properly.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001380 *
1381 * We also need to hook this into the clock management
1382 * somehow so that newly inserted cards aren't
1383 * subjected to a fast clock before we have a chance
1384 * to figure out what the maximum rate is. Currently,
1385 * there's no way to avoid this, and there never will
1386 * be for boards that don't support power control.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001387 */
1388 break;
1389 }
1390}
1391
1392static int atmci_get_ro(struct mmc_host *mmc)
1393{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001394 int read_only = -ENOSYS;
1395 struct atmel_mci_slot *slot = mmc_priv(mmc);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001396
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001397 if (gpio_is_valid(slot->wp_pin)) {
1398 read_only = gpio_get_value(slot->wp_pin);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001399 dev_dbg(&mmc->class_dev, "card is %s\n",
1400 read_only ? "read-only" : "read-write");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001401 }
1402
1403 return read_only;
1404}
1405
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001406static int atmci_get_cd(struct mmc_host *mmc)
1407{
1408 int present = -ENOSYS;
1409 struct atmel_mci_slot *slot = mmc_priv(mmc);
1410
1411 if (gpio_is_valid(slot->detect_pin)) {
Jonas Larsson1c1452b2009-03-31 11:16:48 +02001412 present = !(gpio_get_value(slot->detect_pin) ^
1413 slot->detect_is_active_high);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001414 dev_dbg(&mmc->class_dev, "card is %spresent\n",
1415 present ? "" : "not ");
1416 }
1417
1418 return present;
1419}
1420
Anders Grahn88ff82e2010-05-26 14:42:01 -07001421static void atmci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1422{
1423 struct atmel_mci_slot *slot = mmc_priv(mmc);
1424 struct atmel_mci *host = slot->host;
1425
1426 if (enable)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001427 atmci_writel(host, ATMCI_IER, slot->sdio_irq);
Anders Grahn88ff82e2010-05-26 14:42:01 -07001428 else
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001429 atmci_writel(host, ATMCI_IDR, slot->sdio_irq);
Anders Grahn88ff82e2010-05-26 14:42:01 -07001430}
1431
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001432static const struct mmc_host_ops atmci_ops = {
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001433 .request = atmci_request,
1434 .set_ios = atmci_set_ios,
1435 .get_ro = atmci_get_ro,
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001436 .get_cd = atmci_get_cd,
Anders Grahn88ff82e2010-05-26 14:42:01 -07001437 .enable_sdio_irq = atmci_enable_sdio_irq,
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001438};
1439
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001440/* Called with host->lock held */
1441static void atmci_request_end(struct atmel_mci *host, struct mmc_request *mrq)
1442 __releases(&host->lock)
1443 __acquires(&host->lock)
1444{
1445 struct atmel_mci_slot *slot = NULL;
1446 struct mmc_host *prev_mmc = host->cur_slot->mmc;
1447
1448 WARN_ON(host->cmd || host->data);
1449
1450 /*
1451 * Update the MMC clock rate if necessary. This may be
1452 * necessary if set_ios() is called when a different slot is
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001453 * busy transferring data.
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001454 */
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001455 if (host->need_clock_update) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001456 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001457 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001458 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07001459 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001460
1461 host->cur_slot->mrq = NULL;
1462 host->mrq = NULL;
1463 if (!list_empty(&host->queue)) {
1464 slot = list_entry(host->queue.next,
1465 struct atmel_mci_slot, queue_node);
1466 list_del(&slot->queue_node);
1467 dev_vdbg(&host->pdev->dev, "list not empty: %s is next\n",
1468 mmc_hostname(slot->mmc));
1469 host->state = STATE_SENDING_CMD;
1470 atmci_start_request(host, slot);
1471 } else {
1472 dev_vdbg(&host->pdev->dev, "list empty\n");
1473 host->state = STATE_IDLE;
1474 }
1475
Ludovic Desroches24011f32012-05-16 15:26:00 +02001476 del_timer(&host->timer);
1477
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001478 spin_unlock(&host->lock);
1479 mmc_request_done(prev_mmc, mrq);
1480 spin_lock(&host->lock);
1481}
1482
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001483static void atmci_command_complete(struct atmel_mci *host,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001484 struct mmc_command *cmd)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001485{
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001486 u32 status = host->cmd_status;
1487
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001488 /* Read the response from the card (up to 16 bytes) */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001489 cmd->resp[0] = atmci_readl(host, ATMCI_RSPR);
1490 cmd->resp[1] = atmci_readl(host, ATMCI_RSPR);
1491 cmd->resp[2] = atmci_readl(host, ATMCI_RSPR);
1492 cmd->resp[3] = atmci_readl(host, ATMCI_RSPR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001493
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001494 if (status & ATMCI_RTOE)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001495 cmd->error = -ETIMEDOUT;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001496 else if ((cmd->flags & MMC_RSP_CRC) && (status & ATMCI_RCRCE))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001497 cmd->error = -EILSEQ;
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001498 else if (status & (ATMCI_RINDE | ATMCI_RDIRE | ATMCI_RENDE))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001499 cmd->error = -EIO;
Ludovic Desroches24011f32012-05-16 15:26:00 +02001500 else if (host->mrq->data && (host->mrq->data->blksz & 3)) {
1501 if (host->caps.need_blksz_mul_4) {
1502 cmd->error = -EINVAL;
1503 host->need_reset = 1;
1504 }
1505 } else
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001506 cmd->error = 0;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001507}
1508
1509static void atmci_detect_change(unsigned long data)
1510{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001511 struct atmel_mci_slot *slot = (struct atmel_mci_slot *)data;
1512 bool present;
1513 bool present_old;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001514
1515 /*
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001516 * atmci_cleanup_slot() sets the ATMCI_SHUTDOWN flag before
1517 * freeing the interrupt. We must not re-enable the interrupt
1518 * if it has been freed, and if we're shutting down, it
1519 * doesn't really matter whether the card is present or not.
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001520 */
1521 smp_rmb();
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001522 if (test_bit(ATMCI_SHUTDOWN, &slot->flags))
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001523 return;
1524
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001525 enable_irq(gpio_to_irq(slot->detect_pin));
Jonas Larsson1c1452b2009-03-31 11:16:48 +02001526 present = !(gpio_get_value(slot->detect_pin) ^
1527 slot->detect_is_active_high);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001528 present_old = test_bit(ATMCI_CARD_PRESENT, &slot->flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001529
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001530 dev_vdbg(&slot->mmc->class_dev, "detect change: %d (was %d)\n",
1531 present, present_old);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001532
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001533 if (present != present_old) {
1534 struct atmel_mci *host = slot->host;
1535 struct mmc_request *mrq;
1536
1537 dev_dbg(&slot->mmc->class_dev, "card %s\n",
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001538 present ? "inserted" : "removed");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001539
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001540 spin_lock(&host->lock);
1541
1542 if (!present)
1543 clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
1544 else
1545 set_bit(ATMCI_CARD_PRESENT, &slot->flags);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001546
1547 /* Clean up queue if present */
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001548 mrq = slot->mrq;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001549 if (mrq) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001550 if (mrq == host->mrq) {
1551 /*
1552 * Reset controller to terminate any ongoing
1553 * commands or data transfers.
1554 */
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001555 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
1556 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIEN);
1557 atmci_writel(host, ATMCI_MR, host->mode_reg);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001558 if (host->caps.has_cfg_reg)
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001559 atmci_writel(host, ATMCI_CFG, host->cfg_reg);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001560
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001561 host->data = NULL;
1562 host->cmd = NULL;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001563
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001564 switch (host->state) {
1565 case STATE_IDLE:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001566 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001567 case STATE_SENDING_CMD:
1568 mrq->cmd->error = -ENOMEDIUM;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001569 if (mrq->data)
1570 host->stop_transfer(host);
1571 break;
1572 case STATE_DATA_XFER:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001573 mrq->data->error = -ENOMEDIUM;
Ludovic Desroches796211b2011-08-11 15:25:44 +00001574 host->stop_transfer(host);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001575 break;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001576 case STATE_WAITING_NOTBUSY:
1577 mrq->data->error = -ENOMEDIUM;
1578 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001579 case STATE_SENDING_STOP:
1580 mrq->stop->error = -ENOMEDIUM;
1581 break;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001582 case STATE_END_REQUEST:
1583 break;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001584 }
1585
1586 atmci_request_end(host, mrq);
1587 } else {
1588 list_del(&slot->queue_node);
1589 mrq->cmd->error = -ENOMEDIUM;
1590 if (mrq->data)
1591 mrq->data->error = -ENOMEDIUM;
1592 if (mrq->stop)
1593 mrq->stop->error = -ENOMEDIUM;
1594
1595 spin_unlock(&host->lock);
1596 mmc_request_done(slot->mmc, mrq);
1597 spin_lock(&host->lock);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001598 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001599 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001600 spin_unlock(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001601
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001602 mmc_detect_change(slot->mmc, 0);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001603 }
1604}
1605
1606static void atmci_tasklet_func(unsigned long priv)
1607{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001608 struct atmel_mci *host = (struct atmel_mci *)priv;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001609 struct mmc_request *mrq = host->mrq;
1610 struct mmc_data *data = host->data;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001611 enum atmel_mci_state state = host->state;
1612 enum atmel_mci_state prev_state;
1613 u32 status;
1614
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001615 spin_lock(&host->lock);
1616
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001617 state = host->state;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001618
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001619 dev_vdbg(&host->pdev->dev,
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001620 "tasklet: state %u pending/completed/mask %lx/%lx/%x\n",
1621 state, host->pending_events, host->completed_events,
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001622 atmci_readl(host, ATMCI_IMR));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001623
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001624 do {
1625 prev_state = state;
Ludovic Desroches6801c412012-05-16 15:26:01 +02001626 dev_dbg(&host->pdev->dev, "FSM: state=%d\n", state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001627
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001628 switch (state) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001629 case STATE_IDLE:
1630 break;
1631
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001632 case STATE_SENDING_CMD:
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001633 /*
1634 * Command has been sent, we are waiting for command
1635 * ready. Then we have three next states possible:
1636 * END_REQUEST by default, WAITING_NOTBUSY if it's a
1637 * command needing it or DATA_XFER if there is data.
1638 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001639 dev_dbg(&host->pdev->dev, "FSM: cmd ready?\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001640 if (!atmci_test_and_clear_pending(host,
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001641 EVENT_CMD_RDY))
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001642 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001643
Ludovic Desroches6801c412012-05-16 15:26:01 +02001644 dev_dbg(&host->pdev->dev, "set completed cmd ready\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001645 host->cmd = NULL;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001646 atmci_set_completed(host, EVENT_CMD_RDY);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001647 atmci_command_complete(host, mrq->cmd);
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001648 if (mrq->data) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001649 dev_dbg(&host->pdev->dev,
1650 "command with data transfer");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001651 /*
1652 * If there is a command error don't start
1653 * data transfer.
1654 */
1655 if (mrq->cmd->error) {
1656 host->stop_transfer(host);
1657 host->data = NULL;
1658 atmci_writel(host, ATMCI_IDR,
1659 ATMCI_TXRDY | ATMCI_RXRDY
1660 | ATMCI_DATA_ERROR_FLAGS);
1661 state = STATE_END_REQUEST;
1662 } else
1663 state = STATE_DATA_XFER;
1664 } else if ((!mrq->data) && (mrq->cmd->flags & MMC_RSP_BUSY)) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001665 dev_dbg(&host->pdev->dev,
1666 "command response need waiting notbusy");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001667 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1668 state = STATE_WAITING_NOTBUSY;
1669 } else
1670 state = STATE_END_REQUEST;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001671
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001672 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001673
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001674 case STATE_DATA_XFER:
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001675 if (atmci_test_and_clear_pending(host,
1676 EVENT_DATA_ERROR)) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001677 dev_dbg(&host->pdev->dev, "set completed data error\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001678 atmci_set_completed(host, EVENT_DATA_ERROR);
1679 state = STATE_END_REQUEST;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001680 break;
1681 }
1682
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001683 /*
1684 * A data transfer is in progress. The event expected
1685 * to move to the next state depends of data transfer
1686 * type (PDC or DMA). Once transfer done we can move
1687 * to the next step which is WAITING_NOTBUSY in write
1688 * case and directly SENDING_STOP in read case.
1689 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001690 dev_dbg(&host->pdev->dev, "FSM: xfer complete?\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001691 if (!atmci_test_and_clear_pending(host,
1692 EVENT_XFER_COMPLETE))
1693 break;
1694
Ludovic Desroches6801c412012-05-16 15:26:01 +02001695 dev_dbg(&host->pdev->dev,
1696 "(%s) set completed xfer complete\n",
1697 __func__);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001698 atmci_set_completed(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001699
Ludovic Desroches077d4072012-07-24 11:42:04 +02001700 if (host->caps.need_notbusy_for_read_ops ||
1701 (host->data->flags & MMC_DATA_WRITE)) {
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001702 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1703 state = STATE_WAITING_NOTBUSY;
1704 } else if (host->mrq->stop) {
1705 atmci_writel(host, ATMCI_IER, ATMCI_CMDRDY);
1706 atmci_send_stop_cmd(host, data);
1707 state = STATE_SENDING_STOP;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001708 } else {
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001709 host->data = NULL;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001710 data->bytes_xfered = data->blocks * data->blksz;
1711 data->error = 0;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001712 state = STATE_END_REQUEST;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001713 }
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001714 break;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001715
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001716 case STATE_WAITING_NOTBUSY:
1717 /*
1718 * We can be in the state for two reasons: a command
1719 * requiring waiting not busy signal (stop command
1720 * included) or a write operation. In the latest case,
1721 * we need to send a stop command.
1722 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001723 dev_dbg(&host->pdev->dev, "FSM: not busy?\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001724 if (!atmci_test_and_clear_pending(host,
1725 EVENT_NOTBUSY))
1726 break;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001727
Ludovic Desroches6801c412012-05-16 15:26:01 +02001728 dev_dbg(&host->pdev->dev, "set completed not busy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001729 atmci_set_completed(host, EVENT_NOTBUSY);
1730
1731 if (host->data) {
1732 /*
1733 * For some commands such as CMD53, even if
1734 * there is data transfer, there is no stop
1735 * command to send.
1736 */
1737 if (host->mrq->stop) {
1738 atmci_writel(host, ATMCI_IER,
1739 ATMCI_CMDRDY);
1740 atmci_send_stop_cmd(host, data);
1741 state = STATE_SENDING_STOP;
1742 } else {
1743 host->data = NULL;
1744 data->bytes_xfered = data->blocks
1745 * data->blksz;
1746 data->error = 0;
1747 state = STATE_END_REQUEST;
1748 }
1749 } else
1750 state = STATE_END_REQUEST;
1751 break;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001752
1753 case STATE_SENDING_STOP:
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001754 /*
1755 * In this state, it is important to set host->data to
1756 * NULL (which is tested in the waiting notbusy state)
1757 * in order to go to the end request state instead of
1758 * sending stop again.
1759 */
Ludovic Desroches6801c412012-05-16 15:26:01 +02001760 dev_dbg(&host->pdev->dev, "FSM: cmd ready?\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001761 if (!atmci_test_and_clear_pending(host,
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001762 EVENT_CMD_RDY))
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001763 break;
1764
Ludovic Desroches6801c412012-05-16 15:26:01 +02001765 dev_dbg(&host->pdev->dev, "FSM: cmd ready\n");
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001766 host->cmd = NULL;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001767 data->bytes_xfered = data->blocks * data->blksz;
1768 data->error = 0;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001769 atmci_command_complete(host, mrq->stop);
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001770 if (mrq->stop->error) {
1771 host->stop_transfer(host);
1772 atmci_writel(host, ATMCI_IDR,
1773 ATMCI_TXRDY | ATMCI_RXRDY
1774 | ATMCI_DATA_ERROR_FLAGS);
1775 state = STATE_END_REQUEST;
1776 } else {
1777 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
1778 state = STATE_WAITING_NOTBUSY;
1779 }
Nicolas Ferre41b4e9a2012-07-06 11:58:33 +02001780 host->data = NULL;
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001781 break;
1782
1783 case STATE_END_REQUEST:
1784 atmci_writel(host, ATMCI_IDR, ATMCI_TXRDY | ATMCI_RXRDY
1785 | ATMCI_DATA_ERROR_FLAGS);
1786 status = host->data_status;
1787 if (unlikely(status)) {
1788 host->stop_transfer(host);
1789 host->data = NULL;
1790 if (status & ATMCI_DTOE) {
1791 data->error = -ETIMEDOUT;
1792 } else if (status & ATMCI_DCRCE) {
1793 data->error = -EILSEQ;
1794 } else {
1795 data->error = -EIO;
1796 }
1797 }
1798
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001799 atmci_request_end(host, host->mrq);
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001800 state = STATE_IDLE;
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001801 break;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001802 }
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001803 } while (state != prev_state);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001804
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001805 host->state = state;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001806
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001807 spin_unlock(&host->lock);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001808}
1809
1810static void atmci_read_data_pio(struct atmel_mci *host)
1811{
1812 struct scatterlist *sg = host->sg;
1813 void *buf = sg_virt(sg);
1814 unsigned int offset = host->pio_offset;
1815 struct mmc_data *data = host->data;
1816 u32 value;
1817 u32 status;
1818 unsigned int nbytes = 0;
1819
1820 do {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001821 value = atmci_readl(host, ATMCI_RDR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001822 if (likely(offset + 4 <= sg->length)) {
1823 put_unaligned(value, (u32 *)(buf + offset));
1824
1825 offset += 4;
1826 nbytes += 4;
1827
1828 if (offset == sg->length) {
Haavard Skinnemoen5e7184a2008-10-05 15:27:50 +02001829 flush_dcache_page(sg_page(sg));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001830 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001831 host->sg_len--;
1832 if (!sg || !host->sg_len)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001833 goto done;
1834
1835 offset = 0;
1836 buf = sg_virt(sg);
1837 }
1838 } else {
1839 unsigned int remaining = sg->length - offset;
1840 memcpy(buf + offset, &value, remaining);
1841 nbytes += remaining;
1842
1843 flush_dcache_page(sg_page(sg));
1844 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001845 host->sg_len--;
1846 if (!sg || !host->sg_len)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001847 goto done;
1848
1849 offset = 4 - remaining;
1850 buf = sg_virt(sg);
1851 memcpy(buf, (u8 *)&value + remaining, offset);
1852 nbytes += offset;
1853 }
1854
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001855 status = atmci_readl(host, ATMCI_SR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001856 if (status & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001857 atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_RXRDY
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001858 | ATMCI_DATA_ERROR_FLAGS));
1859 host->data_status = status;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001860 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001861 return;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001862 }
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001863 } while (status & ATMCI_RXRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001864
1865 host->pio_offset = offset;
1866 data->bytes_xfered += nbytes;
1867
1868 return;
1869
1870done:
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001871 atmci_writel(host, ATMCI_IDR, ATMCI_RXRDY);
1872 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001873 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001874 smp_wmb();
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001875 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001876}
1877
1878static void atmci_write_data_pio(struct atmel_mci *host)
1879{
1880 struct scatterlist *sg = host->sg;
1881 void *buf = sg_virt(sg);
1882 unsigned int offset = host->pio_offset;
1883 struct mmc_data *data = host->data;
1884 u32 value;
1885 u32 status;
1886 unsigned int nbytes = 0;
1887
1888 do {
1889 if (likely(offset + 4 <= sg->length)) {
1890 value = get_unaligned((u32 *)(buf + offset));
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001891 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001892
1893 offset += 4;
1894 nbytes += 4;
1895 if (offset == sg->length) {
1896 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001897 host->sg_len--;
1898 if (!sg || !host->sg_len)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001899 goto done;
1900
1901 offset = 0;
1902 buf = sg_virt(sg);
1903 }
1904 } else {
1905 unsigned int remaining = sg->length - offset;
1906
1907 value = 0;
1908 memcpy(&value, buf + offset, remaining);
1909 nbytes += remaining;
1910
1911 host->sg = sg = sg_next(sg);
Terry Barnabybdbc5d02013-04-08 12:05:47 -04001912 host->sg_len--;
1913 if (!sg || !host->sg_len) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001914 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001915 goto done;
1916 }
1917
1918 offset = 4 - remaining;
1919 buf = sg_virt(sg);
1920 memcpy((u8 *)&value + remaining, buf, offset);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001921 atmci_writel(host, ATMCI_TDR, value);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001922 nbytes += offset;
1923 }
1924
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001925 status = atmci_readl(host, ATMCI_SR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001926 if (status & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001927 atmci_writel(host, ATMCI_IDR, (ATMCI_NOTBUSY | ATMCI_TXRDY
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001928 | ATMCI_DATA_ERROR_FLAGS));
1929 host->data_status = status;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001930 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001931 return;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001932 }
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001933 } while (status & ATMCI_TXRDY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001934
1935 host->pio_offset = offset;
1936 data->bytes_xfered += nbytes;
1937
1938 return;
1939
1940done:
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001941 atmci_writel(host, ATMCI_IDR, ATMCI_TXRDY);
1942 atmci_writel(host, ATMCI_IER, ATMCI_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001943 data->bytes_xfered += nbytes;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001944 smp_wmb();
Haavard Skinnemoenc06ad252008-07-31 14:49:16 +02001945 atmci_set_pending(host, EVENT_XFER_COMPLETE);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001946}
1947
Anders Grahn88ff82e2010-05-26 14:42:01 -07001948static void atmci_sdio_interrupt(struct atmel_mci *host, u32 status)
1949{
1950 int i;
1951
Ludovic Desroches2c96a292011-08-11 15:25:41 +00001952 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Anders Grahn88ff82e2010-05-26 14:42:01 -07001953 struct atmel_mci_slot *slot = host->slot[i];
1954 if (slot && (status & slot->sdio_irq)) {
1955 mmc_signal_sdio_irq(slot->mmc);
1956 }
1957 }
1958}
1959
1960
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001961static irqreturn_t atmci_interrupt(int irq, void *dev_id)
1962{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001963 struct atmel_mci *host = dev_id;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001964 u32 status, mask, pending;
1965 unsigned int pass_count = 0;
1966
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001967 do {
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001968 status = atmci_readl(host, ATMCI_SR);
1969 mask = atmci_readl(host, ATMCI_IMR);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001970 pending = status & mask;
1971 if (!pending)
1972 break;
1973
1974 if (pending & ATMCI_DATA_ERROR_FLAGS) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001975 dev_dbg(&host->pdev->dev, "IRQ: data error\n");
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00001976 atmci_writel(host, ATMCI_IDR, ATMCI_DATA_ERROR_FLAGS
Ludovic Desrochesf5177542012-05-16 15:25:59 +02001977 | ATMCI_RXRDY | ATMCI_TXRDY
1978 | ATMCI_ENDRX | ATMCI_ENDTX
1979 | ATMCI_RXBUFF | ATMCI_TXBUFE);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001980
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001981 host->data_status = status;
Ludovic Desroches6801c412012-05-16 15:26:01 +02001982 dev_dbg(&host->pdev->dev, "set pending data error\n");
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02001983 smp_wmb();
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02001984 atmci_set_pending(host, EVENT_DATA_ERROR);
1985 tasklet_schedule(&host->tasklet);
1986 }
Ludovic Desroches796211b2011-08-11 15:25:44 +00001987
Ludovic Desroches796211b2011-08-11 15:25:44 +00001988 if (pending & ATMCI_TXBUFE) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02001989 dev_dbg(&host->pdev->dev, "IRQ: tx buffer empty\n");
Ludovic Desroches796211b2011-08-11 15:25:44 +00001990 atmci_writel(host, ATMCI_IDR, ATMCI_TXBUFE);
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00001991 atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX);
Ludovic Desroches796211b2011-08-11 15:25:44 +00001992 /*
1993 * We can receive this interruption before having configured
1994 * the second pdc buffer, so we need to reconfigure first and
1995 * second buffers again
1996 */
1997 if (host->data_size) {
1998 atmci_pdc_set_both_buf(host, XFER_TRANSMIT);
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00001999 atmci_writel(host, ATMCI_IER, ATMCI_ENDTX);
Ludovic Desroches796211b2011-08-11 15:25:44 +00002000 atmci_writel(host, ATMCI_IER, ATMCI_TXBUFE);
2001 } else {
2002 atmci_pdc_complete(host);
2003 }
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002004 } else if (pending & ATMCI_ENDTX) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002005 dev_dbg(&host->pdev->dev, "IRQ: end of tx buffer\n");
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002006 atmci_writel(host, ATMCI_IDR, ATMCI_ENDTX);
2007
2008 if (host->data_size) {
2009 atmci_pdc_set_single_buf(host,
2010 XFER_TRANSMIT, PDC_SECOND_BUF);
2011 atmci_writel(host, ATMCI_IER, ATMCI_ENDTX);
2012 }
Ludovic Desroches796211b2011-08-11 15:25:44 +00002013 }
2014
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002015 if (pending & ATMCI_RXBUFF) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002016 dev_dbg(&host->pdev->dev, "IRQ: rx buffer full\n");
Ludovic Desroches7e8ba222011-08-11 15:25:48 +00002017 atmci_writel(host, ATMCI_IDR, ATMCI_RXBUFF);
2018 atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX);
2019 /*
2020 * We can receive this interruption before having configured
2021 * the second pdc buffer, so we need to reconfigure first and
2022 * second buffers again
2023 */
2024 if (host->data_size) {
2025 atmci_pdc_set_both_buf(host, XFER_RECEIVE);
2026 atmci_writel(host, ATMCI_IER, ATMCI_ENDRX);
2027 atmci_writel(host, ATMCI_IER, ATMCI_RXBUFF);
2028 } else {
2029 atmci_pdc_complete(host);
2030 }
2031 } else if (pending & ATMCI_ENDRX) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002032 dev_dbg(&host->pdev->dev, "IRQ: end of rx buffer\n");
Ludovic Desroches796211b2011-08-11 15:25:44 +00002033 atmci_writel(host, ATMCI_IDR, ATMCI_ENDRX);
2034
2035 if (host->data_size) {
2036 atmci_pdc_set_single_buf(host,
2037 XFER_RECEIVE, PDC_SECOND_BUF);
2038 atmci_writel(host, ATMCI_IER, ATMCI_ENDRX);
2039 }
2040 }
2041
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002042 /*
2043 * First mci IPs, so mainly the ones having pdc, have some
2044 * issues with the notbusy signal. You can't get it after
2045 * data transmission if you have not sent a stop command.
2046 * The appropriate workaround is to use the BLKE signal.
2047 */
2048 if (pending & ATMCI_BLKE) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002049 dev_dbg(&host->pdev->dev, "IRQ: blke\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002050 atmci_writel(host, ATMCI_IDR, ATMCI_BLKE);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002051 smp_wmb();
Ludovic Desroches6801c412012-05-16 15:26:01 +02002052 dev_dbg(&host->pdev->dev, "set pending notbusy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002053 atmci_set_pending(host, EVENT_NOTBUSY);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002054 tasklet_schedule(&host->tasklet);
2055 }
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002056
2057 if (pending & ATMCI_NOTBUSY) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002058 dev_dbg(&host->pdev->dev, "IRQ: not_busy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002059 atmci_writel(host, ATMCI_IDR, ATMCI_NOTBUSY);
2060 smp_wmb();
Ludovic Desroches6801c412012-05-16 15:26:01 +02002061 dev_dbg(&host->pdev->dev, "set pending notbusy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002062 atmci_set_pending(host, EVENT_NOTBUSY);
2063 tasklet_schedule(&host->tasklet);
2064 }
2065
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002066 if (pending & ATMCI_RXRDY)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002067 atmci_read_data_pio(host);
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002068 if (pending & ATMCI_TXRDY)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002069 atmci_write_data_pio(host);
2070
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002071 if (pending & ATMCI_CMDRDY) {
Ludovic Desroches6801c412012-05-16 15:26:01 +02002072 dev_dbg(&host->pdev->dev, "IRQ: cmd ready\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002073 atmci_writel(host, ATMCI_IDR, ATMCI_CMDRDY);
2074 host->cmd_status = status;
2075 smp_wmb();
Ludovic Desroches6801c412012-05-16 15:26:01 +02002076 dev_dbg(&host->pdev->dev, "set pending cmd rdy\n");
Ludovic Desrochesf5177542012-05-16 15:25:59 +02002077 atmci_set_pending(host, EVENT_CMD_RDY);
2078 tasklet_schedule(&host->tasklet);
2079 }
Anders Grahn88ff82e2010-05-26 14:42:01 -07002080
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002081 if (pending & (ATMCI_SDIOIRQA | ATMCI_SDIOIRQB))
Anders Grahn88ff82e2010-05-26 14:42:01 -07002082 atmci_sdio_interrupt(host, status);
2083
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002084 } while (pass_count++ < 5);
2085
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002086 return pass_count ? IRQ_HANDLED : IRQ_NONE;
2087}
2088
2089static irqreturn_t atmci_detect_interrupt(int irq, void *dev_id)
2090{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002091 struct atmel_mci_slot *slot = dev_id;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002092
2093 /*
2094 * Disable interrupts until the pin has stabilized and check
2095 * the state then. Use mod_timer() since we may be in the
2096 * middle of the timer routine when this interrupt triggers.
2097 */
2098 disable_irq_nosync(irq);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002099 mod_timer(&slot->detect_timer, jiffies + msecs_to_jiffies(20));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002100
2101 return IRQ_HANDLED;
2102}
2103
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002104static int __init atmci_init_slot(struct atmel_mci *host,
2105 struct mci_slot_pdata *slot_data, unsigned int id,
Anders Grahn88ff82e2010-05-26 14:42:01 -07002106 u32 sdc_reg, u32 sdio_irq)
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002107{
2108 struct mmc_host *mmc;
2109 struct atmel_mci_slot *slot;
2110
2111 mmc = mmc_alloc_host(sizeof(struct atmel_mci_slot), &host->pdev->dev);
2112 if (!mmc)
2113 return -ENOMEM;
2114
2115 slot = mmc_priv(mmc);
2116 slot->mmc = mmc;
2117 slot->host = host;
2118 slot->detect_pin = slot_data->detect_pin;
2119 slot->wp_pin = slot_data->wp_pin;
Jonas Larsson1c1452b2009-03-31 11:16:48 +02002120 slot->detect_is_active_high = slot_data->detect_is_active_high;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002121 slot->sdc_reg = sdc_reg;
Anders Grahn88ff82e2010-05-26 14:42:01 -07002122 slot->sdio_irq = sdio_irq;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002123
Ludovic Desrochese919fd22012-07-24 15:30:03 +02002124 dev_dbg(&mmc->class_dev,
2125 "slot[%u]: bus_width=%u, detect_pin=%d, "
2126 "detect_is_active_high=%s, wp_pin=%d\n",
2127 id, slot_data->bus_width, slot_data->detect_pin,
2128 slot_data->detect_is_active_high ? "true" : "false",
2129 slot_data->wp_pin);
2130
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002131 mmc->ops = &atmci_ops;
2132 mmc->f_min = DIV_ROUND_UP(host->bus_hz, 512);
2133 mmc->f_max = host->bus_hz / 2;
2134 mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
Anders Grahn88ff82e2010-05-26 14:42:01 -07002135 if (sdio_irq)
2136 mmc->caps |= MMC_CAP_SDIO_IRQ;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002137 if (host->caps.has_highspeed)
Nicolas Ferre99ddffd2010-05-26 14:41:59 -07002138 mmc->caps |= MMC_CAP_SD_HIGHSPEED;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002139 /*
2140 * Without the read/write proof capability, it is strongly suggested to
2141 * use only one bit for data to prevent fifo underruns and overruns
2142 * which will corrupt data.
2143 */
2144 if ((slot_data->bus_width >= 4) && host->caps.has_rwproof)
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002145 mmc->caps |= MMC_CAP_4_BIT_DATA;
2146
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002147 if (atmci_get_version(host) < 0x200) {
2148 mmc->max_segs = 256;
2149 mmc->max_blk_size = 4095;
2150 mmc->max_blk_count = 256;
2151 mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
2152 mmc->max_seg_size = mmc->max_blk_size * mmc->max_segs;
2153 } else {
2154 mmc->max_segs = 64;
2155 mmc->max_req_size = 32768 * 512;
2156 mmc->max_blk_size = 32768;
2157 mmc->max_blk_count = 512;
2158 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002159
2160 /* Assume card is present initially */
2161 set_bit(ATMCI_CARD_PRESENT, &slot->flags);
2162 if (gpio_is_valid(slot->detect_pin)) {
2163 if (gpio_request(slot->detect_pin, "mmc_detect")) {
2164 dev_dbg(&mmc->class_dev, "no detect pin available\n");
2165 slot->detect_pin = -EBUSY;
Jonas Larsson1c1452b2009-03-31 11:16:48 +02002166 } else if (gpio_get_value(slot->detect_pin) ^
2167 slot->detect_is_active_high) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002168 clear_bit(ATMCI_CARD_PRESENT, &slot->flags);
2169 }
2170 }
2171
2172 if (!gpio_is_valid(slot->detect_pin))
2173 mmc->caps |= MMC_CAP_NEEDS_POLL;
2174
2175 if (gpio_is_valid(slot->wp_pin)) {
2176 if (gpio_request(slot->wp_pin, "mmc_wp")) {
2177 dev_dbg(&mmc->class_dev, "no WP pin available\n");
2178 slot->wp_pin = -EBUSY;
2179 }
2180 }
2181
2182 host->slot[id] = slot;
2183 mmc_add_host(mmc);
2184
2185 if (gpio_is_valid(slot->detect_pin)) {
2186 int ret;
2187
2188 setup_timer(&slot->detect_timer, atmci_detect_change,
2189 (unsigned long)slot);
2190
2191 ret = request_irq(gpio_to_irq(slot->detect_pin),
2192 atmci_detect_interrupt,
2193 IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING,
2194 "mmc-detect", slot);
2195 if (ret) {
2196 dev_dbg(&mmc->class_dev,
2197 "could not request IRQ %d for detect pin\n",
2198 gpio_to_irq(slot->detect_pin));
2199 gpio_free(slot->detect_pin);
2200 slot->detect_pin = -EBUSY;
2201 }
2202 }
2203
2204 atmci_init_debugfs(slot);
2205
2206 return 0;
2207}
2208
2209static void __exit atmci_cleanup_slot(struct atmel_mci_slot *slot,
2210 unsigned int id)
2211{
2212 /* Debugfs stuff is cleaned up by mmc core */
2213
2214 set_bit(ATMCI_SHUTDOWN, &slot->flags);
2215 smp_wmb();
2216
2217 mmc_remove_host(slot->mmc);
2218
2219 if (gpio_is_valid(slot->detect_pin)) {
2220 int pin = slot->detect_pin;
2221
2222 free_irq(gpio_to_irq(pin), slot);
2223 del_timer_sync(&slot->detect_timer);
2224 gpio_free(pin);
2225 }
2226 if (gpio_is_valid(slot->wp_pin))
2227 gpio_free(slot->wp_pin);
2228
2229 slot->host->slot[id] = NULL;
2230 mmc_free_host(slot->mmc);
2231}
2232
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002233static bool atmci_filter(struct dma_chan *chan, void *slave)
Dan Williams74465b42009-01-06 11:38:16 -07002234{
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002235 struct mci_dma_data *sl = slave;
Dan Williams74465b42009-01-06 11:38:16 -07002236
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002237 if (sl && find_slave_dev(sl) == chan->device->dev) {
2238 chan->private = slave_data_ptr(sl);
Dan Williams7dd60252009-01-06 11:38:19 -07002239 return true;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002240 } else {
Dan Williams7dd60252009-01-06 11:38:19 -07002241 return false;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002242 }
Dan Williams74465b42009-01-06 11:38:16 -07002243}
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002244
Ludovic Desrochesef878192012-02-09 16:33:53 +01002245static bool atmci_configure_dma(struct atmel_mci *host)
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002246{
2247 struct mci_platform_data *pdata;
2248
2249 if (host == NULL)
Ludovic Desrochesef878192012-02-09 16:33:53 +01002250 return false;
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002251
2252 pdata = host->pdev->dev.platform_data;
2253
Hein_Tiboschccdfe612012-08-30 16:34:38 +00002254 if (!pdata)
2255 return false;
2256
2257 if (pdata->dma_slave && find_slave_dev(pdata->dma_slave)) {
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002258 dma_cap_mask_t mask;
2259
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002260 /* Try to grab a DMA channel */
2261 dma_cap_zero(mask);
2262 dma_cap_set(DMA_SLAVE, mask);
2263 host->dma.chan =
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002264 dma_request_channel(mask, atmci_filter, pdata->dma_slave);
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002265 }
Ludovic Desrochesef878192012-02-09 16:33:53 +01002266 if (!host->dma.chan) {
2267 dev_warn(&host->pdev->dev, "no DMA channel available\n");
2268 return false;
2269 } else {
Nicolas Ferre74791a22009-12-14 18:01:31 -08002270 dev_info(&host->pdev->dev,
Ludovic Desrochesb81cfc42012-02-09 16:33:54 +01002271 "using %s for DMA transfers\n",
Nicolas Ferre74791a22009-12-14 18:01:31 -08002272 dma_chan_name(host->dma.chan));
Viresh Kumare2b35f32012-02-01 16:12:27 +05302273
2274 host->dma_conf.src_addr = host->mapbase + ATMCI_RDR;
2275 host->dma_conf.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
2276 host->dma_conf.src_maxburst = 1;
2277 host->dma_conf.dst_addr = host->mapbase + ATMCI_TDR;
2278 host->dma_conf.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
2279 host->dma_conf.dst_maxburst = 1;
2280 host->dma_conf.device_fc = false;
Ludovic Desrochesef878192012-02-09 16:33:53 +01002281 return true;
2282 }
Nicolas Ferre2635d1b2009-12-14 18:01:30 -08002283}
Ludovic Desroches796211b2011-08-11 15:25:44 +00002284
Ludovic Desroches796211b2011-08-11 15:25:44 +00002285/*
2286 * HSMCI (High Speed MCI) module is not fully compatible with MCI module.
2287 * HSMCI provides DMA support and a new config register but no more supports
2288 * PDC.
2289 */
2290static void __init atmci_get_cap(struct atmel_mci *host)
2291{
2292 unsigned int version;
2293
2294 version = atmci_get_version(host);
2295 dev_info(&host->pdev->dev,
2296 "version: 0x%x\n", version);
2297
Hein_Tiboschccdfe612012-08-30 16:34:38 +00002298 host->caps.has_dma_conf_reg = 0;
Hein_Tibosch6bf2af82012-08-30 16:34:27 +00002299 host->caps.has_pdc = ATMCI_PDC_CONNECTED;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002300 host->caps.has_cfg_reg = 0;
2301 host->caps.has_cstor_reg = 0;
2302 host->caps.has_highspeed = 0;
2303 host->caps.has_rwproof = 0;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002304 host->caps.has_odd_clk_div = 0;
Ludovic Desroches24011f32012-05-16 15:26:00 +02002305 host->caps.has_bad_data_ordering = 1;
2306 host->caps.need_reset_after_xfer = 1;
2307 host->caps.need_blksz_mul_4 = 1;
Ludovic Desroches077d4072012-07-24 11:42:04 +02002308 host->caps.need_notbusy_for_read_ops = 0;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002309
2310 /* keep only major version number */
2311 switch (version & 0xf00) {
Ludovic Desroches796211b2011-08-11 15:25:44 +00002312 case 0x500:
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002313 host->caps.has_odd_clk_div = 1;
2314 case 0x400:
2315 case 0x300:
Hein_Tiboschccdfe612012-08-30 16:34:38 +00002316 host->caps.has_dma_conf_reg = 1;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002317 host->caps.has_pdc = 0;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002318 host->caps.has_cfg_reg = 1;
2319 host->caps.has_cstor_reg = 1;
2320 host->caps.has_highspeed = 1;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002321 case 0x200:
Ludovic Desroches796211b2011-08-11 15:25:44 +00002322 host->caps.has_rwproof = 1;
Ludovic Desroches24011f32012-05-16 15:26:00 +02002323 host->caps.need_blksz_mul_4 = 0;
Ludovic Desroches077d4072012-07-24 11:42:04 +02002324 host->caps.need_notbusy_for_read_ops = 1;
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002325 case 0x100:
Ludovic Desroches24011f32012-05-16 15:26:00 +02002326 host->caps.has_bad_data_ordering = 0;
2327 host->caps.need_reset_after_xfer = 0;
2328 case 0x0:
Ludovic Desroches796211b2011-08-11 15:25:44 +00002329 break;
2330 default:
Ludovic Desrochesfaf81802012-03-21 16:41:23 +01002331 host->caps.has_pdc = 0;
Ludovic Desroches796211b2011-08-11 15:25:44 +00002332 dev_warn(&host->pdev->dev,
2333 "Unmanaged mci version, set minimum capabilities\n");
2334 break;
2335 }
2336}
Dan Williams74465b42009-01-06 11:38:16 -07002337
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002338static int __init atmci_probe(struct platform_device *pdev)
2339{
2340 struct mci_platform_data *pdata;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002341 struct atmel_mci *host;
2342 struct resource *regs;
2343 unsigned int nr_slots;
2344 int irq;
2345 int ret;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002346
2347 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2348 if (!regs)
2349 return -ENXIO;
2350 pdata = pdev->dev.platform_data;
Ludovic Desrochese919fd22012-07-24 15:30:03 +02002351 if (!pdata) {
2352 pdata = atmci_of_init(pdev);
2353 if (IS_ERR(pdata)) {
2354 dev_err(&pdev->dev, "platform data not available\n");
2355 return PTR_ERR(pdata);
2356 }
2357 }
2358
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002359 irq = platform_get_irq(pdev, 0);
2360 if (irq < 0)
2361 return irq;
2362
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002363 host = kzalloc(sizeof(struct atmel_mci), GFP_KERNEL);
2364 if (!host)
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002365 return -ENOMEM;
2366
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002367 host->pdev = pdev;
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002368 spin_lock_init(&host->lock);
2369 INIT_LIST_HEAD(&host->queue);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002370
2371 host->mck = clk_get(&pdev->dev, "mci_clk");
2372 if (IS_ERR(host->mck)) {
2373 ret = PTR_ERR(host->mck);
2374 goto err_clk_get;
2375 }
2376
2377 ret = -ENOMEM;
H Hartley Sweetene8e3f6c2009-12-14 14:11:56 -05002378 host->regs = ioremap(regs->start, resource_size(regs));
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002379 if (!host->regs)
2380 goto err_ioremap;
2381
2382 clk_enable(host->mck);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002383 atmci_writel(host, ATMCI_CR, ATMCI_CR_SWRST);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002384 host->bus_hz = clk_get_rate(host->mck);
2385 clk_disable(host->mck);
2386
2387 host->mapbase = regs->start;
2388
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002389 tasklet_init(&host->tasklet, atmci_tasklet_func, (unsigned long)host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002390
Kay Sievers89c8aa22009-02-02 21:08:30 +01002391 ret = request_irq(irq, atmci_interrupt, 0, dev_name(&pdev->dev), host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002392 if (ret)
2393 goto err_request_irq;
2394
Ludovic Desroches796211b2011-08-11 15:25:44 +00002395 /* Get MCI capabilities and set operations according to it */
2396 atmci_get_cap(host);
Hein_Tiboschccdfe612012-08-30 16:34:38 +00002397 if (atmci_configure_dma(host)) {
Ludovic Desroches796211b2011-08-11 15:25:44 +00002398 host->prepare_data = &atmci_prepare_data_dma;
2399 host->submit_data = &atmci_submit_data_dma;
2400 host->stop_transfer = &atmci_stop_transfer_dma;
2401 } else if (host->caps.has_pdc) {
2402 dev_info(&pdev->dev, "using PDC\n");
2403 host->prepare_data = &atmci_prepare_data_pdc;
2404 host->submit_data = &atmci_submit_data_pdc;
2405 host->stop_transfer = &atmci_stop_transfer_pdc;
2406 } else {
Ludovic Desrochesef878192012-02-09 16:33:53 +01002407 dev_info(&pdev->dev, "using PIO\n");
Ludovic Desroches796211b2011-08-11 15:25:44 +00002408 host->prepare_data = &atmci_prepare_data;
2409 host->submit_data = &atmci_submit_data;
2410 host->stop_transfer = &atmci_stop_transfer;
2411 }
2412
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002413 platform_set_drvdata(pdev, host);
2414
Ludovic Desrochesb87cc1b2012-05-23 15:52:15 +02002415 setup_timer(&host->timer, atmci_timeout_timer, (unsigned long)host);
2416
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002417 /* We need at least one slot to succeed */
2418 nr_slots = 0;
2419 ret = -ENODEV;
2420 if (pdata->slot[0].bus_width) {
2421 ret = atmci_init_slot(host, &pdata->slot[0],
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002422 0, ATMCI_SDCSEL_SLOT_A, ATMCI_SDIOIRQA);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002423 if (!ret) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002424 nr_slots++;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002425 host->buf_size = host->slot[0]->mmc->max_req_size;
2426 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002427 }
2428 if (pdata->slot[1].bus_width) {
2429 ret = atmci_init_slot(host, &pdata->slot[1],
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002430 1, ATMCI_SDCSEL_SLOT_B, ATMCI_SDIOIRQB);
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002431 if (!ret) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002432 nr_slots++;
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002433 if (host->slot[1]->mmc->max_req_size > host->buf_size)
2434 host->buf_size =
2435 host->slot[1]->mmc->max_req_size;
2436 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002437 }
2438
Rob Emanuele04d699c2009-09-22 16:45:19 -07002439 if (!nr_slots) {
2440 dev_err(&pdev->dev, "init failed: no slot defined\n");
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002441 goto err_init_slot;
Rob Emanuele04d699c2009-09-22 16:45:19 -07002442 }
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002443
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002444 if (!host->caps.has_rwproof) {
2445 host->buffer = dma_alloc_coherent(&pdev->dev, host->buf_size,
2446 &host->buf_phys_addr,
2447 GFP_KERNEL);
2448 if (!host->buffer) {
2449 ret = -ENOMEM;
2450 dev_err(&pdev->dev, "buffer allocation failed\n");
2451 goto err_init_slot;
2452 }
2453 }
2454
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002455 dev_info(&pdev->dev,
2456 "Atmel MCI controller at 0x%08lx irq %d, %u slots\n",
2457 host->mapbase, irq, nr_slots);
Haavard Skinnemoendeec9ae2008-07-24 14:18:59 +02002458
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002459 return 0;
2460
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002461err_init_slot:
Dan Williams74465b42009-01-06 11:38:16 -07002462 if (host->dma.chan)
2463 dma_release_channel(host->dma.chan);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002464 free_irq(irq, host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002465err_request_irq:
2466 iounmap(host->regs);
2467err_ioremap:
2468 clk_put(host->mck);
2469err_clk_get:
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002470 kfree(host);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002471 return ret;
2472}
2473
2474static int __exit atmci_remove(struct platform_device *pdev)
2475{
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002476 struct atmel_mci *host = platform_get_drvdata(pdev);
2477 unsigned int i;
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002478
2479 platform_set_drvdata(pdev, NULL);
2480
Ludovic Desroches7a90dcc2012-05-16 15:25:58 +02002481 if (host->buffer)
2482 dma_free_coherent(&pdev->dev, host->buf_size,
2483 host->buffer, host->buf_phys_addr);
2484
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002485 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002486 if (host->slot[i])
2487 atmci_cleanup_slot(host->slot[i], i);
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002488 }
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002489
2490 clk_enable(host->mck);
Ludovic Desroches03fc9a72011-08-11 15:25:42 +00002491 atmci_writel(host, ATMCI_IDR, ~0UL);
2492 atmci_writel(host, ATMCI_CR, ATMCI_CR_MCIDIS);
2493 atmci_readl(host, ATMCI_SR);
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002494 clk_disable(host->mck);
2495
Dan Williams74465b42009-01-06 11:38:16 -07002496 if (host->dma.chan)
2497 dma_release_channel(host->dma.chan);
Haavard Skinnemoen65e8b082008-07-30 20:29:03 +02002498
Haavard Skinnemoen965ebf32008-09-17 20:53:55 +02002499 free_irq(platform_get_irq(pdev, 0), host);
2500 iounmap(host->regs);
2501
2502 clk_put(host->mck);
2503 kfree(host);
2504
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002505 return 0;
2506}
2507
Nicolas Ferre5c2f2b92011-07-06 11:31:36 +02002508#ifdef CONFIG_PM
2509static int atmci_suspend(struct device *dev)
2510{
2511 struct atmel_mci *host = dev_get_drvdata(dev);
2512 int i;
2513
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002514 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Nicolas Ferre5c2f2b92011-07-06 11:31:36 +02002515 struct atmel_mci_slot *slot = host->slot[i];
2516 int ret;
2517
2518 if (!slot)
2519 continue;
2520 ret = mmc_suspend_host(slot->mmc);
2521 if (ret < 0) {
2522 while (--i >= 0) {
2523 slot = host->slot[i];
2524 if (slot
2525 && test_bit(ATMCI_SUSPENDED, &slot->flags)) {
2526 mmc_resume_host(host->slot[i]->mmc);
2527 clear_bit(ATMCI_SUSPENDED, &slot->flags);
2528 }
2529 }
2530 return ret;
2531 } else {
2532 set_bit(ATMCI_SUSPENDED, &slot->flags);
2533 }
2534 }
2535
2536 return 0;
2537}
2538
2539static int atmci_resume(struct device *dev)
2540{
2541 struct atmel_mci *host = dev_get_drvdata(dev);
2542 int i;
2543 int ret = 0;
2544
Ludovic Desroches2c96a292011-08-11 15:25:41 +00002545 for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
Nicolas Ferre5c2f2b92011-07-06 11:31:36 +02002546 struct atmel_mci_slot *slot = host->slot[i];
2547 int err;
2548
2549 slot = host->slot[i];
2550 if (!slot)
2551 continue;
2552 if (!test_bit(ATMCI_SUSPENDED, &slot->flags))
2553 continue;
2554 err = mmc_resume_host(slot->mmc);
2555 if (err < 0)
2556 ret = err;
2557 else
2558 clear_bit(ATMCI_SUSPENDED, &slot->flags);
2559 }
2560
2561 return ret;
2562}
2563static SIMPLE_DEV_PM_OPS(atmci_pm, atmci_suspend, atmci_resume);
2564#define ATMCI_PM_OPS (&atmci_pm)
2565#else
2566#define ATMCI_PM_OPS NULL
2567#endif
2568
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002569static struct platform_driver atmci_driver = {
2570 .remove = __exit_p(atmci_remove),
2571 .driver = {
2572 .name = "atmel_mci",
Nicolas Ferre5c2f2b92011-07-06 11:31:36 +02002573 .pm = ATMCI_PM_OPS,
Ludovic Desrochese919fd22012-07-24 15:30:03 +02002574 .of_match_table = of_match_ptr(atmci_dt_ids),
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002575 },
2576};
2577
2578static int __init atmci_init(void)
2579{
2580 return platform_driver_probe(&atmci_driver, atmci_probe);
2581}
2582
2583static void __exit atmci_exit(void)
2584{
2585 platform_driver_unregister(&atmci_driver);
2586}
2587
Dan Williams74465b42009-01-06 11:38:16 -07002588late_initcall(atmci_init); /* try to load after dma driver when built-in */
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002589module_exit(atmci_exit);
2590
2591MODULE_DESCRIPTION("Atmel Multimedia Card Interface driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02002592MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Haavard Skinnemoen7d2be072008-06-30 18:35:03 +02002593MODULE_LICENSE("GPL v2");