blob: 77a3b4bfff2093fc1602556b7ffa85b7a0328024 [file] [log] [blame]
Shawn Guo13eed982011-09-06 15:05:25 +08001/*
2 * Copyright 2011 Freescale Semiconductor, Inc.
3 * Copyright 2011 Linaro Ltd.
4 *
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
8 *
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
11 */
12
Richard Zhaoa2585612012-04-24 14:19:13 +080013#include <linux/clk.h>
14#include <linux/clkdev.h>
Shawn Guo0575fb72011-12-09 00:51:26 +010015#include <linux/delay.h>
Robert Leeb9d18dc2012-05-21 17:50:30 -050016#include <linux/export.h>
Shawn Guo13eed982011-09-06 15:05:25 +080017#include <linux/init.h>
Shawn Guo0575fb72011-12-09 00:51:26 +010018#include <linux/io.h>
Shawn Guo13eed982011-09-06 15:05:25 +080019#include <linux/irq.h>
Shawn Guo13eed982011-09-06 15:05:25 +080020#include <linux/of.h>
Shawn Guo0575fb72011-12-09 00:51:26 +010021#include <linux/of_address.h>
Shawn Guo13eed982011-09-06 15:05:25 +080022#include <linux/of_irq.h>
23#include <linux/of_platform.h>
Richard Zhao477fce42011-12-14 09:26:47 +080024#include <linux/phy.h>
Dong Aishengbaa64152012-09-05 10:57:15 +080025#include <linux/regmap.h>
Richard Zhao477fce42011-12-14 09:26:47 +080026#include <linux/micrel_phy.h>
Dong Aishengbaa64152012-09-05 10:57:15 +080027#include <linux/mfd/syscon.h>
Marc Zyngier58458e02012-01-10 19:44:19 +000028#include <asm/smp_twd.h>
Shawn Guo13eed982011-09-06 15:05:25 +080029#include <asm/hardware/cache-l2x0.h>
30#include <asm/hardware/gic.h>
31#include <asm/mach/arch.h>
Shawn Guo3e549a62013-01-17 16:37:42 +080032#include <asm/mach/map.h>
Shawn Guo13eed982011-09-06 15:05:25 +080033#include <asm/mach/time.h>
David Howells9f97da72012-03-28 18:30:01 +010034#include <asm/system_misc.h>
Shawn Guo13eed982011-09-06 15:05:25 +080035
Shawn Guoe3372472012-09-13 21:01:00 +080036#include "common.h"
Shawn Guoe29248c2012-09-13 21:12:50 +080037#include "cpuidle.h"
Shawn Guo50f2de62012-09-14 14:14:45 +080038#include "hardware.h"
Robert Leeb9d18dc2012-05-21 17:50:30 -050039
Shawn Guob29b3e62012-10-23 19:00:39 +080040#define IMX6Q_ANALOG_DIGPROG 0x260
41
42static int imx6q_revision(void)
43{
44 struct device_node *np;
45 void __iomem *base;
46 static u32 rev;
47
48 if (!rev) {
49 np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-anatop");
50 if (!np)
51 return IMX_CHIP_REVISION_UNKNOWN;
52 base = of_iomap(np, 0);
53 if (!base) {
54 of_node_put(np);
55 return IMX_CHIP_REVISION_UNKNOWN;
56 }
57 rev = readl_relaxed(base + IMX6Q_ANALOG_DIGPROG);
58 iounmap(base);
59 of_node_put(np);
60 }
61
62 switch (rev & 0xff) {
63 case 0:
64 return IMX_CHIP_REVISION_1_0;
65 case 1:
66 return IMX_CHIP_REVISION_1_1;
67 case 2:
68 return IMX_CHIP_REVISION_1_2;
69 default:
70 return IMX_CHIP_REVISION_UNKNOWN;
71 }
72}
73
Shawn Guo0575fb72011-12-09 00:51:26 +010074void imx6q_restart(char mode, const char *cmd)
75{
76 struct device_node *np;
77 void __iomem *wdog_base;
78
79 np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-wdt");
80 wdog_base = of_iomap(np, 0);
81 if (!wdog_base)
82 goto soft;
83
84 imx_src_prepare_restart();
85
86 /* enable wdog */
87 writew_relaxed(1 << 2, wdog_base);
88 /* write twice to ensure the request will not get ignored */
89 writew_relaxed(1 << 2, wdog_base);
90
91 /* wait for reset to assert ... */
92 mdelay(500);
93
94 pr_err("Watchdog reset failed to assert reset\n");
95
96 /* delay to allow the serial port to show the message */
97 mdelay(50);
98
99soft:
100 /* we'll take a jump through zero as a poor second */
101 soft_restart(0);
102}
103
Richard Zhao477fce42011-12-14 09:26:47 +0800104/* For imx6q sabrelite board: set KSZ9021RN RGMII pad skew */
105static int ksz9021rn_phy_fixup(struct phy_device *phydev)
106{
Arnd Bergmann9f9ba0f2012-08-16 07:42:50 +0000107 if (IS_BUILTIN(CONFIG_PHYLIB)) {
Shawn Guoef441802012-05-08 21:39:33 +0800108 /* min rx data delay */
109 phy_write(phydev, 0x0b, 0x8105);
110 phy_write(phydev, 0x0c, 0x0000);
Richard Zhao477fce42011-12-14 09:26:47 +0800111
Shawn Guoef441802012-05-08 21:39:33 +0800112 /* max rx/tx clock delay, min rx/tx control delay */
113 phy_write(phydev, 0x0b, 0x8104);
114 phy_write(phydev, 0x0c, 0xf0f0);
115 phy_write(phydev, 0x0b, 0x104);
116 }
Richard Zhao477fce42011-12-14 09:26:47 +0800117
118 return 0;
119}
120
Richard Zhaoa2585612012-04-24 14:19:13 +0800121static void __init imx6q_sabrelite_cko1_setup(void)
122{
123 struct clk *cko1_sel, *ahb, *cko1;
124 unsigned long rate;
125
126 cko1_sel = clk_get_sys(NULL, "cko1_sel");
127 ahb = clk_get_sys(NULL, "ahb");
128 cko1 = clk_get_sys(NULL, "cko1");
129 if (IS_ERR(cko1_sel) || IS_ERR(ahb) || IS_ERR(cko1)) {
130 pr_err("cko1 setup failed!\n");
131 goto put_clk;
132 }
133 clk_set_parent(cko1_sel, ahb);
134 rate = clk_round_rate(cko1, 16000000);
135 clk_set_rate(cko1, rate);
Richard Zhaoa2585612012-04-24 14:19:13 +0800136put_clk:
137 if (!IS_ERR(cko1_sel))
138 clk_put(cko1_sel);
139 if (!IS_ERR(ahb))
140 clk_put(ahb);
141 if (!IS_ERR(cko1))
142 clk_put(cko1);
143}
144
Richard Zhao071dea52012-04-27 15:02:59 +0800145static void __init imx6q_sabrelite_init(void)
146{
Arnd Bergmann9f9ba0f2012-08-16 07:42:50 +0000147 if (IS_BUILTIN(CONFIG_PHYLIB))
Shawn Guoef441802012-05-08 21:39:33 +0800148 phy_register_fixup_for_uid(PHY_ID_KSZ9021, MICREL_PHY_ID_MASK,
Richard Zhao071dea52012-04-27 15:02:59 +0800149 ksz9021rn_phy_fixup);
Richard Zhaoa2585612012-04-24 14:19:13 +0800150 imx6q_sabrelite_cko1_setup();
Richard Zhao071dea52012-04-27 15:02:59 +0800151}
152
Frank Lid6e0d9f2012-10-30 18:25:22 +0000153static void __init imx6q_1588_init(void)
154{
155 struct regmap *gpr;
156
157 gpr = syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr");
158 if (!IS_ERR(gpr))
159 regmap_update_bits(gpr, 0x4, 1 << 21, 1 << 21);
160 else
161 pr_err("failed to find fsl,imx6q-iomux-gpr regmap\n");
162
163}
Richard Zhao396bf1c2012-07-12 10:25:24 +0800164static void __init imx6q_usb_init(void)
165{
Dong Aishengbaa64152012-09-05 10:57:15 +0800166 struct regmap *anatop;
Richard Zhao396bf1c2012-07-12 10:25:24 +0800167
168#define HW_ANADIG_USB1_CHRG_DETECT 0x000001b0
169#define HW_ANADIG_USB2_CHRG_DETECT 0x00000210
170
171#define BM_ANADIG_USB_CHRG_DETECT_EN_B 0x00100000
172#define BM_ANADIG_USB_CHRG_DETECT_CHK_CHRG_B 0x00080000
173
Dong Aishengbaa64152012-09-05 10:57:15 +0800174 anatop = syscon_regmap_lookup_by_compatible("fsl,imx6q-anatop");
175 if (!IS_ERR(anatop)) {
176 /*
177 * The external charger detector needs to be disabled,
178 * or the signal at DP will be poor
179 */
180 regmap_write(anatop, HW_ANADIG_USB1_CHRG_DETECT,
181 BM_ANADIG_USB_CHRG_DETECT_EN_B
182 | BM_ANADIG_USB_CHRG_DETECT_CHK_CHRG_B);
183 regmap_write(anatop, HW_ANADIG_USB2_CHRG_DETECT,
184 BM_ANADIG_USB_CHRG_DETECT_EN_B |
185 BM_ANADIG_USB_CHRG_DETECT_CHK_CHRG_B);
186 } else {
187 pr_warn("failed to find fsl,imx6q-anatop regmap\n");
188 }
Richard Zhao396bf1c2012-07-12 10:25:24 +0800189}
190
Shawn Guo13eed982011-09-06 15:05:25 +0800191static void __init imx6q_init_machine(void)
192{
Richard Zhao477fce42011-12-14 09:26:47 +0800193 if (of_machine_is_compatible("fsl,imx6q-sabrelite"))
Richard Zhao071dea52012-04-27 15:02:59 +0800194 imx6q_sabrelite_init();
Richard Zhao477fce42011-12-14 09:26:47 +0800195
Shawn Guo13eed982011-09-06 15:05:25 +0800196 of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
197
198 imx6q_pm_init();
Richard Zhao396bf1c2012-07-12 10:25:24 +0800199 imx6q_usb_init();
Frank Lid6e0d9f2012-10-30 18:25:22 +0000200 imx6q_1588_init();
Shawn Guo13eed982011-09-06 15:05:25 +0800201}
202
Robert Leeb9d18dc2012-05-21 17:50:30 -0500203static void __init imx6q_init_late(void)
204{
Shawn Guoe5f9dec2012-12-04 22:55:15 +0800205 /*
206 * WAIT mode is broken on TO 1.0 and 1.1, so there is no point
207 * to run cpuidle on them.
208 */
209 if (imx6q_revision() > IMX_CHIP_REVISION_1_1)
210 imx6q_cpuidle_init();
Robert Leeb9d18dc2012-05-21 17:50:30 -0500211}
212
Shawn Guo13eed982011-09-06 15:05:25 +0800213static void __init imx6q_map_io(void)
214{
Shawn Guo3e549a62013-01-17 16:37:42 +0800215 debug_ll_io_init();
Shawn Guo13eed982011-09-06 15:05:25 +0800216 imx_scu_map_io();
Shawn Guo13eed982011-09-06 15:05:25 +0800217}
218
Shawn Guo13eed982011-09-06 15:05:25 +0800219static const struct of_device_id imx6q_irq_match[] __initconst = {
220 { .compatible = "arm,cortex-a9-gic", .data = gic_of_init, },
Shawn Guo13eed982011-09-06 15:05:25 +0800221 { /* sentinel */ }
222};
223
224static void __init imx6q_init_irq(void)
225{
226 l2x0_of_init(0, ~0UL);
227 imx_src_init();
228 imx_gpc_init();
229 of_irq_init(imx6q_irq_match);
230}
231
232static void __init imx6q_timer_init(void)
233{
234 mx6q_clocks_init();
Marc Zyngier58458e02012-01-10 19:44:19 +0000235 twd_local_timer_of_register();
Shawn Guob29b3e62012-10-23 19:00:39 +0800236 imx_print_silicon_rev("i.MX6Q", imx6q_revision());
Shawn Guo13eed982011-09-06 15:05:25 +0800237}
238
239static struct sys_timer imx6q_timer = {
240 .init = imx6q_timer_init,
241};
242
243static const char *imx6q_dt_compat[] __initdata = {
Sascha Hauer3f8976d2012-02-17 12:07:00 +0100244 "fsl,imx6q",
Shawn Guo13eed982011-09-06 15:05:25 +0800245 NULL,
246};
247
248DT_MACHINE_START(IMX6Q, "Freescale i.MX6 Quad (Device Tree)")
Marc Zyngiere4f2d972011-09-08 13:15:22 +0100249 .smp = smp_ops(imx_smp_ops),
Shawn Guo13eed982011-09-06 15:05:25 +0800250 .map_io = imx6q_map_io,
251 .init_irq = imx6q_init_irq,
252 .handle_irq = imx6q_handle_irq,
253 .timer = &imx6q_timer,
254 .init_machine = imx6q_init_machine,
Robert Leeb9d18dc2012-05-21 17:50:30 -0500255 .init_late = imx6q_init_late,
Shawn Guo13eed982011-09-06 15:05:25 +0800256 .dt_compat = imx6q_dt_compat,
Shawn Guo0575fb72011-12-09 00:51:26 +0100257 .restart = imx6q_restart,
Shawn Guo13eed982011-09-06 15:05:25 +0800258MACHINE_END