blob: 628dcdb7afd536d4772ffa80cd15242562dc2b6c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Local APIC handling, local APIC timers
3 *
Ingo Molnar8f47e162009-01-31 02:03:42 +01004 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
Ingo Molnarcdd6c482009-09-21 12:02:48 +020017#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/kernel_stat.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010019#include <linux/mc146818rtc.h>
Thomas Gleixner70a20022008-01-30 13:30:18 +010020#include <linux/acpi_pmtmr.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010021#include <linux/clockchips.h>
22#include <linux/interrupt.h>
23#include <linux/bootmem.h>
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +010024#include <linux/ftrace.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010025#include <linux/ioport.h>
26#include <linux/module.h>
27#include <linux/sysdev.h>
28#include <linux/delay.h>
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +053029#include <linux/timex.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010030#include <linux/dmar.h>
31#include <linux/init.h>
32#include <linux/cpu.h>
33#include <linux/dmi.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010034#include <linux/smp.h>
35#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Ingo Molnarcdd6c482009-09-21 12:02:48 +020037#include <asm/perf_event.h>
Thomas Gleixner736deca2009-08-19 12:35:53 +020038#include <asm/x86_init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <asm/pgalloc.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010040#include <asm/atomic.h>
41#include <asm/mpspec.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070042#include <asm/i8253.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010043#include <asm/i8259.h>
Andi Kleen73dea472006-02-03 21:50:50 +010044#include <asm/proto.h>
Andi Kleen2c8c0e62006-09-26 10:52:32 +020045#include <asm/apic.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010046#include <asm/desc.h>
47#include <asm/hpet.h>
48#include <asm/idle.h>
49#include <asm/mtrr.h>
Jaswinder Singh Rajput2bc13792009-01-11 20:34:47 +053050#include <asm/smp.h>
Andi Kleenbe71b852009-02-12 13:49:38 +010051#include <asm/mce.h>
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -070052#include <asm/tsc.h>
Sheng Yang2904ed82010-12-21 14:18:48 +080053#include <asm/hypervisor.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Brian Gerstec70de82009-01-27 12:56:47 +090055unsigned int num_processors;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010056
Brian Gerstec70de82009-01-27 12:56:47 +090057unsigned disabled_cpus __cpuinitdata;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010058
Brian Gerstec70de82009-01-27 12:56:47 +090059/* Processor that is doing the boot up */
60unsigned int boot_cpu_physical_apicid = -1U;
Glauber Costa5af55732008-03-25 13:28:56 -030061
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070062/*
Ingo Molnarfdbecd92009-01-31 03:57:12 +010063 * The highest APIC ID seen during enumeration.
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070064 */
Brian Gerstec70de82009-01-27 12:56:47 +090065unsigned int max_physical_apicid;
66
Ingo Molnarfdbecd92009-01-31 03:57:12 +010067/*
68 * Bitmask of physically existing CPUs:
69 */
Brian Gerstec70de82009-01-27 12:56:47 +090070physid_mask_t phys_cpu_present_map;
71
72/*
73 * Map cpu index to physical APIC ID
74 */
75DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
76DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
77EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
78EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070079
Yinghai Lub3c51172008-08-24 02:01:46 -070080#ifdef CONFIG_X86_32
81/*
82 * Knob to control our willingness to enable the local APIC.
83 *
84 * +1=force-enable
85 */
86static int force_enable_local_apic;
87/*
88 * APIC command line parameters
89 */
90static int __init parse_lapic(char *arg)
91{
92 force_enable_local_apic = 1;
93 return 0;
94}
95early_param("lapic", parse_lapic);
Yinghai Luf28c0ae2008-08-24 02:01:49 -070096/* Local APIC was disabled by the BIOS and enabled by the kernel */
97static int enabled_via_apicbase;
98
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +040099/*
100 * Handle interrupt mode configuration register (IMCR).
101 * This register controls whether the interrupt signals
102 * that reach the BSP come from the master PIC or from the
103 * local APIC. Before entering Symmetric I/O Mode, either
104 * the BIOS or the operating system must switch out of
105 * PIC Mode by changing the IMCR.
106 */
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200107static inline void imcr_pic_to_apic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400108{
109 /* select IMCR register */
110 outb(0x70, 0x22);
111 /* NMI and 8259 INTR go through APIC */
112 outb(0x01, 0x23);
113}
114
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200115static inline void imcr_apic_to_pic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400116{
117 /* select IMCR register */
118 outb(0x70, 0x22);
119 /* NMI and 8259 INTR go directly to BSP */
120 outb(0x00, 0x23);
121}
Yinghai Lub3c51172008-08-24 02:01:46 -0700122#endif
123
124#ifdef CONFIG_X86_64
Chris Wrightbc1d99c2007-10-12 23:04:23 +0200125static int apic_calibrate_pmtmr __initdata;
Yinghai Lub3c51172008-08-24 02:01:46 -0700126static __init int setup_apicpmtimer(char *s)
127{
128 apic_calibrate_pmtmr = 1;
129 notsc_setup(NULL);
130 return 0;
131}
132__setup("apicpmtimer", setup_apicpmtimer);
133#endif
134
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700135int x2apic_mode;
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800136#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700137/* x2apic enabled before OS handover */
Jaswinder Singhb6b301a2008-12-23 21:52:33 +0530138static int x2apic_preenabled;
Yinghai Lu49899ea2008-08-24 02:01:47 -0700139static __init int setup_nox2apic(char *str)
140{
Suresh Siddha39d83a52009-04-20 13:02:29 -0700141 if (x2apic_enabled()) {
142 pr_warning("Bios already enabled x2apic, "
143 "can't enforce nox2apic");
144 return 0;
145 }
146
Yinghai Lu49899ea2008-08-24 02:01:47 -0700147 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
148 return 0;
149}
150early_param("nox2apic", setup_nox2apic);
151#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152
Yinghai Lub3c51172008-08-24 02:01:46 -0700153unsigned long mp_lapic_addr;
154int disable_apic;
155/* Disable local APIC timer from the kernel commandline or via dmi quirk */
156static int disable_apic_timer __cpuinitdata;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100157/* Local APIC timer works in C2 */
Linus Torvalds2e7c2832007-03-23 11:32:31 -0700158int local_apic_timer_c2_ok;
159EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
160
Yinghai Luefa25592008-08-19 20:50:36 -0700161int first_system_vector = 0xfe;
162
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100163/*
164 * Debug level, exported for io_apic.c
165 */
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +0100166unsigned int apic_verbosity;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100167
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -0700168int pic_mode;
169
Alexey Starikovskiybab4b272008-05-19 19:47:03 +0400170/* Have we found an MP table */
171int smp_found_config;
172
Aaron Durbin39928722006-12-07 02:14:01 +0100173static struct resource lapic_resource = {
174 .name = "Local APIC",
175 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
176};
177
Thomas Gleixnerd03030e2007-10-12 23:04:06 +0200178static unsigned int calibration_result;
179
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200180static int lapic_next_event(unsigned long delta,
181 struct clock_event_device *evt);
182static void lapic_timer_setup(enum clock_event_mode mode,
183 struct clock_event_device *evt);
Mike Travis96289372008-12-31 18:08:46 -0800184static void lapic_timer_broadcast(const struct cpumask *mask);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100185static void apic_pm_activate(void);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200186
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400187/*
188 * The local apic timer can be used for any function which is CPU local.
189 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200190static struct clock_event_device lapic_clockevent = {
191 .name = "lapic",
192 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
193 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
194 .shift = 32,
195 .set_mode = lapic_timer_setup,
196 .set_next_event = lapic_next_event,
197 .broadcast = lapic_timer_broadcast,
198 .rating = 100,
199 .irq = -1,
200};
201static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
202
Andi Kleend3432892008-01-30 13:33:17 +0100203static unsigned long apic_phys;
204
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100205/*
206 * Get the LAPIC version
207 */
208static inline int lapic_get_version(void)
209{
210 return GET_APIC_VERSION(apic_read(APIC_LVR));
211}
212
213/*
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400214 * Check, if the APIC is integrated or a separate chip
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100215 */
216static inline int lapic_is_integrated(void)
217{
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400218#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100219 return 1;
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400220#else
221 return APIC_INTEGRATED(lapic_get_version());
222#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100223}
224
225/*
226 * Check, whether this is a modern or a first generation APIC
227 */
228static int modern_apic(void)
229{
230 /* AMD systems use old APIC versions, so check the CPU */
231 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
232 boot_cpu_data.x86 >= 0xf)
233 return 1;
234 return lapic_get_version() >= 0x14;
235}
236
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400237/*
Cyrill Gorcunova933c612009-10-14 00:07:04 +0400238 * right after this call apic become NOOP driven
239 * so apic->write/read doesn't do anything
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400240 */
241void apic_disable(void)
242{
Cyrill Gorcunovf88f2b42009-10-15 19:04:16 +0400243 pr_info("APIC: switched to apic NOOP\n");
Cyrill Gorcunova933c612009-10-14 00:07:04 +0400244 apic = &apic_noop;
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400245}
246
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800247void native_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100248{
249 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
250 cpu_relax();
251}
252
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800253u32 native_safe_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100254{
255 u32 send_status;
256 int timeout;
257
258 timeout = 0;
259 do {
260 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
261 if (!send_status)
262 break;
263 udelay(100);
264 } while (timeout++ < 1000);
265
266 return send_status;
267}
268
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800269void native_apic_icr_write(u32 low, u32 id)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700270{
Cyrill Gorcunoved4e5ec2008-08-15 13:51:20 +0200271 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
Suresh Siddha1b374e42008-07-10 11:16:49 -0700272 apic_write(APIC_ICR, low);
273}
274
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800275u64 native_apic_icr_read(void)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700276{
277 u32 icr1, icr2;
278
279 icr2 = apic_read(APIC_ICR2);
280 icr1 = apic_read(APIC_ICR);
281
Cyrill Gorcunovcf9768d72008-08-16 23:21:55 +0400282 return icr1 | ((u64)icr2 << 32);
Suresh Siddha1b374e42008-07-10 11:16:49 -0700283}
284
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100285/**
286 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
287 */
Jan Beuliche9427102008-01-30 13:31:24 +0100288void __cpuinit enable_NMI_through_LVT0(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100289{
290 unsigned int v;
291
292 /* unmask and set to NMI */
293 v = APIC_DM_NMI;
Cyrill Gorcunovd4c63ec2008-07-24 13:52:29 +0200294
295 /* Level triggered for 82489DX (32bit mode) */
296 if (!lapic_is_integrated())
297 v |= APIC_LVT_LEVEL_TRIGGER;
298
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100299 apic_write(APIC_LVT0, v);
300}
301
Cyrill Gorcunov7c37e482008-08-24 02:01:40 -0700302#ifdef CONFIG_X86_32
303/**
304 * get_physical_broadcast - Get number of physical broadcast IDs
305 */
306int get_physical_broadcast(void)
307{
308 return modern_apic() ? 0xff : 0xf;
309}
310#endif
311
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100312/**
313 * lapic_get_maxlvt - get the maximum number of local vector table entries
314 */
315int lapic_get_maxlvt(void)
316{
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200317 unsigned int v;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100318
319 v = apic_read(APIC_LVR);
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200320 /*
321 * - we always have APIC integrated on 64bit mode
322 * - 82489DXs do not report # of LVT entries
323 */
324 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100325}
326
327/*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400328 * Local APIC timer
329 */
330
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400331/* Clock divisor */
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400332#define APIC_DIVISOR 16
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200333
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100334/*
335 * This function sets up the local APIC timer, with a timeout of
336 * 'clocks' APIC bus clock. During calibration we actually call
337 * this function twice on the boot CPU, once with a bogus timeout
338 * value, second time for real. The other (noncalibrating) CPUs
339 * call this function only once, with the real, calibrated value.
340 *
341 * We do reads before writes even if unnecessary, to get around the
342 * P5 APIC double write bug.
343 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100344static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
345{
346 unsigned int lvtt_value, tmp_value;
347
348 lvtt_value = LOCAL_TIMER_VECTOR;
349 if (!oneshot)
350 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200351 if (!lapic_is_integrated())
352 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
353
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100354 if (!irqen)
355 lvtt_value |= APIC_LVT_MASKED;
356
357 apic_write(APIC_LVTT, lvtt_value);
358
359 /*
360 * Divide PICLK by 16
361 */
362 tmp_value = apic_read(APIC_TDCR);
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400363 apic_write(APIC_TDCR,
364 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
365 APIC_TDR_DIV_16);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100366
367 if (!oneshot)
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200368 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100369}
370
371/*
Robert Richtera68c4392010-10-06 12:27:53 +0200372 * Setup extended LVT, AMD specific
Robert Richter7b83dae2008-01-30 13:30:40 +0100373 *
Robert Richtera68c4392010-10-06 12:27:53 +0200374 * Software should use the LVT offsets the BIOS provides. The offsets
375 * are determined by the subsystems using it like those for MCE
376 * threshold or IBS. On K8 only offset 0 (APIC500) and MCE interrupts
377 * are supported. Beginning with family 10h at least 4 offsets are
378 * available.
Robert Richter286f5712008-07-22 21:08:46 +0200379 *
Robert Richtera68c4392010-10-06 12:27:53 +0200380 * Since the offsets must be consistent for all cores, we keep track
381 * of the LVT offsets in software and reserve the offset for the same
382 * vector also to be used on other cores. An offset is freed by
383 * setting the entry to APIC_EILVT_MASKED.
384 *
385 * If the BIOS is right, there should be no conflicts. Otherwise a
386 * "[Firmware Bug]: ..." error message is generated. However, if
387 * software does not properly determines the offsets, it is not
388 * necessarily a BIOS bug.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100389 */
Robert Richter7b83dae2008-01-30 13:30:40 +0100390
Robert Richtera68c4392010-10-06 12:27:53 +0200391static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX];
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100392
Robert Richtera68c4392010-10-06 12:27:53 +0200393static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new)
394{
395 return (old & APIC_EILVT_MASKED)
396 || (new == APIC_EILVT_MASKED)
397 || ((new & ~APIC_EILVT_MASKED) == old);
398}
399
400static unsigned int reserve_eilvt_offset(int offset, unsigned int new)
401{
402 unsigned int rsvd; /* 0: uninitialized */
403
404 if (offset >= APIC_EILVT_NR_MAX)
405 return ~0;
406
407 rsvd = atomic_read(&eilvt_offsets[offset]) & ~APIC_EILVT_MASKED;
408 do {
409 if (rsvd &&
410 !eilvt_entry_is_changeable(rsvd, new))
411 /* may not change if vectors are different */
412 return rsvd;
413 rsvd = atomic_cmpxchg(&eilvt_offsets[offset], rsvd, new);
414 } while (rsvd != new);
415
416 return new;
417}
418
419/*
420 * If mask=1, the LVT entry does not generate interrupts while mask=0
421 * enables the vector. See also the BKDGs.
422 */
423
Robert Richter27afdf22010-10-06 12:27:54 +0200424int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask)
Robert Richtera68c4392010-10-06 12:27:53 +0200425{
426 unsigned long reg = APIC_EILVTn(offset);
427 unsigned int new, old, reserved;
428
429 new = (mask << 16) | (msg_type << 8) | vector;
430 old = apic_read(reg);
431 reserved = reserve_eilvt_offset(offset, new);
432
433 if (reserved != new) {
Robert Richtereb48c9c2010-10-25 16:03:39 +0200434 pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
435 "vector 0x%x, but the register is already in use for "
436 "vector 0x%x on another cpu\n",
437 smp_processor_id(), reg, offset, new, reserved);
Robert Richtera68c4392010-10-06 12:27:53 +0200438 return -EINVAL;
439 }
440
441 if (!eilvt_entry_is_changeable(old, new)) {
Robert Richtereb48c9c2010-10-25 16:03:39 +0200442 pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
443 "vector 0x%x, but the register is already in use for "
444 "vector 0x%x on this cpu\n",
445 smp_processor_id(), reg, offset, new, old);
Robert Richtera68c4392010-10-06 12:27:53 +0200446 return -EBUSY;
447 }
448
449 apic_write(reg, new);
450
451 return 0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100452}
Robert Richter27afdf22010-10-06 12:27:54 +0200453EXPORT_SYMBOL_GPL(setup_APIC_eilvt);
Robert Richter7b83dae2008-01-30 13:30:40 +0100454
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100455/*
456 * Program the next event, relative to now
457 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200458static int lapic_next_event(unsigned long delta,
459 struct clock_event_device *evt)
460{
461 apic_write(APIC_TMICT, delta);
462 return 0;
463}
464
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100465/*
466 * Setup the lapic timer in periodic or oneshot mode
467 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200468static void lapic_timer_setup(enum clock_event_mode mode,
469 struct clock_event_device *evt)
470{
471 unsigned long flags;
472 unsigned int v;
473
474 /* Lapic used as dummy for broadcast ? */
475 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
476 return;
477
478 local_irq_save(flags);
479
480 switch (mode) {
481 case CLOCK_EVT_MODE_PERIODIC:
482 case CLOCK_EVT_MODE_ONESHOT:
483 __setup_APIC_LVTT(calibration_result,
484 mode != CLOCK_EVT_MODE_PERIODIC, 1);
485 break;
486 case CLOCK_EVT_MODE_UNUSED:
487 case CLOCK_EVT_MODE_SHUTDOWN:
488 v = apic_read(APIC_LVTT);
489 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
490 apic_write(APIC_LVTT, v);
Andreas Herrmann6f9b4102009-10-27 11:01:38 +0100491 apic_write(APIC_TMICT, 0);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200492 break;
493 case CLOCK_EVT_MODE_RESUME:
494 /* Nothing to do here */
495 break;
496 }
497
498 local_irq_restore(flags);
499}
500
501/*
502 * Local APIC timer broadcast function
503 */
Mike Travis96289372008-12-31 18:08:46 -0800504static void lapic_timer_broadcast(const struct cpumask *mask)
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200505{
506#ifdef CONFIG_SMP
Ingo Molnardac5f412009-01-28 15:42:24 +0100507 apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200508#endif
509}
510
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100511/*
Uwe Kleine-König421f91d2010-06-11 12:17:00 +0200512 * Setup the local APIC timer for this CPU. Copy the initialized values
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100513 * of the boot CPU and register the clock event in the framework.
514 */
Cyrill Gorcunovdb4b5522008-08-24 02:01:39 -0700515static void __cpuinit setup_APIC_timer(void)
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200516{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100517 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
518
Tejun Heo7b543a52010-12-18 16:30:05 +0100519 if (cpu_has(__this_cpu_ptr(&cpu_info), X86_FEATURE_ARAT)) {
Venkatesh Pallipadidb954b52009-04-06 18:51:29 -0700520 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
521 /* Make LAPIC timer preferrable over percpu HPET */
522 lapic_clockevent.rating = 150;
523 }
524
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100525 memcpy(levt, &lapic_clockevent, sizeof(*levt));
Rusty Russell320ab2b2008-12-13 21:20:26 +1030526 levt->cpumask = cpumask_of(smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100527
528 clockevents_register_device(levt);
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200529}
530
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700531/*
532 * In this functions we calibrate APIC bus clocks to the external timer.
533 *
534 * We want to do the calibration only once since we want to have local timer
535 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
536 * frequency.
537 *
538 * This was previously done by reading the PIT/HPET and waiting for a wrap
539 * around to find out, that a tick has elapsed. I have a box, where the PIT
540 * readout is broken, so it never gets out of the wait loop again. This was
541 * also reported by others.
542 *
543 * Monitoring the jiffies value is inaccurate and the clockevents
544 * infrastructure allows us to do a simple substitution of the interrupt
545 * handler.
546 *
547 * The calibration routine also uses the pm_timer when possible, as the PIT
548 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
549 * back to normal later in the boot process).
550 */
551
552#define LAPIC_CAL_LOOPS (HZ/10)
553
554static __initdata int lapic_cal_loops = -1;
555static __initdata long lapic_cal_t1, lapic_cal_t2;
556static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
557static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
558static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
559
560/*
561 * Temporary interrupt handler.
562 */
563static void __init lapic_cal_handler(struct clock_event_device *dev)
564{
565 unsigned long long tsc = 0;
566 long tapic = apic_read(APIC_TMCCT);
567 unsigned long pm = acpi_pm_read_early();
568
569 if (cpu_has_tsc)
570 rdtscll(tsc);
571
572 switch (lapic_cal_loops++) {
573 case 0:
574 lapic_cal_t1 = tapic;
575 lapic_cal_tsc1 = tsc;
576 lapic_cal_pm1 = pm;
577 lapic_cal_j1 = jiffies;
578 break;
579
580 case LAPIC_CAL_LOOPS:
581 lapic_cal_t2 = tapic;
582 lapic_cal_tsc2 = tsc;
583 if (pm < lapic_cal_pm1)
584 pm += ACPI_PM_OVRRUN;
585 lapic_cal_pm2 = pm;
586 lapic_cal_j2 = jiffies;
587 break;
588 }
589}
590
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900591static int __init
592calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400593{
594 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
595 const long pm_thresh = pm_100ms / 100;
596 unsigned long mult;
597 u64 res;
598
599#ifndef CONFIG_X86_PM_TIMER
600 return -1;
601#endif
602
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900603 apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400604
605 /* Check, if the PM timer is available */
606 if (!deltapm)
607 return -1;
608
609 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
610
611 if (deltapm > (pm_100ms - pm_thresh) &&
612 deltapm < (pm_100ms + pm_thresh)) {
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900613 apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900614 return 0;
615 }
616
617 res = (((u64)deltapm) * mult) >> 22;
618 do_div(res, 1000000);
619 pr_warning("APIC calibration not consistent "
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900620 "with PM-Timer: %ldms instead of 100ms\n",(long)res);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900621
622 /* Correct the lapic counter value */
623 res = (((u64)(*delta)) * pm_100ms);
624 do_div(res, deltapm);
625 pr_info("APIC delta adjusted to PM-Timer: "
626 "%lu (%ld)\n", (unsigned long)res, *delta);
627 *delta = (long)res;
628
629 /* Correct the tsc counter value */
630 if (cpu_has_tsc) {
631 res = (((u64)(*deltatsc)) * pm_100ms);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400632 do_div(res, deltapm);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900633 apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
Frans Pop3235dc32010-02-06 18:47:17 +0100634 "PM-Timer: %lu (%ld)\n",
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900635 (unsigned long)res, *deltatsc);
636 *deltatsc = (long)res;
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400637 }
638
639 return 0;
640}
641
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700642static int __init calibrate_APIC_clock(void)
643{
644 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700645 void (*real_handler)(struct clock_event_device *dev);
646 unsigned long deltaj;
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900647 long delta, deltatsc;
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700648 int pm_referenced = 0;
649
650 local_irq_disable();
651
652 /* Replace the global interrupt handler */
653 real_handler = global_clock_event->event_handler;
654 global_clock_event->event_handler = lapic_cal_handler;
655
656 /*
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400657 * Setup the APIC counter to maximum. There is no way the lapic
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700658 * can underflow in the 100ms detection time frame
659 */
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400660 __setup_APIC_LVTT(0xffffffff, 0, 0);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700661
662 /* Let the interrupts run */
663 local_irq_enable();
664
665 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
666 cpu_relax();
667
668 local_irq_disable();
669
670 /* Restore the real event handler */
671 global_clock_event->event_handler = real_handler;
672
673 /* Build delta t1-t2 as apic timer counts down */
674 delta = lapic_cal_t1 - lapic_cal_t2;
675 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
676
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900677 deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
678
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400679 /* we trust the PM based calibration if possible */
680 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900681 &delta, &deltatsc);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700682
683 /* Calculate the scaled math multiplication factor */
684 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
685 lapic_clockevent.shift);
686 lapic_clockevent.max_delta_ns =
Pierre Tardy4aed89d2011-01-06 16:23:29 +0100687 clockevent_delta2ns(0x7FFFFFFF, &lapic_clockevent);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700688 lapic_clockevent.min_delta_ns =
689 clockevent_delta2ns(0xF, &lapic_clockevent);
690
691 calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
692
693 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
Thomas Gleixner411462f2009-11-16 11:52:39 +0100694 apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700695 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
696 calibration_result);
697
698 if (cpu_has_tsc) {
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700699 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
700 "%ld.%04ld MHz.\n",
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900701 (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
702 (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700703 }
704
705 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
706 "%u.%04u MHz.\n",
707 calibration_result / (1000000 / HZ),
708 calibration_result % (1000000 / HZ));
709
710 /*
711 * Do a sanity check on the APIC calibration result
712 */
713 if (calibration_result < (1000000 / HZ)) {
714 local_irq_enable();
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100715 pr_warning("APIC frequency too slow, disabling apic timer\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700716 return -1;
717 }
718
719 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
720
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400721 /*
722 * PM timer calibration failed or not turned on
723 * so lets try APIC timer based calibration
724 */
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700725 if (!pm_referenced) {
726 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
727
728 /*
729 * Setup the apic timer manually
730 */
731 levt->event_handler = lapic_cal_handler;
732 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
733 lapic_cal_loops = -1;
734
735 /* Let the interrupts run */
736 local_irq_enable();
737
738 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
739 cpu_relax();
740
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700741 /* Stop the lapic timer */
742 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
743
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700744 /* Jiffies delta */
745 deltaj = lapic_cal_j2 - lapic_cal_j1;
746 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
747
748 /* Check, if the jiffies result is consistent */
749 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
750 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
751 else
752 levt->features |= CLOCK_EVT_FEAT_DUMMY;
753 } else
754 local_irq_enable();
755
756 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +0530757 pr_warning("APIC timer disabled due to verification failure\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700758 return -1;
759 }
760
761 return 0;
762}
763
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100764/*
765 * Setup the boot APIC
766 *
767 * Calibrate and verify the result.
768 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100769void __init setup_boot_APIC_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100771 /*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400772 * The local apic timer can be disabled via the kernel
773 * commandline or from the CPU detection code. Register the lapic
774 * timer as a dummy clock event source on SMP systems, so the
775 * broadcast mechanism is used. On UP systems simply ignore it.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100776 */
777 if (disable_apic_timer) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100778 pr_info("Disabling APIC timer\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100779 /* No broadcast on UP ! */
Thomas Gleixner9d099512008-01-30 13:33:04 +0100780 if (num_possible_cpus() > 1) {
781 lapic_clockevent.mult = 1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100782 setup_APIC_timer();
Thomas Gleixner9d099512008-01-30 13:33:04 +0100783 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100784 return;
785 }
Thomas Gleixner6935d1f2007-07-21 17:10:17 +0200786
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400787 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
788 "calibrating APIC timer ...\n");
789
Cyrill Gorcunov89b3b1f2008-07-15 21:02:54 +0400790 if (calibrate_APIC_clock()) {
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100791 /* No broadcast on UP ! */
792 if (num_possible_cpus() > 1)
793 setup_APIC_timer();
794 return;
795 }
796
797 /*
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100798 * If nmi_watchdog is set to IO_APIC, we need the
799 * PIT/HPET going. Otherwise register lapic as a dummy
800 * device.
801 */
Don Zickus072b1982010-11-12 11:22:24 -0500802 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100803
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400804 /* Setup the lapic or request the broadcast */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100805 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806}
807
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100808void __cpuinit setup_secondary_APIC_clock(void)
809{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100810 setup_APIC_timer();
811}
812
813/*
814 * The guts of the apic timer interrupt
815 */
816static void local_apic_timer_interrupt(void)
817{
818 int cpu = smp_processor_id();
819 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
820
821 /*
822 * Normally we should not be here till LAPIC has been initialized but
823 * in some cases like kdump, its possible that there is a pending LAPIC
824 * timer interrupt from previous kernel's context and is delivered in
825 * new kernel the moment interrupts are enabled.
826 *
827 * Interrupts are enabled early and LAPIC is setup much later, hence
828 * its possible that when we get here evt->event_handler is NULL.
829 * Check for event_handler being NULL and discard the interrupt as
830 * spurious.
831 */
832 if (!evt->event_handler) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100833 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100834 /* Switch it off */
835 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
836 return;
837 }
838
839 /*
840 * the NMI deadlock-detector uses this.
841 */
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -0800842 inc_irq_stat(apic_timer_irqs);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100843
844 evt->event_handler(evt);
845}
846
847/*
848 * Local APIC timer interrupt. This is the most natural way for doing
849 * local interrupts, but local timer interrupts can be emulated by
850 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
851 *
852 * [ if a single-CPU system runs an SMP kernel then we call the local
853 * interrupt as well. Thus we cannot inline the local irq ... ]
854 */
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +0100855void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100856{
857 struct pt_regs *old_regs = set_irq_regs(regs);
858
859 /*
860 * NOTE! We'd better ACK the irq immediately,
861 * because timer handling can be slow.
862 */
863 ack_APIC_irq();
864 /*
865 * update_process_times() expects us to have done irq_enter().
866 * Besides, if we don't timer interrupts ignore the global
867 * interrupt lock, which is the WrongThing (tm) to do.
868 */
869 exit_idle();
870 irq_enter();
871 local_apic_timer_interrupt();
872 irq_exit();
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400873
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100874 set_irq_regs(old_regs);
875}
876
877int setup_profiling_timer(unsigned int multiplier)
878{
879 return -EINVAL;
880}
881
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100882/*
883 * Local APIC start and shutdown
884 */
885
886/**
887 * clear_local_APIC - shutdown the local APIC
888 *
889 * This is called, when a CPU is disabled and before rebooting, so the state of
890 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
891 * leftovers during boot.
892 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893void clear_local_APIC(void)
894{
Chuck Ebbert2584a822008-05-20 18:18:12 -0400895 int maxlvt;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100896 u32 v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897
Andi Kleend3432892008-01-30 13:33:17 +0100898 /* APIC hasn't been mapped yet */
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700899 if (!x2apic_mode && !apic_phys)
Andi Kleend3432892008-01-30 13:33:17 +0100900 return;
901
902 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 /*
Siddha, Suresh B704fc592006-06-26 13:59:53 +0200904 * Masking an LVT entry can trigger a local APIC error
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905 * if the vector is zero. Mask LVTERR first to prevent this.
906 */
907 if (maxlvt >= 3) {
908 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
Andi Kleen11a8e772006-01-11 22:46:51 +0100909 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 }
911 /*
912 * Careful: we have to set masks only first to deassert
913 * any level-triggered sources.
914 */
915 v = apic_read(APIC_LVTT);
Andi Kleen11a8e772006-01-11 22:46:51 +0100916 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 v = apic_read(APIC_LVT0);
Andi Kleen11a8e772006-01-11 22:46:51 +0100918 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 v = apic_read(APIC_LVT1);
Andi Kleen11a8e772006-01-11 22:46:51 +0100920 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 if (maxlvt >= 4) {
922 v = apic_read(APIC_LVTPC);
Andi Kleen11a8e772006-01-11 22:46:51 +0100923 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924 }
925
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400926 /* lets not touch this if we didn't frob it */
Andi Kleen4efc0672009-04-28 19:07:31 +0200927#ifdef CONFIG_X86_THERMAL_VECTOR
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400928 if (maxlvt >= 5) {
929 v = apic_read(APIC_LVTTHMR);
930 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
931 }
932#endif
Andi Kleen5ca86812009-02-12 13:49:37 +0100933#ifdef CONFIG_X86_MCE_INTEL
934 if (maxlvt >= 6) {
935 v = apic_read(APIC_LVTCMCI);
936 if (!(v & APIC_LVT_MASKED))
937 apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
938 }
939#endif
940
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941 /*
942 * Clean APIC state for other OSs:
943 */
Andi Kleen11a8e772006-01-11 22:46:51 +0100944 apic_write(APIC_LVTT, APIC_LVT_MASKED);
945 apic_write(APIC_LVT0, APIC_LVT_MASKED);
946 apic_write(APIC_LVT1, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 if (maxlvt >= 3)
Andi Kleen11a8e772006-01-11 22:46:51 +0100948 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949 if (maxlvt >= 4)
Andi Kleen11a8e772006-01-11 22:46:51 +0100950 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400951
952 /* Integrated APIC (!82489DX) ? */
953 if (lapic_is_integrated()) {
954 if (maxlvt > 3)
955 /* Clear ESR due to Pentium errata 3AP and 11AP */
956 apic_write(APIC_ESR, 0);
957 apic_read(APIC_ESR);
958 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959}
960
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100961/**
962 * disable_local_APIC - clear and disable the local APIC
963 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964void disable_local_APIC(void)
965{
966 unsigned int value;
967
Jan Beulich4a13ad02009-01-14 12:28:51 +0000968 /* APIC hasn't been mapped yet */
Yinghai Lufd19dce2010-07-15 00:00:59 -0700969 if (!x2apic_mode && !apic_phys)
Jan Beulich4a13ad02009-01-14 12:28:51 +0000970 return;
971
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972 clear_local_APIC();
973
974 /*
975 * Disable APIC (implies clearing of registers
976 * for 82489DX!).
977 */
978 value = apic_read(APIC_SPIV);
979 value &= ~APIC_SPIV_APIC_ENABLED;
Andi Kleen11a8e772006-01-11 22:46:51 +0100980 apic_write(APIC_SPIV, value);
Cyrill Gorcunov990b1832008-08-18 20:45:51 +0400981
982#ifdef CONFIG_X86_32
983 /*
984 * When LAPIC was disabled by the BIOS and enabled by the kernel,
985 * restore the disabled state.
986 */
987 if (enabled_via_apicbase) {
988 unsigned int l, h;
989
990 rdmsr(MSR_IA32_APICBASE, l, h);
991 l &= ~MSR_IA32_APICBASE_ENABLE;
992 wrmsr(MSR_IA32_APICBASE, l, h);
993 }
994#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995}
996
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +0400997/*
998 * If Linux enabled the LAPIC against the BIOS default disable it down before
999 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
1000 * not power-off. Additionally clear all LVT entries before disable_local_APIC
1001 * for the case where Linux didn't enable the LAPIC.
1002 */
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001003void lapic_shutdown(void)
1004{
1005 unsigned long flags;
1006
Cyrill Gorcunov83121362009-09-15 11:12:30 +04001007 if (!cpu_has_apic && !apic_from_smp_config())
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001008 return;
1009
1010 local_irq_save(flags);
1011
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +04001012#ifdef CONFIG_X86_32
1013 if (!enabled_via_apicbase)
1014 clear_local_APIC();
1015 else
1016#endif
1017 disable_local_APIC();
1018
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001019
1020 local_irq_restore(flags);
1021}
1022
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023/*
1024 * This is to verify that we're looking at a real local APIC.
1025 * Check these against your board if the CPUs aren't getting
1026 * started for no apparent reason.
1027 */
1028int __init verify_local_APIC(void)
1029{
1030 unsigned int reg0, reg1;
1031
1032 /*
1033 * The version register is read-only in a real APIC.
1034 */
1035 reg0 = apic_read(APIC_LVR);
1036 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
1037 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
1038 reg1 = apic_read(APIC_LVR);
1039 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
1040
1041 /*
1042 * The two version reads above should print the same
1043 * numbers. If the second one is different, then we
1044 * poke at a non-APIC.
1045 */
1046 if (reg1 != reg0)
1047 return 0;
1048
1049 /*
1050 * Check if the version looks reasonably.
1051 */
1052 reg1 = GET_APIC_VERSION(reg0);
1053 if (reg1 == 0x00 || reg1 == 0xff)
1054 return 0;
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001055 reg1 = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 if (reg1 < 0x02 || reg1 == 0xff)
1057 return 0;
1058
1059 /*
1060 * The ID register is read/write in a real APIC.
1061 */
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001062 reg0 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001064 apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001065 reg1 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
1067 apic_write(APIC_ID, reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001068 if (reg1 != (reg0 ^ apic->apic_id_mask))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 return 0;
1070
1071 /*
1072 * The next two are just to see if we have sane values.
1073 * They're only really relevant if we're in Virtual Wire
1074 * compatibility mode, but most boxes are anymore.
1075 */
1076 reg0 = apic_read(APIC_LVT0);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001077 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078 reg1 = apic_read(APIC_LVT1);
1079 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1080
1081 return 1;
1082}
1083
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001084/**
1085 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1086 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087void __init sync_Arb_IDs(void)
1088{
Cyrill Gorcunov296cb952008-08-15 13:51:23 +02001089 /*
1090 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1091 * needed on AMD.
1092 */
1093 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094 return;
1095
1096 /*
1097 * Wait for idle.
1098 */
1099 apic_wait_icr_idle();
1100
1101 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
Cyrill Gorcunov6f6da972008-08-15 23:05:19 +04001102 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1103 APIC_INT_LEVELTRIG | APIC_DM_INIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104}
1105
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106/*
1107 * An initial setup of the virtual wire mode.
1108 */
1109void __init init_bsp_APIC(void)
1110{
Andi Kleen11a8e772006-01-11 22:46:51 +01001111 unsigned int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112
1113 /*
1114 * Don't do the setup now if we have a SMP BIOS as the
1115 * through-I/O-APIC virtual wire mode might be active.
1116 */
1117 if (smp_found_config || !cpu_has_apic)
1118 return;
1119
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 /*
1121 * Do not trust the local APIC being empty at bootup.
1122 */
1123 clear_local_APIC();
1124
1125 /*
1126 * Enable APIC.
1127 */
1128 value = apic_read(APIC_SPIV);
1129 value &= ~APIC_VECTOR_MASK;
1130 value |= APIC_SPIV_APIC_ENABLED;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001131
1132#ifdef CONFIG_X86_32
1133 /* This bit is reserved on P4/Xeon and should be cleared */
1134 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1135 (boot_cpu_data.x86 == 15))
1136 value &= ~APIC_SPIV_FOCUS_DISABLED;
1137 else
1138#endif
1139 value |= APIC_SPIV_FOCUS_DISABLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001141 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142
1143 /*
1144 * Set up the virtual wire mode.
1145 */
Andi Kleen11a8e772006-01-11 22:46:51 +01001146 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147 value = APIC_DM_NMI;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001148 if (!lapic_is_integrated()) /* 82489DX */
1149 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001150 apic_write(APIC_LVT1, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151}
1152
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001153static void __cpuinit lapic_setup_esr(void)
1154{
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001155 unsigned int oldvalue, value, maxlvt;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001156
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001157 if (!lapic_is_integrated()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001158 pr_info("No ESR for 82489DX.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001159 return;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001160 }
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001161
Ingo Molnar08125d32009-01-28 05:08:44 +01001162 if (apic->disable_esr) {
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001163 /*
1164 * Something untraceable is creating bad interrupts on
1165 * secondary quads ... for the moment, just leave the
1166 * ESR disabled - we can't do anything useful with the
1167 * errors anyway - mbligh
1168 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001169 pr_info("Leaving ESR disabled.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001170 return;
1171 }
1172
1173 maxlvt = lapic_get_maxlvt();
1174 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1175 apic_write(APIC_ESR, 0);
1176 oldvalue = apic_read(APIC_ESR);
1177
1178 /* enables sending errors */
1179 value = ERROR_APIC_VECTOR;
1180 apic_write(APIC_LVTERR, value);
1181
1182 /*
1183 * spec says clear errors after enabling vector.
1184 */
1185 if (maxlvt > 3)
1186 apic_write(APIC_ESR, 0);
1187 value = apic_read(APIC_ESR);
1188 if (value != oldvalue)
1189 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1190 "vector: 0x%08x after: 0x%08x\n",
1191 oldvalue, value);
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001192}
1193
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001194/**
1195 * setup_local_APIC - setup the local APIC
Tejun Heo0aa002f2010-12-09 11:47:21 +01001196 *
1197 * Used to setup local APIC while initializing BSP or bringin up APs.
1198 * Always called with preemption disabled.
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001199 */
1200void __cpuinit setup_local_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201{
Tejun Heo0aa002f2010-12-09 11:47:21 +01001202 int cpu = smp_processor_id();
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001203 unsigned int value, queued;
1204 int i, j, acked = 0;
1205 unsigned long long tsc = 0, ntsc;
1206 long long max_loops = cpu_khz;
1207
1208 if (cpu_has_tsc)
1209 rdtscll(tsc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210
Jan Beulichf1182632009-01-14 12:27:35 +00001211 if (disable_apic) {
Ingo Molnar65a4e572009-01-31 03:36:17 +01001212 arch_disable_smp_support();
Jan Beulichf1182632009-01-14 12:27:35 +00001213 return;
1214 }
1215
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001216#ifdef CONFIG_X86_32
1217 /* Pound the ESR really hard over the head with a big hammer - mbligh */
Ingo Molnar08125d32009-01-28 05:08:44 +01001218 if (lapic_is_integrated() && apic->disable_esr) {
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001219 apic_write(APIC_ESR, 0);
1220 apic_write(APIC_ESR, 0);
1221 apic_write(APIC_ESR, 0);
1222 apic_write(APIC_ESR, 0);
1223 }
1224#endif
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001225 perf_events_lapic_init();
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001226
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227 /*
1228 * Double-check whether this APIC is really registered.
1229 * This is meaningless in clustered apic mode, so we skip it.
1230 */
Daniel Walkerc2777f92009-09-12 10:40:20 -07001231 BUG_ON(!apic->apic_id_registered());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232
1233 /*
1234 * Intel recommends to set DFR, LDR and TPR before enabling
1235 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1236 * document number 292116). So here it goes...
1237 */
Ingo Molnara5c43292009-01-28 06:50:47 +01001238 apic->init_apic_ldr();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239
1240 /*
1241 * Set Task Priority to 'accept all'. We never change this
1242 * later on.
1243 */
1244 value = apic_read(APIC_TASKPRI);
1245 value &= ~APIC_TPRI_MASK;
Andi Kleen11a8e772006-01-11 22:46:51 +01001246 apic_write(APIC_TASKPRI, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247
1248 /*
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001249 * After a crash, we no longer service the interrupts and a pending
1250 * interrupt from previous kernel might still have ISR bit set.
1251 *
1252 * Most probably by now CPU has serviced that pending interrupt and
1253 * it might not have done the ack_APIC_irq() because it thought,
1254 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1255 * does not clear the ISR bit and cpu thinks it has already serivced
1256 * the interrupt. Hence a vector might get locked. It was noticed
1257 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1258 */
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001259 do {
1260 queued = 0;
1261 for (i = APIC_ISR_NR - 1; i >= 0; i--)
1262 queued |= apic_read(APIC_IRR + i*0x10);
1263
1264 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1265 value = apic_read(APIC_ISR + i*0x10);
1266 for (j = 31; j >= 0; j--) {
1267 if (value & (1<<j)) {
1268 ack_APIC_irq();
1269 acked++;
1270 }
1271 }
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001272 }
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001273 if (acked > 256) {
1274 printk(KERN_ERR "LAPIC pending interrupts after %d EOI\n",
1275 acked);
1276 break;
1277 }
1278 if (cpu_has_tsc) {
1279 rdtscll(ntsc);
1280 max_loops = (cpu_khz << 10) - (ntsc - tsc);
1281 } else
1282 max_loops--;
1283 } while (queued && max_loops > 0);
1284 WARN_ON(max_loops <= 0);
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001285
1286 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287 * Now that we are all set up, enable the APIC
1288 */
1289 value = apic_read(APIC_SPIV);
1290 value &= ~APIC_VECTOR_MASK;
1291 /*
1292 * Enable APIC
1293 */
1294 value |= APIC_SPIV_APIC_ENABLED;
1295
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001296#ifdef CONFIG_X86_32
1297 /*
1298 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1299 * certain networking cards. If high frequency interrupts are
1300 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1301 * entry is masked/unmasked at a high rate as well then sooner or
1302 * later IOAPIC line gets 'stuck', no more interrupts are received
1303 * from the device. If focus CPU is disabled then the hang goes
1304 * away, oh well :-(
1305 *
1306 * [ This bug can be reproduced easily with a level-triggered
1307 * PCI Ne2000 networking cards and PII/PIII processors, dual
1308 * BX chipset. ]
1309 */
1310 /*
1311 * Actually disabling the focus CPU check just makes the hang less
1312 * frequent as it makes the interrupt distributon model be more
1313 * like LRU than MRU (the short-term load is more even across CPUs).
1314 * See also the comment in end_level_ioapic_irq(). --macro
1315 */
1316
1317 /*
1318 * - enable focus processor (bit==0)
1319 * - 64bit mode always use processor focus
1320 * so no need to set it
1321 */
1322 value &= ~APIC_SPIV_FOCUS_DISABLED;
1323#endif
Andi Kleen3f14c742006-09-26 10:52:29 +02001324
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325 /*
1326 * Set spurious IRQ vector
1327 */
1328 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001329 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330
1331 /*
1332 * Set up LVT0, LVT1:
1333 *
1334 * set up through-local-APIC on the BP's LINT0. This is not
1335 * strictly necessary in pure symmetric-IO mode, but sometimes
1336 * we delegate interrupts to the 8259A.
1337 */
1338 /*
1339 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1340 */
1341 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001342 if (!cpu && (pic_mode || !value)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343 value = APIC_DM_EXTINT;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001344 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345 } else {
1346 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001347 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348 }
Andi Kleen11a8e772006-01-11 22:46:51 +01001349 apic_write(APIC_LVT0, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350
1351 /*
1352 * only the BP should see the LINT1 NMI signal, obviously.
1353 */
Tejun Heo0aa002f2010-12-09 11:47:21 +01001354 if (!cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355 value = APIC_DM_NMI;
1356 else
1357 value = APIC_DM_NMI | APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001358 if (!lapic_is_integrated()) /* 82489DX */
1359 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001360 apic_write(APIC_LVT1, value);
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001361
Andi Kleenbe71b852009-02-12 13:49:38 +01001362#ifdef CONFIG_X86_MCE_INTEL
1363 /* Recheck CMCI information after local APIC is up on CPU #0 */
Tejun Heo0aa002f2010-12-09 11:47:21 +01001364 if (!cpu)
Andi Kleenbe71b852009-02-12 13:49:38 +01001365 cmci_recheck();
1366#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001367}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368
Andi Kleen739f33b2008-01-30 13:30:40 +01001369void __cpuinit end_local_APIC_setup(void)
1370{
1371 lapic_setup_esr();
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001372
1373#ifdef CONFIG_X86_32
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001374 {
1375 unsigned int value;
1376 /* Disable the local apic timer */
1377 value = apic_read(APIC_LVTT);
1378 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1379 apic_write(APIC_LVTT, value);
1380 }
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001381#endif
1382
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383 apic_pm_activate();
Kenji Kaneshige7f7fbf42010-11-30 22:22:28 -08001384
1385 /*
1386 * Now that local APIC setup is completed for BP, configure the fault
1387 * handling for interrupt remapping.
1388 */
1389 if (!smp_processor_id() && intr_remapping_enabled)
1390 enable_drhd_fault_handling();
1391
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392}
1393
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001394#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001395void check_x2apic(void)
1396{
Suresh Siddhaef1f87a2009-02-21 14:23:21 -08001397 if (x2apic_enabled()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001398 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001399 x2apic_preenabled = x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001400 }
1401}
1402
1403void enable_x2apic(void)
1404{
1405 int msr, msr2;
1406
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001407 if (!x2apic_mode)
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001408 return;
1409
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001410 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1411 if (!(msr & X2APIC_ENABLE)) {
Mike Travis450b1e82009-12-11 08:08:50 -08001412 printk_once(KERN_INFO "Enabling x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001413 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
1414 }
1415}
Weidong Han93758232009-04-17 16:42:14 +08001416#endif /* CONFIG_X86_X2APIC */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001417
Gleb Natapovce69a782009-07-20 15:24:17 +03001418int __init enable_IR(void)
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001419{
1420#ifdef CONFIG_INTR_REMAP
Weidong Han93758232009-04-17 16:42:14 +08001421 if (!intr_remapping_supported()) {
1422 pr_debug("intr-remapping not supported\n");
Gleb Natapovce69a782009-07-20 15:24:17 +03001423 return 0;
Weidong Han93758232009-04-17 16:42:14 +08001424 }
1425
Weidong Han93758232009-04-17 16:42:14 +08001426 if (!x2apic_preenabled && skip_ioapic_setup) {
1427 pr_info("Skipped enabling intr-remap because of skipping "
1428 "io-apic setup\n");
Gleb Natapovce69a782009-07-20 15:24:17 +03001429 return 0;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001430 }
1431
Gleb Natapovce69a782009-07-20 15:24:17 +03001432 if (enable_intr_remapping(x2apic_supported()))
1433 return 0;
1434
1435 pr_info("Enabled Interrupt-remapping\n");
1436
1437 return 1;
1438
1439#endif
1440 return 0;
1441}
1442
1443void __init enable_IR_x2apic(void)
1444{
1445 unsigned long flags;
1446 struct IO_APIC_route_entry **ioapic_entries = NULL;
1447 int ret, x2apic_enabled = 0;
Yinghai Lue6707612009-11-21 00:23:37 -08001448 int dmar_table_init_ret;
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001449
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001450 dmar_table_init_ret = dmar_table_init();
Yinghai Lue6707612009-11-21 00:23:37 -08001451 if (dmar_table_init_ret && !x2apic_supported())
1452 return;
Gleb Natapovce69a782009-07-20 15:24:17 +03001453
Fenghua Yub24696b2009-03-27 14:22:44 -07001454 ioapic_entries = alloc_ioapic_entries();
1455 if (!ioapic_entries) {
Gleb Natapovce69a782009-07-20 15:24:17 +03001456 pr_err("Allocate ioapic_entries failed\n");
1457 goto out;
Fenghua Yub24696b2009-03-27 14:22:44 -07001458 }
1459
1460 ret = save_IO_APIC_setup(ioapic_entries);
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001461 if (ret) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001462 pr_info("Saving IO-APIC state failed: %d\n", ret);
Gleb Natapovce69a782009-07-20 15:24:17 +03001463 goto out;
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001464 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001465
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001466 local_irq_save(flags);
Jacob Panb81bb372009-11-09 11:27:04 -08001467 legacy_pic->mask_all();
Gleb Natapovce69a782009-07-20 15:24:17 +03001468 mask_IO_APIC_setup(ioapic_entries);
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001469
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001470 if (dmar_table_init_ret)
1471 ret = 0;
1472 else
1473 ret = enable_IR();
1474
Gleb Natapovce69a782009-07-20 15:24:17 +03001475 if (!ret) {
1476 /* IR is required if there is APIC ID > 255 even when running
1477 * under KVM
1478 */
Sheng Yang2904ed82010-12-21 14:18:48 +08001479 if (max_physical_apicid > 255 ||
1480 !hypervisor_x2apic_available())
Gleb Natapovce69a782009-07-20 15:24:17 +03001481 goto nox2apic;
1482 /*
1483 * without IR all CPUs can be addressed by IOAPIC/MSI
1484 * only in physical mode
1485 */
1486 x2apic_force_phys();
1487 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001488
Gleb Natapovce69a782009-07-20 15:24:17 +03001489 x2apic_enabled = 1;
Weidong Han93758232009-04-17 16:42:14 +08001490
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001491 if (x2apic_supported() && !x2apic_mode) {
1492 x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001493 enable_x2apic();
Weidong Han93758232009-04-17 16:42:14 +08001494 pr_info("Enabled x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001495 }
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001496
Gleb Natapovce69a782009-07-20 15:24:17 +03001497nox2apic:
1498 if (!ret) /* IR enabling failed */
Fenghua Yub24696b2009-03-27 14:22:44 -07001499 restore_IO_APIC_setup(ioapic_entries);
Jacob Panb81bb372009-11-09 11:27:04 -08001500 legacy_pic->restore_mask();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001501 local_irq_restore(flags);
1502
Gleb Natapovce69a782009-07-20 15:24:17 +03001503out:
Fenghua Yub24696b2009-03-27 14:22:44 -07001504 if (ioapic_entries)
1505 free_ioapic_entries(ioapic_entries);
Weidong Han93758232009-04-17 16:42:14 +08001506
Gleb Natapovce69a782009-07-20 15:24:17 +03001507 if (x2apic_enabled)
Weidong Han93758232009-04-17 16:42:14 +08001508 return;
1509
Weidong Han93758232009-04-17 16:42:14 +08001510 if (x2apic_preenabled)
Gleb Natapovce69a782009-07-20 15:24:17 +03001511 panic("x2apic: enabled by BIOS but kernel init failed.");
Weidong Han93758232009-04-17 16:42:14 +08001512 else if (cpu_has_x2apic)
Gleb Natapovce69a782009-07-20 15:24:17 +03001513 pr_info("Not enabling x2apic, Intr-remapping init failed.\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001514}
Weidong Han93758232009-04-17 16:42:14 +08001515
Yinghai Lube7a6562008-08-24 02:01:51 -07001516#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001517/*
1518 * Detect and enable local APICs on non-SMP boards.
1519 * Original code written by Keir Fraser.
1520 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1521 * not correctly set up (usually the APIC timer won't work etc.)
1522 */
1523static int __init detect_init_APIC(void)
1524{
1525 if (!cpu_has_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001526 pr_info("No local APIC present\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001527 return -1;
1528 }
1529
1530 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001531 return 0;
1532}
Yinghai Lube7a6562008-08-24 02:01:51 -07001533#else
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001534
1535static int apic_verify(void)
1536{
1537 u32 features, h, l;
1538
1539 /*
1540 * The APIC feature bit should now be enabled
1541 * in `cpuid'
1542 */
1543 features = cpuid_edx(1);
1544 if (!(features & (1 << X86_FEATURE_APIC))) {
1545 pr_warning("Could not enable APIC!\n");
1546 return -1;
1547 }
1548 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1549 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1550
1551 /* The BIOS may have set up the APIC at some other address */
1552 rdmsr(MSR_IA32_APICBASE, l, h);
1553 if (l & MSR_IA32_APICBASE_ENABLE)
1554 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1555
1556 pr_info("Found and enabled local APIC!\n");
1557 return 0;
1558}
1559
1560int apic_force_enable(void)
1561{
1562 u32 h, l;
1563
1564 if (disable_apic)
1565 return -1;
1566
1567 /*
1568 * Some BIOSes disable the local APIC in the APIC_BASE
1569 * MSR. This can only be done in software for Intel P6 or later
1570 * and AMD K7 (Model > 1) or later.
1571 */
1572 rdmsr(MSR_IA32_APICBASE, l, h);
1573 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
1574 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
1575 l &= ~MSR_IA32_APICBASE_BASE;
1576 l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
1577 wrmsr(MSR_IA32_APICBASE, l, h);
1578 enabled_via_apicbase = 1;
1579 }
1580 return apic_verify();
1581}
1582
Yinghai Lube7a6562008-08-24 02:01:51 -07001583/*
1584 * Detect and initialize APIC
1585 */
1586static int __init detect_init_APIC(void)
1587{
Yinghai Lube7a6562008-08-24 02:01:51 -07001588 /* Disabled by kernel option? */
1589 if (disable_apic)
1590 return -1;
1591
1592 switch (boot_cpu_data.x86_vendor) {
1593 case X86_VENDOR_AMD:
1594 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
Borislav Petkov85877062009-02-03 16:24:22 +01001595 (boot_cpu_data.x86 >= 15))
Yinghai Lube7a6562008-08-24 02:01:51 -07001596 break;
1597 goto no_apic;
1598 case X86_VENDOR_INTEL:
1599 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1600 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1601 break;
1602 goto no_apic;
1603 default:
1604 goto no_apic;
1605 }
1606
1607 if (!cpu_has_apic) {
1608 /*
1609 * Over-ride BIOS and try to enable the local APIC only if
1610 * "lapic" specified.
1611 */
1612 if (!force_enable_local_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001613 pr_info("Local APIC disabled by BIOS -- "
1614 "you can enable it with \"lapic\"\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001615 return -1;
1616 }
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001617 if (apic_force_enable())
1618 return -1;
1619 } else {
1620 if (apic_verify())
1621 return -1;
Yinghai Lube7a6562008-08-24 02:01:51 -07001622 }
Yinghai Lube7a6562008-08-24 02:01:51 -07001623
1624 apic_pm_activate();
1625
1626 return 0;
1627
1628no_apic:
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001629 pr_info("No local APIC present or hardware disabled\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001630 return -1;
1631}
1632#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001633
1634/**
1635 * init_apic_mappings - initialize APIC mappings
1636 */
1637void __init init_apic_mappings(void)
1638{
Yinghai Lu4401da62009-05-02 10:40:57 -07001639 unsigned int new_apicid;
1640
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001641 if (x2apic_mode) {
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001642 boot_cpu_physical_apicid = read_apic_id();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001643 return;
1644 }
1645
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001646 /* If no local APIC can be found return early */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001647 if (!smp_found_config && detect_init_APIC()) {
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001648 /* lets NOP'ify apic operations */
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001649 pr_info("APIC: disable apic facility\n");
1650 apic_disable();
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001651 } else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001652 apic_phys = mp_lapic_addr;
1653
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001654 /*
1655 * acpi lapic path already maps that address in
1656 * acpi_register_lapic_address()
1657 */
Eric W. Biederman5989cd62010-08-04 13:30:27 -07001658 if (!acpi_lapic && !smp_found_config)
Yinghai Lu326a2e62010-12-07 00:55:38 -08001659 register_lapic_address(apic_phys);
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001660 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001661
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001662 /*
1663 * Fetch the APIC ID of the BSP in case we have a
1664 * default configuration (or the MP table is broken).
1665 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001666 new_apicid = read_apic_id();
1667 if (boot_cpu_physical_apicid != new_apicid) {
1668 boot_cpu_physical_apicid = new_apicid;
Cyrill Gorcunov103428e2009-06-07 16:48:40 +04001669 /*
1670 * yeah -- we lie about apic_version
1671 * in case if apic was disabled via boot option
1672 * but it's not a problem for SMP compiled kernel
1673 * since smp_sanity_check is prepared for such a case
1674 * and disable smp mode
1675 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001676 apic_version[new_apicid] =
1677 GET_APIC_VERSION(apic_read(APIC_LVR));
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +04001678 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001679}
1680
Yinghai Luc0104d32010-12-07 00:55:17 -08001681void __init register_lapic_address(unsigned long address)
1682{
1683 mp_lapic_addr = address;
1684
Yinghai Lu04501932010-12-07 00:55:56 -08001685 if (!x2apic_mode) {
1686 set_fixmap_nocache(FIX_APIC_BASE, address);
1687 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1688 APIC_BASE, mp_lapic_addr);
1689 }
Yinghai Luc0104d32010-12-07 00:55:17 -08001690 if (boot_cpu_physical_apicid == -1U) {
1691 boot_cpu_physical_apicid = read_apic_id();
1692 apic_version[boot_cpu_physical_apicid] =
1693 GET_APIC_VERSION(apic_read(APIC_LVR));
1694 }
1695}
1696
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001697/*
1698 * This initializes the IO-APIC and APIC hardware if this is
1699 * a UP kernel.
1700 */
Yinghai Lu56d91f12010-12-16 19:09:24 -08001701int apic_version[MAX_LOCAL_APIC];
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001702
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001703int __init APIC_init_uniprocessor(void)
1704{
1705 if (disable_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001706 pr_info("Apic disabled\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001707 return -1;
1708 }
Jan Beulichf1182632009-01-14 12:27:35 +00001709#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001710 if (!cpu_has_apic) {
1711 disable_apic = 1;
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001712 pr_info("Apic disabled by BIOS\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001713 return -1;
1714 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001715#else
1716 if (!smp_found_config && !cpu_has_apic)
1717 return -1;
1718
1719 /*
1720 * Complain if the BIOS pretends there is one.
1721 */
1722 if (!cpu_has_apic &&
1723 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001724 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1725 boot_cpu_physical_apicid);
Yinghai Lufa2bd352008-08-24 02:01:50 -07001726 return -1;
1727 }
1728#endif
1729
Ingo Molnar72ce0162009-01-28 06:50:47 +01001730 default_setup_apic_routing();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001731
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001732 verify_local_APIC();
Glauber Costab5841762008-05-28 13:38:28 -03001733 connect_bsp_APIC();
1734
Yinghai Lufa2bd352008-08-24 02:01:50 -07001735#ifdef CONFIG_X86_64
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -03001736 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
Yinghai Lufa2bd352008-08-24 02:01:50 -07001737#else
1738 /*
1739 * Hack: In case of kdump, after a crash, kernel might be booting
1740 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1741 * might be zero if read from MP tables. Get it from LAPIC.
1742 */
1743# ifdef CONFIG_CRASH_DUMP
1744 boot_cpu_physical_apicid = read_apic_id();
1745# endif
1746#endif
1747 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001748 setup_local_APIC();
1749
Yinghai Lu88d0f552009-02-14 23:57:28 -08001750#ifdef CONFIG_X86_IO_APIC
Andi Kleen739f33b2008-01-30 13:30:40 +01001751 /*
1752 * Now enable IO-APICs, actually call clear_IO_APIC
Yinghai Lu98c061b2009-02-16 00:00:50 -08001753 * We need clear_IO_APIC before enabling error vector
Andi Kleen739f33b2008-01-30 13:30:40 +01001754 */
1755 if (!skip_ioapic_setup && nr_ioapics)
1756 enable_IO_APIC();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001757#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001758
1759 end_local_APIC_setup();
1760
Yinghai Lufa2bd352008-08-24 02:01:50 -07001761#ifdef CONFIG_X86_IO_APIC
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001762 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1763 setup_IO_APIC();
Yinghai Lu98c061b2009-02-16 00:00:50 -08001764 else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001765 nr_ioapics = 0;
Yinghai Lu98c061b2009-02-16 00:00:50 -08001766 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001767#endif
1768
Thomas Gleixner736deca2009-08-19 12:35:53 +02001769 x86_init.timers.setup_percpu_clockev();
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001770 return 0;
1771}
1772
1773/*
1774 * Local APIC interrupts
1775 */
1776
1777/*
1778 * This interrupt should _never_ happen with our APIC/SMP architecture
1779 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001780void smp_spurious_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001781{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001782 u32 v;
1783
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001784 exit_idle();
1785 irq_enter();
1786 /*
1787 * Check if this really is a spurious interrupt and ACK it
1788 * if it is a vectored one. Just in case...
1789 * Spurious interrupts should not be ACKed.
1790 */
1791 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1792 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1793 ack_APIC_irq();
1794
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -08001795 inc_irq_stat(irq_spurious_count);
1796
Yinghai Ludc1528d2008-08-24 02:01:53 -07001797 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001798 pr_info("spurious APIC interrupt on CPU#%d, "
1799 "should never happen.\n", smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001800 irq_exit();
1801}
1802
1803/*
1804 * This interrupt should never happen with our APIC/SMP architecture
1805 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001806void smp_error_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001807{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001808 u32 v, v1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001809
1810 exit_idle();
1811 irq_enter();
1812 /* First tickle the hardware, only then report what went on. -- REW */
1813 v = apic_read(APIC_ESR);
1814 apic_write(APIC_ESR, 0);
1815 v1 = apic_read(APIC_ESR);
1816 ack_APIC_irq();
1817 atomic_inc(&irq_err_count);
1818
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001819 /*
1820 * Here is what the APIC error bits mean:
1821 * 0: Send CS error
1822 * 1: Receive CS error
1823 * 2: Send accept error
1824 * 3: Receive accept error
1825 * 4: Reserved
1826 * 5: Send illegal vector
1827 * 6: Received illegal vector
1828 * 7: Illegal register address
1829 */
1830 pr_debug("APIC error on CPU%d: %02x(%02x)\n",
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001831 smp_processor_id(), v , v1);
1832 irq_exit();
1833}
1834
Glauber Costab5841762008-05-28 13:38:28 -03001835/**
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001836 * connect_bsp_APIC - attach the APIC to the interrupt system
1837 */
Glauber Costab5841762008-05-28 13:38:28 -03001838void __init connect_bsp_APIC(void)
1839{
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001840#ifdef CONFIG_X86_32
1841 if (pic_mode) {
1842 /*
1843 * Do not trust the local APIC being empty at bootup.
1844 */
1845 clear_local_APIC();
1846 /*
1847 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1848 * local APIC to INT and NMI lines.
1849 */
1850 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1851 "enabling APIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001852 imcr_pic_to_apic();
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001853 }
1854#endif
Ingo Molnar49040332009-01-28 12:43:18 +01001855 if (apic->enable_apic_mode)
1856 apic->enable_apic_mode();
Glauber Costab5841762008-05-28 13:38:28 -03001857}
1858
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001859/**
1860 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1861 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1862 *
1863 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1864 * APIC is disabled.
1865 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001866void disconnect_bsp_APIC(int virt_wire_setup)
1867{
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001868 unsigned int value;
1869
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001870#ifdef CONFIG_X86_32
1871 if (pic_mode) {
1872 /*
1873 * Put the board back into PIC mode (has an effect only on
1874 * certain older boards). Note that APIC interrupts, including
1875 * IPIs, won't work beyond this point! The only exception are
1876 * INIT IPIs.
1877 */
1878 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1879 "entering PIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001880 imcr_apic_to_pic();
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001881 return;
1882 }
1883#endif
1884
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001885 /* Go back to Virtual Wire compatibility mode */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001886
1887 /* For the spurious interrupt use vector F, and enable it */
1888 value = apic_read(APIC_SPIV);
1889 value &= ~APIC_VECTOR_MASK;
1890 value |= APIC_SPIV_APIC_ENABLED;
1891 value |= 0xf;
1892 apic_write(APIC_SPIV, value);
1893
1894 if (!virt_wire_setup) {
1895 /*
1896 * For LVT0 make it edge triggered, active high,
1897 * external and enabled
1898 */
1899 value = apic_read(APIC_LVT0);
1900 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1901 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1902 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1903 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1904 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1905 apic_write(APIC_LVT0, value);
1906 } else {
1907 /* Disable LVT0 */
1908 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1909 }
1910
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001911 /*
1912 * For LVT1 make it edge triggered, active high,
1913 * nmi and enabled
1914 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001915 value = apic_read(APIC_LVT1);
1916 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1917 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1918 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1919 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1920 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1921 apic_write(APIC_LVT1, value);
1922}
1923
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001924void __cpuinit generic_processor_info(int apicid, int version)
1925{
1926 int cpu;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001927
Mike Travis3b11ce72008-12-17 15:21:39 -08001928 if (num_processors >= nr_cpu_ids) {
1929 int max = nr_cpu_ids;
1930 int thiscpu = max + disabled_cpus;
1931
1932 pr_warning(
1933 "ACPI: NR_CPUS/possible_cpus limit of %i reached."
1934 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
1935
1936 disabled_cpus++;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001937 return;
1938 }
1939
1940 num_processors++;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001941 if (apicid == boot_cpu_physical_apicid) {
1942 /*
1943 * x86_bios_cpu_apicid is required to have processors listed
1944 * in same order as logical cpu numbers. Hence the first
1945 * entry is BSP, and so on.
Yinghai Lue5fea862011-02-08 23:22:17 -08001946 * boot_cpu_init() already hold bit 0 in cpu_present_mask
1947 * for BSP.
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001948 */
1949 cpu = 0;
Yinghai Lue5fea862011-02-08 23:22:17 -08001950 } else
1951 cpu = cpumask_next_zero(-1, cpu_present_mask);
1952
1953 /*
1954 * Validate version
1955 */
1956 if (version == 0x0) {
1957 pr_warning("BIOS bug: APIC version is 0 for CPU %d/0x%x, fixing up to 0x10\n",
1958 cpu, apicid);
1959 version = 0x10;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001960 }
Yinghai Lue5fea862011-02-08 23:22:17 -08001961 apic_version[apicid] = version;
1962
1963 if (version != apic_version[boot_cpu_physical_apicid]) {
1964 pr_warning("BIOS bug: APIC version mismatch, boot CPU: %x, CPU %d: version %x\n",
1965 apic_version[boot_cpu_physical_apicid], cpu, version);
1966 }
1967
1968 physid_set(apicid, phys_cpu_present_map);
Yinghai Lue0da3362008-06-08 18:29:22 -07001969 if (apicid > max_physical_apicid)
1970 max_physical_apicid = apicid;
1971
Ingo Molnar3e5095d2009-01-27 17:07:08 +01001972#if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
Tejun Heof10fcd42009-01-13 20:41:34 +09001973 early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1974 early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001975#endif
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001976
Mike Travis1de88cd2008-12-16 17:34:02 -08001977 set_cpu_possible(cpu, true);
1978 set_cpu_present(cpu, true);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001979}
1980
Suresh Siddha0c81c742008-07-10 11:16:48 -07001981int hard_smp_processor_id(void)
1982{
1983 return read_apic_id();
1984}
Ingo Molnar1dcdd3d2009-01-28 17:55:37 +01001985
1986void default_init_apic_ldr(void)
1987{
1988 unsigned long val;
1989
1990 apic_write(APIC_DFR, APIC_DFR_VALUE);
1991 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
1992 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
1993 apic_write(APIC_LDR, val);
1994}
1995
1996#ifdef CONFIG_X86_32
1997int default_apicid_to_node(int logical_apicid)
1998{
1999#ifdef CONFIG_SMP
2000 return apicid_2_node[hard_smp_processor_id()];
2001#else
2002 return 0;
2003#endif
2004}
Yinghai Lu34919982008-08-24 02:01:48 -07002005#endif
Suresh Siddha0c81c742008-07-10 11:16:48 -07002006
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002007/*
2008 * Power management
2009 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002010#ifdef CONFIG_PM
2011
2012static struct {
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002013 /*
2014 * 'active' is true if the local APIC was enabled by us and
2015 * not the BIOS; this signifies that we are also responsible
2016 * for disabling it before entering apm/acpi suspend
2017 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002018 int active;
2019 /* r/w apic fields */
2020 unsigned int apic_id;
2021 unsigned int apic_taskpri;
2022 unsigned int apic_ldr;
2023 unsigned int apic_dfr;
2024 unsigned int apic_spiv;
2025 unsigned int apic_lvtt;
2026 unsigned int apic_lvtpc;
2027 unsigned int apic_lvt0;
2028 unsigned int apic_lvt1;
2029 unsigned int apic_lvterr;
2030 unsigned int apic_tmict;
2031 unsigned int apic_tdcr;
2032 unsigned int apic_thmr;
2033} apic_pm_state;
2034
Pavel Machek0b9c33a2005-04-16 15:25:31 -07002035static int lapic_suspend(struct sys_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036{
2037 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01002038 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002039
2040 if (!apic_pm_state.active)
2041 return 0;
2042
Thomas Gleixner37e650c2008-01-30 13:30:14 +01002043 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01002044
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07002045 apic_pm_state.apic_id = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002046 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
2047 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
2048 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
2049 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
2050 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
Karsten Wiesef990fff2006-12-07 02:14:11 +01002051 if (maxlvt >= 4)
2052 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002053 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
2054 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
2055 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
2056 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
2057 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
Andi Kleen4efc0672009-04-28 19:07:31 +02002058#ifdef CONFIG_X86_THERMAL_VECTOR
Karsten Wiesef990fff2006-12-07 02:14:11 +01002059 if (maxlvt >= 5)
2060 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
2061#endif
Cyrill Gorcunov24968cf2008-08-16 23:21:52 +04002062
Fernando Luis Vázquez Cao2b94ab22006-09-26 10:52:33 +02002063 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064 disable_local_APIC();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002065
Fenghua Yub24696b2009-03-27 14:22:44 -07002066 if (intr_remapping_enabled)
2067 disable_intr_remapping();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002068
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069 local_irq_restore(flags);
2070 return 0;
2071}
2072
2073static int lapic_resume(struct sys_device *dev)
2074{
2075 unsigned int l, h;
2076 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01002077 int maxlvt;
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002078 int ret = 0;
Fenghua Yub24696b2009-03-27 14:22:44 -07002079 struct IO_APIC_route_entry **ioapic_entries = NULL;
2080
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081 if (!apic_pm_state.active)
2082 return 0;
2083
Fenghua Yub24696b2009-03-27 14:22:44 -07002084 local_irq_save(flags);
Weidong Han9a2755c2009-04-17 16:42:16 +08002085 if (intr_remapping_enabled) {
Fenghua Yub24696b2009-03-27 14:22:44 -07002086 ioapic_entries = alloc_ioapic_entries();
2087 if (!ioapic_entries) {
2088 WARN(1, "Alloc ioapic_entries in lapic resume failed.");
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002089 ret = -ENOMEM;
2090 goto restore;
Fenghua Yub24696b2009-03-27 14:22:44 -07002091 }
2092
2093 ret = save_IO_APIC_setup(ioapic_entries);
2094 if (ret) {
2095 WARN(1, "Saving IO-APIC state failed: %d\n", ret);
2096 free_ioapic_entries(ioapic_entries);
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002097 goto restore;
Fenghua Yub24696b2009-03-27 14:22:44 -07002098 }
2099
2100 mask_IO_APIC_setup(ioapic_entries);
Jacob Panb81bb372009-11-09 11:27:04 -08002101 legacy_pic->mask_all();
Fenghua Yub24696b2009-03-27 14:22:44 -07002102 }
Karsten Wiesef990fff2006-12-07 02:14:11 +01002103
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002104 if (x2apic_mode)
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002105 enable_x2apic();
Suresh Siddhacf6567f2009-03-16 17:05:00 -07002106 else {
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002107 /*
2108 * Make sure the APICBASE points to the right address
2109 *
2110 * FIXME! This will be wrong if we ever support suspend on
2111 * SMP! We'll need to do this as part of the CPU restore!
2112 */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002113 rdmsr(MSR_IA32_APICBASE, l, h);
2114 l &= ~MSR_IA32_APICBASE_BASE;
2115 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2116 wrmsr(MSR_IA32_APICBASE, l, h);
Yinghai Lud5e629a2008-08-17 21:12:27 -07002117 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002118
Fenghua Yub24696b2009-03-27 14:22:44 -07002119 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002120 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2121 apic_write(APIC_ID, apic_pm_state.apic_id);
2122 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2123 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2124 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2125 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2126 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2127 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002128#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Karsten Wiesef990fff2006-12-07 02:14:11 +01002129 if (maxlvt >= 5)
2130 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2131#endif
2132 if (maxlvt >= 4)
2133 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2135 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2136 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2137 apic_write(APIC_ESR, 0);
2138 apic_read(APIC_ESR);
2139 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2140 apic_write(APIC_ESR, 0);
2141 apic_read(APIC_ESR);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002142
Weidong Han9a2755c2009-04-17 16:42:16 +08002143 if (intr_remapping_enabled) {
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002144 reenable_intr_remapping(x2apic_mode);
Jacob Panb81bb372009-11-09 11:27:04 -08002145 legacy_pic->restore_mask();
Fenghua Yub24696b2009-03-27 14:22:44 -07002146 restore_IO_APIC_setup(ioapic_entries);
2147 free_ioapic_entries(ioapic_entries);
2148 }
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002149restore:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002150 local_irq_restore(flags);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002151
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002152 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002153}
2154
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002155/*
2156 * This device has no shutdown method - fully functioning local APICs
2157 * are needed on every CPU up until machine_halt/restart/poweroff.
2158 */
2159
Linus Torvalds1da177e2005-04-16 15:20:36 -07002160static struct sysdev_class lapic_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01002161 .name = "lapic",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002162 .resume = lapic_resume,
2163 .suspend = lapic_suspend,
2164};
2165
2166static struct sys_device device_lapic = {
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002167 .id = 0,
2168 .cls = &lapic_sysclass,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002169};
2170
Ashok Raje6982c62005-06-25 14:54:58 -07002171static void __cpuinit apic_pm_activate(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002172{
2173 apic_pm_state.active = 1;
2174}
2175
2176static int __init init_lapic_sysfs(void)
2177{
2178 int error;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002179
Linus Torvalds1da177e2005-04-16 15:20:36 -07002180 if (!cpu_has_apic)
2181 return 0;
2182 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002183
Linus Torvalds1da177e2005-04-16 15:20:36 -07002184 error = sysdev_class_register(&lapic_sysclass);
2185 if (!error)
2186 error = sysdev_register(&device_lapic);
2187 return error;
2188}
Fenghua Yub24696b2009-03-27 14:22:44 -07002189
2190/* local apic needs to resume before other devices access its registers. */
2191core_initcall(init_lapic_sysfs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002192
2193#else /* CONFIG_PM */
2194
2195static void apic_pm_activate(void) { }
2196
2197#endif /* CONFIG_PM */
2198
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002199#ifdef CONFIG_X86_64
Yinghai Lue0e42142009-04-26 23:39:38 -07002200
2201static int __cpuinit apic_cluster_num(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002202{
2203 int i, clusters, zeros;
2204 unsigned id;
Yinghai Lu322850a2008-02-23 21:48:42 -08002205 u16 *bios_cpu_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2207
Mike Travis23ca4bb2008-05-12 21:21:12 +02002208 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
Suresh Siddha376ec332005-05-16 21:53:32 -07002209 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002210
Mike Travis168ef542008-12-16 17:34:01 -08002211 for (i = 0; i < nr_cpu_ids; i++) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002212 /* are we being called early in kernel startup? */
Mike Travis693e3c52008-01-30 13:33:14 +01002213 if (bios_cpu_apicid) {
2214 id = bios_cpu_apicid[i];
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302215 } else if (i < nr_cpu_ids) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002216 if (cpu_present(i))
2217 id = per_cpu(x86_bios_cpu_apicid, i);
2218 else
2219 continue;
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302220 } else
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002221 break;
2222
Linus Torvalds1da177e2005-04-16 15:20:36 -07002223 if (id != BAD_APICID)
2224 __set_bit(APIC_CLUSTERID(id), clustermap);
2225 }
2226
2227 /* Problem: Partially populated chassis may not have CPUs in some of
2228 * the APIC clusters they have been allocated. Only present CPUs have
travis@sgi.com602a54a2008-01-30 13:33:21 +01002229 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2230 * Since clusters are allocated sequentially, count zeros only if
2231 * they are bounded by ones.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002232 */
2233 clusters = 0;
2234 zeros = 0;
2235 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2236 if (test_bit(i, clustermap)) {
2237 clusters += 1 + zeros;
2238 zeros = 0;
2239 } else
2240 ++zeros;
2241 }
2242
Yinghai Lue0e42142009-04-26 23:39:38 -07002243 return clusters;
2244}
2245
2246static int __cpuinitdata multi_checked;
2247static int __cpuinitdata multi;
2248
2249static int __cpuinit set_multi(const struct dmi_system_id *d)
2250{
2251 if (multi)
2252 return 0;
Cyrill Gorcunov6f0aced2009-05-01 23:54:25 +04002253 pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
Yinghai Lue0e42142009-04-26 23:39:38 -07002254 multi = 1;
2255 return 0;
2256}
2257
2258static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
2259 {
2260 .callback = set_multi,
2261 .ident = "IBM System Summit2",
2262 .matches = {
2263 DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
2264 DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
2265 },
2266 },
2267 {}
2268};
2269
2270static void __cpuinit dmi_check_multi(void)
2271{
2272 if (multi_checked)
2273 return;
2274
2275 dmi_check_system(multi_dmi_table);
2276 multi_checked = 1;
2277}
2278
2279/*
2280 * apic_is_clustered_box() -- Check if we can expect good TSC
2281 *
2282 * Thus far, the major user of this is IBM's Summit2 series:
2283 * Clustered boxes may have unsynced TSC problems if they are
2284 * multi-chassis.
2285 * Use DMI to check them
2286 */
2287__cpuinit int apic_is_clustered_box(void)
2288{
2289 dmi_check_multi();
2290 if (multi)
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07002291 return 1;
2292
Yinghai Lue0e42142009-04-26 23:39:38 -07002293 if (!is_vsmp_box())
2294 return 0;
2295
Linus Torvalds1da177e2005-04-16 15:20:36 -07002296 /*
Yinghai Lue0e42142009-04-26 23:39:38 -07002297 * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2298 * not guaranteed to be synced between boards
Linus Torvalds1da177e2005-04-16 15:20:36 -07002299 */
Yinghai Lue0e42142009-04-26 23:39:38 -07002300 if (apic_cluster_num() > 1)
2301 return 1;
2302
2303 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002304}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002305#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002306
2307/*
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002308 * APIC command line parameters
Linus Torvalds1da177e2005-04-16 15:20:36 -07002309 */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002310static int __init setup_disableapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002311{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002312 disable_apic = 1;
Yinghai Lu9175fc02008-07-21 01:38:14 -07002313 setup_clear_cpu_cap(X86_FEATURE_APIC);
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002314 return 0;
2315}
2316early_param("disableapic", setup_disableapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002317
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002318/* same as disableapic, for compatibility */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002319static int __init setup_nolapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002320{
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002321 return setup_disableapic(arg);
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002322}
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002323early_param("nolapic", setup_nolapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002324
Linus Torvalds2e7c2832007-03-23 11:32:31 -07002325static int __init parse_lapic_timer_c2_ok(char *arg)
2326{
2327 local_apic_timer_c2_ok = 1;
2328 return 0;
2329}
2330early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2331
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002332static int __init parse_disable_apic_timer(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002333{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002334 disable_apic_timer = 1;
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002335 return 0;
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002336}
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002337early_param("noapictimer", parse_disable_apic_timer);
2338
2339static int __init parse_nolapic_timer(char *arg)
2340{
2341 disable_apic_timer = 1;
2342 return 0;
2343}
2344early_param("nolapic_timer", parse_nolapic_timer);
Andi Kleen73dea472006-02-03 21:50:50 +01002345
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002346static int __init apic_set_verbosity(char *arg)
2347{
2348 if (!arg) {
2349#ifdef CONFIG_X86_64
2350 skip_ioapic_setup = 0;
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002351 return 0;
2352#endif
2353 return -EINVAL;
2354 }
2355
2356 if (strcmp("debug", arg) == 0)
2357 apic_verbosity = APIC_DEBUG;
2358 else if (strcmp("verbose", arg) == 0)
2359 apic_verbosity = APIC_VERBOSE;
2360 else {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01002361 pr_warning("APIC Verbosity level %s not recognised"
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002362 " use apic=verbose or apic=debug\n", arg);
2363 return -EINVAL;
2364 }
2365
2366 return 0;
2367}
2368early_param("apic", apic_set_verbosity);
2369
Yinghai Lu1e934dd2008-02-22 13:37:26 -08002370static int __init lapic_insert_resource(void)
2371{
2372 if (!apic_phys)
2373 return -1;
2374
2375 /* Put local APIC into the resource map. */
2376 lapic_resource.start = apic_phys;
2377 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2378 insert_resource(&iomem_resource, &lapic_resource);
2379
2380 return 0;
2381}
2382
2383/*
2384 * need call insert after e820_reserve_resources()
2385 * that is using request_resource
2386 */
2387late_initcall(lapic_insert_resource);