blob: 9f8b239094041c02018ccc96bf09f2cdd42a9f56 [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -08008 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -080033 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080063#include <linux/pci.h>
64#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070065#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070066#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020067#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070068#include <linux/bitops.h>
69#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070070
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030071#include "iwl-trans.h"
Johannes Bergc17d0682011-09-15 11:46:42 -070072#include "iwl-trans-pcie-int.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070073#include "iwl-csr.h"
74#include "iwl-prph.h"
Emmanuel Grumbach48f20d32011-08-25 23:10:36 -070075#include "iwl-shared.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070076#include "iwl-eeprom.h"
Emmanuel Grumbach7a10e3e2011-09-06 09:31:21 -070077#include "iwl-agn-hw.h"
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +020078#include "iwl-core.h"
Emmanuel Grumbache6793782012-02-16 09:47:01 +020079#include "iwl-ucode.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030080
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070081static int iwl_trans_rx_alloc(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030082{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070083 struct iwl_trans_pcie *trans_pcie =
84 IWL_TRANS_GET_PCIE_TRANS(trans);
85 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020086 struct device *dev = trans->dev;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030087
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070088 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030089
90 spin_lock_init(&rxq->lock);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030091
92 if (WARN_ON(rxq->bd || rxq->rb_stts))
93 return -EINVAL;
94
95 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
Djalal Harouni84c816d2011-12-21 01:21:47 +010096 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
97 &rxq->bd_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030098 if (!rxq->bd)
99 goto err_bd;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300100
101 /*Allocate the driver's pointer to receive buffer status */
Djalal Harouni84c816d2011-12-21 01:21:47 +0100102 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
103 &rxq->rb_stts_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300104 if (!rxq->rb_stts)
105 goto err_rb_stts;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300106
107 return 0;
108
109err_rb_stts:
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300110 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
111 rxq->bd, rxq->bd_dma);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300112 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
113 rxq->bd = NULL;
114err_bd:
115 return -ENOMEM;
116}
117
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700118static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300119{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700120 struct iwl_trans_pcie *trans_pcie =
121 IWL_TRANS_GET_PCIE_TRANS(trans);
122 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300123 int i;
124
125 /* Fill the rx_used queue with _all_ of the Rx buffers */
126 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
127 /* In the reset function, these buffers may have been allocated
128 * to an SKB, so we need to unmap and free potential storage */
129 if (rxq->pool[i].page != NULL) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200130 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700131 PAGE_SIZE << hw_params(trans).rx_page_order,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300132 DMA_FROM_DEVICE);
Emmanuel Grumbach790428b2011-08-25 23:11:05 -0700133 __free_pages(rxq->pool[i].page,
134 hw_params(trans).rx_page_order);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300135 rxq->pool[i].page = NULL;
136 }
137 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
138 }
139}
140
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700141static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700142 struct iwl_rx_queue *rxq)
143{
144 u32 rb_size;
145 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
Johannes Bergc17d0682011-09-15 11:46:42 -0700146 u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700147
148 if (iwlagn_mod_params.amsdu_size_8K)
149 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
150 else
151 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
152
153 /* Stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200154 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700155
156 /* Reset driver's Rx queue write index */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200157 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700158
159 /* Tell device where to find RBD circular buffer in DRAM */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200160 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700161 (u32)(rxq->bd_dma >> 8));
162
163 /* Tell device where in DRAM to update its Rx status */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200164 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700165 rxq->rb_stts_dma >> 4);
166
167 /* Enable Rx DMA
168 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
169 * the credit mechanism in 5000 HW RX FIFO
170 * Direct rx interrupts to hosts
171 * Rx buffer size 4 or 8k
172 * RB timeout 0x10
173 * 256 RBDs
174 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200175 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700176 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
177 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
178 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
179 FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
180 rb_size|
181 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
182 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
183
184 /* Set interrupt coalescing timer to default (2048 usecs) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200185 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700186}
187
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700188static int iwl_rx_init(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300189{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700190 struct iwl_trans_pcie *trans_pcie =
191 IWL_TRANS_GET_PCIE_TRANS(trans);
192 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
193
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300194 int i, err;
195 unsigned long flags;
196
197 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700198 err = iwl_trans_rx_alloc(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300199 if (err)
200 return err;
201 }
202
203 spin_lock_irqsave(&rxq->lock, flags);
204 INIT_LIST_HEAD(&rxq->rx_free);
205 INIT_LIST_HEAD(&rxq->rx_used);
206
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700207 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300208
209 for (i = 0; i < RX_QUEUE_SIZE; i++)
210 rxq->queue[i] = NULL;
211
212 /* Set us so that we have processed and used all buffers, but have
213 * not restocked the Rx queue with fresh buffers */
214 rxq->read = rxq->write = 0;
215 rxq->write_actual = 0;
216 rxq->free_count = 0;
217 spin_unlock_irqrestore(&rxq->lock, flags);
218
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700219 iwlagn_rx_replenish(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700220
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700221 iwl_trans_rx_hw_init(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700222
Johannes Berg7b114882012-02-05 13:55:11 -0800223 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700224 rxq->need_update = 1;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700225 iwl_rx_queue_update_write_ptr(trans, rxq);
Johannes Berg7b114882012-02-05 13:55:11 -0800226 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700227
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300228 return 0;
229}
230
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700231static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300232{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700233 struct iwl_trans_pcie *trans_pcie =
234 IWL_TRANS_GET_PCIE_TRANS(trans);
235 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
236
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300237 unsigned long flags;
238
239 /*if rxq->bd is NULL, it means that nothing has been allocated,
240 * exit now */
241 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700242 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300243 return;
244 }
245
246 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700247 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300248 spin_unlock_irqrestore(&rxq->lock, flags);
249
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200250 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300251 rxq->bd, rxq->bd_dma);
252 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
253 rxq->bd = NULL;
254
255 if (rxq->rb_stts)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200256 dma_free_coherent(trans->dev,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300257 sizeof(struct iwl_rb_status),
258 rxq->rb_stts, rxq->rb_stts_dma);
259 else
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700260 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300261 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
262 rxq->rb_stts = NULL;
263}
264
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700265static int iwl_trans_rx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700266{
267
268 /* stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200269 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
270 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700271 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
272}
273
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700274static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700275 struct iwl_dma_ptr *ptr, size_t size)
276{
277 if (WARN_ON(ptr->addr))
278 return -EINVAL;
279
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200280 ptr->addr = dma_alloc_coherent(trans->dev, size,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700281 &ptr->dma, GFP_KERNEL);
282 if (!ptr->addr)
283 return -ENOMEM;
284 ptr->size = size;
285 return 0;
286}
287
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700288static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700289 struct iwl_dma_ptr *ptr)
290{
291 if (unlikely(!ptr->addr))
292 return;
293
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200294 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700295 memset(ptr, 0, sizeof(*ptr));
296}
297
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700298static int iwl_trans_txq_alloc(struct iwl_trans *trans,
299 struct iwl_tx_queue *txq, int slots_num,
300 u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700301{
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700302 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700303 int i;
304
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700305 if (WARN_ON(txq->meta || txq->cmd || txq->skbs || txq->tfds))
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700306 return -EINVAL;
307
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700308 txq->q.n_window = slots_num;
309
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700310 txq->meta = kcalloc(slots_num, sizeof(txq->meta[0]), GFP_KERNEL);
311 txq->cmd = kcalloc(slots_num, sizeof(txq->cmd[0]), GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700312
313 if (!txq->meta || !txq->cmd)
314 goto error;
315
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700316 if (txq_id == trans->shrd->cmd_queue)
317 for (i = 0; i < slots_num; i++) {
318 txq->cmd[i] = kmalloc(sizeof(struct iwl_device_cmd),
319 GFP_KERNEL);
320 if (!txq->cmd[i])
321 goto error;
322 }
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700323
324 /* Alloc driver data array and TFD circular buffer */
325 /* Driver private data, only for Tx (not command) queues,
326 * not shared with device. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700327 if (txq_id != trans->shrd->cmd_queue) {
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700328 txq->skbs = kcalloc(TFD_QUEUE_SIZE_MAX, sizeof(txq->skbs[0]),
329 GFP_KERNEL);
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700330 if (!txq->skbs) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700331 IWL_ERR(trans, "kmalloc for auxiliary BD "
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700332 "structures failed\n");
333 goto error;
334 }
335 } else {
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700336 txq->skbs = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700337 }
338
339 /* Circular buffer of transmit frame descriptors (TFDs),
340 * shared with device */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200341 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700342 &txq->q.dma_addr, GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700343 if (!txq->tfds) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700344 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700345 goto error;
346 }
347 txq->q.id = txq_id;
348
349 return 0;
350error:
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700351 kfree(txq->skbs);
352 txq->skbs = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700353 /* since txq->cmd has been zeroed,
354 * all non allocated cmd[i] will be NULL */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700355 if (txq->cmd && txq_id == trans->shrd->cmd_queue)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700356 for (i = 0; i < slots_num; i++)
357 kfree(txq->cmd[i]);
358 kfree(txq->meta);
359 kfree(txq->cmd);
360 txq->meta = NULL;
361 txq->cmd = NULL;
362
363 return -ENOMEM;
364
365}
366
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700367static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700368 int slots_num, u32 txq_id)
369{
370 int ret;
371
372 txq->need_update = 0;
373 memset(txq->meta, 0, sizeof(txq->meta[0]) * slots_num);
374
375 /*
376 * For the default queues 0-3, set up the swq_id
377 * already -- all others need to get one later
378 * (if they need one at all).
379 */
380 if (txq_id < 4)
381 iwl_set_swq_id(txq, txq_id, txq_id);
382
383 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
384 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
385 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
386
387 /* Initialize queue's high/low-water marks, and head/tail indexes */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700388 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700389 txq_id);
390 if (ret)
391 return ret;
392
393 /*
394 * Tell nic where to find circular buffer of Tx Frame Descriptors for
395 * given Tx queue, and enable the DMA channel used for that queue.
396 * Circular buffer (TFD queue in DRAM) physical base address */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200397 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700398 txq->q.dma_addr >> 8);
399
400 return 0;
401}
402
403/**
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700404 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
405 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700406static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700407{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700408 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
409 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700410 struct iwl_queue *q = &txq->q;
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700411 enum dma_data_direction dma_dir;
Emmanuel Grumbach984ecb92011-10-10 07:27:02 -0700412 unsigned long flags;
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700413 spinlock_t *lock;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700414
415 if (!q->n_bd)
416 return;
417
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700418 /* In the command queue, all the TBs are mapped as BIDI
419 * so unmap them as such.
420 */
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700421 if (txq_id == trans->shrd->cmd_queue) {
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700422 dma_dir = DMA_BIDIRECTIONAL;
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700423 lock = &trans->hcmd_lock;
424 } else {
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700425 dma_dir = DMA_TO_DEVICE;
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700426 lock = &trans->shrd->sta_lock;
427 }
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700428
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700429 spin_lock_irqsave(lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700430 while (q->write_ptr != q->read_ptr) {
431 /* The read_ptr needs to bound by q->n_window */
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700432 iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr),
433 dma_dir);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700434 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
435 }
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700436 spin_unlock_irqrestore(lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700437}
438
439/**
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700440 * iwl_tx_queue_free - Deallocate DMA queue.
441 * @txq: Transmit queue to deallocate.
442 *
443 * Empty queue by removing and destroying all BD's.
444 * Free all buffers.
445 * 0-fill, but do not free "txq" descriptor structure.
446 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700447static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700448{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700449 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
450 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200451 struct device *dev = trans->dev;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700452 int i;
453 if (WARN_ON(!txq))
454 return;
455
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700456 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700457
458 /* De-alloc array of command/tx buffers */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700459
460 if (txq_id == trans->shrd->cmd_queue)
461 for (i = 0; i < txq->q.n_window; i++)
462 kfree(txq->cmd[i]);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700463
464 /* De-alloc circular buffer of TFDs */
465 if (txq->q.n_bd) {
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700466 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700467 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
468 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
469 }
470
471 /* De-alloc array of per-TFD driver data */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700472 kfree(txq->skbs);
473 txq->skbs = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700474
475 /* deallocate arrays */
476 kfree(txq->cmd);
477 kfree(txq->meta);
478 txq->cmd = NULL;
479 txq->meta = NULL;
480
481 /* 0-fill queue descriptor structure */
482 memset(txq, 0, sizeof(*txq));
483}
484
485/**
486 * iwl_trans_tx_free - Free TXQ Context
487 *
488 * Destroy all TX DMA queues and structures
489 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700490static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700491{
492 int txq_id;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700493 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700494
495 /* Tx queues */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700496 if (trans_pcie->txq) {
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700497 for (txq_id = 0;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700498 txq_id < hw_params(trans).max_txq_num; txq_id++)
499 iwl_tx_queue_free(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700500 }
501
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700502 kfree(trans_pcie->txq);
503 trans_pcie->txq = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700504
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700505 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700506
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700507 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700508}
509
510/**
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700511 * iwl_trans_tx_alloc - allocate TX context
512 * Allocate all Tx DMA structures and initialize them
513 *
514 * @param priv
515 * @return error code
516 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700517static int iwl_trans_tx_alloc(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700518{
519 int ret;
520 int txq_id, slots_num;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700521 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700522
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700523 u16 scd_bc_tbls_size = hw_params(trans).max_txq_num *
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700524 sizeof(struct iwlagn_scd_bc_tbl);
525
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700526 /*It is not allowed to alloc twice, so warn when this happens.
527 * We cannot rely on the previous allocation, so free and fail */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700528 if (WARN_ON(trans_pcie->txq)) {
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700529 ret = -EINVAL;
530 goto error;
531 }
532
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700533 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700534 scd_bc_tbls_size);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700535 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700536 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700537 goto error;
538 }
539
540 /* Alloc keep-warm buffer */
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700541 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700542 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700543 IWL_ERR(trans, "Keep Warm allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700544 goto error;
545 }
546
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700547 trans_pcie->txq = kcalloc(hw_params(trans).max_txq_num,
548 sizeof(struct iwl_tx_queue), GFP_KERNEL);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700549 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700550 IWL_ERR(trans, "Not enough memory for txq\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700551 ret = ENOMEM;
552 goto error;
553 }
554
555 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700556 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
557 slots_num = (txq_id == trans->shrd->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700558 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700559 ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
560 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700561 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700562 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700563 goto error;
564 }
565 }
566
567 return 0;
568
569error:
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700570 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700571
572 return ret;
573}
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700574static int iwl_tx_init(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700575{
576 int ret;
577 int txq_id, slots_num;
578 unsigned long flags;
579 bool alloc = false;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700580 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700581
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700582 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700583 ret = iwl_trans_tx_alloc(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700584 if (ret)
585 goto error;
586 alloc = true;
587 }
588
Johannes Berg7b114882012-02-05 13:55:11 -0800589 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700590
591 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200592 iwl_write_prph(trans, SCD_TXFACT, 0);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700593
594 /* Tell NIC where to find the "keep warm" buffer */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200595 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700596 trans_pcie->kw.dma >> 4);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700597
Johannes Berg7b114882012-02-05 13:55:11 -0800598 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700599
600 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700601 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
602 slots_num = (txq_id == trans->shrd->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700603 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700604 ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
605 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700606 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700607 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700608 goto error;
609 }
610 }
611
612 return 0;
613error:
614 /*Upon error, free only if we allocated something */
615 if (alloc)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700616 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700617 return ret;
618}
619
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700620static void iwl_set_pwr_vmain(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300621{
622/*
623 * (for documentation purposes)
624 * to set power to V_AUX, do:
625
626 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200627 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300628 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
629 ~APMG_PS_CTRL_MSK_PWR_SRC);
630 */
631
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200632 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300633 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
634 ~APMG_PS_CTRL_MSK_PWR_SRC);
635}
636
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200637/* PCI registers */
638#define PCI_CFG_RETRY_TIMEOUT 0x041
639#define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
640#define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
641
642static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
643{
644 int pos;
645 u16 pci_lnk_ctl;
646 struct iwl_trans_pcie *trans_pcie =
647 IWL_TRANS_GET_PCIE_TRANS(trans);
648
649 struct pci_dev *pci_dev = trans_pcie->pci_dev;
650
651 pos = pci_pcie_cap(pci_dev);
652 pci_read_config_word(pci_dev, pos + PCI_EXP_LNKCTL, &pci_lnk_ctl);
653 return pci_lnk_ctl;
654}
655
656static void iwl_apm_config(struct iwl_trans *trans)
657{
658 /*
659 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
660 * Check if BIOS (or OS) enabled L1-ASPM on this device.
661 * If so (likely), disable L0S, so device moves directly L0->L1;
662 * costs negligible amount of power savings.
663 * If not (unlikely), enable L0S, so there is at least some
664 * power savings, even without L1.
665 */
666 u16 lctl = iwl_pciexp_link_ctrl(trans);
667
668 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
669 PCI_CFG_LINK_CTRL_VAL_L1_EN) {
670 /* L1-ASPM enabled; disable(!) L0S */
671 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
672 dev_printk(KERN_INFO, trans->dev,
673 "L1 Enabled; Disabling L0S\n");
674 } else {
675 /* L1-ASPM disabled; enable(!) L0S */
676 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
677 dev_printk(KERN_INFO, trans->dev,
678 "L1 Disabled; Enabling L0S\n");
679 }
Emmanuel Grumbachf6d0e9b2012-01-08 21:19:45 +0200680 trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200681}
682
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200683/*
684 * Start up NIC's basic functionality after it has been reset
685 * (e.g. after platform boot, or shutdown via iwl_apm_stop())
686 * NOTE: This does not load uCode nor start the embedded processor
687 */
688static int iwl_apm_init(struct iwl_trans *trans)
689{
690 int ret = 0;
691 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
692
693 /*
694 * Use "set_bit" below rather than "write", to preserve any hardware
695 * bits already set by default after reset.
696 */
697
698 /* Disable L0S exit timer (platform NMI Work/Around) */
699 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
700 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
701
702 /*
703 * Disable L0s without affecting L1;
704 * don't wait for ICH L0s (ICH bug W/A)
705 */
706 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
707 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
708
709 /* Set FH wait threshold to maximum (HW error during stress W/A) */
710 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
711
712 /*
713 * Enable HAP INTA (interrupt from management bus) to
714 * wake device's PCI Express link L1a -> L0s
715 */
716 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
717 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
718
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200719 iwl_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200720
721 /* Configure analog phase-lock-loop before activating to D0A */
722 if (cfg(trans)->base_params->pll_cfg_val)
723 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
724 cfg(trans)->base_params->pll_cfg_val);
725
726 /*
727 * Set "initialization complete" bit to move adapter from
728 * D0U* --> D0A* (powered-up active) state.
729 */
730 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
731
732 /*
733 * Wait for clock stabilization; once stabilized, access to
734 * device-internal resources is supported, e.g. iwl_write_prph()
735 * and accesses to uCode SRAM.
736 */
737 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
738 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
739 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
740 if (ret < 0) {
741 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
742 goto out;
743 }
744
745 /*
746 * Enable DMA clock and wait for it to stabilize.
747 *
748 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
749 * do not disable clocks. This preserves any hardware bits already
750 * set by default in "CLK_CTRL_REG" after reset.
751 */
752 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
753 udelay(20);
754
755 /* Disable L1-Active */
756 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
757 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
758
759 set_bit(STATUS_DEVICE_ENABLED, &trans->shrd->status);
760
761out:
762 return ret;
763}
764
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200765static int iwl_apm_stop_master(struct iwl_trans *trans)
766{
767 int ret = 0;
768
769 /* stop device's busmaster DMA activity */
770 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
771
772 ret = iwl_poll_bit(trans, CSR_RESET,
773 CSR_RESET_REG_FLAG_MASTER_DISABLED,
774 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
775 if (ret)
776 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
777
778 IWL_DEBUG_INFO(trans, "stop master\n");
779
780 return ret;
781}
782
783static void iwl_apm_stop(struct iwl_trans *trans)
784{
785 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
786
787 clear_bit(STATUS_DEVICE_ENABLED, &trans->shrd->status);
788
789 /* Stop device's DMA activity */
790 iwl_apm_stop_master(trans);
791
792 /* Reset the entire device */
793 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
794
795 udelay(10);
796
797 /*
798 * Clear "initialization complete" bit to move adapter from
799 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
800 */
801 iwl_clear_bit(trans, CSR_GP_CNTRL,
802 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
803}
804
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700805static int iwl_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300806{
Johannes Berg7b114882012-02-05 13:55:11 -0800807 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300808 unsigned long flags;
809
810 /* nic_init */
Johannes Berg7b114882012-02-05 13:55:11 -0800811 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200812 iwl_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300813
814 /* Set interrupt coalescing calibration timer to default (512 usecs) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200815 iwl_write8(trans, CSR_INT_COALESCING,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700816 IWL_HOST_INT_CALIB_TIMEOUT_DEF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300817
Johannes Berg7b114882012-02-05 13:55:11 -0800818 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300819
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700820 iwl_set_pwr_vmain(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300821
Emmanuel Grumbach7a10e3e2011-09-06 09:31:21 -0700822 iwl_nic_config(priv(trans));
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300823
Gregory Greenmana5916972012-01-10 19:22:56 +0200824#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300825 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700826 iwl_rx_init(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +0200827#endif
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300828
829 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700830 if (iwl_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300831 return -ENOMEM;
832
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700833 if (hw_params(trans).shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300834 /* enable shadow regs in HW */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200835 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300836 0x800FFFFF);
837 }
838
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700839 set_bit(STATUS_INIT, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300840
841 return 0;
842}
843
844#define HW_READY_TIMEOUT (50)
845
846/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700847static int iwl_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300848{
849 int ret;
850
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200851 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300852 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
853
854 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200855 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300856 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
857 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
858 HW_READY_TIMEOUT);
859
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700860 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300861 return ret;
862}
863
864/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200865static int iwl_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300866{
867 int ret;
868
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700869 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300870
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700871 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200872 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300873 if (ret >= 0)
874 return 0;
875
876 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200877 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300878 CSR_HW_IF_CONFIG_REG_PREPARE);
879
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200880 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300881 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
882 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
883
884 if (ret < 0)
885 return ret;
886
887 /* HW should be ready by now, check again. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700888 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300889 if (ret >= 0)
890 return 0;
891 return ret;
892}
893
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700894#define IWL_AC_UNSET -1
895
896struct queue_to_fifo_ac {
897 s8 fifo, ac;
898};
899
900static const struct queue_to_fifo_ac iwlagn_default_queue_to_tx_fifo[] = {
901 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
902 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
903 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
904 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
905 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
906 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
907 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
908 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
909 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
910 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
911 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
912};
913
914static const struct queue_to_fifo_ac iwlagn_ipan_queue_to_tx_fifo[] = {
915 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
916 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
917 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
918 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
919 { IWL_TX_FIFO_BK_IPAN, IEEE80211_AC_BK, },
920 { IWL_TX_FIFO_BE_IPAN, IEEE80211_AC_BE, },
921 { IWL_TX_FIFO_VI_IPAN, IEEE80211_AC_VI, },
922 { IWL_TX_FIFO_VO_IPAN, IEEE80211_AC_VO, },
923 { IWL_TX_FIFO_BE_IPAN, 2, },
924 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
925 { IWL_TX_FIFO_AUX, IWL_AC_UNSET, },
926};
927
928static const u8 iwlagn_bss_ac_to_fifo[] = {
929 IWL_TX_FIFO_VO,
930 IWL_TX_FIFO_VI,
931 IWL_TX_FIFO_BE,
932 IWL_TX_FIFO_BK,
933};
934static const u8 iwlagn_bss_ac_to_queue[] = {
935 0, 1, 2, 3,
936};
937static const u8 iwlagn_pan_ac_to_fifo[] = {
938 IWL_TX_FIFO_VO_IPAN,
939 IWL_TX_FIFO_VI_IPAN,
940 IWL_TX_FIFO_BE_IPAN,
941 IWL_TX_FIFO_BK_IPAN,
942};
943static const u8 iwlagn_pan_ac_to_queue[] = {
944 7, 6, 5, 4,
945};
946
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200947/*
948 * ucode
949 */
950static int iwl_load_section(struct iwl_trans *trans, const char *name,
951 struct fw_desc *image, u32 dst_addr)
952{
953 dma_addr_t phy_addr = image->p_addr;
954 u32 byte_cnt = image->len;
955 int ret;
956
957 trans->ucode_write_complete = 0;
958
959 iwl_write_direct32(trans,
960 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
961 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
962
963 iwl_write_direct32(trans,
964 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
965
966 iwl_write_direct32(trans,
967 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
968 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
969
970 iwl_write_direct32(trans,
971 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
972 (iwl_get_dma_hi_addr(phy_addr)
973 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
974
975 iwl_write_direct32(trans,
976 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
977 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
978 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
979 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
980
981 iwl_write_direct32(trans,
982 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
983 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
984 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
985 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
986
987 IWL_DEBUG_FW(trans, "%s uCode section being loaded...\n", name);
988 ret = wait_event_timeout(trans->shrd->wait_command_queue,
989 trans->ucode_write_complete, 5 * HZ);
990 if (!ret) {
991 IWL_ERR(trans, "Could not load the %s uCode section\n",
992 name);
993 return -ETIMEDOUT;
994 }
995
996 return 0;
997}
998
999static int iwl_load_given_ucode(struct iwl_trans *trans, struct fw_img *image)
1000{
1001 int ret = 0;
1002
1003 ret = iwl_load_section(trans, "INST", &image->code,
1004 IWLAGN_RTC_INST_LOWER_BOUND);
1005 if (ret)
1006 return ret;
1007
1008 ret = iwl_load_section(trans, "DATA", &image->data,
1009 IWLAGN_RTC_DATA_LOWER_BOUND);
1010 if (ret)
1011 return ret;
1012
1013 /* Remove all resets to allow NIC to operate */
1014 iwl_write32(trans, CSR_RESET, 0);
1015
1016 return 0;
1017}
1018
1019static int iwl_trans_pcie_start_fw(struct iwl_trans *trans, struct fw_img *fw)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001020{
1021 int ret;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001022 struct iwl_trans_pcie *trans_pcie =
1023 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001024
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -07001025 trans->shrd->ucode_owner = IWL_OWNERSHIP_DRIVER;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001026 trans_pcie->ac_to_queue[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_queue;
1027 trans_pcie->ac_to_queue[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_queue;
1028
1029 trans_pcie->ac_to_fifo[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_fifo;
1030 trans_pcie->ac_to_fifo[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_fifo;
1031
1032 trans_pcie->mcast_queue[IWL_RXON_CTX_BSS] = 0;
1033 trans_pcie->mcast_queue[IWL_RXON_CTX_PAN] = IWL_IPAN_MCAST_QUEUE;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001034
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -07001035 if ((hw_params(trans).sku & EEPROM_SKU_CAP_AMT_ENABLE) &&
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001036 iwl_prepare_card_hw(trans)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001037 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001038 return -EIO;
1039 }
1040
1041 /* If platform's RF_KILL switch is NOT set to KILL */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001042 if (iwl_read32(trans, CSR_GP_CNTRL) &
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001043 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001044 clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001045 else
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001046 set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001047
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001048 if (iwl_is_rfkill(trans->shrd)) {
Emmanuel Grumbach7120d982012-02-09 16:08:15 +02001049 iwl_op_mode_hw_rf_kill(trans->op_mode, true);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001050 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001051 return -ERFKILL;
1052 }
1053
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001054 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001055
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001056 ret = iwl_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001057 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001058 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001059 return ret;
1060 }
1061
1062 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001063 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1064 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001065 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
1066
1067 /* clear (again), then enable host interrupts */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001068 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001069 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001070
1071 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001072 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1073 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001074
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001075 /* Load the given image to the HW */
1076 iwl_load_given_ucode(trans, fw);
1077
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001078 return 0;
1079}
1080
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001081/*
1082 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Johannes Berg7b114882012-02-05 13:55:11 -08001083 * must be called under the irq lock and with MAC access
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001084 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001085static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001086{
Johannes Berg7b114882012-02-05 13:55:11 -08001087 struct iwl_trans_pcie __maybe_unused *trans_pcie =
1088 IWL_TRANS_GET_PCIE_TRANS(trans);
1089
1090 lockdep_assert_held(&trans_pcie->irq_lock);
1091
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001092 iwl_write_prph(trans, SCD_TXFACT, mask);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001093}
1094
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001095static void iwl_tx_start(struct iwl_trans *trans)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001096{
1097 const struct queue_to_fifo_ac *queue_to_fifo;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001098 struct iwl_trans_pcie *trans_pcie =
1099 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001100 u32 a;
1101 unsigned long flags;
1102 int i, chan;
1103 u32 reg_val;
1104
Johannes Berg7b114882012-02-05 13:55:11 -08001105 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001106
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001107 trans_pcie->scd_base_addr =
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001108 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001109 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001110 /* reset conext data memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001111 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001112 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001113 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001114 /* reset tx status memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001115 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001116 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001117 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001118 for (; a < trans_pcie->scd_base_addr +
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -07001119 SCD_TRANS_TBL_OFFSET_QUEUE(hw_params(trans).max_txq_num);
Emmanuel Grumbachd6189122011-08-25 23:10:39 -07001120 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001121 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001122
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001123 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001124 trans_pcie->scd_bc_tbls.dma >> 10);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001125
1126 /* Enable DMA channel */
1127 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001128 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001129 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
1130 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
1131
1132 /* Update FH chicken bits */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001133 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
1134 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001135 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
1136
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001137 iwl_write_prph(trans, SCD_QUEUECHAIN_SEL,
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -07001138 SCD_QUEUECHAIN_SEL_ALL(trans));
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001139 iwl_write_prph(trans, SCD_AGGR_SEL, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001140
1141 /* initiate the queues */
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -07001142 for (i = 0; i < hw_params(trans).max_txq_num; i++) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001143 iwl_write_prph(trans, SCD_QUEUE_RDPTR(i), 0);
1144 iwl_write_direct32(trans, HBUS_TARG_WRPTR, 0 | (i << 8));
1145 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001146 SCD_CONTEXT_QUEUE_OFFSET(i), 0);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001147 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001148 SCD_CONTEXT_QUEUE_OFFSET(i) +
1149 sizeof(u32),
1150 ((SCD_WIN_SIZE <<
1151 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
1152 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
1153 ((SCD_FRAME_LIMIT <<
1154 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
1155 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
1156 }
1157
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001158 iwl_write_prph(trans, SCD_INTERRUPT_MASK,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001159 IWL_MASK(0, hw_params(trans).max_txq_num));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001160
1161 /* Activate all Tx DMA/FIFO channels */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001162 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001163
1164 /* map queues to FIFOs */
Emmanuel Grumbach7a10e3e2011-09-06 09:31:21 -07001165 if (trans->shrd->valid_contexts != BIT(IWL_RXON_CTX_BSS))
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001166 queue_to_fifo = iwlagn_ipan_queue_to_tx_fifo;
1167 else
1168 queue_to_fifo = iwlagn_default_queue_to_tx_fifo;
1169
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001170 iwl_trans_set_wr_ptrs(trans, trans->shrd->cmd_queue, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001171
1172 /* make sure all queue are not stopped */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001173 memset(&trans_pcie->queue_stopped[0], 0,
1174 sizeof(trans_pcie->queue_stopped));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001175 for (i = 0; i < 4; i++)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001176 atomic_set(&trans_pcie->queue_stop_count[i], 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001177
1178 /* reset to 0 to enable all the queue first */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001179 trans_pcie->txq_ctx_active_msk = 0;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001180
Emmanuel Grumbacheffcea12011-08-25 23:11:03 -07001181 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_default_queue_to_tx_fifo) <
Johannes Berg72c04ce2011-07-23 10:24:40 -07001182 IWLAGN_FIRST_AMPDU_QUEUE);
Emmanuel Grumbacheffcea12011-08-25 23:11:03 -07001183 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_ipan_queue_to_tx_fifo) <
Johannes Berg72c04ce2011-07-23 10:24:40 -07001184 IWLAGN_FIRST_AMPDU_QUEUE);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001185
Johannes Berg72c04ce2011-07-23 10:24:40 -07001186 for (i = 0; i < IWLAGN_FIRST_AMPDU_QUEUE; i++) {
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001187 int fifo = queue_to_fifo[i].fifo;
1188 int ac = queue_to_fifo[i].ac;
1189
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001190 iwl_txq_ctx_activate(trans_pcie, i);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001191
1192 if (fifo == IWL_TX_FIFO_UNUSED)
1193 continue;
1194
1195 if (ac != IWL_AC_UNSET)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001196 iwl_set_swq_id(&trans_pcie->txq[i], ac, i);
1197 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
1198 fifo, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001199 }
1200
Johannes Berg7b114882012-02-05 13:55:11 -08001201 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001202
1203 /* Enable L1-Active */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001204 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001205 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
1206}
1207
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001208static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
1209{
1210 iwl_reset_ict(trans);
1211 iwl_tx_start(trans);
1212}
1213
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001214/**
1215 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
1216 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001217static int iwl_trans_tx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001218{
1219 int ch, txq_id;
1220 unsigned long flags;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001221 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001222
1223 /* Turn off all Tx DMA fifos */
Johannes Berg7b114882012-02-05 13:55:11 -08001224 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001225
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001226 iwl_trans_txq_set_sched(trans, 0);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001227
1228 /* Stop each Tx DMA channel, and wait for it to be idle */
Wey-Yi Guy02f6f652011-07-08 08:46:15 -07001229 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001230 iwl_write_direct32(trans,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001231 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001232 if (iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001233 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
1234 1000))
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001235 IWL_ERR(trans, "Failing on timeout while stopping"
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001236 " DMA channel %d [0x%08x]", ch,
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001237 iwl_read_direct32(trans,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001238 FH_TSSR_TX_STATUS_REG));
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001239 }
Johannes Berg7b114882012-02-05 13:55:11 -08001240 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001241
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001242 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001243 IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001244 return 0;
1245 }
1246
1247 /* Unmap DMA from host system and free skb's */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001248 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
1249 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001250
1251 return 0;
1252}
1253
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001254static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001255{
1256 unsigned long flags;
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001257 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001258
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001259 /* tell the device to stop sending interrupts */
Johannes Berg7b114882012-02-05 13:55:11 -08001260 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001261 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001262 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001263
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001264 /* device going down, Stop using ICT table */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001265 iwl_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001266
1267 /*
1268 * If a HW restart happens during firmware loading,
1269 * then the firmware loading might call this function
1270 * and later it might be called again due to the
1271 * restart. So don't process again if the device is
1272 * already dead.
1273 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001274 if (test_bit(STATUS_DEVICE_ENABLED, &trans->shrd->status)) {
1275 iwl_trans_tx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001276#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001277 iwl_trans_rx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001278#endif
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001279 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001280 iwl_write_prph(trans, APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001281 APMG_CLK_VAL_DMA_CLK_RQT);
1282 udelay(5);
1283 }
1284
1285 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001286 iwl_clear_bit(trans, CSR_GP_CNTRL,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001287 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001288
1289 /* Stop the device, and put it in low power state */
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001290 iwl_apm_stop(trans);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001291
1292 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
1293 * Clean again the interrupt here
1294 */
Johannes Berg7b114882012-02-05 13:55:11 -08001295 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001296 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001297 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001298
1299 /* wait to make sure we flush pending tasklet*/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001300 synchronize_irq(trans->irq);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001301 tasklet_kill(&trans_pcie->irq_tasklet);
1302
Johannes Berg1ee158d2012-02-17 10:07:44 -08001303 cancel_work_sync(&trans_pcie->rx_replenish);
1304
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001305 /* stop and reset the on-board processor */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001306 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001307}
1308
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001309static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
Emmanuel Grumbach14991a92011-09-15 11:46:32 -07001310 struct iwl_device_cmd *dev_cmd, enum iwl_rxon_context_id ctx,
Emmanuel Grumbach34b53212011-11-21 13:25:31 +02001311 u8 sta_id, u8 tid)
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001312{
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001313 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1314 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1315 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -07001316 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001317 struct iwl_cmd_meta *out_meta;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001318 struct iwl_tx_queue *txq;
1319 struct iwl_queue *q;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001320
1321 dma_addr_t phys_addr = 0;
1322 dma_addr_t txcmd_phys;
1323 dma_addr_t scratch_phys;
1324 u16 len, firstlen, secondlen;
1325 u8 wait_write_ptr = 0;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001326 u8 txq_id;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001327 bool is_agg = false;
1328 __le16 fc = hdr->frame_control;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001329 u8 hdr_len = ieee80211_hdrlen(fc);
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001330 u16 __maybe_unused wifi_seq;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001331
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001332 /*
1333 * Send this frame after DTIM -- there's a special queue
1334 * reserved for this for contexts that support AP mode.
1335 */
1336 if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
1337 txq_id = trans_pcie->mcast_queue[ctx];
1338
1339 /*
1340 * The microcode will clear the more data
1341 * bit in the last frame it transmits.
1342 */
1343 hdr->frame_control |=
1344 cpu_to_le16(IEEE80211_FCTL_MOREDATA);
1345 } else if (info->flags & IEEE80211_TX_CTL_TX_OFFCHAN)
1346 txq_id = IWL_AUX_QUEUE;
1347 else
1348 txq_id =
1349 trans_pcie->ac_to_queue[ctx][skb_get_queue_mapping(skb)];
1350
Emmanuel Grumbach97756fb2011-11-23 10:52:20 +02001351 /* aggregation is on for this <sta,tid> */
1352 if (info->flags & IEEE80211_TX_CTL_AMPDU) {
1353 WARN_ON(tid >= IWL_MAX_TID_COUNT);
1354 txq_id = trans_pcie->agg_txq[sta_id][tid];
1355 is_agg = true;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001356 }
1357
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001358 txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001359 q = &txq->q;
1360
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001361 /* In AGG mode, the index in the ring must correspond to the WiFi
1362 * sequence number. This is a HW requirements to help the SCD to parse
1363 * the BA.
1364 * Check here that the packets are in the right place on the ring.
1365 */
1366#ifdef CONFIG_IWLWIFI_DEBUG
1367 wifi_seq = SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
1368 WARN_ONCE(is_agg && ((wifi_seq & 0xff) != q->write_ptr),
1369 "Q: %d WiFi Seq %d tfdNum %d",
1370 txq_id, wifi_seq, q->write_ptr);
1371#endif
1372
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001373 /* Set up driver data for this TFD */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001374 txq->skbs[q->write_ptr] = skb;
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -07001375 txq->cmd[q->write_ptr] = dev_cmd;
1376
1377 dev_cmd->hdr.cmd = REPLY_TX;
1378 dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1379 INDEX_TO_SEQ(q->write_ptr)));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001380
1381 /* Set up first empty entry in queue's array of Tx/cmd buffers */
1382 out_meta = &txq->meta[q->write_ptr];
1383
1384 /*
1385 * Use the first empty entry in this queue's command buffer array
1386 * to contain the Tx command and MAC header concatenated together
1387 * (payload data will be in another buffer).
1388 * Size of this varies, due to varying MAC header length.
1389 * If end is not dword aligned, we'll have 2 extra bytes at the end
1390 * of the MAC header (device reads on dword boundaries).
1391 * We'll tell device about this padding later.
1392 */
1393 len = sizeof(struct iwl_tx_cmd) +
1394 sizeof(struct iwl_cmd_header) + hdr_len;
1395 firstlen = (len + 3) & ~3;
1396
1397 /* Tell NIC about any 2-byte padding after MAC header */
1398 if (firstlen != len)
1399 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1400
1401 /* Physical address of this Tx command's header (not MAC header!),
1402 * within command buffer array. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001403 txcmd_phys = dma_map_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001404 &dev_cmd->hdr, firstlen,
1405 DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001406 if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001407 return -1;
1408 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1409 dma_unmap_len_set(out_meta, len, firstlen);
1410
1411 if (!ieee80211_has_morefrags(fc)) {
1412 txq->need_update = 1;
1413 } else {
1414 wait_write_ptr = 1;
1415 txq->need_update = 0;
1416 }
1417
1418 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1419 * if any (802.11 null frames have no payload). */
1420 secondlen = skb->len - hdr_len;
1421 if (secondlen > 0) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001422 phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001423 secondlen, DMA_TO_DEVICE);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001424 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
1425 dma_unmap_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001426 dma_unmap_addr(out_meta, mapping),
1427 dma_unmap_len(out_meta, len),
1428 DMA_BIDIRECTIONAL);
1429 return -1;
1430 }
1431 }
1432
1433 /* Attach buffers to TFD */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001434 iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001435 if (secondlen > 0)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001436 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001437 secondlen, 0);
1438
1439 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1440 offsetof(struct iwl_tx_cmd, scratch);
1441
1442 /* take back ownership of DMA buffer to enable update */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001443 dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001444 DMA_BIDIRECTIONAL);
1445 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1446 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1447
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001448 IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001449 le16_to_cpu(dev_cmd->hdr.sequence));
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001450 IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
1451 iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
1452 iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001453
1454 /* Set up entry for this TFD in Tx byte-count array */
Emmanuel Grumbach96f1f052011-12-16 07:53:18 -08001455 iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001456
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001457 dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001458 DMA_BIDIRECTIONAL);
1459
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001460 trace_iwlwifi_dev_tx(priv(trans),
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001461 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
1462 sizeof(struct iwl_tfd),
1463 &dev_cmd->hdr, firstlen,
1464 skb->data + hdr_len, secondlen);
1465
1466 /* Tell device the write index *just past* this latest filled TFD */
1467 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001468 iwl_txq_update_write_ptr(trans, txq);
1469
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001470 /*
1471 * At this point the frame is "transmitted" successfully
1472 * and we will get a TX status notification eventually,
1473 * regardless of the value of ret. "ret" only indicates
1474 * whether or not we should update the write pointer.
1475 */
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001476 if (iwl_queue_space(q) < q->high_mark) {
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001477 if (wait_write_ptr) {
1478 txq->need_update = 1;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001479 iwl_txq_update_write_ptr(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001480 } else {
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001481 iwl_stop_queue(trans, txq, "Queue is full");
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001482 }
1483 }
1484 return 0;
1485}
1486
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001487static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001488{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001489 struct iwl_trans_pcie *trans_pcie =
1490 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001491 int err;
1492
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001493 trans_pcie->inta_mask = CSR_INI_SET_MASK;
Emmanuel Grumbach1e89cba2011-07-20 17:51:22 -07001494
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001495 if (!trans_pcie->irq_requested) {
1496 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1497 iwl_irq_tasklet, (unsigned long)trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001498
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001499 iwl_alloc_isr_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001500
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001501 err = request_irq(trans->irq, iwl_isr_ict, IRQF_SHARED,
1502 DRV_NAME, trans);
1503 if (err) {
1504 IWL_ERR(trans, "Error allocating IRQ %d\n",
1505 trans->irq);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001506 goto error;
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001507 }
1508
1509 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
1510 trans_pcie->irq_requested = true;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001511 }
1512
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001513 err = iwl_prepare_card_hw(trans);
1514 if (err) {
1515 IWL_ERR(trans, "Error while preparing HW: %d", err);
Johannes Bergf057ac42012-01-29 18:36:01 -08001516 goto err_free_irq;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001517 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +02001518
1519 iwl_apm_init(trans);
1520
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +02001521 /* If platform's RF_KILL switch is NOT set to KILL */
1522 if (iwl_read32(trans,
1523 CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
1524 clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
1525 else
1526 set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
1527
Emmanuel Grumbach7120d982012-02-09 16:08:15 +02001528 iwl_op_mode_hw_rf_kill(trans->op_mode,
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +02001529 test_bit(STATUS_RF_KILL_HW,
1530 &trans->shrd->status));
1531
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001532 return err;
1533
Johannes Bergf057ac42012-01-29 18:36:01 -08001534err_free_irq:
1535 free_irq(trans->irq, trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001536error:
1537 iwl_free_isr_ict(trans);
1538 tasklet_kill(&trans_pcie->irq_tasklet);
1539 return err;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001540}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001541
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001542static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans)
1543{
1544 iwl_apm_stop(trans);
1545
Emmanuel Grumbach1df06bd2012-01-09 16:35:08 +02001546 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1547
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001548 /* Even if we stop the HW, we still want the RF kill interrupt */
1549 IWL_DEBUG_ISR(trans, "Enabling rfkill interrupt\n");
1550 iwl_write32(trans, CSR_INT_MASK, CSR_INT_BIT_RF_KILL);
1551}
1552
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +02001553static int iwl_trans_pcie_reclaim(struct iwl_trans *trans, int sta_id, int tid,
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001554 int txq_id, int ssn, u32 status,
1555 struct sk_buff_head *skbs)
1556{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001557 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1558 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001559 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1560 int tfd_num = ssn & (txq->q.n_bd - 1);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001561 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001562
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001563 txq->time_stamp = jiffies;
1564
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +02001565 if (unlikely(txq_id >= IWLAGN_FIRST_AMPDU_QUEUE &&
Emmanuel Grumbach3d29dd92012-02-01 07:01:32 -08001566 tid != IWL_TID_NON_QOS &&
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +02001567 txq_id != trans_pcie->agg_txq[sta_id][tid])) {
1568 /*
1569 * FIXME: this is a uCode bug which need to be addressed,
1570 * log the information and return for now.
1571 * Since it is can possibly happen very often and in order
1572 * not to fill the syslog, don't use IWL_ERR or IWL_WARN
1573 */
1574 IWL_DEBUG_TX_QUEUES(trans, "Bad queue mapping txq_id %d, "
1575 "agg_txq[sta_id[tid] %d", txq_id,
1576 trans_pcie->agg_txq[sta_id][tid]);
1577 return 1;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001578 }
1579
1580 if (txq->q.read_ptr != tfd_num) {
Emmanuel Grumbach1daf04b2011-11-17 16:05:10 -08001581 IWL_DEBUG_TX_REPLY(trans, "[Q %d | AC %d] %d -> %d (%d)\n",
1582 txq_id, iwl_get_queue_ac(txq), txq->q.read_ptr,
1583 tfd_num, ssn);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001584 freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
Emmanuel Grumbach1ba42da2011-11-21 22:31:54 +02001585 if (iwl_queue_space(&txq->q) > txq->q.low_mark &&
1586 (!txq->sched_retry ||
1587 status != TX_STATUS_FAIL_PASSIVE_NO_RX))
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001588 iwl_wake_queue(trans, txq, "Packets reclaimed");
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001589 }
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +02001590 return 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001591}
1592
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001593static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1594{
1595 iowrite8(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1596}
1597
1598static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1599{
1600 iowrite32(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1601}
1602
1603static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1604{
1605 u32 val = ioread32(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1606 return val;
1607}
1608
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001609static void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001610{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001611 struct iwl_trans_pcie *trans_pcie =
1612 IWL_TRANS_GET_PCIE_TRANS(trans);
1613
Don Fry45c30db2011-11-30 16:58:39 -08001614 iwl_calib_free_results(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001615 iwl_trans_pcie_tx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001616#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001617 iwl_trans_pcie_rx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001618#endif
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001619 if (trans_pcie->irq_requested == true) {
1620 free_irq(trans->irq, trans);
1621 iwl_free_isr_ict(trans);
1622 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001623
1624 pci_disable_msi(trans_pcie->pci_dev);
1625 pci_iounmap(trans_pcie->pci_dev, trans_pcie->hw_base);
1626 pci_release_regions(trans_pcie->pci_dev);
1627 pci_disable_device(trans_pcie->pci_dev);
1628
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001629 trans->shrd->trans = NULL;
1630 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001631}
1632
Johannes Bergc01a4042011-09-15 11:46:45 -07001633#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001634static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1635{
1636 /*
1637 * This function is called when system goes into suspend state
Wey-Yi Guyade4c642011-10-10 07:27:11 -07001638 * mac80211 will call iwlagn_mac_stop() from the mac80211 suspend
1639 * function first but since iwlagn_mac_stop() has no knowledge of
1640 * who the caller is,
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001641 * it will not call apm_ops.stop() to stop the DMA operation.
1642 * Calling apm_ops.stop here to make sure we stop the DMA.
1643 *
1644 * But of course ... if we have configured WoWLAN then we did other
1645 * things already :-)
1646 */
Johannes Bergd36120c2011-10-10 07:26:57 -07001647 if (!trans->shrd->wowlan) {
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001648 iwl_apm_stop(trans);
Johannes Bergd36120c2011-10-10 07:26:57 -07001649 } else {
1650 iwl_disable_interrupts(trans);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001651 iwl_clear_bit(trans, CSR_GP_CNTRL,
Johannes Bergd36120c2011-10-10 07:26:57 -07001652 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1653 }
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001654
1655 return 0;
1656}
1657
1658static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1659{
1660 bool hw_rfkill = false;
1661
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001662 iwl_enable_interrupts(trans);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001663
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001664 if (!(iwl_read32(trans, CSR_GP_CNTRL) &
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001665 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
1666 hw_rfkill = true;
1667
1668 if (hw_rfkill)
1669 set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
1670 else
1671 clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
1672
Emmanuel Grumbach7120d982012-02-09 16:08:15 +02001673 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001674
1675 return 0;
1676}
Johannes Bergc01a4042011-09-15 11:46:45 -07001677#endif /* CONFIG_PM_SLEEP */
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001678
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001679static void iwl_trans_pcie_wake_any_queue(struct iwl_trans *trans,
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001680 enum iwl_rxon_context_id ctx,
1681 const char *msg)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001682{
1683 u8 ac, txq_id;
1684 struct iwl_trans_pcie *trans_pcie =
1685 IWL_TRANS_GET_PCIE_TRANS(trans);
1686
1687 for (ac = 0; ac < AC_NUM; ac++) {
1688 txq_id = trans_pcie->ac_to_queue[ctx][ac];
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001689 IWL_DEBUG_TX_QUEUES(trans, "Queue Status: Q[%d] %s\n",
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001690 ac,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001691 (atomic_read(&trans_pcie->queue_stop_count[ac]) > 0)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001692 ? "stopped" : "awake");
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001693 iwl_wake_queue(trans, &trans_pcie->txq[txq_id], msg);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001694 }
1695}
1696
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001697static void iwl_trans_pcie_stop_queue(struct iwl_trans *trans, int txq_id,
1698 const char *msg)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -07001699{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001700 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1701
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001702 iwl_stop_queue(trans, &trans_pcie->txq[txq_id], msg);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -07001703}
1704
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001705#define IWL_FLUSH_WAIT_MS 2000
1706
1707static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
1708{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001709 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001710 struct iwl_tx_queue *txq;
1711 struct iwl_queue *q;
1712 int cnt;
1713 unsigned long now = jiffies;
1714 int ret = 0;
1715
1716 /* waiting for all the tx frames complete might take a while */
1717 for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
1718 if (cnt == trans->shrd->cmd_queue)
1719 continue;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001720 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001721 q = &txq->q;
1722 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1723 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1724 msleep(1);
1725
1726 if (q->read_ptr != q->write_ptr) {
1727 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
1728 ret = -ETIMEDOUT;
1729 break;
1730 }
1731 }
1732 return ret;
1733}
1734
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001735/*
1736 * On every watchdog tick we check (latest) time stamp. If it does not
1737 * change during timeout period and queue is not empty we reset firmware.
1738 */
1739static int iwl_trans_pcie_check_stuck_queue(struct iwl_trans *trans, int cnt)
1740{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001741 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1742 struct iwl_tx_queue *txq = &trans_pcie->txq[cnt];
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001743 struct iwl_queue *q = &txq->q;
1744 unsigned long timeout;
1745
1746 if (q->read_ptr == q->write_ptr) {
1747 txq->time_stamp = jiffies;
1748 return 0;
1749 }
1750
1751 timeout = txq->time_stamp +
1752 msecs_to_jiffies(hw_params(trans).wd_timeout);
1753
1754 if (time_after(jiffies, timeout)) {
1755 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", q->id,
1756 hw_params(trans).wd_timeout);
Emmanuel Grumbach08d17002011-11-17 16:05:09 -08001757 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
Wey-Yi Guy05f8a092011-09-06 09:31:22 -07001758 q->read_ptr, q->write_ptr);
Emmanuel Grumbach08d17002011-11-17 16:05:09 -08001759 IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001760 iwl_read_prph(trans, SCD_QUEUE_RDPTR(cnt))
Emmanuel Grumbach08d17002011-11-17 16:05:09 -08001761 & (TFD_QUEUE_SIZE_MAX - 1),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001762 iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001763 return 1;
1764 }
1765
1766 return 0;
1767}
1768
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001769static const char *get_fh_string(int cmd)
1770{
1771 switch (cmd) {
1772 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1773 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1774 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1775 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1776 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1777 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1778 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1779 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1780 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1781 default:
1782 return "UNKNOWN";
1783 }
1784}
1785
1786int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
1787{
1788 int i;
1789#ifdef CONFIG_IWLWIFI_DEBUG
1790 int pos = 0;
1791 size_t bufsz = 0;
1792#endif
1793 static const u32 fh_tbl[] = {
1794 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1795 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1796 FH_RSCSR_CHNL0_WPTR,
1797 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1798 FH_MEM_RSSR_SHARED_CTRL_REG,
1799 FH_MEM_RSSR_RX_STATUS_REG,
1800 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1801 FH_TSSR_TX_STATUS_REG,
1802 FH_TSSR_TX_ERROR_REG
1803 };
1804#ifdef CONFIG_IWLWIFI_DEBUG
1805 if (display) {
1806 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1807 *buf = kmalloc(bufsz, GFP_KERNEL);
1808 if (!*buf)
1809 return -ENOMEM;
1810 pos += scnprintf(*buf + pos, bufsz - pos,
1811 "FH register values:\n");
1812 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1813 pos += scnprintf(*buf + pos, bufsz - pos,
1814 " %34s: 0X%08x\n",
1815 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001816 iwl_read_direct32(trans, fh_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001817 }
1818 return pos;
1819 }
1820#endif
1821 IWL_ERR(trans, "FH register values:\n");
1822 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1823 IWL_ERR(trans, " %34s: 0X%08x\n",
1824 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001825 iwl_read_direct32(trans, fh_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001826 }
1827 return 0;
1828}
1829
1830static const char *get_csr_string(int cmd)
1831{
1832 switch (cmd) {
1833 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1834 IWL_CMD(CSR_INT_COALESCING);
1835 IWL_CMD(CSR_INT);
1836 IWL_CMD(CSR_INT_MASK);
1837 IWL_CMD(CSR_FH_INT_STATUS);
1838 IWL_CMD(CSR_GPIO_IN);
1839 IWL_CMD(CSR_RESET);
1840 IWL_CMD(CSR_GP_CNTRL);
1841 IWL_CMD(CSR_HW_REV);
1842 IWL_CMD(CSR_EEPROM_REG);
1843 IWL_CMD(CSR_EEPROM_GP);
1844 IWL_CMD(CSR_OTP_GP_REG);
1845 IWL_CMD(CSR_GIO_REG);
1846 IWL_CMD(CSR_GP_UCODE_REG);
1847 IWL_CMD(CSR_GP_DRIVER_REG);
1848 IWL_CMD(CSR_UCODE_DRV_GP1);
1849 IWL_CMD(CSR_UCODE_DRV_GP2);
1850 IWL_CMD(CSR_LED_REG);
1851 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1852 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1853 IWL_CMD(CSR_ANA_PLL_CFG);
1854 IWL_CMD(CSR_HW_REV_WA_REG);
1855 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1856 default:
1857 return "UNKNOWN";
1858 }
1859}
1860
1861void iwl_dump_csr(struct iwl_trans *trans)
1862{
1863 int i;
1864 static const u32 csr_tbl[] = {
1865 CSR_HW_IF_CONFIG_REG,
1866 CSR_INT_COALESCING,
1867 CSR_INT,
1868 CSR_INT_MASK,
1869 CSR_FH_INT_STATUS,
1870 CSR_GPIO_IN,
1871 CSR_RESET,
1872 CSR_GP_CNTRL,
1873 CSR_HW_REV,
1874 CSR_EEPROM_REG,
1875 CSR_EEPROM_GP,
1876 CSR_OTP_GP_REG,
1877 CSR_GIO_REG,
1878 CSR_GP_UCODE_REG,
1879 CSR_GP_DRIVER_REG,
1880 CSR_UCODE_DRV_GP1,
1881 CSR_UCODE_DRV_GP2,
1882 CSR_LED_REG,
1883 CSR_DRAM_INT_TBL_REG,
1884 CSR_GIO_CHICKEN_BITS,
1885 CSR_ANA_PLL_CFG,
1886 CSR_HW_REV_WA_REG,
1887 CSR_DBG_HPET_MEM_REG
1888 };
1889 IWL_ERR(trans, "CSR values:\n");
1890 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1891 "CSR_INT_PERIODIC_REG)\n");
1892 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1893 IWL_ERR(trans, " %25s: 0X%08x\n",
1894 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001895 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001896 }
1897}
1898
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001899#ifdef CONFIG_IWLWIFI_DEBUGFS
1900/* create and remove of files */
1901#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001902 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001903 &iwl_dbgfs_##name##_ops)) \
1904 return -ENOMEM; \
1905} while (0)
1906
1907/* file operation */
1908#define DEBUGFS_READ_FUNC(name) \
1909static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1910 char __user *user_buf, \
1911 size_t count, loff_t *ppos);
1912
1913#define DEBUGFS_WRITE_FUNC(name) \
1914static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1915 const char __user *user_buf, \
1916 size_t count, loff_t *ppos);
1917
1918
1919static int iwl_dbgfs_open_file_generic(struct inode *inode, struct file *file)
1920{
1921 file->private_data = inode->i_private;
1922 return 0;
1923}
1924
1925#define DEBUGFS_READ_FILE_OPS(name) \
1926 DEBUGFS_READ_FUNC(name); \
1927static const struct file_operations iwl_dbgfs_##name##_ops = { \
1928 .read = iwl_dbgfs_##name##_read, \
1929 .open = iwl_dbgfs_open_file_generic, \
1930 .llseek = generic_file_llseek, \
1931};
1932
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001933#define DEBUGFS_WRITE_FILE_OPS(name) \
1934 DEBUGFS_WRITE_FUNC(name); \
1935static const struct file_operations iwl_dbgfs_##name##_ops = { \
1936 .write = iwl_dbgfs_##name##_write, \
1937 .open = iwl_dbgfs_open_file_generic, \
1938 .llseek = generic_file_llseek, \
1939};
1940
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001941#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1942 DEBUGFS_READ_FUNC(name); \
1943 DEBUGFS_WRITE_FUNC(name); \
1944static const struct file_operations iwl_dbgfs_##name##_ops = { \
1945 .write = iwl_dbgfs_##name##_write, \
1946 .read = iwl_dbgfs_##name##_read, \
1947 .open = iwl_dbgfs_open_file_generic, \
1948 .llseek = generic_file_llseek, \
1949};
1950
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001951static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
1952 char __user *user_buf,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001953 size_t count, loff_t *ppos)
1954{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001955 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001956 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001957 struct iwl_tx_queue *txq;
1958 struct iwl_queue *q;
1959 char *buf;
1960 int pos = 0;
1961 int cnt;
1962 int ret;
Emmanuel Grumbachfd656932011-08-25 23:11:19 -07001963 const size_t bufsz = sizeof(char) * 64 * hw_params(trans).max_txq_num;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001964
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001965 if (!trans_pcie->txq) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -07001966 IWL_ERR(trans, "txq not ready\n");
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001967 return -EAGAIN;
1968 }
1969 buf = kzalloc(bufsz, GFP_KERNEL);
1970 if (!buf)
1971 return -ENOMEM;
1972
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001973 for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001974 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001975 q = &txq->q;
1976 pos += scnprintf(buf + pos, bufsz - pos,
1977 "hwq %.2d: read=%u write=%u stop=%d"
1978 " swq_id=%#.2x (ac %d/hwq %d)\n",
1979 cnt, q->read_ptr, q->write_ptr,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001980 !!test_bit(cnt, trans_pcie->queue_stopped),
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001981 txq->swq_id, txq->swq_id & 3,
1982 (txq->swq_id >> 2) & 0x1f);
1983 if (cnt >= 4)
1984 continue;
1985 /* for the ACs, display the stop count too */
1986 pos += scnprintf(buf + pos, bufsz - pos,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001987 " stop-count: %d\n",
1988 atomic_read(&trans_pcie->queue_stop_count[cnt]));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001989 }
1990 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1991 kfree(buf);
1992 return ret;
1993}
1994
1995static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
1996 char __user *user_buf,
1997 size_t count, loff_t *ppos) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001998 struct iwl_trans *trans = file->private_data;
1999 struct iwl_trans_pcie *trans_pcie =
2000 IWL_TRANS_GET_PCIE_TRANS(trans);
2001 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002002 char buf[256];
2003 int pos = 0;
2004 const size_t bufsz = sizeof(buf);
2005
2006 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
2007 rxq->read);
2008 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
2009 rxq->write);
2010 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
2011 rxq->free_count);
2012 if (rxq->rb_stts) {
2013 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
2014 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
2015 } else {
2016 pos += scnprintf(buf + pos, bufsz - pos,
2017 "closed_rb_num: Not Allocated\n");
2018 }
2019 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2020}
2021
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07002022static ssize_t iwl_dbgfs_log_event_read(struct file *file,
2023 char __user *user_buf,
2024 size_t count, loff_t *ppos)
2025{
2026 struct iwl_trans *trans = file->private_data;
2027 char *buf;
2028 int pos = 0;
2029 ssize_t ret = -ENOMEM;
2030
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -07002031 ret = pos = iwl_dump_nic_event_log(trans, true, &buf, true);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07002032 if (buf) {
2033 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2034 kfree(buf);
2035 }
2036 return ret;
2037}
2038
2039static ssize_t iwl_dbgfs_log_event_write(struct file *file,
2040 const char __user *user_buf,
2041 size_t count, loff_t *ppos)
2042{
2043 struct iwl_trans *trans = file->private_data;
2044 u32 event_log_flag;
2045 char buf[8];
2046 int buf_size;
2047
2048 memset(buf, 0, sizeof(buf));
2049 buf_size = min(count, sizeof(buf) - 1);
2050 if (copy_from_user(buf, user_buf, buf_size))
2051 return -EFAULT;
2052 if (sscanf(buf, "%d", &event_log_flag) != 1)
2053 return -EFAULT;
2054 if (event_log_flag == 1)
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -07002055 iwl_dump_nic_event_log(trans, true, NULL, false);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07002056
2057 return count;
2058}
2059
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002060static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
2061 char __user *user_buf,
2062 size_t count, loff_t *ppos) {
2063
2064 struct iwl_trans *trans = file->private_data;
2065 struct iwl_trans_pcie *trans_pcie =
2066 IWL_TRANS_GET_PCIE_TRANS(trans);
2067 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
2068
2069 int pos = 0;
2070 char *buf;
2071 int bufsz = 24 * 64; /* 24 items * 64 char per item */
2072 ssize_t ret;
2073
2074 buf = kzalloc(bufsz, GFP_KERNEL);
2075 if (!buf) {
2076 IWL_ERR(trans, "Can not allocate Buffer\n");
2077 return -ENOMEM;
2078 }
2079
2080 pos += scnprintf(buf + pos, bufsz - pos,
2081 "Interrupt Statistics Report:\n");
2082
2083 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
2084 isr_stats->hw);
2085 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
2086 isr_stats->sw);
2087 if (isr_stats->sw || isr_stats->hw) {
2088 pos += scnprintf(buf + pos, bufsz - pos,
2089 "\tLast Restarting Code: 0x%X\n",
2090 isr_stats->err_code);
2091 }
2092#ifdef CONFIG_IWLWIFI_DEBUG
2093 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
2094 isr_stats->sch);
2095 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
2096 isr_stats->alive);
2097#endif
2098 pos += scnprintf(buf + pos, bufsz - pos,
2099 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
2100
2101 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
2102 isr_stats->ctkill);
2103
2104 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
2105 isr_stats->wakeup);
2106
2107 pos += scnprintf(buf + pos, bufsz - pos,
2108 "Rx command responses:\t\t %u\n", isr_stats->rx);
2109
2110 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
2111 isr_stats->tx);
2112
2113 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
2114 isr_stats->unhandled);
2115
2116 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2117 kfree(buf);
2118 return ret;
2119}
2120
2121static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
2122 const char __user *user_buf,
2123 size_t count, loff_t *ppos)
2124{
2125 struct iwl_trans *trans = file->private_data;
2126 struct iwl_trans_pcie *trans_pcie =
2127 IWL_TRANS_GET_PCIE_TRANS(trans);
2128 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
2129
2130 char buf[8];
2131 int buf_size;
2132 u32 reset_flag;
2133
2134 memset(buf, 0, sizeof(buf));
2135 buf_size = min(count, sizeof(buf) - 1);
2136 if (copy_from_user(buf, user_buf, buf_size))
2137 return -EFAULT;
2138 if (sscanf(buf, "%x", &reset_flag) != 1)
2139 return -EFAULT;
2140 if (reset_flag == 0)
2141 memset(isr_stats, 0, sizeof(*isr_stats));
2142
2143 return count;
2144}
2145
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002146static ssize_t iwl_dbgfs_csr_write(struct file *file,
2147 const char __user *user_buf,
2148 size_t count, loff_t *ppos)
2149{
2150 struct iwl_trans *trans = file->private_data;
2151 char buf[8];
2152 int buf_size;
2153 int csr;
2154
2155 memset(buf, 0, sizeof(buf));
2156 buf_size = min(count, sizeof(buf) - 1);
2157 if (copy_from_user(buf, user_buf, buf_size))
2158 return -EFAULT;
2159 if (sscanf(buf, "%d", &csr) != 1)
2160 return -EFAULT;
2161
2162 iwl_dump_csr(trans);
2163
2164 return count;
2165}
2166
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002167static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
2168 char __user *user_buf,
2169 size_t count, loff_t *ppos)
2170{
2171 struct iwl_trans *trans = file->private_data;
2172 char *buf;
2173 int pos = 0;
2174 ssize_t ret = -EFAULT;
2175
2176 ret = pos = iwl_dump_fh(trans, &buf, true);
2177 if (buf) {
2178 ret = simple_read_from_buffer(user_buf,
2179 count, ppos, buf, pos);
2180 kfree(buf);
2181 }
2182
2183 return ret;
2184}
2185
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07002186DEBUGFS_READ_WRITE_FILE_OPS(log_event);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002187DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002188DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002189DEBUGFS_READ_FILE_OPS(rx_queue);
2190DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002191DEBUGFS_WRITE_FILE_OPS(csr);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002192
2193/*
2194 * Create the debugfs files and directories
2195 *
2196 */
2197static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
2198 struct dentry *dir)
2199{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002200 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
2201 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07002202 DEBUGFS_ADD_FILE(log_event, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002203 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002204 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
2205 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002206 return 0;
2207}
2208#else
2209static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
2210 struct dentry *dir)
2211{ return 0; }
2212
2213#endif /*CONFIG_IWLWIFI_DEBUGFS */
2214
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002215const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02002216 .start_hw = iwl_trans_pcie_start_hw,
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02002217 .stop_hw = iwl_trans_pcie_stop_hw,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02002218 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02002219 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002220 .stop_device = iwl_trans_pcie_stop_device,
2221
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07002222 .wake_any_queue = iwl_trans_pcie_wake_any_queue,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002223
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002224 .send_cmd = iwl_trans_pcie_send_cmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002225
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002226 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002227 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002228
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -07002229 .tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
Emmanuel Grumbach288712a2011-08-25 23:11:25 -07002230 .tx_agg_alloc = iwl_trans_pcie_tx_agg_alloc,
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -07002231 .tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002232
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002233 .free = iwl_trans_pcie_free,
Emmanuel Grumbache20d43412011-08-25 23:11:31 -07002234 .stop_queue = iwl_trans_pcie_stop_queue,
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002235
2236 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002237
2238 .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07002239 .check_stuck_queue = iwl_trans_pcie_check_stuck_queue,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002240
Johannes Bergc01a4042011-09-15 11:46:45 -07002241#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07002242 .suspend = iwl_trans_pcie_suspend,
2243 .resume = iwl_trans_pcie_resume,
Johannes Bergc01a4042011-09-15 11:46:45 -07002244#endif
Emmanuel Grumbach03905492012-01-03 13:48:07 +02002245 .write8 = iwl_trans_pcie_write8,
2246 .write32 = iwl_trans_pcie_write32,
2247 .read32 = iwl_trans_pcie_read32,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002248};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002249
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002250struct iwl_trans *iwl_trans_pcie_alloc(struct iwl_shared *shrd,
2251 struct pci_dev *pdev,
2252 const struct pci_device_id *ent)
2253{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002254 struct iwl_trans_pcie *trans_pcie;
2255 struct iwl_trans *trans;
2256 u16 pci_cmd;
2257 int err;
2258
2259 trans = kzalloc(sizeof(struct iwl_trans) +
2260 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
2261
2262 if (WARN_ON(!trans))
2263 return NULL;
2264
2265 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2266
2267 trans->ops = &trans_ops_pcie;
2268 trans->shrd = shrd;
2269 trans_pcie->trans = trans;
2270 spin_lock_init(&trans->hcmd_lock);
Johannes Berg7b114882012-02-05 13:55:11 -08002271 spin_lock_init(&trans_pcie->irq_lock);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002272
2273 /* W/A - seems to solve weird behavior. We need to remove this if we
2274 * don't want to stay in L1 all the time. This wastes a lot of power */
2275 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
2276 PCIE_LINK_STATE_CLKPM);
2277
2278 if (pci_enable_device(pdev)) {
2279 err = -ENODEV;
2280 goto out_no_pci;
2281 }
2282
2283 pci_set_master(pdev);
2284
2285 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
2286 if (!err)
2287 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
2288 if (err) {
2289 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2290 if (!err)
2291 err = pci_set_consistent_dma_mask(pdev,
2292 DMA_BIT_MASK(32));
2293 /* both attempts failed: */
2294 if (err) {
2295 dev_printk(KERN_ERR, &pdev->dev,
2296 "No suitable DMA available.\n");
2297 goto out_pci_disable_device;
2298 }
2299 }
2300
2301 err = pci_request_regions(pdev, DRV_NAME);
2302 if (err) {
2303 dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
2304 goto out_pci_disable_device;
2305 }
2306
2307 trans_pcie->hw_base = pci_iomap(pdev, 0, 0);
2308 if (!trans_pcie->hw_base) {
2309 dev_printk(KERN_ERR, &pdev->dev, "pci_iomap failed");
2310 err = -ENODEV;
2311 goto out_pci_release_regions;
2312 }
2313
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002314 dev_printk(KERN_INFO, &pdev->dev,
2315 "pci_resource_len = 0x%08llx\n",
2316 (unsigned long long) pci_resource_len(pdev, 0));
2317 dev_printk(KERN_INFO, &pdev->dev,
2318 "pci_resource_base = %p\n", trans_pcie->hw_base);
2319
2320 dev_printk(KERN_INFO, &pdev->dev,
2321 "HW Revision ID = 0x%X\n", pdev->revision);
2322
2323 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2324 * PCI Tx retries from interfering with C3 CPU state */
2325 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2326
2327 err = pci_enable_msi(pdev);
2328 if (err)
2329 dev_printk(KERN_ERR, &pdev->dev,
2330 "pci_enable_msi failed(0X%x)", err);
2331
2332 trans->dev = &pdev->dev;
2333 trans->irq = pdev->irq;
2334 trans_pcie->pci_dev = pdev;
Emmanuel Grumbach08079a42012-01-09 16:23:00 +02002335 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02002336 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02002337 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2338 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002339
2340 /* TODO: Move this away, not needed if not MSI */
2341 /* enable rfkill interrupt: hw bug w/a */
2342 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2343 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
2344 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
2345 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2346 }
2347
2348 return trans;
2349
2350out_pci_release_regions:
2351 pci_release_regions(pdev);
2352out_pci_disable_device:
2353 pci_disable_device(pdev);
2354out_no_pci:
2355 kfree(trans);
2356 return NULL;
2357}
2358