| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1 | /* | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 2 |  * Support functions for OMAP GPIO | 
 | 3 |  * | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 4 |  * Copyright (C) 2003-2005 Nokia Corporation | 
| Jan Engelhardt | 96de0e2 | 2007-10-19 23:21:04 +0200 | [diff] [blame] | 5 |  * Written by Juha Yrjölä <juha.yrjola@nokia.com> | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 6 |  * | 
| Santosh Shilimkar | 4416907 | 2009-05-28 14:16:04 -0700 | [diff] [blame] | 7 |  * Copyright (C) 2009 Texas Instruments | 
 | 8 |  * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com> | 
 | 9 |  * | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 10 |  * This program is free software; you can redistribute it and/or modify | 
 | 11 |  * it under the terms of the GNU General Public License version 2 as | 
 | 12 |  * published by the Free Software Foundation. | 
 | 13 |  */ | 
 | 14 |  | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 15 | #include <linux/init.h> | 
 | 16 | #include <linux/module.h> | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 17 | #include <linux/interrupt.h> | 
| Rafael J. Wysocki | 3c437ff | 2011-04-22 22:02:46 +0200 | [diff] [blame] | 18 | #include <linux/syscore_ops.h> | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 19 | #include <linux/err.h> | 
| Russell King | f8ce254 | 2006-01-07 16:15:52 +0000 | [diff] [blame] | 20 | #include <linux/clk.h> | 
| Russell King | fced80c | 2008-09-06 12:10:45 +0100 | [diff] [blame] | 21 | #include <linux/io.h> | 
| Benoit Cousson | 96751fc | 2012-02-01 16:01:39 +0100 | [diff] [blame] | 22 | #include <linux/device.h> | 
| Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 23 | #include <linux/pm_runtime.h> | 
| Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 24 | #include <linux/pm.h> | 
| Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 25 | #include <linux/of.h> | 
 | 26 | #include <linux/of_device.h> | 
 | 27 | #include <linux/irqdomain.h> | 
| Catalin Marinas | de88cbb | 2013-01-18 15:31:37 +0000 | [diff] [blame] | 28 | #include <linux/irqchip/chained_irq.h> | 
| Tony Lindgren | 4b25408 | 2012-08-30 15:37:24 -0700 | [diff] [blame] | 29 | #include <linux/gpio.h> | 
 | 30 | #include <linux/platform_data/gpio-omap.h> | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 31 |  | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 32 | #define OFF_MODE	1 | 
 | 33 |  | 
| Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 34 | static LIST_HEAD(omap_gpio_list); | 
 | 35 |  | 
| Charulatha V | 6d62e21 | 2011-04-18 15:06:51 +0000 | [diff] [blame] | 36 | struct gpio_regs { | 
 | 37 | 	u32 irqenable1; | 
 | 38 | 	u32 irqenable2; | 
 | 39 | 	u32 wake_en; | 
 | 40 | 	u32 ctrl; | 
 | 41 | 	u32 oe; | 
 | 42 | 	u32 leveldetect0; | 
 | 43 | 	u32 leveldetect1; | 
 | 44 | 	u32 risingdetect; | 
 | 45 | 	u32 fallingdetect; | 
 | 46 | 	u32 dataout; | 
| Nishanth Menon | ae54735 | 2011-09-09 19:08:58 +0530 | [diff] [blame] | 47 | 	u32 debounce; | 
 | 48 | 	u32 debounce_en; | 
| Charulatha V | 6d62e21 | 2011-04-18 15:06:51 +0000 | [diff] [blame] | 49 | }; | 
 | 50 |  | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 51 | struct gpio_bank { | 
| Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 52 | 	struct list_head node; | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 53 | 	void __iomem *base; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 54 | 	u16 irq; | 
| Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 55 | 	struct irq_domain *domain; | 
| Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 56 | 	u32 non_wakeup_gpios; | 
 | 57 | 	u32 enabled_non_wakeup_gpios; | 
| Charulatha V | 6d62e21 | 2011-04-18 15:06:51 +0000 | [diff] [blame] | 58 | 	struct gpio_regs context; | 
| Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 59 | 	u32 saved_datain; | 
| Kevin Hilman | b144ff6 | 2008-01-16 21:56:15 -0800 | [diff] [blame] | 60 | 	u32 level_mask; | 
| Cory Maccarrone | 4318f36 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 61 | 	u32 toggle_mask; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 62 | 	spinlock_t lock; | 
| David Brownell | 52e3134 | 2008-03-03 12:43:23 -0800 | [diff] [blame] | 63 | 	struct gpio_chip chip; | 
| Jouni Hogander | 89db948 | 2008-12-10 17:35:24 -0800 | [diff] [blame] | 64 | 	struct clk *dbck; | 
| Charulatha V | 058af1e | 2009-11-22 10:11:25 -0800 | [diff] [blame] | 65 | 	u32 mod_usage; | 
| Kevin Hilman | 8865b9b | 2009-01-27 11:15:34 -0800 | [diff] [blame] | 66 | 	u32 dbck_enable_mask; | 
| Tarun Kanti DebBarma | 72f83af9 | 2011-11-24 03:03:28 +0530 | [diff] [blame] | 67 | 	bool dbck_enabled; | 
| Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 68 | 	struct device *dev; | 
| Charulatha V | d0d665a | 2011-08-31 00:02:21 +0530 | [diff] [blame] | 69 | 	bool is_mpuio; | 
| Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 70 | 	bool dbck_flag; | 
| Charulatha V | 0cde8d0 | 2011-05-05 20:15:16 +0530 | [diff] [blame] | 71 | 	bool loses_context; | 
| Jon Hunter | 352a2d5 | 2013-04-15 13:06:54 -0500 | [diff] [blame] | 72 | 	bool context_valid; | 
| Tony Lindgren | 5de62b8 | 2010-12-07 16:26:58 -0800 | [diff] [blame] | 73 | 	int stride; | 
| Kevin Hilman | d5f4624 | 2011-04-21 09:23:00 -0700 | [diff] [blame] | 74 | 	u32 width; | 
| Tarun Kanti DebBarma | 60a3437 | 2011-09-29 04:47:25 +0530 | [diff] [blame] | 75 | 	int context_loss_count; | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 76 | 	int power_mode; | 
 | 77 | 	bool workaround_enabled; | 
| Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 78 |  | 
 | 79 | 	void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable); | 
| Tarun Kanti DebBarma | 60a3437 | 2011-09-29 04:47:25 +0530 | [diff] [blame] | 80 | 	int (*get_context_loss_count)(struct device *dev); | 
| Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 81 |  | 
 | 82 | 	struct omap_gpio_reg_offs *regs; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 83 | }; | 
 | 84 |  | 
| Kevin Hilman | 129fd22 | 2011-04-22 07:59:07 -0700 | [diff] [blame] | 85 | #define GPIO_INDEX(bank, gpio) (gpio % bank->width) | 
 | 86 | #define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio)) | 
| Charulatha V | c8eef65 | 2011-05-02 15:21:42 +0530 | [diff] [blame] | 87 | #define GPIO_MOD_CTRL_BIT	BIT(0) | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 88 |  | 
| Benoit Cousson | 25db711 | 2012-02-23 21:50:10 +0100 | [diff] [blame] | 89 | static int irq_to_gpio(struct gpio_bank *bank, unsigned int gpio_irq) | 
 | 90 | { | 
| Jon Hunter | ede4d7a | 2013-03-01 11:22:47 -0600 | [diff] [blame] | 91 | 	return bank->chip.base + gpio_irq; | 
 | 92 | } | 
 | 93 |  | 
 | 94 | static int omap_gpio_to_irq(struct gpio_chip *chip, unsigned offset) | 
 | 95 | { | 
 | 96 | 	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip); | 
 | 97 |  | 
 | 98 | 	return irq_find_mapping(bank->domain, offset); | 
| Benoit Cousson | 25db711 | 2012-02-23 21:50:10 +0100 | [diff] [blame] | 99 | } | 
 | 100 |  | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 101 | static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input) | 
 | 102 | { | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 103 | 	void __iomem *reg = bank->base; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 104 | 	u32 l; | 
 | 105 |  | 
| Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 106 | 	reg += bank->regs->direction; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 107 | 	l = __raw_readl(reg); | 
 | 108 | 	if (is_input) | 
 | 109 | 		l |= 1 << gpio; | 
 | 110 | 	else | 
 | 111 | 		l &= ~(1 << gpio); | 
 | 112 | 	__raw_writel(l, reg); | 
| Tarun Kanti DebBarma | 41d87cb | 2011-11-15 12:52:38 +0530 | [diff] [blame] | 113 | 	bank->context.oe = l; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 114 | } | 
 | 115 |  | 
| Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 116 |  | 
 | 117 | /* set data out value using dedicate set/clear register */ | 
 | 118 | static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable) | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 119 | { | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 120 | 	void __iomem *reg = bank->base; | 
| Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 121 | 	u32 l = GPIO_BIT(bank, gpio); | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 122 |  | 
| Tarun Kanti DebBarma | 2c836f7 | 2012-03-02 12:52:52 +0530 | [diff] [blame] | 123 | 	if (enable) { | 
| Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 124 | 		reg += bank->regs->set_dataout; | 
| Tarun Kanti DebBarma | 2c836f7 | 2012-03-02 12:52:52 +0530 | [diff] [blame] | 125 | 		bank->context.dataout |= l; | 
 | 126 | 	} else { | 
| Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 127 | 		reg += bank->regs->clr_dataout; | 
| Tarun Kanti DebBarma | 2c836f7 | 2012-03-02 12:52:52 +0530 | [diff] [blame] | 128 | 		bank->context.dataout &= ~l; | 
 | 129 | 	} | 
| Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 130 |  | 
 | 131 | 	__raw_writel(l, reg); | 
 | 132 | } | 
 | 133 |  | 
 | 134 | /* set data out value using mask register */ | 
 | 135 | static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable) | 
 | 136 | { | 
 | 137 | 	void __iomem *reg = bank->base + bank->regs->dataout; | 
 | 138 | 	u32 gpio_bit = GPIO_BIT(bank, gpio); | 
 | 139 | 	u32 l; | 
 | 140 |  | 
 | 141 | 	l = __raw_readl(reg); | 
 | 142 | 	if (enable) | 
 | 143 | 		l |= gpio_bit; | 
 | 144 | 	else | 
 | 145 | 		l &= ~gpio_bit; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 146 | 	__raw_writel(l, reg); | 
| Tarun Kanti DebBarma | 41d87cb | 2011-11-15 12:52:38 +0530 | [diff] [blame] | 147 | 	bank->context.dataout = l; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 148 | } | 
 | 149 |  | 
| Tarun Kanti DebBarma | 7fcca71 | 2012-02-27 11:46:09 +0530 | [diff] [blame] | 150 | static int _get_gpio_datain(struct gpio_bank *bank, int offset) | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 151 | { | 
| Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 152 | 	void __iomem *reg = bank->base + bank->regs->datain; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 153 |  | 
| Tarun Kanti DebBarma | 7fcca71 | 2012-02-27 11:46:09 +0530 | [diff] [blame] | 154 | 	return (__raw_readl(reg) & (1 << offset)) != 0; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 155 | } | 
 | 156 |  | 
| Tarun Kanti DebBarma | 7fcca71 | 2012-02-27 11:46:09 +0530 | [diff] [blame] | 157 | static int _get_gpio_dataout(struct gpio_bank *bank, int offset) | 
| Roger Quadros | b37c45b | 2009-08-05 16:53:24 +0300 | [diff] [blame] | 158 | { | 
| Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 159 | 	void __iomem *reg = bank->base + bank->regs->dataout; | 
| Roger Quadros | b37c45b | 2009-08-05 16:53:24 +0300 | [diff] [blame] | 160 |  | 
| Tarun Kanti DebBarma | 7fcca71 | 2012-02-27 11:46:09 +0530 | [diff] [blame] | 161 | 	return (__raw_readl(reg) & (1 << offset)) != 0; | 
| Roger Quadros | b37c45b | 2009-08-05 16:53:24 +0300 | [diff] [blame] | 162 | } | 
 | 163 |  | 
| Kevin Hilman | ece9528 | 2011-07-12 08:18:15 -0700 | [diff] [blame] | 164 | static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set) | 
 | 165 | { | 
 | 166 | 	int l = __raw_readl(base + reg); | 
 | 167 |  | 
| Benoit Cousson | 862ff64 | 2012-02-01 15:58:56 +0100 | [diff] [blame] | 168 | 	if (set) | 
| Kevin Hilman | ece9528 | 2011-07-12 08:18:15 -0700 | [diff] [blame] | 169 | 		l |= mask; | 
 | 170 | 	else | 
 | 171 | 		l &= ~mask; | 
 | 172 |  | 
 | 173 | 	__raw_writel(l, base + reg); | 
 | 174 | } | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 175 |  | 
| Tarun Kanti DebBarma | 72f83af9 | 2011-11-24 03:03:28 +0530 | [diff] [blame] | 176 | static inline void _gpio_dbck_enable(struct gpio_bank *bank) | 
 | 177 | { | 
 | 178 | 	if (bank->dbck_enable_mask && !bank->dbck_enabled) { | 
 | 179 | 		clk_enable(bank->dbck); | 
 | 180 | 		bank->dbck_enabled = true; | 
| Grazvydas Ignotas | 9e303f2 | 2012-06-16 22:01:25 +0300 | [diff] [blame] | 181 |  | 
 | 182 | 		__raw_writel(bank->dbck_enable_mask, | 
 | 183 | 			     bank->base + bank->regs->debounce_en); | 
| Tarun Kanti DebBarma | 72f83af9 | 2011-11-24 03:03:28 +0530 | [diff] [blame] | 184 | 	} | 
 | 185 | } | 
 | 186 |  | 
 | 187 | static inline void _gpio_dbck_disable(struct gpio_bank *bank) | 
 | 188 | { | 
 | 189 | 	if (bank->dbck_enable_mask && bank->dbck_enabled) { | 
| Grazvydas Ignotas | 9e303f2 | 2012-06-16 22:01:25 +0300 | [diff] [blame] | 190 | 		/* | 
 | 191 | 		 * Disable debounce before cutting it's clock. If debounce is | 
 | 192 | 		 * enabled but the clock is not, GPIO module seems to be unable | 
 | 193 | 		 * to detect events and generate interrupts at least on OMAP3. | 
 | 194 | 		 */ | 
 | 195 | 		__raw_writel(0, bank->base + bank->regs->debounce_en); | 
 | 196 |  | 
| Tarun Kanti DebBarma | 72f83af9 | 2011-11-24 03:03:28 +0530 | [diff] [blame] | 197 | 		clk_disable(bank->dbck); | 
 | 198 | 		bank->dbck_enabled = false; | 
 | 199 | 	} | 
 | 200 | } | 
 | 201 |  | 
| Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 202 | /** | 
 | 203 |  * _set_gpio_debounce - low level gpio debounce time | 
 | 204 |  * @bank: the gpio bank we're acting upon | 
 | 205 |  * @gpio: the gpio number on this @gpio | 
 | 206 |  * @debounce: debounce time to use | 
 | 207 |  * | 
 | 208 |  * OMAP's debounce time is in 31us steps so we need | 
 | 209 |  * to convert and round up to the closest unit. | 
 | 210 |  */ | 
 | 211 | static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio, | 
 | 212 | 		unsigned debounce) | 
 | 213 | { | 
| Kevin Hilman | 9942da0 | 2011-04-22 12:02:05 -0700 | [diff] [blame] | 214 | 	void __iomem		*reg; | 
| Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 215 | 	u32			val; | 
 | 216 | 	u32			l; | 
 | 217 |  | 
| Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 218 | 	if (!bank->dbck_flag) | 
 | 219 | 		return; | 
 | 220 |  | 
| Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 221 | 	if (debounce < 32) | 
 | 222 | 		debounce = 0x01; | 
 | 223 | 	else if (debounce > 7936) | 
 | 224 | 		debounce = 0xff; | 
 | 225 | 	else | 
 | 226 | 		debounce = (debounce / 0x1f) - 1; | 
 | 227 |  | 
| Kevin Hilman | 129fd22 | 2011-04-22 07:59:07 -0700 | [diff] [blame] | 228 | 	l = GPIO_BIT(bank, gpio); | 
| Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 229 |  | 
| Tarun Kanti DebBarma | 6fd9c42 | 2011-11-24 03:58:54 +0530 | [diff] [blame] | 230 | 	clk_enable(bank->dbck); | 
| Kevin Hilman | 9942da0 | 2011-04-22 12:02:05 -0700 | [diff] [blame] | 231 | 	reg = bank->base + bank->regs->debounce; | 
| Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 232 | 	__raw_writel(debounce, reg); | 
 | 233 |  | 
| Kevin Hilman | 9942da0 | 2011-04-22 12:02:05 -0700 | [diff] [blame] | 234 | 	reg = bank->base + bank->regs->debounce_en; | 
| Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 235 | 	val = __raw_readl(reg); | 
 | 236 |  | 
| Tarun Kanti DebBarma | 6fd9c42 | 2011-11-24 03:58:54 +0530 | [diff] [blame] | 237 | 	if (debounce) | 
| Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 238 | 		val |= l; | 
| Tarun Kanti DebBarma | 6fd9c42 | 2011-11-24 03:58:54 +0530 | [diff] [blame] | 239 | 	else | 
| Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 240 | 		val &= ~l; | 
| Kevin Hilman | f7ec0b0 | 2010-06-09 13:53:07 +0300 | [diff] [blame] | 241 | 	bank->dbck_enable_mask = val; | 
| Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 242 |  | 
 | 243 | 	__raw_writel(val, reg); | 
| Tarun Kanti DebBarma | 6fd9c42 | 2011-11-24 03:58:54 +0530 | [diff] [blame] | 244 | 	clk_disable(bank->dbck); | 
 | 245 | 	/* | 
 | 246 | 	 * Enable debounce clock per module. | 
 | 247 | 	 * This call is mandatory because in omap_gpio_request() when | 
 | 248 | 	 * *_runtime_get_sync() is called,  _gpio_dbck_enable() within | 
 | 249 | 	 * runtime callbck fails to turn on dbck because dbck_enable_mask | 
 | 250 | 	 * used within _gpio_dbck_enable() is still not initialized at | 
 | 251 | 	 * that point. Therefore we have to enable dbck here. | 
 | 252 | 	 */ | 
 | 253 | 	_gpio_dbck_enable(bank); | 
| Nishanth Menon | ae54735 | 2011-09-09 19:08:58 +0530 | [diff] [blame] | 254 | 	if (bank->dbck_enable_mask) { | 
 | 255 | 		bank->context.debounce = debounce; | 
 | 256 | 		bank->context.debounce_en = val; | 
 | 257 | 	} | 
| Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 258 | } | 
 | 259 |  | 
| Jon Hunter | c9c55d9 | 2012-10-26 14:26:04 -0500 | [diff] [blame] | 260 | /** | 
 | 261 |  * _clear_gpio_debounce - clear debounce settings for a gpio | 
 | 262 |  * @bank: the gpio bank we're acting upon | 
 | 263 |  * @gpio: the gpio number on this @gpio | 
 | 264 |  * | 
 | 265 |  * If a gpio is using debounce, then clear the debounce enable bit and if | 
 | 266 |  * this is the only gpio in this bank using debounce, then clear the debounce | 
 | 267 |  * time too. The debounce clock will also be disabled when calling this function | 
 | 268 |  * if this is the only gpio in the bank using debounce. | 
 | 269 |  */ | 
 | 270 | static void _clear_gpio_debounce(struct gpio_bank *bank, unsigned gpio) | 
 | 271 | { | 
 | 272 | 	u32 gpio_bit = GPIO_BIT(bank, gpio); | 
 | 273 |  | 
 | 274 | 	if (!bank->dbck_flag) | 
 | 275 | 		return; | 
 | 276 |  | 
 | 277 | 	if (!(bank->dbck_enable_mask & gpio_bit)) | 
 | 278 | 		return; | 
 | 279 |  | 
 | 280 | 	bank->dbck_enable_mask &= ~gpio_bit; | 
 | 281 | 	bank->context.debounce_en &= ~gpio_bit; | 
 | 282 | 	__raw_writel(bank->context.debounce_en, | 
 | 283 | 		     bank->base + bank->regs->debounce_en); | 
 | 284 |  | 
 | 285 | 	if (!bank->dbck_enable_mask) { | 
 | 286 | 		bank->context.debounce = 0; | 
 | 287 | 		__raw_writel(bank->context.debounce, bank->base + | 
 | 288 | 			     bank->regs->debounce); | 
 | 289 | 		clk_disable(bank->dbck); | 
 | 290 | 		bank->dbck_enabled = false; | 
 | 291 | 	} | 
 | 292 | } | 
 | 293 |  | 
| Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 294 | static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio, | 
| Tarun Kanti DebBarma | 00ece7e | 2011-11-25 15:41:06 +0530 | [diff] [blame] | 295 | 						unsigned trigger) | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 296 | { | 
| Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 297 | 	void __iomem *base = bank->base; | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 298 | 	u32 gpio_bit = 1 << gpio; | 
 | 299 |  | 
| Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 300 | 	_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit, | 
 | 301 | 		  trigger & IRQ_TYPE_LEVEL_LOW); | 
 | 302 | 	_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit, | 
 | 303 | 		  trigger & IRQ_TYPE_LEVEL_HIGH); | 
 | 304 | 	_gpio_rmw(base, bank->regs->risingdetect, gpio_bit, | 
 | 305 | 		  trigger & IRQ_TYPE_EDGE_RISING); | 
 | 306 | 	_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit, | 
 | 307 | 		  trigger & IRQ_TYPE_EDGE_FALLING); | 
 | 308 |  | 
| Tarun Kanti DebBarma | 41d87cb | 2011-11-15 12:52:38 +0530 | [diff] [blame] | 309 | 	bank->context.leveldetect0 = | 
 | 310 | 			__raw_readl(bank->base + bank->regs->leveldetect0); | 
 | 311 | 	bank->context.leveldetect1 = | 
 | 312 | 			__raw_readl(bank->base + bank->regs->leveldetect1); | 
 | 313 | 	bank->context.risingdetect = | 
 | 314 | 			__raw_readl(bank->base + bank->regs->risingdetect); | 
 | 315 | 	bank->context.fallingdetect = | 
 | 316 | 			__raw_readl(bank->base + bank->regs->fallingdetect); | 
 | 317 |  | 
 | 318 | 	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) { | 
| Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 319 | 		_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0); | 
| Tarun Kanti DebBarma | 41d87cb | 2011-11-15 12:52:38 +0530 | [diff] [blame] | 320 | 		bank->context.wake_en = | 
 | 321 | 			__raw_readl(bank->base + bank->regs->wkup_en); | 
 | 322 | 	} | 
| Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 323 |  | 
| Ambresh K | 55b220c | 2011-06-15 13:40:45 -0700 | [diff] [blame] | 324 | 	/* This part needs to be executed always for OMAP{34xx, 44xx} */ | 
| Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 325 | 	if (!bank->regs->irqctrl) { | 
 | 326 | 		/* On omap24xx proceed only when valid GPIO bit is set */ | 
 | 327 | 		if (bank->non_wakeup_gpios) { | 
 | 328 | 			if (!(bank->non_wakeup_gpios & gpio_bit)) | 
 | 329 | 				goto exit; | 
 | 330 | 		} | 
 | 331 |  | 
| Chunqiu Wang | 699117a | 2009-06-24 17:13:39 +0000 | [diff] [blame] | 332 | 		/* | 
 | 333 | 		 * Log the edge gpio and manually trigger the IRQ | 
 | 334 | 		 * after resume if the input level changes | 
 | 335 | 		 * to avoid irq lost during PER RET/OFF mode | 
 | 336 | 		 * Applies for omap2 non-wakeup gpio and all omap3 gpios | 
 | 337 | 		 */ | 
 | 338 | 		if (trigger & IRQ_TYPE_EDGE_BOTH) | 
| Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 339 | 			bank->enabled_non_wakeup_gpios |= gpio_bit; | 
 | 340 | 		else | 
 | 341 | 			bank->enabled_non_wakeup_gpios &= ~gpio_bit; | 
 | 342 | 	} | 
| Kevin Hilman | 5eb3bb9 | 2007-05-05 11:40:29 -0700 | [diff] [blame] | 343 |  | 
| Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 344 | exit: | 
| Tarun Kanti DebBarma | 9ea14d8 | 2011-08-30 15:05:44 +0530 | [diff] [blame] | 345 | 	bank->level_mask = | 
 | 346 | 		__raw_readl(bank->base + bank->regs->leveldetect0) | | 
 | 347 | 		__raw_readl(bank->base + bank->regs->leveldetect1); | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 348 | } | 
 | 349 |  | 
| Uwe Kleine-König | 9198bcd | 2010-01-29 14:20:05 -0800 | [diff] [blame] | 350 | #ifdef CONFIG_ARCH_OMAP1 | 
| Cory Maccarrone | 4318f36 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 351 | /* | 
 | 352 |  * This only applies to chips that can't do both rising and falling edge | 
 | 353 |  * detection at once.  For all other chips, this function is a noop. | 
 | 354 |  */ | 
 | 355 | static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) | 
 | 356 | { | 
 | 357 | 	void __iomem *reg = bank->base; | 
 | 358 | 	u32 l = 0; | 
 | 359 |  | 
| Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 360 | 	if (!bank->regs->irqctrl) | 
| Cory Maccarrone | 4318f36 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 361 | 		return; | 
| Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 362 |  | 
 | 363 | 	reg += bank->regs->irqctrl; | 
| Cory Maccarrone | 4318f36 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 364 |  | 
 | 365 | 	l = __raw_readl(reg); | 
 | 366 | 	if ((l >> gpio) & 1) | 
 | 367 | 		l &= ~(1 << gpio); | 
 | 368 | 	else | 
 | 369 | 		l |= 1 << gpio; | 
 | 370 |  | 
 | 371 | 	__raw_writel(l, reg); | 
 | 372 | } | 
| Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 373 | #else | 
 | 374 | static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {} | 
| Uwe Kleine-König | 9198bcd | 2010-01-29 14:20:05 -0800 | [diff] [blame] | 375 | #endif | 
| Cory Maccarrone | 4318f36 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 376 |  | 
| Tarun Kanti DebBarma | 00ece7e | 2011-11-25 15:41:06 +0530 | [diff] [blame] | 377 | static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, | 
 | 378 | 							unsigned trigger) | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 379 | { | 
 | 380 | 	void __iomem *reg = bank->base; | 
| Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 381 | 	void __iomem *base = bank->base; | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 382 | 	u32 l = 0; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 383 |  | 
| Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 384 | 	if (bank->regs->leveldetect0 && bank->regs->wkup_en) { | 
 | 385 | 		set_gpio_trigger(bank, gpio, trigger); | 
 | 386 | 	} else if (bank->regs->irqctrl) { | 
 | 387 | 		reg += bank->regs->irqctrl; | 
 | 388 |  | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 389 | 		l = __raw_readl(reg); | 
| Janusz Krzysztofik | 2950157 | 2010-04-05 11:38:06 +0000 | [diff] [blame] | 390 | 		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) | 
| Cory Maccarrone | 4318f36 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 391 | 			bank->toggle_mask |= 1 << gpio; | 
| Dmitry Baryshkov | 6cab486 | 2008-07-27 04:23:31 +0100 | [diff] [blame] | 392 | 		if (trigger & IRQ_TYPE_EDGE_RISING) | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 393 | 			l |= 1 << gpio; | 
| Dmitry Baryshkov | 6cab486 | 2008-07-27 04:23:31 +0100 | [diff] [blame] | 394 | 		else if (trigger & IRQ_TYPE_EDGE_FALLING) | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 395 | 			l &= ~(1 << gpio); | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 396 | 		else | 
| Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 397 | 			return -EINVAL; | 
 | 398 |  | 
 | 399 | 		__raw_writel(l, reg); | 
 | 400 | 	} else if (bank->regs->edgectrl1) { | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 401 | 		if (gpio & 0x08) | 
| Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 402 | 			reg += bank->regs->edgectrl2; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 403 | 		else | 
| Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 404 | 			reg += bank->regs->edgectrl1; | 
 | 405 |  | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 406 | 		gpio &= 0x07; | 
 | 407 | 		l = __raw_readl(reg); | 
 | 408 | 		l &= ~(3 << (gpio << 1)); | 
| Dmitry Baryshkov | 6cab486 | 2008-07-27 04:23:31 +0100 | [diff] [blame] | 409 | 		if (trigger & IRQ_TYPE_EDGE_RISING) | 
| Tony Lindgren | 6e60e79 | 2006-04-02 17:46:23 +0100 | [diff] [blame] | 410 | 			l |= 2 << (gpio << 1); | 
| Dmitry Baryshkov | 6cab486 | 2008-07-27 04:23:31 +0100 | [diff] [blame] | 411 | 		if (trigger & IRQ_TYPE_EDGE_FALLING) | 
| Tony Lindgren | 6e60e79 | 2006-04-02 17:46:23 +0100 | [diff] [blame] | 412 | 			l |= 1 << (gpio << 1); | 
| Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 413 |  | 
 | 414 | 		/* Enable wake-up during idle for dynamic tick */ | 
 | 415 | 		_gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger); | 
| Tarun Kanti DebBarma | 41d87cb | 2011-11-15 12:52:38 +0530 | [diff] [blame] | 416 | 		bank->context.wake_en = | 
 | 417 | 			__raw_readl(bank->base + bank->regs->wkup_en); | 
| Tarun Kanti DebBarma | 5e571f3 | 2011-09-13 15:02:14 +0530 | [diff] [blame] | 418 | 		__raw_writel(l, reg); | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 419 | 	} | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 420 | 	return 0; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 421 | } | 
 | 422 |  | 
| Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 423 | static int gpio_irq_type(struct irq_data *d, unsigned type) | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 424 | { | 
| Benoit Cousson | 25db711 | 2012-02-23 21:50:10 +0100 | [diff] [blame] | 425 | 	struct gpio_bank *bank = irq_data_get_irq_chip_data(d); | 
| Tony Lindgren | 4b25408 | 2012-08-30 15:37:24 -0700 | [diff] [blame] | 426 | 	unsigned gpio = 0; | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 427 | 	int retval; | 
| David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 428 | 	unsigned long flags; | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 429 |  | 
| Jon Hunter | 8d4c277 | 2013-03-01 11:22:48 -0600 | [diff] [blame] | 430 | 	if (WARN_ON(!bank->mod_usage)) | 
 | 431 | 		return -EINVAL; | 
 | 432 |  | 
| Tony Lindgren | 4b25408 | 2012-08-30 15:37:24 -0700 | [diff] [blame] | 433 | #ifdef CONFIG_ARCH_OMAP1 | 
 | 434 | 	if (d->irq > IH_MPUIO_BASE) | 
| Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 435 | 		gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE); | 
| Tony Lindgren | 4b25408 | 2012-08-30 15:37:24 -0700 | [diff] [blame] | 436 | #endif | 
 | 437 |  | 
 | 438 | 	if (!gpio) | 
| Jon Hunter | ede4d7a | 2013-03-01 11:22:47 -0600 | [diff] [blame] | 439 | 		gpio = irq_to_gpio(bank, d->hwirq); | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 440 |  | 
| David Brownell | e5c56ed | 2006-12-06 17:13:59 -0800 | [diff] [blame] | 441 | 	if (type & ~IRQ_TYPE_SENSE_MASK) | 
| Tony Lindgren | 6e60e79 | 2006-04-02 17:46:23 +0100 | [diff] [blame] | 442 | 		return -EINVAL; | 
| David Brownell | e5c56ed | 2006-12-06 17:13:59 -0800 | [diff] [blame] | 443 |  | 
| Tarun Kanti DebBarma | 9ea14d8 | 2011-08-30 15:05:44 +0530 | [diff] [blame] | 444 | 	if (!bank->regs->leveldetect0 && | 
 | 445 | 		(type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH))) | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 446 | 		return -EINVAL; | 
 | 447 |  | 
| David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 448 | 	spin_lock_irqsave(&bank->lock, flags); | 
| Kevin Hilman | 129fd22 | 2011-04-22 07:59:07 -0700 | [diff] [blame] | 449 | 	retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type); | 
| David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 450 | 	spin_unlock_irqrestore(&bank->lock, flags); | 
| Kevin Hilman | 672e302 | 2008-01-16 21:56:16 -0800 | [diff] [blame] | 451 |  | 
 | 452 | 	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH)) | 
| Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 453 | 		__irq_set_handler_locked(d->irq, handle_level_irq); | 
| Kevin Hilman | 672e302 | 2008-01-16 21:56:16 -0800 | [diff] [blame] | 454 | 	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING)) | 
| Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 455 | 		__irq_set_handler_locked(d->irq, handle_edge_irq); | 
| Kevin Hilman | 672e302 | 2008-01-16 21:56:16 -0800 | [diff] [blame] | 456 |  | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 457 | 	return retval; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 458 | } | 
 | 459 |  | 
 | 460 | static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask) | 
 | 461 | { | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 462 | 	void __iomem *reg = bank->base; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 463 |  | 
| Kevin Hilman | eef4bec | 2011-04-21 09:17:35 -0700 | [diff] [blame] | 464 | 	reg += bank->regs->irqstatus; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 465 | 	__raw_writel(gpio_mask, reg); | 
| Hiroshi DOYU | bee7930 | 2006-09-25 12:41:46 +0300 | [diff] [blame] | 466 |  | 
 | 467 | 	/* Workaround for clearing DSP GPIO interrupts to allow retention */ | 
| Kevin Hilman | eef4bec | 2011-04-21 09:17:35 -0700 | [diff] [blame] | 468 | 	if (bank->regs->irqstatus2) { | 
 | 469 | 		reg = bank->base + bank->regs->irqstatus2; | 
| Roger Quadros | bedfd15 | 2009-04-23 11:10:50 -0700 | [diff] [blame] | 470 | 		__raw_writel(gpio_mask, reg); | 
| Kevin Hilman | eef4bec | 2011-04-21 09:17:35 -0700 | [diff] [blame] | 471 | 	} | 
| Roger Quadros | bedfd15 | 2009-04-23 11:10:50 -0700 | [diff] [blame] | 472 |  | 
 | 473 | 	/* Flush posted write for the irq status to avoid spurious interrupts */ | 
 | 474 | 	__raw_readl(reg); | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 475 | } | 
 | 476 |  | 
 | 477 | static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio) | 
 | 478 | { | 
| Kevin Hilman | 129fd22 | 2011-04-22 07:59:07 -0700 | [diff] [blame] | 479 | 	_clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio)); | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 480 | } | 
 | 481 |  | 
| Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 482 | static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank) | 
 | 483 | { | 
 | 484 | 	void __iomem *reg = bank->base; | 
| Imre Deak | 99c4770 | 2006-06-26 16:16:07 -0700 | [diff] [blame] | 485 | 	u32 l; | 
| Kevin Hilman | c390aad0 | 2011-04-21 09:33:36 -0700 | [diff] [blame] | 486 | 	u32 mask = (1 << bank->width) - 1; | 
| Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 487 |  | 
| Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 488 | 	reg += bank->regs->irqenable; | 
| Imre Deak | 99c4770 | 2006-06-26 16:16:07 -0700 | [diff] [blame] | 489 | 	l = __raw_readl(reg); | 
| Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 490 | 	if (bank->regs->irqenable_inv) | 
| Imre Deak | 99c4770 | 2006-06-26 16:16:07 -0700 | [diff] [blame] | 491 | 		l = ~l; | 
 | 492 | 	l &= mask; | 
 | 493 | 	return l; | 
| Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 494 | } | 
 | 495 |  | 
| Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 496 | static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask) | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 497 | { | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 498 | 	void __iomem *reg = bank->base; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 499 | 	u32 l; | 
 | 500 |  | 
| Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 501 | 	if (bank->regs->set_irqenable) { | 
 | 502 | 		reg += bank->regs->set_irqenable; | 
 | 503 | 		l = gpio_mask; | 
| Tarun Kanti DebBarma | 2a900eb | 2012-03-06 12:08:16 +0530 | [diff] [blame] | 504 | 		bank->context.irqenable1 |= gpio_mask; | 
| Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 505 | 	} else { | 
 | 506 | 		reg += bank->regs->irqenable; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 507 | 		l = __raw_readl(reg); | 
| Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 508 | 		if (bank->regs->irqenable_inv) | 
 | 509 | 			l &= ~gpio_mask; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 510 | 		else | 
 | 511 | 			l |= gpio_mask; | 
| Tarun Kanti DebBarma | 2a900eb | 2012-03-06 12:08:16 +0530 | [diff] [blame] | 512 | 		bank->context.irqenable1 = l; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 513 | 	} | 
| Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 514 |  | 
 | 515 | 	__raw_writel(l, reg); | 
 | 516 | } | 
 | 517 |  | 
 | 518 | static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask) | 
 | 519 | { | 
 | 520 | 	void __iomem *reg = bank->base; | 
 | 521 | 	u32 l; | 
 | 522 |  | 
 | 523 | 	if (bank->regs->clr_irqenable) { | 
 | 524 | 		reg += bank->regs->clr_irqenable; | 
 | 525 | 		l = gpio_mask; | 
| Tarun Kanti DebBarma | 2a900eb | 2012-03-06 12:08:16 +0530 | [diff] [blame] | 526 | 		bank->context.irqenable1 &= ~gpio_mask; | 
| Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 527 | 	} else { | 
 | 528 | 		reg += bank->regs->irqenable; | 
 | 529 | 		l = __raw_readl(reg); | 
 | 530 | 		if (bank->regs->irqenable_inv) | 
 | 531 | 			l |= gpio_mask; | 
 | 532 | 		else | 
 | 533 | 			l &= ~gpio_mask; | 
| Tarun Kanti DebBarma | 2a900eb | 2012-03-06 12:08:16 +0530 | [diff] [blame] | 534 | 		bank->context.irqenable1 = l; | 
| Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 535 | 	} | 
 | 536 |  | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 537 | 	__raw_writel(l, reg); | 
 | 538 | } | 
 | 539 |  | 
 | 540 | static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable) | 
 | 541 | { | 
| Tarun Kanti DebBarma | 8276536c | 2011-11-25 15:27:37 +0530 | [diff] [blame] | 542 | 	if (enable) | 
 | 543 | 		_enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio)); | 
 | 544 | 	else | 
 | 545 | 		_disable_gpio_irqbank(bank, GPIO_BIT(bank, gpio)); | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 546 | } | 
 | 547 |  | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 548 | /* | 
 | 549 |  * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register. | 
 | 550 |  * 1510 does not seem to have a wake-up register. If JTAG is connected | 
 | 551 |  * to the target, system will wake up always on GPIO events. While | 
 | 552 |  * system is running all registered GPIO interrupts need to have wake-up | 
 | 553 |  * enabled. When system is suspended, only selected GPIO interrupts need | 
 | 554 |  * to have wake-up enabled. | 
 | 555 |  */ | 
 | 556 | static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable) | 
 | 557 | { | 
| Kevin Hilman | f64ad1a | 2011-04-22 09:45:27 -0700 | [diff] [blame] | 558 | 	u32 gpio_bit = GPIO_BIT(bank, gpio); | 
 | 559 | 	unsigned long flags; | 
| David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 560 |  | 
| Kevin Hilman | f64ad1a | 2011-04-22 09:45:27 -0700 | [diff] [blame] | 561 | 	if (bank->non_wakeup_gpios & gpio_bit) { | 
| Benoit Cousson | 862ff64 | 2012-02-01 15:58:56 +0100 | [diff] [blame] | 562 | 		dev_err(bank->dev, | 
| Kevin Hilman | f64ad1a | 2011-04-22 09:45:27 -0700 | [diff] [blame] | 563 | 			"Unable to modify wakeup on non-wakeup GPIO%d\n", gpio); | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 564 | 		return -EINVAL; | 
 | 565 | 	} | 
| Kevin Hilman | f64ad1a | 2011-04-22 09:45:27 -0700 | [diff] [blame] | 566 |  | 
 | 567 | 	spin_lock_irqsave(&bank->lock, flags); | 
 | 568 | 	if (enable) | 
| Tarun Kanti DebBarma | 0aa2727 | 2012-04-27 19:43:33 +0530 | [diff] [blame] | 569 | 		bank->context.wake_en |= gpio_bit; | 
| Kevin Hilman | f64ad1a | 2011-04-22 09:45:27 -0700 | [diff] [blame] | 570 | 	else | 
| Tarun Kanti DebBarma | 0aa2727 | 2012-04-27 19:43:33 +0530 | [diff] [blame] | 571 | 		bank->context.wake_en &= ~gpio_bit; | 
| Kevin Hilman | f64ad1a | 2011-04-22 09:45:27 -0700 | [diff] [blame] | 572 |  | 
| Tarun Kanti DebBarma | 0aa2727 | 2012-04-27 19:43:33 +0530 | [diff] [blame] | 573 | 	__raw_writel(bank->context.wake_en, bank->base + bank->regs->wkup_en); | 
| Kevin Hilman | f64ad1a | 2011-04-22 09:45:27 -0700 | [diff] [blame] | 574 | 	spin_unlock_irqrestore(&bank->lock, flags); | 
 | 575 |  | 
 | 576 | 	return 0; | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 577 | } | 
 | 578 |  | 
| Tony Lindgren | 4196dd6 | 2006-09-25 12:41:38 +0300 | [diff] [blame] | 579 | static void _reset_gpio(struct gpio_bank *bank, int gpio) | 
 | 580 | { | 
| Kevin Hilman | 129fd22 | 2011-04-22 07:59:07 -0700 | [diff] [blame] | 581 | 	_set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1); | 
| Tony Lindgren | 4196dd6 | 2006-09-25 12:41:38 +0300 | [diff] [blame] | 582 | 	_set_gpio_irqenable(bank, gpio, 0); | 
 | 583 | 	_clear_gpio_irqstatus(bank, gpio); | 
| Kevin Hilman | 129fd22 | 2011-04-22 07:59:07 -0700 | [diff] [blame] | 584 | 	_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE); | 
| Jon Hunter | c9c55d9 | 2012-10-26 14:26:04 -0500 | [diff] [blame] | 585 | 	_clear_gpio_debounce(bank, gpio); | 
| Tony Lindgren | 4196dd6 | 2006-09-25 12:41:38 +0300 | [diff] [blame] | 586 | } | 
 | 587 |  | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 588 | /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */ | 
| Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 589 | static int gpio_wake_enable(struct irq_data *d, unsigned int enable) | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 590 | { | 
| Benoit Cousson | 25db711 | 2012-02-23 21:50:10 +0100 | [diff] [blame] | 591 | 	struct gpio_bank *bank = irq_data_get_irq_chip_data(d); | 
| Jon Hunter | ede4d7a | 2013-03-01 11:22:47 -0600 | [diff] [blame] | 592 | 	unsigned int gpio = irq_to_gpio(bank, d->hwirq); | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 593 |  | 
| Benoit Cousson | 25db711 | 2012-02-23 21:50:10 +0100 | [diff] [blame] | 594 | 	return _set_gpio_wakeup(bank, gpio, enable); | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 595 | } | 
 | 596 |  | 
| Jarkko Nikula | 3ff164e | 2008-12-10 17:35:27 -0800 | [diff] [blame] | 597 | static int omap_gpio_request(struct gpio_chip *chip, unsigned offset) | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 598 | { | 
| Jarkko Nikula | 3ff164e | 2008-12-10 17:35:27 -0800 | [diff] [blame] | 599 | 	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip); | 
| David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 600 | 	unsigned long flags; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 601 |  | 
| Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 602 | 	/* | 
 | 603 | 	 * If this is the first gpio_request for the bank, | 
 | 604 | 	 * enable the bank module. | 
 | 605 | 	 */ | 
 | 606 | 	if (!bank->mod_usage) | 
 | 607 | 		pm_runtime_get_sync(bank->dev); | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 608 |  | 
| Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 609 | 	spin_lock_irqsave(&bank->lock, flags); | 
| Tony Lindgren | 4196dd6 | 2006-09-25 12:41:38 +0300 | [diff] [blame] | 610 | 	/* Set trigger to none. You need to enable the desired trigger with | 
 | 611 | 	 * request_irq() or set_irq_type(). | 
 | 612 | 	 */ | 
| Jarkko Nikula | 3ff164e | 2008-12-10 17:35:27 -0800 | [diff] [blame] | 613 | 	_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE); | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 614 |  | 
| Charulatha V | fad96ea | 2011-05-25 11:23:50 +0530 | [diff] [blame] | 615 | 	if (bank->regs->pinctrl) { | 
 | 616 | 		void __iomem *reg = bank->base + bank->regs->pinctrl; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 617 |  | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 618 | 		/* Claim the pin for MPU */ | 
| Jarkko Nikula | 3ff164e | 2008-12-10 17:35:27 -0800 | [diff] [blame] | 619 | 		__raw_writel(__raw_readl(reg) | (1 << offset), reg); | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 620 | 	} | 
| Charulatha V | fad96ea | 2011-05-25 11:23:50 +0530 | [diff] [blame] | 621 |  | 
| Charulatha V | c8eef65 | 2011-05-02 15:21:42 +0530 | [diff] [blame] | 622 | 	if (bank->regs->ctrl && !bank->mod_usage) { | 
 | 623 | 		void __iomem *reg = bank->base + bank->regs->ctrl; | 
 | 624 | 		u32 ctrl; | 
| Charulatha V | 9f09686 | 2010-05-14 12:05:27 -0700 | [diff] [blame] | 625 |  | 
| Charulatha V | c8eef65 | 2011-05-02 15:21:42 +0530 | [diff] [blame] | 626 | 		ctrl = __raw_readl(reg); | 
 | 627 | 		/* Module is enabled, clocks are not gated */ | 
 | 628 | 		ctrl &= ~GPIO_MOD_CTRL_BIT; | 
 | 629 | 		__raw_writel(ctrl, reg); | 
| Tarun Kanti DebBarma | 41d87cb | 2011-11-15 12:52:38 +0530 | [diff] [blame] | 630 | 		bank->context.ctrl = ctrl; | 
| Charulatha V | 058af1e | 2009-11-22 10:11:25 -0800 | [diff] [blame] | 631 | 	} | 
| Charulatha V | c8eef65 | 2011-05-02 15:21:42 +0530 | [diff] [blame] | 632 |  | 
 | 633 | 	bank->mod_usage |= 1 << offset; | 
 | 634 |  | 
| David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 635 | 	spin_unlock_irqrestore(&bank->lock, flags); | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 636 |  | 
 | 637 | 	return 0; | 
 | 638 | } | 
 | 639 |  | 
| Jarkko Nikula | 3ff164e | 2008-12-10 17:35:27 -0800 | [diff] [blame] | 640 | static void omap_gpio_free(struct gpio_chip *chip, unsigned offset) | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 641 | { | 
| Jarkko Nikula | 3ff164e | 2008-12-10 17:35:27 -0800 | [diff] [blame] | 642 | 	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip); | 
| Tarun Kanti DebBarma | 6ed87c5 | 2011-09-13 14:41:44 +0530 | [diff] [blame] | 643 | 	void __iomem *base = bank->base; | 
| David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 644 | 	unsigned long flags; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 645 |  | 
| David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 646 | 	spin_lock_irqsave(&bank->lock, flags); | 
| Tarun Kanti DebBarma | 6ed87c5 | 2011-09-13 14:41:44 +0530 | [diff] [blame] | 647 |  | 
| Tarun Kanti DebBarma | 41d87cb | 2011-11-15 12:52:38 +0530 | [diff] [blame] | 648 | 	if (bank->regs->wkup_en) { | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 649 | 		/* Disable wake-up during idle for dynamic tick */ | 
| Tarun Kanti DebBarma | 6ed87c5 | 2011-09-13 14:41:44 +0530 | [diff] [blame] | 650 | 		_gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0); | 
| Tarun Kanti DebBarma | 41d87cb | 2011-11-15 12:52:38 +0530 | [diff] [blame] | 651 | 		bank->context.wake_en = | 
 | 652 | 			__raw_readl(bank->base + bank->regs->wkup_en); | 
 | 653 | 	} | 
| Tarun Kanti DebBarma | 6ed87c5 | 2011-09-13 14:41:44 +0530 | [diff] [blame] | 654 |  | 
| Charulatha V | c8eef65 | 2011-05-02 15:21:42 +0530 | [diff] [blame] | 655 | 	bank->mod_usage &= ~(1 << offset); | 
| Charulatha V | 9f09686 | 2010-05-14 12:05:27 -0700 | [diff] [blame] | 656 |  | 
| Charulatha V | c8eef65 | 2011-05-02 15:21:42 +0530 | [diff] [blame] | 657 | 	if (bank->regs->ctrl && !bank->mod_usage) { | 
 | 658 | 		void __iomem *reg = bank->base + bank->regs->ctrl; | 
 | 659 | 		u32 ctrl; | 
 | 660 |  | 
 | 661 | 		ctrl = __raw_readl(reg); | 
 | 662 | 		/* Module is disabled, clocks are gated */ | 
 | 663 | 		ctrl |= GPIO_MOD_CTRL_BIT; | 
 | 664 | 		__raw_writel(ctrl, reg); | 
| Tarun Kanti DebBarma | 41d87cb | 2011-11-15 12:52:38 +0530 | [diff] [blame] | 665 | 		bank->context.ctrl = ctrl; | 
| Charulatha V | 058af1e | 2009-11-22 10:11:25 -0800 | [diff] [blame] | 666 | 	} | 
| Charulatha V | c8eef65 | 2011-05-02 15:21:42 +0530 | [diff] [blame] | 667 |  | 
| Jarkko Nikula | 3ff164e | 2008-12-10 17:35:27 -0800 | [diff] [blame] | 668 | 	_reset_gpio(bank, bank->chip.base + offset); | 
| David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 669 | 	spin_unlock_irqrestore(&bank->lock, flags); | 
| Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 670 |  | 
 | 671 | 	/* | 
 | 672 | 	 * If this is the last gpio to be freed in the bank, | 
 | 673 | 	 * disable the bank module. | 
 | 674 | 	 */ | 
 | 675 | 	if (!bank->mod_usage) | 
 | 676 | 		pm_runtime_put(bank->dev); | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 677 | } | 
 | 678 |  | 
 | 679 | /* | 
 | 680 |  * We need to unmask the GPIO bank interrupt as soon as possible to | 
 | 681 |  * avoid missing GPIO interrupts for other lines in the bank. | 
 | 682 |  * Then we need to mask-read-clear-unmask the triggered GPIO lines | 
 | 683 |  * in the bank to avoid missing nested interrupts for a GPIO line. | 
 | 684 |  * If we wait to unmask individual GPIO lines in the bank after the | 
 | 685 |  * line's interrupt handler has been run, we may miss some nested | 
 | 686 |  * interrupts. | 
 | 687 |  */ | 
| Russell King | 10dd5ce | 2006-11-23 11:41:32 +0000 | [diff] [blame] | 688 | static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc) | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 689 | { | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 690 | 	void __iomem *isr_reg = NULL; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 691 | 	u32 isr; | 
| Jon Hunter | 3513cde | 2013-04-04 15:16:14 -0500 | [diff] [blame] | 692 | 	unsigned int bit; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 693 | 	struct gpio_bank *bank; | 
| Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 694 | 	int unmasked = 0; | 
| Will Deacon | ee14418 | 2011-02-21 13:46:08 +0000 | [diff] [blame] | 695 | 	struct irq_chip *chip = irq_desc_get_chip(desc); | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 696 |  | 
| Will Deacon | ee14418 | 2011-02-21 13:46:08 +0000 | [diff] [blame] | 697 | 	chained_irq_enter(chip, desc); | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 698 |  | 
| Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 699 | 	bank = irq_get_handler_data(irq); | 
| Kevin Hilman | eef4bec | 2011-04-21 09:17:35 -0700 | [diff] [blame] | 700 | 	isr_reg = bank->base + bank->regs->irqstatus; | 
| Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 701 | 	pm_runtime_get_sync(bank->dev); | 
| Evgeny Kuznetsov | b1cc4c5 | 2010-12-07 16:25:40 -0800 | [diff] [blame] | 702 |  | 
 | 703 | 	if (WARN_ON(!isr_reg)) | 
 | 704 | 		goto exit; | 
 | 705 |  | 
| Laurent Navet | e83507b | 2013-03-20 13:15:57 +0100 | [diff] [blame] | 706 | 	while (1) { | 
| Tony Lindgren | 6e60e79 | 2006-04-02 17:46:23 +0100 | [diff] [blame] | 707 | 		u32 isr_saved, level_mask = 0; | 
| Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 708 | 		u32 enabled; | 
| Tony Lindgren | 6e60e79 | 2006-04-02 17:46:23 +0100 | [diff] [blame] | 709 |  | 
| Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 710 | 		enabled = _get_gpio_irqbank_mask(bank); | 
 | 711 | 		isr_saved = isr = __raw_readl(isr_reg) & enabled; | 
| Tony Lindgren | 6e60e79 | 2006-04-02 17:46:23 +0100 | [diff] [blame] | 712 |  | 
| Tarun Kanti DebBarma | 9ea14d8 | 2011-08-30 15:05:44 +0530 | [diff] [blame] | 713 | 		if (bank->level_mask) | 
| Kevin Hilman | b144ff6 | 2008-01-16 21:56:15 -0800 | [diff] [blame] | 714 | 			level_mask = bank->level_mask & enabled; | 
| Tony Lindgren | 6e60e79 | 2006-04-02 17:46:23 +0100 | [diff] [blame] | 715 |  | 
 | 716 | 		/* clear edge sensitive interrupts before handler(s) are | 
 | 717 | 		called so that we don't miss any interrupt occurred while | 
 | 718 | 		executing them */ | 
| Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 719 | 		_disable_gpio_irqbank(bank, isr_saved & ~level_mask); | 
| Tony Lindgren | 6e60e79 | 2006-04-02 17:46:23 +0100 | [diff] [blame] | 720 | 		_clear_gpio_irqbank(bank, isr_saved & ~level_mask); | 
| Kevin Hilman | 28f3b5a | 2011-04-21 09:53:06 -0700 | [diff] [blame] | 721 | 		_enable_gpio_irqbank(bank, isr_saved & ~level_mask); | 
| Tony Lindgren | 6e60e79 | 2006-04-02 17:46:23 +0100 | [diff] [blame] | 722 |  | 
 | 723 | 		/* if there is only edge sensitive GPIO pin interrupts | 
 | 724 | 		configured, we could unmask GPIO bank interrupt immediately */ | 
| Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 725 | 		if (!level_mask && !unmasked) { | 
 | 726 | 			unmasked = 1; | 
| Will Deacon | ee14418 | 2011-02-21 13:46:08 +0000 | [diff] [blame] | 727 | 			chained_irq_exit(chip, desc); | 
| Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 728 | 		} | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 729 |  | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 730 | 		if (!isr) | 
 | 731 | 			break; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 732 |  | 
| Jon Hunter | 3513cde | 2013-04-04 15:16:14 -0500 | [diff] [blame] | 733 | 		while (isr) { | 
 | 734 | 			bit = __ffs(isr); | 
 | 735 | 			isr &= ~(1 << bit); | 
| Benoit Cousson | 25db711 | 2012-02-23 21:50:10 +0100 | [diff] [blame] | 736 |  | 
| Cory Maccarrone | 4318f36 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 737 | 			/* | 
 | 738 | 			 * Some chips can't respond to both rising and falling | 
 | 739 | 			 * at the same time.  If this irq was requested with | 
 | 740 | 			 * both flags, we need to flip the ICR data for the IRQ | 
 | 741 | 			 * to respond to the IRQ for the opposite direction. | 
 | 742 | 			 * This will be indicated in the bank toggle_mask. | 
 | 743 | 			 */ | 
| Jon Hunter | 3513cde | 2013-04-04 15:16:14 -0500 | [diff] [blame] | 744 | 			if (bank->toggle_mask & (1 << bit)) | 
 | 745 | 				_toggle_gpio_edge_triggering(bank, bit); | 
| Cory Maccarrone | 4318f36 | 2010-01-08 10:29:04 -0800 | [diff] [blame] | 746 |  | 
| Jon Hunter | 3513cde | 2013-04-04 15:16:14 -0500 | [diff] [blame] | 747 | 			generic_handle_irq(irq_find_mapping(bank->domain, bit)); | 
| Tony Lindgren | 92105bb | 2005-09-07 17:20:26 +0100 | [diff] [blame] | 748 | 		} | 
| Tony Lindgren | 1a8bfa1 | 2005-11-10 14:26:50 +0000 | [diff] [blame] | 749 | 	} | 
| Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 750 | 	/* if bank has any level sensitive GPIO pin interrupt | 
 | 751 | 	configured, we must unmask the bank interrupt only after | 
 | 752 | 	handler(s) are executed in order to avoid spurious bank | 
 | 753 | 	interrupt */ | 
| Evgeny Kuznetsov | b1cc4c5 | 2010-12-07 16:25:40 -0800 | [diff] [blame] | 754 | exit: | 
| Imre Deak | ea6dedd | 2006-06-26 16:16:00 -0700 | [diff] [blame] | 755 | 	if (!unmasked) | 
| Will Deacon | ee14418 | 2011-02-21 13:46:08 +0000 | [diff] [blame] | 756 | 		chained_irq_exit(chip, desc); | 
| Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 757 | 	pm_runtime_put(bank->dev); | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 758 | } | 
 | 759 |  | 
| Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 760 | static void gpio_irq_shutdown(struct irq_data *d) | 
| Tony Lindgren | 4196dd6 | 2006-09-25 12:41:38 +0300 | [diff] [blame] | 761 | { | 
| Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 762 | 	struct gpio_bank *bank = irq_data_get_irq_chip_data(d); | 
| Jon Hunter | ede4d7a | 2013-03-01 11:22:47 -0600 | [diff] [blame] | 763 | 	unsigned int gpio = irq_to_gpio(bank, d->hwirq); | 
| Colin Cross | 85ec7b9 | 2011-06-06 13:38:18 -0700 | [diff] [blame] | 764 | 	unsigned long flags; | 
| Tony Lindgren | 4196dd6 | 2006-09-25 12:41:38 +0300 | [diff] [blame] | 765 |  | 
| Colin Cross | 85ec7b9 | 2011-06-06 13:38:18 -0700 | [diff] [blame] | 766 | 	spin_lock_irqsave(&bank->lock, flags); | 
| Tony Lindgren | 4196dd6 | 2006-09-25 12:41:38 +0300 | [diff] [blame] | 767 | 	_reset_gpio(bank, gpio); | 
| Colin Cross | 85ec7b9 | 2011-06-06 13:38:18 -0700 | [diff] [blame] | 768 | 	spin_unlock_irqrestore(&bank->lock, flags); | 
| Tony Lindgren | 4196dd6 | 2006-09-25 12:41:38 +0300 | [diff] [blame] | 769 | } | 
 | 770 |  | 
| Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 771 | static void gpio_ack_irq(struct irq_data *d) | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 772 | { | 
| Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 773 | 	struct gpio_bank *bank = irq_data_get_irq_chip_data(d); | 
| Jon Hunter | ede4d7a | 2013-03-01 11:22:47 -0600 | [diff] [blame] | 774 | 	unsigned int gpio = irq_to_gpio(bank, d->hwirq); | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 775 |  | 
 | 776 | 	_clear_gpio_irqstatus(bank, gpio); | 
 | 777 | } | 
 | 778 |  | 
| Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 779 | static void gpio_mask_irq(struct irq_data *d) | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 780 | { | 
| Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 781 | 	struct gpio_bank *bank = irq_data_get_irq_chip_data(d); | 
| Jon Hunter | ede4d7a | 2013-03-01 11:22:47 -0600 | [diff] [blame] | 782 | 	unsigned int gpio = irq_to_gpio(bank, d->hwirq); | 
| Colin Cross | 85ec7b9 | 2011-06-06 13:38:18 -0700 | [diff] [blame] | 783 | 	unsigned long flags; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 784 |  | 
| Colin Cross | 85ec7b9 | 2011-06-06 13:38:18 -0700 | [diff] [blame] | 785 | 	spin_lock_irqsave(&bank->lock, flags); | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 786 | 	_set_gpio_irqenable(bank, gpio, 0); | 
| Kevin Hilman | 129fd22 | 2011-04-22 07:59:07 -0700 | [diff] [blame] | 787 | 	_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE); | 
| Colin Cross | 85ec7b9 | 2011-06-06 13:38:18 -0700 | [diff] [blame] | 788 | 	spin_unlock_irqrestore(&bank->lock, flags); | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 789 | } | 
 | 790 |  | 
| Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 791 | static void gpio_unmask_irq(struct irq_data *d) | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 792 | { | 
| Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 793 | 	struct gpio_bank *bank = irq_data_get_irq_chip_data(d); | 
| Jon Hunter | ede4d7a | 2013-03-01 11:22:47 -0600 | [diff] [blame] | 794 | 	unsigned int gpio = irq_to_gpio(bank, d->hwirq); | 
| Kevin Hilman | 129fd22 | 2011-04-22 07:59:07 -0700 | [diff] [blame] | 795 | 	unsigned int irq_mask = GPIO_BIT(bank, gpio); | 
| Thomas Gleixner | 8c04a17 | 2011-03-24 12:40:15 +0100 | [diff] [blame] | 796 | 	u32 trigger = irqd_get_trigger_type(d); | 
| Colin Cross | 85ec7b9 | 2011-06-06 13:38:18 -0700 | [diff] [blame] | 797 | 	unsigned long flags; | 
| Kevin Hilman | 55b6019 | 2009-06-04 15:57:10 -0700 | [diff] [blame] | 798 |  | 
| Colin Cross | 85ec7b9 | 2011-06-06 13:38:18 -0700 | [diff] [blame] | 799 | 	spin_lock_irqsave(&bank->lock, flags); | 
| Kevin Hilman | 55b6019 | 2009-06-04 15:57:10 -0700 | [diff] [blame] | 800 | 	if (trigger) | 
| Kevin Hilman | 129fd22 | 2011-04-22 07:59:07 -0700 | [diff] [blame] | 801 | 		_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger); | 
| Kevin Hilman | b144ff6 | 2008-01-16 21:56:15 -0800 | [diff] [blame] | 802 |  | 
 | 803 | 	/* For level-triggered GPIOs, the clearing must be done after | 
 | 804 | 	 * the HW source is cleared, thus after the handler has run */ | 
 | 805 | 	if (bank->level_mask & irq_mask) { | 
 | 806 | 		_set_gpio_irqenable(bank, gpio, 0); | 
 | 807 | 		_clear_gpio_irqstatus(bank, gpio); | 
 | 808 | 	} | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 809 |  | 
| Kevin Hilman | 4de8c75 | 2008-01-16 21:56:14 -0800 | [diff] [blame] | 810 | 	_set_gpio_irqenable(bank, gpio, 1); | 
| Colin Cross | 85ec7b9 | 2011-06-06 13:38:18 -0700 | [diff] [blame] | 811 | 	spin_unlock_irqrestore(&bank->lock, flags); | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 812 | } | 
 | 813 |  | 
| David Brownell | e5c56ed | 2006-12-06 17:13:59 -0800 | [diff] [blame] | 814 | static struct irq_chip gpio_irq_chip = { | 
 | 815 | 	.name		= "GPIO", | 
| Lennert Buytenhek | e919102 | 2010-11-29 11:17:17 +0100 | [diff] [blame] | 816 | 	.irq_shutdown	= gpio_irq_shutdown, | 
 | 817 | 	.irq_ack	= gpio_ack_irq, | 
 | 818 | 	.irq_mask	= gpio_mask_irq, | 
 | 819 | 	.irq_unmask	= gpio_unmask_irq, | 
 | 820 | 	.irq_set_type	= gpio_irq_type, | 
 | 821 | 	.irq_set_wake	= gpio_wake_enable, | 
| David Brownell | e5c56ed | 2006-12-06 17:13:59 -0800 | [diff] [blame] | 822 | }; | 
 | 823 |  | 
 | 824 | /*---------------------------------------------------------------------*/ | 
 | 825 |  | 
| Magnus Damm | 79ee031 | 2009-07-08 13:22:04 +0200 | [diff] [blame] | 826 | static int omap_mpuio_suspend_noirq(struct device *dev) | 
| David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 827 | { | 
| Magnus Damm | 79ee031 | 2009-07-08 13:22:04 +0200 | [diff] [blame] | 828 | 	struct platform_device *pdev = to_platform_device(dev); | 
| David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 829 | 	struct gpio_bank	*bank = platform_get_drvdata(pdev); | 
| Tony Lindgren | 5de62b8 | 2010-12-07 16:26:58 -0800 | [diff] [blame] | 830 | 	void __iomem		*mask_reg = bank->base + | 
 | 831 | 					OMAP_MPUIO_GPIO_MASKIT / bank->stride; | 
| David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 832 | 	unsigned long		flags; | 
| David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 833 |  | 
| David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 834 | 	spin_lock_irqsave(&bank->lock, flags); | 
| Tarun Kanti DebBarma | 0aa2727 | 2012-04-27 19:43:33 +0530 | [diff] [blame] | 835 | 	__raw_writel(0xffff & ~bank->context.wake_en, mask_reg); | 
| David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 836 | 	spin_unlock_irqrestore(&bank->lock, flags); | 
| David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 837 |  | 
 | 838 | 	return 0; | 
 | 839 | } | 
 | 840 |  | 
| Magnus Damm | 79ee031 | 2009-07-08 13:22:04 +0200 | [diff] [blame] | 841 | static int omap_mpuio_resume_noirq(struct device *dev) | 
| David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 842 | { | 
| Magnus Damm | 79ee031 | 2009-07-08 13:22:04 +0200 | [diff] [blame] | 843 | 	struct platform_device *pdev = to_platform_device(dev); | 
| David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 844 | 	struct gpio_bank	*bank = platform_get_drvdata(pdev); | 
| Tony Lindgren | 5de62b8 | 2010-12-07 16:26:58 -0800 | [diff] [blame] | 845 | 	void __iomem		*mask_reg = bank->base + | 
 | 846 | 					OMAP_MPUIO_GPIO_MASKIT / bank->stride; | 
| David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 847 | 	unsigned long		flags; | 
| David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 848 |  | 
| David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 849 | 	spin_lock_irqsave(&bank->lock, flags); | 
| Tarun Kanti DebBarma | 499fa28 | 2012-04-27 19:43:34 +0530 | [diff] [blame] | 850 | 	__raw_writel(bank->context.wake_en, mask_reg); | 
| David Brownell | a647253 | 2008-03-03 04:33:30 -0800 | [diff] [blame] | 851 | 	spin_unlock_irqrestore(&bank->lock, flags); | 
| David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 852 |  | 
 | 853 | 	return 0; | 
 | 854 | } | 
 | 855 |  | 
| Alexey Dobriyan | 4714521 | 2009-12-14 18:00:08 -0800 | [diff] [blame] | 856 | static const struct dev_pm_ops omap_mpuio_dev_pm_ops = { | 
| Magnus Damm | 79ee031 | 2009-07-08 13:22:04 +0200 | [diff] [blame] | 857 | 	.suspend_noirq = omap_mpuio_suspend_noirq, | 
 | 858 | 	.resume_noirq = omap_mpuio_resume_noirq, | 
 | 859 | }; | 
 | 860 |  | 
| Rafael J. Wysocki | 3c437ff | 2011-04-22 22:02:46 +0200 | [diff] [blame] | 861 | /* use platform_driver for this. */ | 
| David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 862 | static struct platform_driver omap_mpuio_driver = { | 
| David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 863 | 	.driver		= { | 
 | 864 | 		.name	= "mpuio", | 
| Magnus Damm | 79ee031 | 2009-07-08 13:22:04 +0200 | [diff] [blame] | 865 | 		.pm	= &omap_mpuio_dev_pm_ops, | 
| David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 866 | 	}, | 
 | 867 | }; | 
 | 868 |  | 
 | 869 | static struct platform_device omap_mpuio_device = { | 
 | 870 | 	.name		= "mpuio", | 
 | 871 | 	.id		= -1, | 
 | 872 | 	.dev = { | 
 | 873 | 		.driver = &omap_mpuio_driver.driver, | 
 | 874 | 	} | 
 | 875 | 	/* could list the /proc/iomem resources */ | 
 | 876 | }; | 
 | 877 |  | 
| Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 878 | static inline void mpuio_init(struct gpio_bank *bank) | 
| David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 879 | { | 
| Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 880 | 	platform_set_drvdata(&omap_mpuio_device, bank); | 
| David Brownell | fcf126d | 2007-04-02 12:46:47 -0700 | [diff] [blame] | 881 |  | 
| David Brownell | 11a78b7 | 2006-12-06 17:14:11 -0800 | [diff] [blame] | 882 | 	if (platform_driver_register(&omap_mpuio_driver) == 0) | 
 | 883 | 		(void) platform_device_register(&omap_mpuio_device); | 
 | 884 | } | 
 | 885 |  | 
| David Brownell | e5c56ed | 2006-12-06 17:13:59 -0800 | [diff] [blame] | 886 | /*---------------------------------------------------------------------*/ | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 887 |  | 
| David Brownell | 52e3134 | 2008-03-03 12:43:23 -0800 | [diff] [blame] | 888 | static int gpio_input(struct gpio_chip *chip, unsigned offset) | 
 | 889 | { | 
 | 890 | 	struct gpio_bank *bank; | 
 | 891 | 	unsigned long flags; | 
 | 892 |  | 
 | 893 | 	bank = container_of(chip, struct gpio_bank, chip); | 
 | 894 | 	spin_lock_irqsave(&bank->lock, flags); | 
 | 895 | 	_set_gpio_direction(bank, offset, 1); | 
 | 896 | 	spin_unlock_irqrestore(&bank->lock, flags); | 
 | 897 | 	return 0; | 
 | 898 | } | 
 | 899 |  | 
| Roger Quadros | b37c45b | 2009-08-05 16:53:24 +0300 | [diff] [blame] | 900 | static int gpio_is_input(struct gpio_bank *bank, int mask) | 
 | 901 | { | 
| Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 902 | 	void __iomem *reg = bank->base + bank->regs->direction; | 
| Roger Quadros | b37c45b | 2009-08-05 16:53:24 +0300 | [diff] [blame] | 903 |  | 
| Roger Quadros | b37c45b | 2009-08-05 16:53:24 +0300 | [diff] [blame] | 904 | 	return __raw_readl(reg) & mask; | 
 | 905 | } | 
 | 906 |  | 
| David Brownell | 52e3134 | 2008-03-03 12:43:23 -0800 | [diff] [blame] | 907 | static int gpio_get(struct gpio_chip *chip, unsigned offset) | 
 | 908 | { | 
| Roger Quadros | b37c45b | 2009-08-05 16:53:24 +0300 | [diff] [blame] | 909 | 	struct gpio_bank *bank; | 
| Roger Quadros | b37c45b | 2009-08-05 16:53:24 +0300 | [diff] [blame] | 910 | 	u32 mask; | 
 | 911 |  | 
| Charulatha V | a8be8da | 2011-04-22 16:38:16 +0530 | [diff] [blame] | 912 | 	bank = container_of(chip, struct gpio_bank, chip); | 
| Tarun Kanti DebBarma | 7fcca71 | 2012-02-27 11:46:09 +0530 | [diff] [blame] | 913 | 	mask = (1 << offset); | 
| Roger Quadros | b37c45b | 2009-08-05 16:53:24 +0300 | [diff] [blame] | 914 |  | 
 | 915 | 	if (gpio_is_input(bank, mask)) | 
| Tarun Kanti DebBarma | 7fcca71 | 2012-02-27 11:46:09 +0530 | [diff] [blame] | 916 | 		return _get_gpio_datain(bank, offset); | 
| Roger Quadros | b37c45b | 2009-08-05 16:53:24 +0300 | [diff] [blame] | 917 | 	else | 
| Tarun Kanti DebBarma | 7fcca71 | 2012-02-27 11:46:09 +0530 | [diff] [blame] | 918 | 		return _get_gpio_dataout(bank, offset); | 
| David Brownell | 52e3134 | 2008-03-03 12:43:23 -0800 | [diff] [blame] | 919 | } | 
 | 920 |  | 
 | 921 | static int gpio_output(struct gpio_chip *chip, unsigned offset, int value) | 
 | 922 | { | 
 | 923 | 	struct gpio_bank *bank; | 
 | 924 | 	unsigned long flags; | 
 | 925 |  | 
 | 926 | 	bank = container_of(chip, struct gpio_bank, chip); | 
 | 927 | 	spin_lock_irqsave(&bank->lock, flags); | 
| Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 928 | 	bank->set_dataout(bank, offset, value); | 
| David Brownell | 52e3134 | 2008-03-03 12:43:23 -0800 | [diff] [blame] | 929 | 	_set_gpio_direction(bank, offset, 0); | 
 | 930 | 	spin_unlock_irqrestore(&bank->lock, flags); | 
 | 931 | 	return 0; | 
 | 932 | } | 
 | 933 |  | 
| Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 934 | static int gpio_debounce(struct gpio_chip *chip, unsigned offset, | 
 | 935 | 		unsigned debounce) | 
 | 936 | { | 
 | 937 | 	struct gpio_bank *bank; | 
 | 938 | 	unsigned long flags; | 
 | 939 |  | 
 | 940 | 	bank = container_of(chip, struct gpio_bank, chip); | 
| Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 941 |  | 
| Felipe Balbi | 168ef3d | 2010-05-26 14:42:23 -0700 | [diff] [blame] | 942 | 	spin_lock_irqsave(&bank->lock, flags); | 
 | 943 | 	_set_gpio_debounce(bank, offset, debounce); | 
 | 944 | 	spin_unlock_irqrestore(&bank->lock, flags); | 
 | 945 |  | 
 | 946 | 	return 0; | 
 | 947 | } | 
 | 948 |  | 
| David Brownell | 52e3134 | 2008-03-03 12:43:23 -0800 | [diff] [blame] | 949 | static void gpio_set(struct gpio_chip *chip, unsigned offset, int value) | 
 | 950 | { | 
 | 951 | 	struct gpio_bank *bank; | 
 | 952 | 	unsigned long flags; | 
 | 953 |  | 
 | 954 | 	bank = container_of(chip, struct gpio_bank, chip); | 
 | 955 | 	spin_lock_irqsave(&bank->lock, flags); | 
| Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 956 | 	bank->set_dataout(bank, offset, value); | 
| David Brownell | 52e3134 | 2008-03-03 12:43:23 -0800 | [diff] [blame] | 957 | 	spin_unlock_irqrestore(&bank->lock, flags); | 
 | 958 | } | 
 | 959 |  | 
 | 960 | /*---------------------------------------------------------------------*/ | 
 | 961 |  | 
| Tony Lindgren | 9a74805 | 2010-12-07 16:26:56 -0800 | [diff] [blame] | 962 | static void __init omap_gpio_show_rev(struct gpio_bank *bank) | 
| Tony Lindgren | 9f7065d | 2009-10-19 15:25:20 -0700 | [diff] [blame] | 963 | { | 
| Kevin Hilman | e5ff444 | 2011-04-22 14:37:16 -0700 | [diff] [blame] | 964 | 	static bool called; | 
| Tony Lindgren | 9f7065d | 2009-10-19 15:25:20 -0700 | [diff] [blame] | 965 | 	u32 rev; | 
 | 966 |  | 
| Kevin Hilman | e5ff444 | 2011-04-22 14:37:16 -0700 | [diff] [blame] | 967 | 	if (called || bank->regs->revision == USHRT_MAX) | 
| Tony Lindgren | 9f7065d | 2009-10-19 15:25:20 -0700 | [diff] [blame] | 968 | 		return; | 
 | 969 |  | 
| Kevin Hilman | e5ff444 | 2011-04-22 14:37:16 -0700 | [diff] [blame] | 970 | 	rev = __raw_readw(bank->base + bank->regs->revision); | 
 | 971 | 	pr_info("OMAP GPIO hardware version %d.%d\n", | 
| Tony Lindgren | 9f7065d | 2009-10-19 15:25:20 -0700 | [diff] [blame] | 972 | 		(rev >> 4) & 0x0f, rev & 0x0f); | 
| Kevin Hilman | e5ff444 | 2011-04-22 14:37:16 -0700 | [diff] [blame] | 973 |  | 
 | 974 | 	called = true; | 
| Tony Lindgren | 9f7065d | 2009-10-19 15:25:20 -0700 | [diff] [blame] | 975 | } | 
 | 976 |  | 
| David Brownell | 8ba55c5 | 2008-02-26 11:10:50 -0800 | [diff] [blame] | 977 | /* This lock class tells lockdep that GPIO irqs are in a different | 
 | 978 |  * category than their parents, so it won't report false recursion. | 
 | 979 |  */ | 
 | 980 | static struct lock_class_key gpio_lock_class; | 
 | 981 |  | 
| Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 982 | static void omap_gpio_mod_init(struct gpio_bank *bank) | 
| Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 983 | { | 
| Tarun Kanti DebBarma | ab985f0 | 2011-09-13 15:12:05 +0530 | [diff] [blame] | 984 | 	void __iomem *base = bank->base; | 
 | 985 | 	u32 l = 0xffffffff; | 
| Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 986 |  | 
| Tarun Kanti DebBarma | ab985f0 | 2011-09-13 15:12:05 +0530 | [diff] [blame] | 987 | 	if (bank->width == 16) | 
 | 988 | 		l = 0xffff; | 
| Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 989 |  | 
| Charulatha V | d0d665a | 2011-08-31 00:02:21 +0530 | [diff] [blame] | 990 | 	if (bank->is_mpuio) { | 
| Tarun Kanti DebBarma | ab985f0 | 2011-09-13 15:12:05 +0530 | [diff] [blame] | 991 | 		__raw_writel(l, bank->base + bank->regs->irqenable); | 
 | 992 | 		return; | 
| Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 993 | 	} | 
| Tarun Kanti DebBarma | ab985f0 | 2011-09-13 15:12:05 +0530 | [diff] [blame] | 994 |  | 
 | 995 | 	_gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv); | 
| Tarun Kanti DebBarma | 6edd94d | 2012-04-30 12:50:12 +0530 | [diff] [blame] | 996 | 	_gpio_rmw(base, bank->regs->irqstatus, l, !bank->regs->irqenable_inv); | 
| Tarun Kanti DebBarma | ab985f0 | 2011-09-13 15:12:05 +0530 | [diff] [blame] | 997 | 	if (bank->regs->debounce_en) | 
| Tarun Kanti DebBarma | 6edd94d | 2012-04-30 12:50:12 +0530 | [diff] [blame] | 998 | 		__raw_writel(0, base + bank->regs->debounce_en); | 
| Tarun Kanti DebBarma | ab985f0 | 2011-09-13 15:12:05 +0530 | [diff] [blame] | 999 |  | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1000 | 	/* Save OE default value (0xffffffff) in the context */ | 
 | 1001 | 	bank->context.oe = __raw_readl(bank->base + bank->regs->direction); | 
| Tarun Kanti DebBarma | ab985f0 | 2011-09-13 15:12:05 +0530 | [diff] [blame] | 1002 | 	 /* Initialize interface clk ungated, module enabled */ | 
 | 1003 | 	if (bank->regs->ctrl) | 
| Tarun Kanti DebBarma | 6edd94d | 2012-04-30 12:50:12 +0530 | [diff] [blame] | 1004 | 		__raw_writel(0, base + bank->regs->ctrl); | 
| Tarun Kanti DebBarma | 3467201 | 2012-07-11 14:43:14 +0530 | [diff] [blame] | 1005 |  | 
 | 1006 | 	bank->dbck = clk_get(bank->dev, "dbclk"); | 
 | 1007 | 	if (IS_ERR(bank->dbck)) | 
 | 1008 | 		dev_err(bank->dev, "Could not get gpio dbck\n"); | 
| Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1009 | } | 
 | 1010 |  | 
| Bill Pemberton | 3836309 | 2012-11-19 13:22:34 -0500 | [diff] [blame] | 1011 | static void | 
| Kevin Hilman | f8b46b5 | 2011-04-21 13:23:34 -0700 | [diff] [blame] | 1012 | omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start, | 
 | 1013 | 		    unsigned int num) | 
 | 1014 | { | 
 | 1015 | 	struct irq_chip_generic *gc; | 
 | 1016 | 	struct irq_chip_type *ct; | 
 | 1017 |  | 
 | 1018 | 	gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base, | 
 | 1019 | 				    handle_simple_irq); | 
| Todd Poynor | 8323374 | 2011-07-18 07:43:14 -0700 | [diff] [blame] | 1020 | 	if (!gc) { | 
 | 1021 | 		dev_err(bank->dev, "Memory alloc failed for gc\n"); | 
 | 1022 | 		return; | 
 | 1023 | 	} | 
 | 1024 |  | 
| Kevin Hilman | f8b46b5 | 2011-04-21 13:23:34 -0700 | [diff] [blame] | 1025 | 	ct = gc->chip_types; | 
 | 1026 |  | 
 | 1027 | 	/* NOTE: No ack required, reading IRQ status clears it. */ | 
 | 1028 | 	ct->chip.irq_mask = irq_gc_mask_set_bit; | 
 | 1029 | 	ct->chip.irq_unmask = irq_gc_mask_clr_bit; | 
 | 1030 | 	ct->chip.irq_set_type = gpio_irq_type; | 
| Tarun Kanti DebBarma | 6ed87c5 | 2011-09-13 14:41:44 +0530 | [diff] [blame] | 1031 |  | 
 | 1032 | 	if (bank->regs->wkup_en) | 
| Julia Lawall | 388f430 | 2013-08-13 09:16:56 +0200 | [diff] [blame] | 1033 | 		ct->chip.irq_set_wake = gpio_wake_enable; | 
| Kevin Hilman | f8b46b5 | 2011-04-21 13:23:34 -0700 | [diff] [blame] | 1034 |  | 
 | 1035 | 	ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride; | 
 | 1036 | 	irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE, | 
 | 1037 | 			       IRQ_NOREQUEST | IRQ_NOPROBE, 0); | 
 | 1038 | } | 
 | 1039 |  | 
| Bill Pemberton | 3836309 | 2012-11-19 13:22:34 -0500 | [diff] [blame] | 1040 | static void omap_gpio_chip_init(struct gpio_bank *bank) | 
| Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1041 | { | 
| Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1042 | 	int j; | 
| Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1043 | 	static int gpio; | 
 | 1044 |  | 
| Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1045 | 	/* | 
 | 1046 | 	 * REVISIT eventually switch from OMAP-specific gpio structs | 
 | 1047 | 	 * over to the generic ones | 
 | 1048 | 	 */ | 
 | 1049 | 	bank->chip.request = omap_gpio_request; | 
 | 1050 | 	bank->chip.free = omap_gpio_free; | 
 | 1051 | 	bank->chip.direction_input = gpio_input; | 
 | 1052 | 	bank->chip.get = gpio_get; | 
 | 1053 | 	bank->chip.direction_output = gpio_output; | 
 | 1054 | 	bank->chip.set_debounce = gpio_debounce; | 
 | 1055 | 	bank->chip.set = gpio_set; | 
| Jon Hunter | ede4d7a | 2013-03-01 11:22:47 -0600 | [diff] [blame] | 1056 | 	bank->chip.to_irq = omap_gpio_to_irq; | 
| Charulatha V | d0d665a | 2011-08-31 00:02:21 +0530 | [diff] [blame] | 1057 | 	if (bank->is_mpuio) { | 
| Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1058 | 		bank->chip.label = "mpuio"; | 
| Tarun Kanti DebBarma | 6ed87c5 | 2011-09-13 14:41:44 +0530 | [diff] [blame] | 1059 | 		if (bank->regs->wkup_en) | 
 | 1060 | 			bank->chip.dev = &omap_mpuio_device.dev; | 
| Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1061 | 		bank->chip.base = OMAP_MPUIO(0); | 
 | 1062 | 	} else { | 
 | 1063 | 		bank->chip.label = "gpio"; | 
 | 1064 | 		bank->chip.base = gpio; | 
| Kevin Hilman | d5f4624 | 2011-04-21 09:23:00 -0700 | [diff] [blame] | 1065 | 		gpio += bank->width; | 
| Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1066 | 	} | 
| Kevin Hilman | d5f4624 | 2011-04-21 09:23:00 -0700 | [diff] [blame] | 1067 | 	bank->chip.ngpio = bank->width; | 
| Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1068 |  | 
 | 1069 | 	gpiochip_add(&bank->chip); | 
 | 1070 |  | 
| Jon Hunter | ede4d7a | 2013-03-01 11:22:47 -0600 | [diff] [blame] | 1071 | 	for (j = 0; j < bank->width; j++) { | 
 | 1072 | 		int irq = irq_create_mapping(bank->domain, j); | 
 | 1073 | 		irq_set_lockdep_class(irq, &gpio_lock_class); | 
 | 1074 | 		irq_set_chip_data(irq, bank); | 
| Charulatha V | d0d665a | 2011-08-31 00:02:21 +0530 | [diff] [blame] | 1075 | 		if (bank->is_mpuio) { | 
| Jon Hunter | ede4d7a | 2013-03-01 11:22:47 -0600 | [diff] [blame] | 1076 | 			omap_mpuio_alloc_gc(bank, irq, bank->width); | 
| Kevin Hilman | f8b46b5 | 2011-04-21 13:23:34 -0700 | [diff] [blame] | 1077 | 		} else { | 
| Jon Hunter | ede4d7a | 2013-03-01 11:22:47 -0600 | [diff] [blame] | 1078 | 			irq_set_chip_and_handler(irq, &gpio_irq_chip, | 
 | 1079 | 						 handle_simple_irq); | 
 | 1080 | 			set_irq_flags(irq, IRQF_VALID); | 
| Kevin Hilman | f8b46b5 | 2011-04-21 13:23:34 -0700 | [diff] [blame] | 1081 | 		} | 
| Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1082 | 	} | 
| Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 1083 | 	irq_set_chained_handler(bank->irq, gpio_irq_handler); | 
 | 1084 | 	irq_set_handler_data(bank->irq, bank); | 
| Varadarajan, Charulatha | 2fae7fb | 2010-12-07 16:26:55 -0800 | [diff] [blame] | 1085 | } | 
 | 1086 |  | 
| Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1087 | static const struct of_device_id omap_gpio_match[]; | 
 | 1088 |  | 
| Bill Pemberton | 3836309 | 2012-11-19 13:22:34 -0500 | [diff] [blame] | 1089 | static int omap_gpio_probe(struct platform_device *pdev) | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1090 | { | 
| Benoit Cousson | 862ff64 | 2012-02-01 15:58:56 +0100 | [diff] [blame] | 1091 | 	struct device *dev = &pdev->dev; | 
| Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1092 | 	struct device_node *node = dev->of_node; | 
 | 1093 | 	const struct of_device_id *match; | 
| Uwe Kleine-König | f6817a2 | 2012-05-21 21:57:39 +0200 | [diff] [blame] | 1094 | 	const struct omap_gpio_platform_data *pdata; | 
| Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1095 | 	struct resource *res; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1096 | 	struct gpio_bank *bank; | 
| Javier Martinez Canillas | 397eada | 2013-06-24 17:13:23 +0200 | [diff] [blame] | 1097 | #ifdef CONFIG_ARCH_OMAP1 | 
 | 1098 | 	int irq_base; | 
 | 1099 | #endif | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1100 |  | 
| Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1101 | 	match = of_match_device(of_match_ptr(omap_gpio_match), dev); | 
 | 1102 |  | 
| Jingoo Han | e56aee1 | 2013-07-30 17:08:05 +0900 | [diff] [blame] | 1103 | 	pdata = match ? match->data : dev_get_platdata(dev); | 
| Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1104 | 	if (!pdata) | 
| Benoit Cousson | 96751fc | 2012-02-01 16:01:39 +0100 | [diff] [blame] | 1105 | 		return -EINVAL; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1106 |  | 
| Tobias Klauser | 086d585 | 2012-10-05 11:37:38 +0200 | [diff] [blame] | 1107 | 	bank = devm_kzalloc(dev, sizeof(struct gpio_bank), GFP_KERNEL); | 
| Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1108 | 	if (!bank) { | 
| Benoit Cousson | 862ff64 | 2012-02-01 15:58:56 +0100 | [diff] [blame] | 1109 | 		dev_err(dev, "Memory alloc failed\n"); | 
| Benoit Cousson | 96751fc | 2012-02-01 16:01:39 +0100 | [diff] [blame] | 1110 | 		return -ENOMEM; | 
| Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1111 | 	} | 
| Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1112 |  | 
 | 1113 | 	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0); | 
 | 1114 | 	if (unlikely(!res)) { | 
| Benoit Cousson | 862ff64 | 2012-02-01 15:58:56 +0100 | [diff] [blame] | 1115 | 		dev_err(dev, "Invalid IRQ resource\n"); | 
| Benoit Cousson | 96751fc | 2012-02-01 16:01:39 +0100 | [diff] [blame] | 1116 | 		return -ENODEV; | 
| Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1117 | 	} | 
 | 1118 |  | 
 | 1119 | 	bank->irq = res->start; | 
| Benoit Cousson | 862ff64 | 2012-02-01 15:58:56 +0100 | [diff] [blame] | 1120 | 	bank->dev = dev; | 
| Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1121 | 	bank->dbck_flag = pdata->dbck_flag; | 
| Tony Lindgren | 5de62b8 | 2010-12-07 16:26:58 -0800 | [diff] [blame] | 1122 | 	bank->stride = pdata->bank_stride; | 
| Kevin Hilman | d5f4624 | 2011-04-21 09:23:00 -0700 | [diff] [blame] | 1123 | 	bank->width = pdata->bank_width; | 
| Charulatha V | d0d665a | 2011-08-31 00:02:21 +0530 | [diff] [blame] | 1124 | 	bank->is_mpuio = pdata->is_mpuio; | 
| Charulatha V | 803a243 | 2011-05-05 17:04:12 +0530 | [diff] [blame] | 1125 | 	bank->non_wakeup_gpios = pdata->non_wakeup_gpios; | 
| Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 1126 | 	bank->regs = pdata->regs; | 
| Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1127 | #ifdef CONFIG_OF_GPIO | 
 | 1128 | 	bank->chip.of_node = of_node_get(node); | 
 | 1129 | #endif | 
| Jon Hunter | a2797be | 2013-04-04 15:16:15 -0500 | [diff] [blame] | 1130 | 	if (node) { | 
 | 1131 | 		if (!of_property_read_bool(node, "ti,gpio-always-on")) | 
 | 1132 | 			bank->loses_context = true; | 
 | 1133 | 	} else { | 
 | 1134 | 		bank->loses_context = pdata->loses_context; | 
| Jon Hunter | 352a2d5 | 2013-04-15 13:06:54 -0500 | [diff] [blame] | 1135 |  | 
 | 1136 | 		if (bank->loses_context) | 
 | 1137 | 			bank->get_context_loss_count = | 
 | 1138 | 				pdata->get_context_loss_count; | 
| Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1139 | 	} | 
 | 1140 |  | 
| Javier Martinez Canillas | 397eada | 2013-06-24 17:13:23 +0200 | [diff] [blame] | 1141 | #ifdef CONFIG_ARCH_OMAP1 | 
 | 1142 | 	/* | 
 | 1143 | 	 * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop | 
 | 1144 | 	 * irq_alloc_descs() and irq_domain_add_legacy() and just use a | 
 | 1145 | 	 * linear IRQ domain mapping for all OMAP platforms. | 
 | 1146 | 	 */ | 
 | 1147 | 	irq_base = irq_alloc_descs(-1, 0, bank->width, 0); | 
 | 1148 | 	if (irq_base < 0) { | 
 | 1149 | 		dev_err(dev, "Couldn't allocate IRQ numbers\n"); | 
 | 1150 | 		return -ENODEV; | 
 | 1151 | 	} | 
| Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1152 |  | 
| Javier Martinez Canillas | 397eada | 2013-06-24 17:13:23 +0200 | [diff] [blame] | 1153 | 	bank->domain = irq_domain_add_legacy(node, bank->width, irq_base, | 
 | 1154 | 					     0, &irq_domain_simple_ops, NULL); | 
 | 1155 | #else | 
| Jon Hunter | ede4d7a | 2013-03-01 11:22:47 -0600 | [diff] [blame] | 1156 | 	bank->domain = irq_domain_add_linear(node, bank->width, | 
 | 1157 | 					     &irq_domain_simple_ops, NULL); | 
| Javier Martinez Canillas | 397eada | 2013-06-24 17:13:23 +0200 | [diff] [blame] | 1158 | #endif | 
 | 1159 | 	if (!bank->domain) { | 
 | 1160 | 		dev_err(dev, "Couldn't register an IRQ domain\n"); | 
| Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1161 | 		return -ENODEV; | 
| Javier Martinez Canillas | 397eada | 2013-06-24 17:13:23 +0200 | [diff] [blame] | 1162 | 	} | 
| Kevin Hilman | fa87931a | 2011-04-20 16:31:23 -0700 | [diff] [blame] | 1163 |  | 
 | 1164 | 	if (bank->regs->set_dataout && bank->regs->clr_dataout) | 
 | 1165 | 		bank->set_dataout = _set_gpio_dataout_reg; | 
 | 1166 | 	else | 
 | 1167 | 		bank->set_dataout = _set_gpio_dataout_mask; | 
| Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1168 |  | 
 | 1169 | 	spin_lock_init(&bank->lock); | 
 | 1170 |  | 
 | 1171 | 	/* Static mapping, never released */ | 
 | 1172 | 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0); | 
 | 1173 | 	if (unlikely(!res)) { | 
| Benoit Cousson | 862ff64 | 2012-02-01 15:58:56 +0100 | [diff] [blame] | 1174 | 		dev_err(dev, "Invalid mem resource\n"); | 
| Jon Hunter | 879fe32 | 2013-04-04 15:16:12 -0500 | [diff] [blame] | 1175 | 		irq_domain_remove(bank->domain); | 
| Benoit Cousson | 96751fc | 2012-02-01 16:01:39 +0100 | [diff] [blame] | 1176 | 		return -ENODEV; | 
| Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1177 | 	} | 
 | 1178 |  | 
| Benoit Cousson | 96751fc | 2012-02-01 16:01:39 +0100 | [diff] [blame] | 1179 | 	if (!devm_request_mem_region(dev, res->start, resource_size(res), | 
 | 1180 | 				     pdev->name)) { | 
 | 1181 | 		dev_err(dev, "Region already claimed\n"); | 
| Jon Hunter | 879fe32 | 2013-04-04 15:16:12 -0500 | [diff] [blame] | 1182 | 		irq_domain_remove(bank->domain); | 
| Benoit Cousson | 96751fc | 2012-02-01 16:01:39 +0100 | [diff] [blame] | 1183 | 		return -EBUSY; | 
 | 1184 | 	} | 
 | 1185 |  | 
 | 1186 | 	bank->base = devm_ioremap(dev, res->start, resource_size(res)); | 
| Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1187 | 	if (!bank->base) { | 
| Benoit Cousson | 862ff64 | 2012-02-01 15:58:56 +0100 | [diff] [blame] | 1188 | 		dev_err(dev, "Could not ioremap\n"); | 
| Jon Hunter | 879fe32 | 2013-04-04 15:16:12 -0500 | [diff] [blame] | 1189 | 		irq_domain_remove(bank->domain); | 
| Benoit Cousson | 96751fc | 2012-02-01 16:01:39 +0100 | [diff] [blame] | 1190 | 		return -ENOMEM; | 
| Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1191 | 	} | 
 | 1192 |  | 
| Tarun Kanti DebBarma | 065cd79 | 2011-11-24 01:48:52 +0530 | [diff] [blame] | 1193 | 	platform_set_drvdata(pdev, bank); | 
 | 1194 |  | 
| Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1195 | 	pm_runtime_enable(bank->dev); | 
| Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 1196 | 	pm_runtime_irq_safe(bank->dev); | 
| Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1197 | 	pm_runtime_get_sync(bank->dev); | 
 | 1198 |  | 
| Charulatha V | d0d665a | 2011-08-31 00:02:21 +0530 | [diff] [blame] | 1199 | 	if (bank->is_mpuio) | 
| Tarun Kanti DebBarma | ab985f0 | 2011-09-13 15:12:05 +0530 | [diff] [blame] | 1200 | 		mpuio_init(bank); | 
 | 1201 |  | 
| Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1202 | 	omap_gpio_mod_init(bank); | 
| Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1203 | 	omap_gpio_chip_init(bank); | 
| Tony Lindgren | 9a74805 | 2010-12-07 16:26:56 -0800 | [diff] [blame] | 1204 | 	omap_gpio_show_rev(bank); | 
| Tony Lindgren | 9f7065d | 2009-10-19 15:25:20 -0700 | [diff] [blame] | 1205 |  | 
| Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 1206 | 	pm_runtime_put(bank->dev); | 
 | 1207 |  | 
| Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1208 | 	list_add_tail(&bank->node, &omap_gpio_list); | 
| Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1209 |  | 
| Jon Hunter | 879fe32 | 2013-04-04 15:16:12 -0500 | [diff] [blame] | 1210 | 	return 0; | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1211 | } | 
 | 1212 |  | 
| Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 1213 | #ifdef CONFIG_ARCH_OMAP2PLUS | 
 | 1214 |  | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1215 | #if defined(CONFIG_PM_RUNTIME) | 
| Tarun Kanti DebBarma | 60a3437 | 2011-09-29 04:47:25 +0530 | [diff] [blame] | 1216 | static void omap_gpio_restore_context(struct gpio_bank *bank); | 
| Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 1217 |  | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1218 | static int omap_gpio_runtime_suspend(struct device *dev) | 
 | 1219 | { | 
 | 1220 | 	struct platform_device *pdev = to_platform_device(dev); | 
 | 1221 | 	struct gpio_bank *bank = platform_get_drvdata(pdev); | 
 | 1222 | 	u32 l1 = 0, l2 = 0; | 
 | 1223 | 	unsigned long flags; | 
| Kevin Hilman | 68942ed | 2012-03-05 15:10:04 -0800 | [diff] [blame] | 1224 | 	u32 wake_low, wake_hi; | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1225 |  | 
 | 1226 | 	spin_lock_irqsave(&bank->lock, flags); | 
| Kevin Hilman | 68942ed | 2012-03-05 15:10:04 -0800 | [diff] [blame] | 1227 |  | 
 | 1228 | 	/* | 
 | 1229 | 	 * Only edges can generate a wakeup event to the PRCM. | 
 | 1230 | 	 * | 
 | 1231 | 	 * Therefore, ensure any wake-up capable GPIOs have | 
 | 1232 | 	 * edge-detection enabled before going idle to ensure a wakeup | 
 | 1233 | 	 * to the PRCM is generated on a GPIO transition. (c.f. 34xx | 
 | 1234 | 	 * NDA TRM 25.5.3.1) | 
 | 1235 | 	 * | 
 | 1236 | 	 * The normal values will be restored upon ->runtime_resume() | 
 | 1237 | 	 * by writing back the values saved in bank->context. | 
 | 1238 | 	 */ | 
 | 1239 | 	wake_low = bank->context.leveldetect0 & bank->context.wake_en; | 
 | 1240 | 	if (wake_low) | 
 | 1241 | 		__raw_writel(wake_low | bank->context.fallingdetect, | 
 | 1242 | 			     bank->base + bank->regs->fallingdetect); | 
 | 1243 | 	wake_hi = bank->context.leveldetect1 & bank->context.wake_en; | 
 | 1244 | 	if (wake_hi) | 
 | 1245 | 		__raw_writel(wake_hi | bank->context.risingdetect, | 
 | 1246 | 			     bank->base + bank->regs->risingdetect); | 
 | 1247 |  | 
| Kevin Hilman | b3c64bc | 2012-05-17 16:42:16 -0700 | [diff] [blame] | 1248 | 	if (!bank->enabled_non_wakeup_gpios) | 
 | 1249 | 		goto update_gpio_context_count; | 
 | 1250 |  | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1251 | 	if (bank->power_mode != OFF_MODE) { | 
 | 1252 | 		bank->power_mode = 0; | 
| Tarun Kanti DebBarma | 41d87cb | 2011-11-15 12:52:38 +0530 | [diff] [blame] | 1253 | 		goto update_gpio_context_count; | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1254 | 	} | 
 | 1255 | 	/* | 
 | 1256 | 	 * If going to OFF, remove triggering for all | 
 | 1257 | 	 * non-wakeup GPIOs.  Otherwise spurious IRQs will be | 
 | 1258 | 	 * generated.  See OMAP2420 Errata item 1.101. | 
 | 1259 | 	 */ | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1260 | 	bank->saved_datain = __raw_readl(bank->base + | 
 | 1261 | 						bank->regs->datain); | 
| Tarun Kanti DebBarma | c6f31c9 | 2012-04-27 19:43:32 +0530 | [diff] [blame] | 1262 | 	l1 = bank->context.fallingdetect; | 
 | 1263 | 	l2 = bank->context.risingdetect; | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1264 |  | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1265 | 	l1 &= ~bank->enabled_non_wakeup_gpios; | 
 | 1266 | 	l2 &= ~bank->enabled_non_wakeup_gpios; | 
 | 1267 |  | 
 | 1268 | 	__raw_writel(l1, bank->base + bank->regs->fallingdetect); | 
 | 1269 | 	__raw_writel(l2, bank->base + bank->regs->risingdetect); | 
 | 1270 |  | 
 | 1271 | 	bank->workaround_enabled = true; | 
 | 1272 |  | 
| Tarun Kanti DebBarma | 41d87cb | 2011-11-15 12:52:38 +0530 | [diff] [blame] | 1273 | update_gpio_context_count: | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1274 | 	if (bank->get_context_loss_count) | 
 | 1275 | 		bank->context_loss_count = | 
 | 1276 | 				bank->get_context_loss_count(bank->dev); | 
 | 1277 |  | 
| Tarun Kanti DebBarma | 72f83af9 | 2011-11-24 03:03:28 +0530 | [diff] [blame] | 1278 | 	_gpio_dbck_disable(bank); | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1279 | 	spin_unlock_irqrestore(&bank->lock, flags); | 
 | 1280 |  | 
 | 1281 | 	return 0; | 
 | 1282 | } | 
 | 1283 |  | 
| Jon Hunter | 352a2d5 | 2013-04-15 13:06:54 -0500 | [diff] [blame] | 1284 | static void omap_gpio_init_context(struct gpio_bank *p); | 
 | 1285 |  | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1286 | static int omap_gpio_runtime_resume(struct device *dev) | 
 | 1287 | { | 
 | 1288 | 	struct platform_device *pdev = to_platform_device(dev); | 
 | 1289 | 	struct gpio_bank *bank = platform_get_drvdata(pdev); | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1290 | 	u32 l = 0, gen, gen0, gen1; | 
 | 1291 | 	unsigned long flags; | 
| Jon Hunter | a2797be | 2013-04-04 15:16:15 -0500 | [diff] [blame] | 1292 | 	int c; | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1293 |  | 
 | 1294 | 	spin_lock_irqsave(&bank->lock, flags); | 
| Jon Hunter | 352a2d5 | 2013-04-15 13:06:54 -0500 | [diff] [blame] | 1295 |  | 
 | 1296 | 	/* | 
 | 1297 | 	 * On the first resume during the probe, the context has not | 
 | 1298 | 	 * been initialised and so initialise it now. Also initialise | 
 | 1299 | 	 * the context loss count. | 
 | 1300 | 	 */ | 
 | 1301 | 	if (bank->loses_context && !bank->context_valid) { | 
 | 1302 | 		omap_gpio_init_context(bank); | 
 | 1303 |  | 
 | 1304 | 		if (bank->get_context_loss_count) | 
 | 1305 | 			bank->context_loss_count = | 
 | 1306 | 				bank->get_context_loss_count(bank->dev); | 
 | 1307 | 	} | 
 | 1308 |  | 
| Tarun Kanti DebBarma | 72f83af9 | 2011-11-24 03:03:28 +0530 | [diff] [blame] | 1309 | 	_gpio_dbck_enable(bank); | 
| Kevin Hilman | 68942ed | 2012-03-05 15:10:04 -0800 | [diff] [blame] | 1310 |  | 
 | 1311 | 	/* | 
 | 1312 | 	 * In ->runtime_suspend(), level-triggered, wakeup-enabled | 
 | 1313 | 	 * GPIOs were set to edge trigger also in order to be able to | 
 | 1314 | 	 * generate a PRCM wakeup.  Here we restore the | 
 | 1315 | 	 * pre-runtime_suspend() values for edge triggering. | 
 | 1316 | 	 */ | 
 | 1317 | 	__raw_writel(bank->context.fallingdetect, | 
 | 1318 | 		     bank->base + bank->regs->fallingdetect); | 
 | 1319 | 	__raw_writel(bank->context.risingdetect, | 
 | 1320 | 		     bank->base + bank->regs->risingdetect); | 
 | 1321 |  | 
| Jon Hunter | a2797be | 2013-04-04 15:16:15 -0500 | [diff] [blame] | 1322 | 	if (bank->loses_context) { | 
 | 1323 | 		if (!bank->get_context_loss_count) { | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1324 | 			omap_gpio_restore_context(bank); | 
 | 1325 | 		} else { | 
| Jon Hunter | a2797be | 2013-04-04 15:16:15 -0500 | [diff] [blame] | 1326 | 			c = bank->get_context_loss_count(bank->dev); | 
 | 1327 | 			if (c != bank->context_loss_count) { | 
 | 1328 | 				omap_gpio_restore_context(bank); | 
 | 1329 | 			} else { | 
 | 1330 | 				spin_unlock_irqrestore(&bank->lock, flags); | 
 | 1331 | 				return 0; | 
 | 1332 | 			} | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1333 | 		} | 
 | 1334 | 	} | 
 | 1335 |  | 
| Tarun Kanti DebBarma | 1b128703 | 2012-04-27 19:43:38 +0530 | [diff] [blame] | 1336 | 	if (!bank->workaround_enabled) { | 
 | 1337 | 		spin_unlock_irqrestore(&bank->lock, flags); | 
 | 1338 | 		return 0; | 
 | 1339 | 	} | 
 | 1340 |  | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1341 | 	l = __raw_readl(bank->base + bank->regs->datain); | 
 | 1342 |  | 
 | 1343 | 	/* | 
 | 1344 | 	 * Check if any of the non-wakeup interrupt GPIOs have changed | 
 | 1345 | 	 * state.  If so, generate an IRQ by software.  This is | 
 | 1346 | 	 * horribly racy, but it's the best we can do to work around | 
 | 1347 | 	 * this silicon bug. | 
 | 1348 | 	 */ | 
 | 1349 | 	l ^= bank->saved_datain; | 
 | 1350 | 	l &= bank->enabled_non_wakeup_gpios; | 
 | 1351 |  | 
 | 1352 | 	/* | 
 | 1353 | 	 * No need to generate IRQs for the rising edge for gpio IRQs | 
 | 1354 | 	 * configured with falling edge only; and vice versa. | 
 | 1355 | 	 */ | 
| Tarun Kanti DebBarma | c6f31c9 | 2012-04-27 19:43:32 +0530 | [diff] [blame] | 1356 | 	gen0 = l & bank->context.fallingdetect; | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1357 | 	gen0 &= bank->saved_datain; | 
 | 1358 |  | 
| Tarun Kanti DebBarma | c6f31c9 | 2012-04-27 19:43:32 +0530 | [diff] [blame] | 1359 | 	gen1 = l & bank->context.risingdetect; | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1360 | 	gen1 &= ~(bank->saved_datain); | 
 | 1361 |  | 
 | 1362 | 	/* FIXME: Consider GPIO IRQs with level detections properly! */ | 
| Tarun Kanti DebBarma | c6f31c9 | 2012-04-27 19:43:32 +0530 | [diff] [blame] | 1363 | 	gen = l & (~(bank->context.fallingdetect) & | 
 | 1364 | 					 ~(bank->context.risingdetect)); | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1365 | 	/* Consider all GPIO IRQs needed to be updated */ | 
 | 1366 | 	gen |= gen0 | gen1; | 
 | 1367 |  | 
 | 1368 | 	if (gen) { | 
 | 1369 | 		u32 old0, old1; | 
 | 1370 |  | 
 | 1371 | 		old0 = __raw_readl(bank->base + bank->regs->leveldetect0); | 
 | 1372 | 		old1 = __raw_readl(bank->base + bank->regs->leveldetect1); | 
 | 1373 |  | 
| Tarun Kanti DebBarma | 4e962e8 | 2012-04-27 19:43:37 +0530 | [diff] [blame] | 1374 | 		if (!bank->regs->irqstatus_raw0) { | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1375 | 			__raw_writel(old0 | gen, bank->base + | 
 | 1376 | 						bank->regs->leveldetect0); | 
 | 1377 | 			__raw_writel(old1 | gen, bank->base + | 
 | 1378 | 						bank->regs->leveldetect1); | 
 | 1379 | 		} | 
 | 1380 |  | 
| Tarun Kanti DebBarma | 4e962e8 | 2012-04-27 19:43:37 +0530 | [diff] [blame] | 1381 | 		if (bank->regs->irqstatus_raw0) { | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1382 | 			__raw_writel(old0 | l, bank->base + | 
 | 1383 | 						bank->regs->leveldetect0); | 
 | 1384 | 			__raw_writel(old1 | l, bank->base + | 
 | 1385 | 						bank->regs->leveldetect1); | 
 | 1386 | 		} | 
 | 1387 | 		__raw_writel(old0, bank->base + bank->regs->leveldetect0); | 
 | 1388 | 		__raw_writel(old1, bank->base + bank->regs->leveldetect1); | 
 | 1389 | 	} | 
 | 1390 |  | 
 | 1391 | 	bank->workaround_enabled = false; | 
 | 1392 | 	spin_unlock_irqrestore(&bank->lock, flags); | 
 | 1393 |  | 
 | 1394 | 	return 0; | 
 | 1395 | } | 
 | 1396 | #endif /* CONFIG_PM_RUNTIME */ | 
 | 1397 |  | 
 | 1398 | void omap2_gpio_prepare_for_idle(int pwr_mode) | 
| Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 1399 | { | 
| Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1400 | 	struct gpio_bank *bank; | 
| Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 1401 |  | 
| Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1402 | 	list_for_each_entry(bank, &omap_gpio_list, node) { | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1403 | 		if (!bank->mod_usage || !bank->loses_context) | 
| Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1404 | 			continue; | 
 | 1405 |  | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1406 | 		bank->power_mode = pwr_mode; | 
 | 1407 |  | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1408 | 		pm_runtime_put_sync_suspend(bank->dev); | 
| Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 1409 | 	} | 
| Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 1410 | } | 
 | 1411 |  | 
| Kevin Hilman | 43ffcd9 | 2009-01-27 11:09:24 -0800 | [diff] [blame] | 1412 | void omap2_gpio_resume_after_idle(void) | 
| Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 1413 | { | 
| Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1414 | 	struct gpio_bank *bank; | 
| Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 1415 |  | 
| Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1416 | 	list_for_each_entry(bank, &omap_gpio_list, node) { | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1417 | 		if (!bank->mod_usage || !bank->loses_context) | 
| Charulatha V | 03e128c | 2011-05-05 19:58:01 +0530 | [diff] [blame] | 1418 | 			continue; | 
 | 1419 |  | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1420 | 		pm_runtime_get_sync(bank->dev); | 
| Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 1421 | 	} | 
| Juha Yrjola | 3ac4fa9 | 2006-12-06 17:13:52 -0800 | [diff] [blame] | 1422 | } | 
 | 1423 |  | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1424 | #if defined(CONFIG_PM_RUNTIME) | 
| Jon Hunter | 352a2d5 | 2013-04-15 13:06:54 -0500 | [diff] [blame] | 1425 | static void omap_gpio_init_context(struct gpio_bank *p) | 
 | 1426 | { | 
 | 1427 | 	struct omap_gpio_reg_offs *regs = p->regs; | 
 | 1428 | 	void __iomem *base = p->base; | 
 | 1429 |  | 
 | 1430 | 	p->context.ctrl		= __raw_readl(base + regs->ctrl); | 
 | 1431 | 	p->context.oe		= __raw_readl(base + regs->direction); | 
 | 1432 | 	p->context.wake_en	= __raw_readl(base + regs->wkup_en); | 
 | 1433 | 	p->context.leveldetect0	= __raw_readl(base + regs->leveldetect0); | 
 | 1434 | 	p->context.leveldetect1	= __raw_readl(base + regs->leveldetect1); | 
 | 1435 | 	p->context.risingdetect	= __raw_readl(base + regs->risingdetect); | 
 | 1436 | 	p->context.fallingdetect = __raw_readl(base + regs->fallingdetect); | 
 | 1437 | 	p->context.irqenable1	= __raw_readl(base + regs->irqenable); | 
 | 1438 | 	p->context.irqenable2	= __raw_readl(base + regs->irqenable2); | 
 | 1439 |  | 
 | 1440 | 	if (regs->set_dataout && p->regs->clr_dataout) | 
 | 1441 | 		p->context.dataout = __raw_readl(base + regs->set_dataout); | 
 | 1442 | 	else | 
 | 1443 | 		p->context.dataout = __raw_readl(base + regs->dataout); | 
 | 1444 |  | 
 | 1445 | 	p->context_valid = true; | 
 | 1446 | } | 
 | 1447 |  | 
| Tarun Kanti DebBarma | 60a3437 | 2011-09-29 04:47:25 +0530 | [diff] [blame] | 1448 | static void omap_gpio_restore_context(struct gpio_bank *bank) | 
| Rajendra Nayak | 40c670f | 2008-09-26 17:47:48 +0530 | [diff] [blame] | 1449 | { | 
| Tarun Kanti DebBarma | 60a3437 | 2011-09-29 04:47:25 +0530 | [diff] [blame] | 1450 | 	__raw_writel(bank->context.wake_en, | 
| Tarun Kanti DebBarma | ae10f23 | 2011-08-30 15:24:27 +0530 | [diff] [blame] | 1451 | 				bank->base + bank->regs->wkup_en); | 
 | 1452 | 	__raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl); | 
| Tarun Kanti DebBarma | 60a3437 | 2011-09-29 04:47:25 +0530 | [diff] [blame] | 1453 | 	__raw_writel(bank->context.leveldetect0, | 
| Tarun Kanti DebBarma | ae10f23 | 2011-08-30 15:24:27 +0530 | [diff] [blame] | 1454 | 				bank->base + bank->regs->leveldetect0); | 
| Tarun Kanti DebBarma | 60a3437 | 2011-09-29 04:47:25 +0530 | [diff] [blame] | 1455 | 	__raw_writel(bank->context.leveldetect1, | 
| Tarun Kanti DebBarma | ae10f23 | 2011-08-30 15:24:27 +0530 | [diff] [blame] | 1456 | 				bank->base + bank->regs->leveldetect1); | 
| Tarun Kanti DebBarma | 60a3437 | 2011-09-29 04:47:25 +0530 | [diff] [blame] | 1457 | 	__raw_writel(bank->context.risingdetect, | 
| Tarun Kanti DebBarma | ae10f23 | 2011-08-30 15:24:27 +0530 | [diff] [blame] | 1458 | 				bank->base + bank->regs->risingdetect); | 
| Tarun Kanti DebBarma | 60a3437 | 2011-09-29 04:47:25 +0530 | [diff] [blame] | 1459 | 	__raw_writel(bank->context.fallingdetect, | 
| Tarun Kanti DebBarma | ae10f23 | 2011-08-30 15:24:27 +0530 | [diff] [blame] | 1460 | 				bank->base + bank->regs->fallingdetect); | 
| Nishanth Menon | f86bcc3 | 2011-09-09 19:14:08 +0530 | [diff] [blame] | 1461 | 	if (bank->regs->set_dataout && bank->regs->clr_dataout) | 
 | 1462 | 		__raw_writel(bank->context.dataout, | 
 | 1463 | 				bank->base + bank->regs->set_dataout); | 
 | 1464 | 	else | 
 | 1465 | 		__raw_writel(bank->context.dataout, | 
 | 1466 | 				bank->base + bank->regs->dataout); | 
| Nishanth Menon | 6d13eaa | 2011-08-29 18:54:50 +0530 | [diff] [blame] | 1467 | 	__raw_writel(bank->context.oe, bank->base + bank->regs->direction); | 
 | 1468 |  | 
| Nishanth Menon | ae54735 | 2011-09-09 19:08:58 +0530 | [diff] [blame] | 1469 | 	if (bank->dbck_enable_mask) { | 
 | 1470 | 		__raw_writel(bank->context.debounce, bank->base + | 
 | 1471 | 					bank->regs->debounce); | 
 | 1472 | 		__raw_writel(bank->context.debounce_en, | 
 | 1473 | 					bank->base + bank->regs->debounce_en); | 
 | 1474 | 	} | 
| Nishanth Menon | ba805be | 2011-08-29 18:41:08 +0530 | [diff] [blame] | 1475 |  | 
 | 1476 | 	__raw_writel(bank->context.irqenable1, | 
 | 1477 | 				bank->base + bank->regs->irqenable); | 
 | 1478 | 	__raw_writel(bank->context.irqenable2, | 
 | 1479 | 				bank->base + bank->regs->irqenable2); | 
| Rajendra Nayak | 40c670f | 2008-09-26 17:47:48 +0530 | [diff] [blame] | 1480 | } | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1481 | #endif /* CONFIG_PM_RUNTIME */ | 
| Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 1482 | #else | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1483 | #define omap_gpio_runtime_suspend NULL | 
 | 1484 | #define omap_gpio_runtime_resume NULL | 
| Arnd Bergmann | ea4a21a | 2013-05-31 17:59:46 +0200 | [diff] [blame] | 1485 | static inline void omap_gpio_init_context(struct gpio_bank *p) {} | 
| Rajendra Nayak | 40c670f | 2008-09-26 17:47:48 +0530 | [diff] [blame] | 1486 | #endif | 
 | 1487 |  | 
| Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 1488 | static const struct dev_pm_ops gpio_pm_ops = { | 
| Tarun Kanti DebBarma | 2dc983c | 2011-11-24 02:44:29 +0530 | [diff] [blame] | 1489 | 	SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume, | 
 | 1490 | 									NULL) | 
| Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 1491 | }; | 
 | 1492 |  | 
| Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1493 | #if defined(CONFIG_OF) | 
 | 1494 | static struct omap_gpio_reg_offs omap2_gpio_regs = { | 
 | 1495 | 	.revision =		OMAP24XX_GPIO_REVISION, | 
 | 1496 | 	.direction =		OMAP24XX_GPIO_OE, | 
 | 1497 | 	.datain =		OMAP24XX_GPIO_DATAIN, | 
 | 1498 | 	.dataout =		OMAP24XX_GPIO_DATAOUT, | 
 | 1499 | 	.set_dataout =		OMAP24XX_GPIO_SETDATAOUT, | 
 | 1500 | 	.clr_dataout =		OMAP24XX_GPIO_CLEARDATAOUT, | 
 | 1501 | 	.irqstatus =		OMAP24XX_GPIO_IRQSTATUS1, | 
 | 1502 | 	.irqstatus2 =		OMAP24XX_GPIO_IRQSTATUS2, | 
 | 1503 | 	.irqenable =		OMAP24XX_GPIO_IRQENABLE1, | 
 | 1504 | 	.irqenable2 =		OMAP24XX_GPIO_IRQENABLE2, | 
 | 1505 | 	.set_irqenable =	OMAP24XX_GPIO_SETIRQENABLE1, | 
 | 1506 | 	.clr_irqenable =	OMAP24XX_GPIO_CLEARIRQENABLE1, | 
 | 1507 | 	.debounce =		OMAP24XX_GPIO_DEBOUNCE_VAL, | 
 | 1508 | 	.debounce_en =		OMAP24XX_GPIO_DEBOUNCE_EN, | 
 | 1509 | 	.ctrl =			OMAP24XX_GPIO_CTRL, | 
 | 1510 | 	.wkup_en =		OMAP24XX_GPIO_WAKE_EN, | 
 | 1511 | 	.leveldetect0 =		OMAP24XX_GPIO_LEVELDETECT0, | 
 | 1512 | 	.leveldetect1 =		OMAP24XX_GPIO_LEVELDETECT1, | 
 | 1513 | 	.risingdetect =		OMAP24XX_GPIO_RISINGDETECT, | 
 | 1514 | 	.fallingdetect =	OMAP24XX_GPIO_FALLINGDETECT, | 
 | 1515 | }; | 
 | 1516 |  | 
 | 1517 | static struct omap_gpio_reg_offs omap4_gpio_regs = { | 
 | 1518 | 	.revision =		OMAP4_GPIO_REVISION, | 
 | 1519 | 	.direction =		OMAP4_GPIO_OE, | 
 | 1520 | 	.datain =		OMAP4_GPIO_DATAIN, | 
 | 1521 | 	.dataout =		OMAP4_GPIO_DATAOUT, | 
 | 1522 | 	.set_dataout =		OMAP4_GPIO_SETDATAOUT, | 
 | 1523 | 	.clr_dataout =		OMAP4_GPIO_CLEARDATAOUT, | 
 | 1524 | 	.irqstatus =		OMAP4_GPIO_IRQSTATUS0, | 
 | 1525 | 	.irqstatus2 =		OMAP4_GPIO_IRQSTATUS1, | 
 | 1526 | 	.irqenable =		OMAP4_GPIO_IRQSTATUSSET0, | 
 | 1527 | 	.irqenable2 =		OMAP4_GPIO_IRQSTATUSSET1, | 
 | 1528 | 	.set_irqenable =	OMAP4_GPIO_IRQSTATUSSET0, | 
 | 1529 | 	.clr_irqenable =	OMAP4_GPIO_IRQSTATUSCLR0, | 
 | 1530 | 	.debounce =		OMAP4_GPIO_DEBOUNCINGTIME, | 
 | 1531 | 	.debounce_en =		OMAP4_GPIO_DEBOUNCENABLE, | 
 | 1532 | 	.ctrl =			OMAP4_GPIO_CTRL, | 
 | 1533 | 	.wkup_en =		OMAP4_GPIO_IRQWAKEN0, | 
 | 1534 | 	.leveldetect0 =		OMAP4_GPIO_LEVELDETECT0, | 
 | 1535 | 	.leveldetect1 =		OMAP4_GPIO_LEVELDETECT1, | 
 | 1536 | 	.risingdetect =		OMAP4_GPIO_RISINGDETECT, | 
 | 1537 | 	.fallingdetect =	OMAP4_GPIO_FALLINGDETECT, | 
 | 1538 | }; | 
 | 1539 |  | 
| Chen Gang | e9a65bb | 2013-02-06 18:44:32 +0800 | [diff] [blame] | 1540 | static const struct omap_gpio_platform_data omap2_pdata = { | 
| Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1541 | 	.regs = &omap2_gpio_regs, | 
 | 1542 | 	.bank_width = 32, | 
 | 1543 | 	.dbck_flag = false, | 
 | 1544 | }; | 
 | 1545 |  | 
| Chen Gang | e9a65bb | 2013-02-06 18:44:32 +0800 | [diff] [blame] | 1546 | static const struct omap_gpio_platform_data omap3_pdata = { | 
| Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1547 | 	.regs = &omap2_gpio_regs, | 
 | 1548 | 	.bank_width = 32, | 
 | 1549 | 	.dbck_flag = true, | 
 | 1550 | }; | 
 | 1551 |  | 
| Chen Gang | e9a65bb | 2013-02-06 18:44:32 +0800 | [diff] [blame] | 1552 | static const struct omap_gpio_platform_data omap4_pdata = { | 
| Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1553 | 	.regs = &omap4_gpio_regs, | 
 | 1554 | 	.bank_width = 32, | 
 | 1555 | 	.dbck_flag = true, | 
 | 1556 | }; | 
 | 1557 |  | 
 | 1558 | static const struct of_device_id omap_gpio_match[] = { | 
 | 1559 | 	{ | 
 | 1560 | 		.compatible = "ti,omap4-gpio", | 
 | 1561 | 		.data = &omap4_pdata, | 
 | 1562 | 	}, | 
 | 1563 | 	{ | 
 | 1564 | 		.compatible = "ti,omap3-gpio", | 
 | 1565 | 		.data = &omap3_pdata, | 
 | 1566 | 	}, | 
 | 1567 | 	{ | 
 | 1568 | 		.compatible = "ti,omap2-gpio", | 
 | 1569 | 		.data = &omap2_pdata, | 
 | 1570 | 	}, | 
 | 1571 | 	{ }, | 
 | 1572 | }; | 
 | 1573 | MODULE_DEVICE_TABLE(of, omap_gpio_match); | 
 | 1574 | #endif | 
 | 1575 |  | 
| Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1576 | static struct platform_driver omap_gpio_driver = { | 
 | 1577 | 	.probe		= omap_gpio_probe, | 
 | 1578 | 	.driver		= { | 
 | 1579 | 		.name	= "omap_gpio", | 
| Tarun Kanti DebBarma | 55b93c3 | 2011-09-29 07:23:22 +0530 | [diff] [blame] | 1580 | 		.pm	= &gpio_pm_ops, | 
| Benoit Cousson | 384ebe1 | 2011-08-16 11:53:02 +0200 | [diff] [blame] | 1581 | 		.of_match_table = of_match_ptr(omap_gpio_match), | 
| Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1582 | 	}, | 
 | 1583 | }; | 
 | 1584 |  | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1585 | /* | 
| Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1586 |  * gpio driver register needs to be done before | 
 | 1587 |  * machine_init functions access gpio APIs. | 
 | 1588 |  * Hence omap_gpio_drv_reg() is a postcore_initcall. | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1589 |  */ | 
| Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1590 | static int __init omap_gpio_drv_reg(void) | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1591 | { | 
| Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1592 | 	return platform_driver_register(&omap_gpio_driver); | 
| Tony Lindgren | 5e1c5ff | 2005-07-10 19:58:15 +0100 | [diff] [blame] | 1593 | } | 
| Varadarajan, Charulatha | 77640aa | 2010-12-07 16:26:57 -0800 | [diff] [blame] | 1594 | postcore_initcall(omap_gpio_drv_reg); |