blob: bb2ba1e03d09c6f849e284cf659188b98269f0e0 [file] [log] [blame]
Kevin Hilman8bd22942009-05-28 10:56:16 -07001/*
2 * OMAP3 Power Management Routines
3 *
4 * Copyright (C) 2006-2008 Nokia Corporation
5 * Tony Lindgren <tony@atomide.com>
6 * Jouni Hogander
7 *
Rajendra Nayak2f5939c2008-09-26 17:50:07 +05308 * Copyright (C) 2007 Texas Instruments, Inc.
9 * Rajendra Nayak <rnayak@ti.com>
10 *
Kevin Hilman8bd22942009-05-28 10:56:16 -070011 * Copyright (C) 2005 Texas Instruments, Inc.
12 * Richard Woodruff <r-woodruff2@ti.com>
13 *
14 * Based on pm.c for omap1
15 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as
18 * published by the Free Software Foundation.
19 */
20
21#include <linux/pm.h>
22#include <linux/suspend.h>
23#include <linux/interrupt.h>
24#include <linux/module.h>
25#include <linux/list.h>
26#include <linux/err.h>
27#include <linux/gpio.h>
Kevin Hilmanc40552b2009-10-06 14:25:09 -070028#include <linux/clk.h>
Tero Kristodccaad82009-11-17 18:34:53 +020029#include <linux/delay.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070031
Tony Lindgrence491cf2009-10-20 09:40:47 -070032#include <plat/sram.h>
33#include <plat/clockdomain.h>
34#include <plat/powerdomain.h>
35#include <plat/control.h>
36#include <plat/serial.h>
Rajendra Nayak61255ab2008-09-26 17:49:56 +053037#include <plat/sdrc.h>
Rajendra Nayak2f5939c2008-09-26 17:50:07 +053038#include <plat/prcm.h>
39#include <plat/gpmc.h>
Tero Kristof2d11852008-08-28 13:13:31 +000040#include <plat/dma.h>
Kevin Hilmand7814e42009-10-06 14:30:23 -070041#include <plat/dmtimer.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070042
Rajendra Nayak57f277b2008-09-26 17:49:34 +053043#include <asm/tlbflush.h>
44
Kevin Hilman8bd22942009-05-28 10:56:16 -070045#include "cm.h"
46#include "cm-regbits-34xx.h"
47#include "prm-regbits-34xx.h"
48
49#include "prm.h"
50#include "pm.h"
Tero Kristo13a6fe02008-10-13 13:17:06 +030051#include "sdrc.h"
52
Rajendra Nayak2f5939c2008-09-26 17:50:07 +053053/* Scratchpad offsets */
54#define OMAP343X_TABLE_ADDRESS_OFFSET 0x31
55#define OMAP343X_TABLE_VALUE_OFFSET 0x30
56#define OMAP343X_CONTROL_REG_VALUE_OFFSET 0x32
57
Kevin Hilman8bd22942009-05-28 10:56:16 -070058struct power_state {
59 struct powerdomain *pwrdm;
60 u32 next_state;
Kevin Hilman10f90ed2009-06-24 11:39:18 -070061#ifdef CONFIG_SUSPEND
Kevin Hilman8bd22942009-05-28 10:56:16 -070062 u32 saved_state;
Kevin Hilman10f90ed2009-06-24 11:39:18 -070063#endif
Kevin Hilman8bd22942009-05-28 10:56:16 -070064 struct list_head node;
65};
66
67static LIST_HEAD(pwrst_list);
68
69static void (*_omap_sram_idle)(u32 *addr, int save_state);
70
Tero Kristo27d59a42008-10-13 13:15:00 +030071static int (*_omap_save_secure_sram)(u32 *addr);
72
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +053073static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
74static struct powerdomain *core_pwrdm, *per_pwrdm;
Tero Kristoc16c3f62008-12-11 16:46:57 +020075static struct powerdomain *cam_pwrdm;
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +053076
Rajendra Nayak2f5939c2008-09-26 17:50:07 +053077static inline void omap3_per_save_context(void)
78{
79 omap_gpio_save_context();
80}
81
82static inline void omap3_per_restore_context(void)
83{
84 omap_gpio_restore_context();
85}
86
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +020087static void omap3_enable_io_chain(void)
88{
89 int timeout = 0;
90
91 if (omap_rev() >= OMAP3430_REV_ES3_1) {
Paul Walmsley2bc4ef72010-05-18 18:47:24 -060092 prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
93 PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +020094 /* Do a readback to assure write has been done */
95 prm_read_mod_reg(WKUP_MOD, PM_WKEN);
96
Kevin Hilman0b96a3a2010-06-09 13:53:09 +030097 while (!(prm_read_mod_reg(WKUP_MOD, PM_WKEN) &
Paul Walmsley2bc4ef72010-05-18 18:47:24 -060098 OMAP3430_ST_IO_CHAIN_MASK)) {
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +020099 timeout++;
100 if (timeout > 1000) {
101 printk(KERN_ERR "Wake up daisy chain "
102 "activation failed.\n");
103 return;
104 }
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600105 prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK,
Kevin Hilman0b96a3a2010-06-09 13:53:09 +0300106 WKUP_MOD, PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200107 }
108 }
109}
110
111static void omap3_disable_io_chain(void)
112{
113 if (omap_rev() >= OMAP3430_REV_ES3_1)
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600114 prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
115 PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200116}
117
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530118static void omap3_core_save_context(void)
119{
120 u32 control_padconf_off;
121
122 /* Save the padconf registers */
123 control_padconf_off = omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF);
124 control_padconf_off |= START_PADCONF_SAVE;
125 omap_ctrl_writel(control_padconf_off, OMAP343X_CONTROL_PADCONF_OFF);
126 /* wait for the save to complete */
Roel Kluin1b6e8212010-01-08 10:29:07 -0800127 while (!(omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS)
128 & PADCONF_SAVE_DONE))
Tero Kristodccaad82009-11-17 18:34:53 +0200129 udelay(1);
130
131 /*
132 * Force write last pad into memory, as this can fail in some
133 * cases according to erratas 1.157, 1.185
134 */
135 omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
136 OMAP343X_CONTROL_MEM_WKUP + 0x2a0);
137
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530138 /* Save the Interrupt controller context */
139 omap_intc_save_context();
140 /* Save the GPMC context */
141 omap3_gpmc_save_context();
142 /* Save the system control module context, padconf already save above*/
143 omap3_control_save_context();
Tero Kristof2d11852008-08-28 13:13:31 +0000144 omap_dma_global_context_save();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530145}
146
147static void omap3_core_restore_context(void)
148{
149 /* Restore the control module context, padconf restored by h/w */
150 omap3_control_restore_context();
151 /* Restore the GPMC context */
152 omap3_gpmc_restore_context();
153 /* Restore the interrupt controller context */
154 omap_intc_restore_context();
Tero Kristof2d11852008-08-28 13:13:31 +0000155 omap_dma_global_context_restore();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530156}
157
Tero Kristo9d971402008-12-12 11:20:05 +0200158/*
159 * FIXME: This function should be called before entering off-mode after
160 * OMAP3 secure services have been accessed. Currently it is only called
161 * once during boot sequence, but this works as we are not using secure
162 * services.
163 */
Tero Kristo27d59a42008-10-13 13:15:00 +0300164static void omap3_save_secure_ram_context(u32 target_mpu_state)
165{
166 u32 ret;
167
168 if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
Tero Kristo27d59a42008-10-13 13:15:00 +0300169 /*
170 * MPU next state must be set to POWER_ON temporarily,
171 * otherwise the WFI executed inside the ROM code
172 * will hang the system.
173 */
174 pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
175 ret = _omap_save_secure_sram((u32 *)
176 __pa(omap3_secure_ram_storage));
177 pwrdm_set_next_pwrst(mpu_pwrdm, target_mpu_state);
178 /* Following is for error tracking, it should not happen */
179 if (ret) {
180 printk(KERN_ERR "save_secure_sram() returns %08x\n",
181 ret);
182 while (1)
183 ;
184 }
185 }
186}
187
Jon Hunter77da2d92009-06-27 00:07:25 -0500188/*
189 * PRCM Interrupt Handler Helper Function
190 *
191 * The purpose of this function is to clear any wake-up events latched
192 * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
193 * may occur whilst attempting to clear a PM_WKST_x register and thus
194 * set another bit in this register. A while loop is used to ensure
195 * that any peripheral wake-up events occurring while attempting to
196 * clear the PM_WKST_x are detected and cleared.
197 */
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700198static int prcm_clear_mod_irqs(s16 module, u8 regs)
Jon Hunter77da2d92009-06-27 00:07:25 -0500199{
Vikram Pandita71a80772009-07-17 19:33:09 -0500200 u32 wkst, fclk, iclk, clken;
Jon Hunter77da2d92009-06-27 00:07:25 -0500201 u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
202 u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
203 u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
Paul Walmsley5d805972009-07-22 10:18:07 -0700204 u16 grpsel_off = (regs == 3) ?
205 OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700206 int c = 0;
Jon Hunter77da2d92009-06-27 00:07:25 -0500207
208 wkst = prm_read_mod_reg(module, wkst_off);
Paul Walmsley5d805972009-07-22 10:18:07 -0700209 wkst &= prm_read_mod_reg(module, grpsel_off);
Jon Hunter77da2d92009-06-27 00:07:25 -0500210 if (wkst) {
211 iclk = cm_read_mod_reg(module, iclk_off);
212 fclk = cm_read_mod_reg(module, fclk_off);
213 while (wkst) {
Vikram Pandita71a80772009-07-17 19:33:09 -0500214 clken = wkst;
215 cm_set_mod_reg_bits(clken, module, iclk_off);
216 /*
217 * For USBHOST, we don't know whether HOST1 or
218 * HOST2 woke us up, so enable both f-clocks
219 */
220 if (module == OMAP3430ES2_USBHOST_MOD)
221 clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
222 cm_set_mod_reg_bits(clken, module, fclk_off);
Jon Hunter77da2d92009-06-27 00:07:25 -0500223 prm_write_mod_reg(wkst, module, wkst_off);
224 wkst = prm_read_mod_reg(module, wkst_off);
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700225 c++;
Jon Hunter77da2d92009-06-27 00:07:25 -0500226 }
227 cm_write_mod_reg(iclk, module, iclk_off);
228 cm_write_mod_reg(fclk, module, fclk_off);
229 }
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700230
231 return c;
232}
233
234static int _prcm_int_handle_wakeup(void)
235{
236 int c;
237
238 c = prcm_clear_mod_irqs(WKUP_MOD, 1);
239 c += prcm_clear_mod_irqs(CORE_MOD, 1);
240 c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1);
241 if (omap_rev() > OMAP3430_REV_ES1_0) {
242 c += prcm_clear_mod_irqs(CORE_MOD, 3);
243 c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1);
244 }
245
246 return c;
Jon Hunter77da2d92009-06-27 00:07:25 -0500247}
248
249/*
250 * PRCM Interrupt Handler
251 *
252 * The PRM_IRQSTATUS_MPU register indicates if there are any pending
253 * interrupts from the PRCM for the MPU. These bits must be cleared in
254 * order to clear the PRCM interrupt. The PRCM interrupt handler is
255 * implemented to simply clear the PRM_IRQSTATUS_MPU in order to clear
256 * the PRCM interrupt. Please note that bit 0 of the PRM_IRQSTATUS_MPU
257 * register indicates that a wake-up event is pending for the MPU and
258 * this bit can only be cleared if the all the wake-up events latched
259 * in the various PM_WKST_x registers have been cleared. The interrupt
260 * handler is implemented using a do-while loop so that if a wake-up
261 * event occurred during the processing of the prcm interrupt handler
262 * (setting a bit in the corresponding PM_WKST_x register and thus
263 * preventing us from clearing bit 0 of the PRM_IRQSTATUS_MPU register)
264 * this would be handled.
265 */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700266static irqreturn_t prcm_interrupt_handler (int irq, void *dev_id)
267{
Kevin Hilmand6290a32010-04-26 14:59:09 -0700268 u32 irqenable_mpu, irqstatus_mpu;
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700269 int c = 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700270
Kevin Hilmand6290a32010-04-26 14:59:09 -0700271 irqenable_mpu = prm_read_mod_reg(OCP_MOD,
272 OMAP3_PRM_IRQENABLE_MPU_OFFSET);
273 irqstatus_mpu = prm_read_mod_reg(OCP_MOD,
274 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
275 irqstatus_mpu &= irqenable_mpu;
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700276
Kevin Hilmand6290a32010-04-26 14:59:09 -0700277 do {
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600278 if (irqstatus_mpu & (OMAP3430_WKUP_ST_MASK |
279 OMAP3430_IO_ST_MASK)) {
Paul Walmsley8cb0ac92009-07-22 10:29:02 -0700280 c = _prcm_int_handle_wakeup();
281
282 /*
283 * Is the MPU PRCM interrupt handler racing with the
284 * IVA2 PRCM interrupt handler ?
285 */
286 WARN(c == 0, "prcm: WARNING: PRCM indicated MPU wakeup "
287 "but no wakeup sources are marked\n");
288 } else {
289 /* XXX we need to expand our PRCM interrupt handler */
290 WARN(1, "prcm: WARNING: PRCM interrupt received, but "
291 "no code to handle it (%08x)\n", irqstatus_mpu);
292 }
293
Jon Hunter77da2d92009-06-27 00:07:25 -0500294 prm_write_mod_reg(irqstatus_mpu, OCP_MOD,
295 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700296
Kevin Hilmand6290a32010-04-26 14:59:09 -0700297 irqstatus_mpu = prm_read_mod_reg(OCP_MOD,
298 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
299 irqstatus_mpu &= irqenable_mpu;
300
301 } while (irqstatus_mpu);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700302
303 return IRQ_HANDLED;
304}
305
Rajendra Nayak57f277b2008-09-26 17:49:34 +0530306static void restore_control_register(u32 val)
307{
308 __asm__ __volatile__ ("mcr p15, 0, %0, c1, c0, 0" : : "r" (val));
309}
310
311/* Function to restore the table entry that was modified for enabling MMU */
312static void restore_table_entry(void)
313{
314 u32 *scratchpad_address;
315 u32 previous_value, control_reg_value;
316 u32 *address;
317
318 scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
319
320 /* Get address of entry that was modified */
321 address = (u32 *)__raw_readl(scratchpad_address +
322 OMAP343X_TABLE_ADDRESS_OFFSET);
323 /* Get the previous value which needs to be restored */
324 previous_value = __raw_readl(scratchpad_address +
325 OMAP343X_TABLE_VALUE_OFFSET);
326 address = __va(address);
327 *address = previous_value;
328 flush_tlb_all();
329 control_reg_value = __raw_readl(scratchpad_address
330 + OMAP343X_CONTROL_REG_VALUE_OFFSET);
331 /* This will enable caches and prediction */
332 restore_control_register(control_reg_value);
333}
334
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530335void omap_sram_idle(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700336{
337 /* Variable to tell what needs to be saved and restored
338 * in omap_sram_idle*/
339 /* save_state = 0 => Nothing to save and restored */
340 /* save_state = 1 => Only L1 and logic lost */
341 /* save_state = 2 => Only L2 lost */
342 /* save_state = 3 => L1, L2 and logic lost */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530343 int save_state = 0;
344 int mpu_next_state = PWRDM_POWER_ON;
345 int per_next_state = PWRDM_POWER_ON;
346 int core_next_state = PWRDM_POWER_ON;
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530347 int core_prev_state, per_prev_state;
Tero Kristo13a6fe02008-10-13 13:17:06 +0300348 u32 sdrc_pwr = 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700349
350 if (!_omap_sram_idle)
351 return;
352
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530353 pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
354 pwrdm_clear_all_prev_pwrst(neon_pwrdm);
355 pwrdm_clear_all_prev_pwrst(core_pwrdm);
356 pwrdm_clear_all_prev_pwrst(per_pwrdm);
357
Kevin Hilman8bd22942009-05-28 10:56:16 -0700358 mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
359 switch (mpu_next_state) {
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530360 case PWRDM_POWER_ON:
Kevin Hilman8bd22942009-05-28 10:56:16 -0700361 case PWRDM_POWER_RET:
362 /* No need to save context */
363 save_state = 0;
364 break;
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530365 case PWRDM_POWER_OFF:
366 save_state = 3;
367 break;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700368 default:
369 /* Invalid state */
370 printk(KERN_ERR "Invalid mpu state in sram_idle\n");
371 return;
372 }
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300373 pwrdm_pre_transition();
374
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530375 /* NEON control */
376 if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
Jouni Hogander71391782008-10-28 10:59:05 +0200377 pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530378
Mike Chan40742fa2010-05-03 16:04:06 -0700379 /* Enable IO-PAD and IO-CHAIN wakeups */
Kevin Hilman658ce972008-11-04 20:50:52 -0800380 per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
Tero Kristoecf157d2008-12-01 13:17:29 +0200381 core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
Kevin Hilmand5c47d72010-08-10 16:04:35 -0700382 if (omap3_has_io_wakeup() &&
383 (per_next_state < PWRDM_POWER_ON ||
384 core_next_state < PWRDM_POWER_ON)) {
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600385 prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
Mike Chan40742fa2010-05-03 16:04:06 -0700386 omap3_enable_io_chain();
387 }
388
389 /* PER */
Kevin Hilman658ce972008-11-04 20:50:52 -0800390 if (per_next_state < PWRDM_POWER_ON) {
Kevin Hilman658ce972008-11-04 20:50:52 -0800391 omap_uart_prepare_idle(2);
Kevin Hilman43ffcd92009-01-27 11:09:24 -0800392 omap2_gpio_prepare_for_idle(per_next_state);
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700393 if (per_next_state == PWRDM_POWER_OFF)
Tero Kristoecf157d2008-12-01 13:17:29 +0200394 omap3_per_save_context();
Kevin Hilman658ce972008-11-04 20:50:52 -0800395 }
396
397 /* CORE */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530398 if (core_next_state < PWRDM_POWER_ON) {
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530399 omap_uart_prepare_idle(0);
400 omap_uart_prepare_idle(1);
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530401 if (core_next_state == PWRDM_POWER_OFF) {
402 omap3_core_save_context();
403 omap3_prcm_save_context();
404 }
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530405 }
Mike Chan40742fa2010-05-03 16:04:06 -0700406
Tero Kristof18cc2f2009-10-23 19:03:50 +0300407 omap3_intc_prepare_idle();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700408
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530409 /*
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530410 * On EMU/HS devices ROM code restores a SRDC value
411 * from scratchpad which has automatic self refresh on timeout
412 * of AUTO_CNT = 1 enabled. This takes care of errata 1.142.
413 * Hence store/restore the SDRC_POWER register here.
414 */
Tero Kristo13a6fe02008-10-13 13:17:06 +0300415 if (omap_rev() >= OMAP3430_REV_ES3_0 &&
416 omap_type() != OMAP2_DEVICE_TYPE_GP &&
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530417 core_next_state == PWRDM_POWER_OFF)
Tero Kristo13a6fe02008-10-13 13:17:06 +0300418 sdrc_pwr = sdrc_read_reg(SDRC_POWER);
Tero Kristo13a6fe02008-10-13 13:17:06 +0300419
420 /*
Rajendra Nayak61255ab2008-09-26 17:49:56 +0530421 * omap3_arm_context is the location where ARM registers
422 * get saved. The restore path then reads from this
423 * location and restores them back.
424 */
425 _omap_sram_idle(omap3_arm_context, save_state);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700426 cpu_init();
427
Rajendra Nayakf265dc42009-06-09 22:30:41 +0530428 /* Restore normal SDRC POWER settings */
Tero Kristo13a6fe02008-10-13 13:17:06 +0300429 if (omap_rev() >= OMAP3430_REV_ES3_0 &&
430 omap_type() != OMAP2_DEVICE_TYPE_GP &&
431 core_next_state == PWRDM_POWER_OFF)
432 sdrc_write_reg(sdrc_pwr, SDRC_POWER);
433
Rajendra Nayak57f277b2008-09-26 17:49:34 +0530434 /* Restore table entry modified during MMU restoration */
435 if (pwrdm_read_prev_pwrst(mpu_pwrdm) == PWRDM_POWER_OFF)
436 restore_table_entry();
437
Kevin Hilman658ce972008-11-04 20:50:52 -0800438 /* CORE */
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530439 if (core_next_state < PWRDM_POWER_ON) {
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530440 core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
441 if (core_prev_state == PWRDM_POWER_OFF) {
442 omap3_core_restore_context();
443 omap3_prcm_restore_context();
444 omap3_sram_restore_context();
Kalle Jokiniemi8a917d22009-05-13 13:32:11 +0300445 omap2_sms_restore_context();
Rajendra Nayak2f5939c2008-09-26 17:50:07 +0530446 }
Kevin Hilman658ce972008-11-04 20:50:52 -0800447 omap_uart_resume_idle(0);
448 omap_uart_resume_idle(1);
449 if (core_next_state == PWRDM_POWER_OFF)
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600450 prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF_MASK,
Kevin Hilman658ce972008-11-04 20:50:52 -0800451 OMAP3430_GR_MOD,
452 OMAP3_PRM_VOLTCTRL_OFFSET);
453 }
Tero Kristof18cc2f2009-10-23 19:03:50 +0300454 omap3_intc_resume_idle();
Kevin Hilman658ce972008-11-04 20:50:52 -0800455
456 /* PER */
457 if (per_next_state < PWRDM_POWER_ON) {
458 per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
Kevin Hilman43ffcd92009-01-27 11:09:24 -0800459 omap2_gpio_resume_after_idle();
460 if (per_prev_state == PWRDM_POWER_OFF)
Kevin Hilman658ce972008-11-04 20:50:52 -0800461 omap3_per_restore_context();
Tero Kristoecf157d2008-12-01 13:17:29 +0200462 omap_uart_resume_idle(2);
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +0530463 }
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300464
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200465 /* Disable IO-PAD and IO-CHAIN wakeup */
Kevin Hilman58a55592010-08-16 09:21:19 +0300466 if (omap3_has_io_wakeup() &&
467 (per_next_state < PWRDM_POWER_ON ||
468 core_next_state < PWRDM_POWER_ON)) {
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600469 prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
Kalle Jokiniemi3a7ec262009-03-26 15:59:01 +0200470 omap3_disable_io_chain();
471 }
Kevin Hilman658ce972008-11-04 20:50:52 -0800472
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300473 pwrdm_post_transition();
474
Tero Kristoc16c3f62008-12-11 16:46:57 +0200475 omap2_clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700476}
477
Rajendra Nayak20b01662008-10-08 17:31:22 +0530478int omap3_can_sleep(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700479{
Kevin Hilmanc40552b2009-10-06 14:25:09 -0700480 if (!sleep_while_idle)
481 return 0;
Kevin Hilman4af40162009-02-04 10:51:40 -0800482 if (!omap_uart_can_sleep())
483 return 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700484 return 1;
485}
486
487/* This sets pwrdm state (other than mpu & core. Currently only ON &
488 * RET are supported. Function is assuming that clkdm doesn't have
489 * hw_sup mode enabled. */
Rajendra Nayak20b01662008-10-08 17:31:22 +0530490int set_pwrdm_state(struct powerdomain *pwrdm, u32 state)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700491{
492 u32 cur_state;
493 int sleep_switch = 0;
494 int ret = 0;
495
496 if (pwrdm == NULL || IS_ERR(pwrdm))
497 return -EINVAL;
498
499 while (!(pwrdm->pwrsts & (1 << state))) {
500 if (state == PWRDM_POWER_OFF)
501 return ret;
502 state--;
503 }
504
505 cur_state = pwrdm_read_next_pwrst(pwrdm);
506 if (cur_state == state)
507 return ret;
508
509 if (pwrdm_read_pwrst(pwrdm) < PWRDM_POWER_ON) {
510 omap2_clkdm_wakeup(pwrdm->pwrdm_clkdms[0]);
511 sleep_switch = 1;
512 pwrdm_wait_transition(pwrdm);
513 }
514
515 ret = pwrdm_set_next_pwrst(pwrdm, state);
516 if (ret) {
517 printk(KERN_ERR "Unable to set state of powerdomain: %s\n",
518 pwrdm->name);
519 goto err;
520 }
521
522 if (sleep_switch) {
523 omap2_clkdm_allow_idle(pwrdm->pwrdm_clkdms[0]);
524 pwrdm_wait_transition(pwrdm);
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300525 pwrdm_state_switch(pwrdm);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700526 }
527
528err:
529 return ret;
530}
531
532static void omap3_pm_idle(void)
533{
534 local_irq_disable();
535 local_fiq_disable();
536
537 if (!omap3_can_sleep())
538 goto out;
539
Tero Kristocf228542009-03-20 15:21:02 +0200540 if (omap_irq_pending() || need_resched())
Kevin Hilman8bd22942009-05-28 10:56:16 -0700541 goto out;
542
543 omap_sram_idle();
544
545out:
546 local_fiq_enable();
547 local_irq_enable();
548}
549
Kevin Hilman10f90ed2009-06-24 11:39:18 -0700550#ifdef CONFIG_SUSPEND
Tero Kristo24662112009-03-05 16:32:23 +0200551static suspend_state_t suspend_state;
552
Ari Kauppi8e2efde2010-03-23 09:04:59 +0200553static void omap2_pm_wakeup_on_timer(u32 seconds, u32 milliseconds)
Kevin Hilmand7814e42009-10-06 14:30:23 -0700554{
555 u32 tick_rate, cycles;
556
Ari Kauppi8e2efde2010-03-23 09:04:59 +0200557 if (!seconds && !milliseconds)
Kevin Hilmand7814e42009-10-06 14:30:23 -0700558 return;
559
560 tick_rate = clk_get_rate(omap_dm_timer_get_fclk(gptimer_wakeup));
Ari Kauppi8e2efde2010-03-23 09:04:59 +0200561 cycles = tick_rate * seconds + tick_rate * milliseconds / 1000;
Kevin Hilmand7814e42009-10-06 14:30:23 -0700562 omap_dm_timer_stop(gptimer_wakeup);
563 omap_dm_timer_set_load_start(gptimer_wakeup, 0, 0xffffffff - cycles);
564
Ari Kauppi8e2efde2010-03-23 09:04:59 +0200565 pr_info("PM: Resume timer in %u.%03u secs"
566 " (%d ticks at %d ticks/sec.)\n",
567 seconds, milliseconds, cycles, tick_rate);
Kevin Hilmand7814e42009-10-06 14:30:23 -0700568}
569
Kevin Hilman8bd22942009-05-28 10:56:16 -0700570static int omap3_pm_prepare(void)
571{
572 disable_hlt();
573 return 0;
574}
575
576static int omap3_pm_suspend(void)
577{
578 struct power_state *pwrst;
579 int state, ret = 0;
580
Ari Kauppi8e2efde2010-03-23 09:04:59 +0200581 if (wakeup_timer_seconds || wakeup_timer_milliseconds)
582 omap2_pm_wakeup_on_timer(wakeup_timer_seconds,
583 wakeup_timer_milliseconds);
Kevin Hilmand7814e42009-10-06 14:30:23 -0700584
Kevin Hilman8bd22942009-05-28 10:56:16 -0700585 /* Read current next_pwrsts */
586 list_for_each_entry(pwrst, &pwrst_list, node)
587 pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
588 /* Set ones wanted by suspend */
589 list_for_each_entry(pwrst, &pwrst_list, node) {
590 if (set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
591 goto restore;
592 if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
593 goto restore;
594 }
595
Kevin Hilman4af40162009-02-04 10:51:40 -0800596 omap_uart_prepare_suspend();
Tero Kristo2bbe3af2009-10-23 19:03:48 +0300597 omap3_intc_suspend();
598
Kevin Hilman8bd22942009-05-28 10:56:16 -0700599 omap_sram_idle();
600
601restore:
602 /* Restore next_pwrsts */
603 list_for_each_entry(pwrst, &pwrst_list, node) {
Kevin Hilman8bd22942009-05-28 10:56:16 -0700604 state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
605 if (state > pwrst->next_state) {
606 printk(KERN_INFO "Powerdomain (%s) didn't enter "
607 "target state %d\n",
608 pwrst->pwrdm->name, pwrst->next_state);
609 ret = -1;
610 }
Jouni Hogander6c5f8032008-10-29 12:06:04 +0200611 set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700612 }
613 if (ret)
614 printk(KERN_ERR "Could not enter target state in pm_suspend\n");
615 else
616 printk(KERN_INFO "Successfully put all powerdomains "
617 "to target state\n");
618
619 return ret;
620}
621
Tero Kristo24662112009-03-05 16:32:23 +0200622static int omap3_pm_enter(suspend_state_t unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700623{
624 int ret = 0;
625
Tero Kristo24662112009-03-05 16:32:23 +0200626 switch (suspend_state) {
Kevin Hilman8bd22942009-05-28 10:56:16 -0700627 case PM_SUSPEND_STANDBY:
628 case PM_SUSPEND_MEM:
629 ret = omap3_pm_suspend();
630 break;
631 default:
632 ret = -EINVAL;
633 }
634
635 return ret;
636}
637
638static void omap3_pm_finish(void)
639{
640 enable_hlt();
641}
642
Tero Kristo24662112009-03-05 16:32:23 +0200643/* Hooks to enable / disable UART interrupts during suspend */
644static int omap3_pm_begin(suspend_state_t state)
645{
646 suspend_state = state;
647 omap_uart_enable_irqs(0);
648 return 0;
649}
650
651static void omap3_pm_end(void)
652{
653 suspend_state = PM_SUSPEND_ON;
654 omap_uart_enable_irqs(1);
655 return;
656}
657
Kevin Hilman8bd22942009-05-28 10:56:16 -0700658static struct platform_suspend_ops omap_pm_ops = {
Tero Kristo24662112009-03-05 16:32:23 +0200659 .begin = omap3_pm_begin,
660 .end = omap3_pm_end,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700661 .prepare = omap3_pm_prepare,
662 .enter = omap3_pm_enter,
663 .finish = omap3_pm_finish,
664 .valid = suspend_valid_only_mem,
665};
Kevin Hilman10f90ed2009-06-24 11:39:18 -0700666#endif /* CONFIG_SUSPEND */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700667
Kevin Hilman1155e422008-11-25 11:48:24 -0800668
669/**
670 * omap3_iva_idle(): ensure IVA is in idle so it can be put into
671 * retention
672 *
673 * In cases where IVA2 is activated by bootcode, it may prevent
674 * full-chip retention or off-mode because it is not idle. This
675 * function forces the IVA2 into idle state so it can go
676 * into retention/off and thus allow full-chip retention/off.
677 *
678 **/
679static void __init omap3_iva_idle(void)
680{
681 /* ensure IVA2 clock is disabled */
682 cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
683
684 /* if no clock activity, nothing else to do */
685 if (!(cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
686 OMAP3430_CLKACTIVITY_IVA2_MASK))
687 return;
688
689 /* Reset IVA2 */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600690 prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
691 OMAP3430_RST2_IVA2_MASK |
692 OMAP3430_RST3_IVA2_MASK,
Abhijit Pagare37903002010-01-26 20:12:51 -0700693 OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman1155e422008-11-25 11:48:24 -0800694
695 /* Enable IVA2 clock */
Kevin Hilmandfa6d6f2010-02-24 12:05:48 -0700696 cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
Kevin Hilman1155e422008-11-25 11:48:24 -0800697 OMAP3430_IVA2_MOD, CM_FCLKEN);
698
699 /* Set IVA2 boot mode to 'idle' */
700 omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
701 OMAP343X_CONTROL_IVA2_BOOTMOD);
702
703 /* Un-reset IVA2 */
Abhijit Pagare37903002010-01-26 20:12:51 -0700704 prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman1155e422008-11-25 11:48:24 -0800705
706 /* Disable IVA2 clock */
707 cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
708
709 /* Reset IVA2 */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600710 prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
711 OMAP3430_RST2_IVA2_MASK |
712 OMAP3430_RST3_IVA2_MASK,
Abhijit Pagare37903002010-01-26 20:12:51 -0700713 OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman1155e422008-11-25 11:48:24 -0800714}
715
Kevin Hilman8111b222009-04-28 15:27:44 -0700716static void __init omap3_d2d_idle(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700717{
Kevin Hilman8111b222009-04-28 15:27:44 -0700718 u16 mask, padconf;
719
720 /* In a stand alone OMAP3430 where there is not a stacked
721 * modem for the D2D Idle Ack and D2D MStandby must be pulled
722 * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
723 * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
724 mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
725 padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
726 padconf |= mask;
727 omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
728
729 padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
730 padconf |= mask;
731 omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
732
Kevin Hilman8bd22942009-05-28 10:56:16 -0700733 /* reset modem */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600734 prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
735 OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
Abhijit Pagare37903002010-01-26 20:12:51 -0700736 CORE_MOD, OMAP2_RM_RSTCTRL);
737 prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
Kevin Hilman8111b222009-04-28 15:27:44 -0700738}
Kevin Hilman8bd22942009-05-28 10:56:16 -0700739
Kevin Hilman8111b222009-04-28 15:27:44 -0700740static void __init prcm_setup_regs(void)
741{
Kevin Hilman8bd22942009-05-28 10:56:16 -0700742 /* XXX Reset all wkdeps. This should be done when initializing
743 * powerdomains */
744 prm_write_mod_reg(0, OMAP3430_IVA2_MOD, PM_WKDEP);
745 prm_write_mod_reg(0, MPU_MOD, PM_WKDEP);
746 prm_write_mod_reg(0, OMAP3430_DSS_MOD, PM_WKDEP);
747 prm_write_mod_reg(0, OMAP3430_NEON_MOD, PM_WKDEP);
748 prm_write_mod_reg(0, OMAP3430_CAM_MOD, PM_WKDEP);
749 prm_write_mod_reg(0, OMAP3430_PER_MOD, PM_WKDEP);
750 if (omap_rev() > OMAP3430_REV_ES1_0) {
751 prm_write_mod_reg(0, OMAP3430ES2_SGX_MOD, PM_WKDEP);
752 prm_write_mod_reg(0, OMAP3430ES2_USBHOST_MOD, PM_WKDEP);
753 } else
754 prm_write_mod_reg(0, GFX_MOD, PM_WKDEP);
755
756 /*
757 * Enable interface clock autoidle for all modules.
758 * Note that in the long run this should be done by clockfw
759 */
760 cm_write_mod_reg(
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600761 OMAP3430_AUTO_MODEM_MASK |
762 OMAP3430ES2_AUTO_MMC3_MASK |
763 OMAP3430ES2_AUTO_ICR_MASK |
764 OMAP3430_AUTO_AES2_MASK |
765 OMAP3430_AUTO_SHA12_MASK |
766 OMAP3430_AUTO_DES2_MASK |
767 OMAP3430_AUTO_MMC2_MASK |
768 OMAP3430_AUTO_MMC1_MASK |
769 OMAP3430_AUTO_MSPRO_MASK |
770 OMAP3430_AUTO_HDQ_MASK |
771 OMAP3430_AUTO_MCSPI4_MASK |
772 OMAP3430_AUTO_MCSPI3_MASK |
773 OMAP3430_AUTO_MCSPI2_MASK |
774 OMAP3430_AUTO_MCSPI1_MASK |
775 OMAP3430_AUTO_I2C3_MASK |
776 OMAP3430_AUTO_I2C2_MASK |
777 OMAP3430_AUTO_I2C1_MASK |
778 OMAP3430_AUTO_UART2_MASK |
779 OMAP3430_AUTO_UART1_MASK |
780 OMAP3430_AUTO_GPT11_MASK |
781 OMAP3430_AUTO_GPT10_MASK |
782 OMAP3430_AUTO_MCBSP5_MASK |
783 OMAP3430_AUTO_MCBSP1_MASK |
784 OMAP3430ES1_AUTO_FAC_MASK | /* This is es1 only */
785 OMAP3430_AUTO_MAILBOXES_MASK |
786 OMAP3430_AUTO_OMAPCTRL_MASK |
787 OMAP3430ES1_AUTO_FSHOSTUSB_MASK |
788 OMAP3430_AUTO_HSOTGUSB_MASK |
789 OMAP3430_AUTO_SAD2D_MASK |
790 OMAP3430_AUTO_SSI_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700791 CORE_MOD, CM_AUTOIDLE1);
792
793 cm_write_mod_reg(
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600794 OMAP3430_AUTO_PKA_MASK |
795 OMAP3430_AUTO_AES1_MASK |
796 OMAP3430_AUTO_RNG_MASK |
797 OMAP3430_AUTO_SHA11_MASK |
798 OMAP3430_AUTO_DES1_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700799 CORE_MOD, CM_AUTOIDLE2);
800
801 if (omap_rev() > OMAP3430_REV_ES1_0) {
802 cm_write_mod_reg(
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600803 OMAP3430_AUTO_MAD2D_MASK |
804 OMAP3430ES2_AUTO_USBTLL_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700805 CORE_MOD, CM_AUTOIDLE3);
806 }
807
808 cm_write_mod_reg(
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600809 OMAP3430_AUTO_WDT2_MASK |
810 OMAP3430_AUTO_WDT1_MASK |
811 OMAP3430_AUTO_GPIO1_MASK |
812 OMAP3430_AUTO_32KSYNC_MASK |
813 OMAP3430_AUTO_GPT12_MASK |
814 OMAP3430_AUTO_GPT1_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700815 WKUP_MOD, CM_AUTOIDLE);
816
817 cm_write_mod_reg(
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600818 OMAP3430_AUTO_DSS_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700819 OMAP3430_DSS_MOD,
820 CM_AUTOIDLE);
821
822 cm_write_mod_reg(
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600823 OMAP3430_AUTO_CAM_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700824 OMAP3430_CAM_MOD,
825 CM_AUTOIDLE);
826
827 cm_write_mod_reg(
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600828 OMAP3430_AUTO_GPIO6_MASK |
829 OMAP3430_AUTO_GPIO5_MASK |
830 OMAP3430_AUTO_GPIO4_MASK |
831 OMAP3430_AUTO_GPIO3_MASK |
832 OMAP3430_AUTO_GPIO2_MASK |
833 OMAP3430_AUTO_WDT3_MASK |
834 OMAP3430_AUTO_UART3_MASK |
835 OMAP3430_AUTO_GPT9_MASK |
836 OMAP3430_AUTO_GPT8_MASK |
837 OMAP3430_AUTO_GPT7_MASK |
838 OMAP3430_AUTO_GPT6_MASK |
839 OMAP3430_AUTO_GPT5_MASK |
840 OMAP3430_AUTO_GPT4_MASK |
841 OMAP3430_AUTO_GPT3_MASK |
842 OMAP3430_AUTO_GPT2_MASK |
843 OMAP3430_AUTO_MCBSP4_MASK |
844 OMAP3430_AUTO_MCBSP3_MASK |
845 OMAP3430_AUTO_MCBSP2_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700846 OMAP3430_PER_MOD,
847 CM_AUTOIDLE);
848
849 if (omap_rev() > OMAP3430_REV_ES1_0) {
850 cm_write_mod_reg(
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600851 OMAP3430ES2_AUTO_USBHOST_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700852 OMAP3430ES2_USBHOST_MOD,
853 CM_AUTOIDLE);
854 }
855
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600856 omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
Tero Kristob296c812009-10-23 19:03:49 +0300857
Kevin Hilman8bd22942009-05-28 10:56:16 -0700858 /*
859 * Set all plls to autoidle. This is needed until autoidle is
860 * enabled by clockfw
861 */
862 cm_write_mod_reg(1 << OMAP3430_AUTO_IVA2_DPLL_SHIFT,
863 OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
864 cm_write_mod_reg(1 << OMAP3430_AUTO_MPU_DPLL_SHIFT,
865 MPU_MOD,
866 CM_AUTOIDLE2);
867 cm_write_mod_reg((1 << OMAP3430_AUTO_PERIPH_DPLL_SHIFT) |
868 (1 << OMAP3430_AUTO_CORE_DPLL_SHIFT),
869 PLL_MOD,
870 CM_AUTOIDLE);
871 cm_write_mod_reg(1 << OMAP3430ES2_AUTO_PERIPH2_DPLL_SHIFT,
872 PLL_MOD,
873 CM_AUTOIDLE2);
874
875 /*
876 * Enable control of expternal oscillator through
877 * sys_clkreq. In the long run clock framework should
878 * take care of this.
879 */
880 prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
881 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
882 OMAP3430_GR_MOD,
883 OMAP3_PRM_CLKSRC_CTRL_OFFSET);
884
885 /* setup wakup source */
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600886 prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
887 OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700888 WKUP_MOD, PM_WKEN);
889 /* No need to write EN_IO, that is always enabled */
Paul Walmsley275f6752010-05-18 18:40:23 -0600890 prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
891 OMAP3430_GRPSEL_GPT1_MASK |
892 OMAP3430_GRPSEL_GPT12_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700893 WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
894 /* For some reason IO doesn't generate wakeup event even if
895 * it is selected to mpu wakeup goup */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600896 prm_write_mod_reg(OMAP3430_IO_EN_MASK | OMAP3430_WKUP_EN_MASK,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700897 OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
Kevin Hilman1155e422008-11-25 11:48:24 -0800898
Subramani Venkateshb92c5722009-12-22 15:07:50 +0530899 /* Enable PM_WKEN to support DSS LPR */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600900 prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
Subramani Venkateshb92c5722009-12-22 15:07:50 +0530901 OMAP3430_DSS_MOD, PM_WKEN);
902
Kevin Hilmanb427f922009-10-22 14:48:13 -0700903 /* Enable wakeups in PER */
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600904 prm_write_mod_reg(OMAP3430_EN_GPIO2_MASK | OMAP3430_EN_GPIO3_MASK |
905 OMAP3430_EN_GPIO4_MASK | OMAP3430_EN_GPIO5_MASK |
906 OMAP3430_EN_GPIO6_MASK | OMAP3430_EN_UART3_MASK |
907 OMAP3430_EN_MCBSP2_MASK | OMAP3430_EN_MCBSP3_MASK |
908 OMAP3430_EN_MCBSP4_MASK,
Kevin Hilmanb427f922009-10-22 14:48:13 -0700909 OMAP3430_PER_MOD, PM_WKEN);
Kevin Hilmaneb350f72009-09-10 15:53:08 +0000910 /* and allow them to wake up MPU */
Paul Walmsley275f6752010-05-18 18:40:23 -0600911 prm_write_mod_reg(OMAP3430_GRPSEL_GPIO2_MASK |
912 OMAP3430_GRPSEL_GPIO3_MASK |
913 OMAP3430_GRPSEL_GPIO4_MASK |
914 OMAP3430_GRPSEL_GPIO5_MASK |
915 OMAP3430_GRPSEL_GPIO6_MASK |
916 OMAP3430_GRPSEL_UART3_MASK |
917 OMAP3430_GRPSEL_MCBSP2_MASK |
918 OMAP3430_GRPSEL_MCBSP3_MASK |
919 OMAP3430_GRPSEL_MCBSP4_MASK,
Kevin Hilmaneb350f72009-09-10 15:53:08 +0000920 OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
921
Kevin Hilmand3fd3292009-05-05 16:34:25 -0700922 /* Don't attach IVA interrupts */
923 prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
924 prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
925 prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
926 prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
927
Kevin Hilmanb1340d12009-04-27 16:14:54 -0700928 /* Clear any pending 'reset' flags */
Abhijit Pagare37903002010-01-26 20:12:51 -0700929 prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
930 prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
931 prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
932 prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
933 prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
934 prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
935 prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
Kevin Hilmanb1340d12009-04-27 16:14:54 -0700936
Kevin Hilman014c46d2009-04-27 07:50:23 -0700937 /* Clear any pending PRCM interrupts */
938 prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
939
Kevin Hilman1155e422008-11-25 11:48:24 -0800940 omap3_iva_idle();
Kevin Hilman8111b222009-04-28 15:27:44 -0700941 omap3_d2d_idle();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700942}
943
Kevin Hilmanc40552b2009-10-06 14:25:09 -0700944void omap3_pm_off_mode_enable(int enable)
945{
946 struct power_state *pwrst;
947 u32 state;
948
949 if (enable)
950 state = PWRDM_POWER_OFF;
951 else
952 state = PWRDM_POWER_RET;
953
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530954#ifdef CONFIG_CPU_IDLE
955 omap3_cpuidle_update_states();
956#endif
957
Kevin Hilmanc40552b2009-10-06 14:25:09 -0700958 list_for_each_entry(pwrst, &pwrst_list, node) {
959 pwrst->next_state = state;
960 set_pwrdm_state(pwrst->pwrdm, state);
961 }
962}
963
Tero Kristo68d47782008-11-26 12:26:24 +0200964int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
965{
966 struct power_state *pwrst;
967
968 list_for_each_entry(pwrst, &pwrst_list, node) {
969 if (pwrst->pwrdm == pwrdm)
970 return pwrst->next_state;
971 }
972 return -EINVAL;
973}
974
975int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
976{
977 struct power_state *pwrst;
978
979 list_for_each_entry(pwrst, &pwrst_list, node) {
980 if (pwrst->pwrdm == pwrdm) {
981 pwrst->next_state = state;
982 return 0;
983 }
984 }
985 return -EINVAL;
986}
987
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +0300988static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700989{
990 struct power_state *pwrst;
991
992 if (!pwrdm->pwrsts)
993 return 0;
994
Ming Leid3d381c2009-08-22 21:20:26 +0800995 pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700996 if (!pwrst)
997 return -ENOMEM;
998 pwrst->pwrdm = pwrdm;
999 pwrst->next_state = PWRDM_POWER_RET;
1000 list_add(&pwrst->node, &pwrst_list);
1001
1002 if (pwrdm_has_hdwr_sar(pwrdm))
1003 pwrdm_enable_hdwr_sar(pwrdm);
1004
1005 return set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
1006}
1007
1008/*
1009 * Enable hw supervised mode for all clockdomains if it's
1010 * supported. Initiate sleep transition for other clockdomains, if
1011 * they are not used
1012 */
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +03001013static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
Kevin Hilman8bd22942009-05-28 10:56:16 -07001014{
Paul Walmsley369d5612010-01-26 20:13:01 -07001015 clkdm_clear_all_wkdeps(clkdm);
1016 clkdm_clear_all_sleepdeps(clkdm);
1017
Kevin Hilman8bd22942009-05-28 10:56:16 -07001018 if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
1019 omap2_clkdm_allow_idle(clkdm);
1020 else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
1021 atomic_read(&clkdm->usecount) == 0)
1022 omap2_clkdm_sleep(clkdm);
1023 return 0;
1024}
1025
Rajendra Nayak3231fc82008-09-26 17:49:14 +05301026void omap_push_sram_idle(void)
1027{
1028 _omap_sram_idle = omap_sram_push(omap34xx_cpu_suspend,
1029 omap34xx_cpu_suspend_sz);
Tero Kristo27d59a42008-10-13 13:15:00 +03001030 if (omap_type() != OMAP2_DEVICE_TYPE_GP)
1031 _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
1032 save_secure_ram_context_sz);
Rajendra Nayak3231fc82008-09-26 17:49:14 +05301033}
1034
Kevin Hilman7cc515f2009-06-10 09:02:25 -07001035static int __init omap3_pm_init(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -07001036{
1037 struct power_state *pwrst, *tmp;
Paul Walmsley55ed9692010-01-26 20:12:59 -07001038 struct clockdomain *neon_clkdm, *per_clkdm, *mpu_clkdm, *core_clkdm;
Kevin Hilman8bd22942009-05-28 10:56:16 -07001039 int ret;
1040
1041 if (!cpu_is_omap34xx())
1042 return -ENODEV;
1043
1044 printk(KERN_ERR "Power Management for TI OMAP3.\n");
1045
1046 /* XXX prcm_setup_regs needs to be before enabling hw
1047 * supervised mode for powerdomains */
1048 prcm_setup_regs();
1049
1050 ret = request_irq(INT_34XX_PRCM_MPU_IRQ,
1051 (irq_handler_t)prcm_interrupt_handler,
1052 IRQF_DISABLED, "prcm", NULL);
1053 if (ret) {
1054 printk(KERN_ERR "request_irq failed to register for 0x%x\n",
1055 INT_34XX_PRCM_MPU_IRQ);
1056 goto err1;
1057 }
1058
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +03001059 ret = pwrdm_for_each(pwrdms_setup, NULL);
Kevin Hilman8bd22942009-05-28 10:56:16 -07001060 if (ret) {
1061 printk(KERN_ERR "Failed to setup powerdomains\n");
1062 goto err2;
1063 }
1064
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +03001065 (void) clkdm_for_each(clkdms_setup, NULL);
Kevin Hilman8bd22942009-05-28 10:56:16 -07001066
1067 mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
1068 if (mpu_pwrdm == NULL) {
1069 printk(KERN_ERR "Failed to get mpu_pwrdm\n");
1070 goto err2;
1071 }
1072
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +05301073 neon_pwrdm = pwrdm_lookup("neon_pwrdm");
1074 per_pwrdm = pwrdm_lookup("per_pwrdm");
1075 core_pwrdm = pwrdm_lookup("core_pwrdm");
Tero Kristoc16c3f62008-12-11 16:46:57 +02001076 cam_pwrdm = pwrdm_lookup("cam_pwrdm");
Rajendra Nayakfa3c2a42008-09-26 17:49:22 +05301077
Paul Walmsley55ed9692010-01-26 20:12:59 -07001078 neon_clkdm = clkdm_lookup("neon_clkdm");
1079 mpu_clkdm = clkdm_lookup("mpu_clkdm");
1080 per_clkdm = clkdm_lookup("per_clkdm");
1081 core_clkdm = clkdm_lookup("core_clkdm");
1082
Rajendra Nayak3231fc82008-09-26 17:49:14 +05301083 omap_push_sram_idle();
Kevin Hilman10f90ed2009-06-24 11:39:18 -07001084#ifdef CONFIG_SUSPEND
Kevin Hilman8bd22942009-05-28 10:56:16 -07001085 suspend_set_ops(&omap_pm_ops);
Kevin Hilman10f90ed2009-06-24 11:39:18 -07001086#endif /* CONFIG_SUSPEND */
Kevin Hilman8bd22942009-05-28 10:56:16 -07001087
1088 pm_idle = omap3_pm_idle;
Kalle Jokiniemi03433712008-09-26 11:04:20 +03001089 omap3_idle_init();
Kevin Hilman8bd22942009-05-28 10:56:16 -07001090
Paul Walmsley55ed9692010-01-26 20:12:59 -07001091 clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
Tero Kristo27d59a42008-10-13 13:15:00 +03001092 if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
1093 omap3_secure_ram_storage =
1094 kmalloc(0x803F, GFP_KERNEL);
1095 if (!omap3_secure_ram_storage)
1096 printk(KERN_ERR "Memory allocation failed when"
1097 "allocating for secure sram context\n");
Tero Kristo27d59a42008-10-13 13:15:00 +03001098
Tero Kristo9d971402008-12-12 11:20:05 +02001099 local_irq_disable();
1100 local_fiq_disable();
1101
1102 omap_dma_global_context_save();
1103 omap3_save_secure_ram_context(PWRDM_POWER_ON);
1104 omap_dma_global_context_restore();
1105
1106 local_irq_enable();
1107 local_fiq_enable();
1108 }
1109
1110 omap3_save_scratchpad_contents();
Kevin Hilman8bd22942009-05-28 10:56:16 -07001111err1:
1112 return ret;
1113err2:
1114 free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
1115 list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
1116 list_del(&pwrst->node);
1117 kfree(pwrst);
1118 }
1119 return ret;
1120}
1121
1122late_initcall(omap3_pm_init);