blob: cf8511b8078217ae07df2caa9f7eea9ecc79036e [file] [log] [blame]
Will Newtonf95f3852011-01-02 01:11:59 -05001/*
2 * Synopsys DesignWare Multimedia Card Interface driver
3 * (Based on NXP driver for lpc 31xx)
4 *
5 * Copyright (C) 2009 NXP Semiconductors
6 * Copyright (C) 2009, 2010 Imagination Technologies Ltd.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
14#include <linux/blkdev.h>
15#include <linux/clk.h>
16#include <linux/debugfs.h>
17#include <linux/device.h>
18#include <linux/dma-mapping.h>
19#include <linux/err.h>
20#include <linux/init.h>
21#include <linux/interrupt.h>
22#include <linux/ioport.h>
23#include <linux/module.h>
24#include <linux/platform_device.h>
Will Newtonf95f3852011-01-02 01:11:59 -050025#include <linux/seq_file.h>
26#include <linux/slab.h>
27#include <linux/stat.h>
28#include <linux/delay.h>
29#include <linux/irq.h>
30#include <linux/mmc/host.h>
31#include <linux/mmc/mmc.h>
32#include <linux/mmc/dw_mmc.h>
33#include <linux/bitops.h>
Jaehoon Chungc07946a2011-02-25 11:08:14 +090034#include <linux/regulator/consumer.h>
James Hogan1791b13e2011-06-24 13:55:55 +010035#include <linux/workqueue.h>
Will Newtonf95f3852011-01-02 01:11:59 -050036
37#include "dw_mmc.h"
38
39/* Common flag combinations */
40#define DW_MCI_DATA_ERROR_FLAGS (SDMMC_INT_DTO | SDMMC_INT_DCRC | \
41 SDMMC_INT_HTO | SDMMC_INT_SBE | \
42 SDMMC_INT_EBE)
43#define DW_MCI_CMD_ERROR_FLAGS (SDMMC_INT_RTO | SDMMC_INT_RCRC | \
44 SDMMC_INT_RESP_ERR)
45#define DW_MCI_ERROR_FLAGS (DW_MCI_DATA_ERROR_FLAGS | \
46 DW_MCI_CMD_ERROR_FLAGS | SDMMC_INT_HLE)
47#define DW_MCI_SEND_STATUS 1
48#define DW_MCI_RECV_STATUS 2
49#define DW_MCI_DMA_THRESHOLD 16
50
51#ifdef CONFIG_MMC_DW_IDMAC
52struct idmac_desc {
53 u32 des0; /* Control Descriptor */
54#define IDMAC_DES0_DIC BIT(1)
55#define IDMAC_DES0_LD BIT(2)
56#define IDMAC_DES0_FD BIT(3)
57#define IDMAC_DES0_CH BIT(4)
58#define IDMAC_DES0_ER BIT(5)
59#define IDMAC_DES0_CES BIT(30)
60#define IDMAC_DES0_OWN BIT(31)
61
62 u32 des1; /* Buffer sizes */
63#define IDMAC_SET_BUFFER1_SIZE(d, s) \
Shashidhar Hiremath9b7bbe12011-07-29 08:49:50 -040064 ((d)->des1 = ((d)->des1 & 0x03ffe000) | ((s) & 0x1fff))
Will Newtonf95f3852011-01-02 01:11:59 -050065
66 u32 des2; /* buffer 1 physical address */
67
68 u32 des3; /* buffer 2 physical address */
69};
70#endif /* CONFIG_MMC_DW_IDMAC */
71
72/**
73 * struct dw_mci_slot - MMC slot state
74 * @mmc: The mmc_host representing this slot.
75 * @host: The MMC controller this slot is using.
76 * @ctype: Card type for this slot.
77 * @mrq: mmc_request currently being processed or waiting to be
78 * processed, or NULL when the slot is idle.
79 * @queue_node: List node for placing this node in the @queue list of
80 * &struct dw_mci.
81 * @clock: Clock rate configured by set_ios(). Protected by host->lock.
82 * @flags: Random state bits associated with the slot.
83 * @id: Number of this slot.
84 * @last_detect_state: Most recently observed card detect state.
85 */
86struct dw_mci_slot {
87 struct mmc_host *mmc;
88 struct dw_mci *host;
89
90 u32 ctype;
91
92 struct mmc_request *mrq;
93 struct list_head queue_node;
94
95 unsigned int clock;
96 unsigned long flags;
97#define DW_MMC_CARD_PRESENT 0
98#define DW_MMC_CARD_NEED_INIT 1
99 int id;
100 int last_detect_state;
101};
102
103#if defined(CONFIG_DEBUG_FS)
104static int dw_mci_req_show(struct seq_file *s, void *v)
105{
106 struct dw_mci_slot *slot = s->private;
107 struct mmc_request *mrq;
108 struct mmc_command *cmd;
109 struct mmc_command *stop;
110 struct mmc_data *data;
111
112 /* Make sure we get a consistent snapshot */
113 spin_lock_bh(&slot->host->lock);
114 mrq = slot->mrq;
115
116 if (mrq) {
117 cmd = mrq->cmd;
118 data = mrq->data;
119 stop = mrq->stop;
120
121 if (cmd)
122 seq_printf(s,
123 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
124 cmd->opcode, cmd->arg, cmd->flags,
125 cmd->resp[0], cmd->resp[1], cmd->resp[2],
126 cmd->resp[2], cmd->error);
127 if (data)
128 seq_printf(s, "DATA %u / %u * %u flg %x err %d\n",
129 data->bytes_xfered, data->blocks,
130 data->blksz, data->flags, data->error);
131 if (stop)
132 seq_printf(s,
133 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
134 stop->opcode, stop->arg, stop->flags,
135 stop->resp[0], stop->resp[1], stop->resp[2],
136 stop->resp[2], stop->error);
137 }
138
139 spin_unlock_bh(&slot->host->lock);
140
141 return 0;
142}
143
144static int dw_mci_req_open(struct inode *inode, struct file *file)
145{
146 return single_open(file, dw_mci_req_show, inode->i_private);
147}
148
149static const struct file_operations dw_mci_req_fops = {
150 .owner = THIS_MODULE,
151 .open = dw_mci_req_open,
152 .read = seq_read,
153 .llseek = seq_lseek,
154 .release = single_release,
155};
156
157static int dw_mci_regs_show(struct seq_file *s, void *v)
158{
159 seq_printf(s, "STATUS:\t0x%08x\n", SDMMC_STATUS);
160 seq_printf(s, "RINTSTS:\t0x%08x\n", SDMMC_RINTSTS);
161 seq_printf(s, "CMD:\t0x%08x\n", SDMMC_CMD);
162 seq_printf(s, "CTRL:\t0x%08x\n", SDMMC_CTRL);
163 seq_printf(s, "INTMASK:\t0x%08x\n", SDMMC_INTMASK);
164 seq_printf(s, "CLKENA:\t0x%08x\n", SDMMC_CLKENA);
165
166 return 0;
167}
168
169static int dw_mci_regs_open(struct inode *inode, struct file *file)
170{
171 return single_open(file, dw_mci_regs_show, inode->i_private);
172}
173
174static const struct file_operations dw_mci_regs_fops = {
175 .owner = THIS_MODULE,
176 .open = dw_mci_regs_open,
177 .read = seq_read,
178 .llseek = seq_lseek,
179 .release = single_release,
180};
181
182static void dw_mci_init_debugfs(struct dw_mci_slot *slot)
183{
184 struct mmc_host *mmc = slot->mmc;
185 struct dw_mci *host = slot->host;
186 struct dentry *root;
187 struct dentry *node;
188
189 root = mmc->debugfs_root;
190 if (!root)
191 return;
192
193 node = debugfs_create_file("regs", S_IRUSR, root, host,
194 &dw_mci_regs_fops);
195 if (!node)
196 goto err;
197
198 node = debugfs_create_file("req", S_IRUSR, root, slot,
199 &dw_mci_req_fops);
200 if (!node)
201 goto err;
202
203 node = debugfs_create_u32("state", S_IRUSR, root, (u32 *)&host->state);
204 if (!node)
205 goto err;
206
207 node = debugfs_create_x32("pending_events", S_IRUSR, root,
208 (u32 *)&host->pending_events);
209 if (!node)
210 goto err;
211
212 node = debugfs_create_x32("completed_events", S_IRUSR, root,
213 (u32 *)&host->completed_events);
214 if (!node)
215 goto err;
216
217 return;
218
219err:
220 dev_err(&mmc->class_dev, "failed to initialize debugfs for slot\n");
221}
222#endif /* defined(CONFIG_DEBUG_FS) */
223
224static void dw_mci_set_timeout(struct dw_mci *host)
225{
226 /* timeout (maximum) */
227 mci_writel(host, TMOUT, 0xffffffff);
228}
229
230static u32 dw_mci_prepare_command(struct mmc_host *mmc, struct mmc_command *cmd)
231{
232 struct mmc_data *data;
233 u32 cmdr;
234 cmd->error = -EINPROGRESS;
235
236 cmdr = cmd->opcode;
237
238 if (cmdr == MMC_STOP_TRANSMISSION)
239 cmdr |= SDMMC_CMD_STOP;
240 else
241 cmdr |= SDMMC_CMD_PRV_DAT_WAIT;
242
243 if (cmd->flags & MMC_RSP_PRESENT) {
244 /* We expect a response, so set this bit */
245 cmdr |= SDMMC_CMD_RESP_EXP;
246 if (cmd->flags & MMC_RSP_136)
247 cmdr |= SDMMC_CMD_RESP_LONG;
248 }
249
250 if (cmd->flags & MMC_RSP_CRC)
251 cmdr |= SDMMC_CMD_RESP_CRC;
252
253 data = cmd->data;
254 if (data) {
255 cmdr |= SDMMC_CMD_DAT_EXP;
256 if (data->flags & MMC_DATA_STREAM)
257 cmdr |= SDMMC_CMD_STRM_MODE;
258 if (data->flags & MMC_DATA_WRITE)
259 cmdr |= SDMMC_CMD_DAT_WR;
260 }
261
262 return cmdr;
263}
264
265static void dw_mci_start_command(struct dw_mci *host,
266 struct mmc_command *cmd, u32 cmd_flags)
267{
268 host->cmd = cmd;
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +0530269 dev_vdbg(&host->dev,
Will Newtonf95f3852011-01-02 01:11:59 -0500270 "start command: ARGR=0x%08x CMDR=0x%08x\n",
271 cmd->arg, cmd_flags);
272
273 mci_writel(host, CMDARG, cmd->arg);
274 wmb();
275
276 mci_writel(host, CMD, cmd_flags | SDMMC_CMD_START);
277}
278
279static void send_stop_cmd(struct dw_mci *host, struct mmc_data *data)
280{
281 dw_mci_start_command(host, data->stop, host->stop_cmdr);
282}
283
284/* DMA interface functions */
285static void dw_mci_stop_dma(struct dw_mci *host)
286{
James Hogan03e8cb52011-06-29 09:28:43 +0100287 if (host->using_dma) {
Will Newtonf95f3852011-01-02 01:11:59 -0500288 host->dma_ops->stop(host);
289 host->dma_ops->cleanup(host);
290 } else {
291 /* Data transfer was stopped by the interrupt handler */
292 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
293 }
294}
295
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900296static int dw_mci_get_dma_dir(struct mmc_data *data)
297{
298 if (data->flags & MMC_DATA_WRITE)
299 return DMA_TO_DEVICE;
300 else
301 return DMA_FROM_DEVICE;
302}
303
Jaehoon Chung9beee912012-02-16 11:19:38 +0900304#ifdef CONFIG_MMC_DW_IDMAC
Will Newtonf95f3852011-01-02 01:11:59 -0500305static void dw_mci_dma_cleanup(struct dw_mci *host)
306{
307 struct mmc_data *data = host->data;
308
309 if (data)
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900310 if (!data->host_cookie)
311 dma_unmap_sg(&host->dev,
312 data->sg,
313 data->sg_len,
314 dw_mci_get_dma_dir(data));
Will Newtonf95f3852011-01-02 01:11:59 -0500315}
316
317static void dw_mci_idmac_stop_dma(struct dw_mci *host)
318{
319 u32 temp;
320
321 /* Disable and reset the IDMAC interface */
322 temp = mci_readl(host, CTRL);
323 temp &= ~SDMMC_CTRL_USE_IDMAC;
324 temp |= SDMMC_CTRL_DMA_RESET;
325 mci_writel(host, CTRL, temp);
326
327 /* Stop the IDMAC running */
328 temp = mci_readl(host, BMOD);
Jaehoon Chunga5289a42011-02-25 11:08:13 +0900329 temp &= ~(SDMMC_IDMAC_ENABLE | SDMMC_IDMAC_FB);
Will Newtonf95f3852011-01-02 01:11:59 -0500330 mci_writel(host, BMOD, temp);
331}
332
333static void dw_mci_idmac_complete_dma(struct dw_mci *host)
334{
335 struct mmc_data *data = host->data;
336
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +0530337 dev_vdbg(&host->dev, "DMA complete\n");
Will Newtonf95f3852011-01-02 01:11:59 -0500338
339 host->dma_ops->cleanup(host);
340
341 /*
342 * If the card was removed, data will be NULL. No point in trying to
343 * send the stop command or waiting for NBUSY in this case.
344 */
345 if (data) {
346 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
347 tasklet_schedule(&host->tasklet);
348 }
349}
350
351static void dw_mci_translate_sglist(struct dw_mci *host, struct mmc_data *data,
352 unsigned int sg_len)
353{
354 int i;
355 struct idmac_desc *desc = host->sg_cpu;
356
357 for (i = 0; i < sg_len; i++, desc++) {
358 unsigned int length = sg_dma_len(&data->sg[i]);
359 u32 mem_addr = sg_dma_address(&data->sg[i]);
360
361 /* Set the OWN bit and disable interrupts for this descriptor */
362 desc->des0 = IDMAC_DES0_OWN | IDMAC_DES0_DIC | IDMAC_DES0_CH;
363
364 /* Buffer length */
365 IDMAC_SET_BUFFER1_SIZE(desc, length);
366
367 /* Physical address to DMA to/from */
368 desc->des2 = mem_addr;
369 }
370
371 /* Set first descriptor */
372 desc = host->sg_cpu;
373 desc->des0 |= IDMAC_DES0_FD;
374
375 /* Set last descriptor */
376 desc = host->sg_cpu + (i - 1) * sizeof(struct idmac_desc);
377 desc->des0 &= ~(IDMAC_DES0_CH | IDMAC_DES0_DIC);
378 desc->des0 |= IDMAC_DES0_LD;
379
380 wmb();
381}
382
383static void dw_mci_idmac_start_dma(struct dw_mci *host, unsigned int sg_len)
384{
385 u32 temp;
386
387 dw_mci_translate_sglist(host, host->data, sg_len);
388
389 /* Select IDMAC interface */
390 temp = mci_readl(host, CTRL);
391 temp |= SDMMC_CTRL_USE_IDMAC;
392 mci_writel(host, CTRL, temp);
393
394 wmb();
395
396 /* Enable the IDMAC */
397 temp = mci_readl(host, BMOD);
Jaehoon Chunga5289a42011-02-25 11:08:13 +0900398 temp |= SDMMC_IDMAC_ENABLE | SDMMC_IDMAC_FB;
Will Newtonf95f3852011-01-02 01:11:59 -0500399 mci_writel(host, BMOD, temp);
400
401 /* Start it running */
402 mci_writel(host, PLDMND, 1);
403}
404
405static int dw_mci_idmac_init(struct dw_mci *host)
406{
407 struct idmac_desc *p;
Girish K S94c6cee2012-06-12 15:28:22 +0530408 int i, dma_support;
Will Newtonf95f3852011-01-02 01:11:59 -0500409
410 /* Number of descriptors in the ring buffer */
411 host->ring_size = PAGE_SIZE / sizeof(struct idmac_desc);
412
Girish K S94c6cee2012-06-12 15:28:22 +0530413 /* Check if Hardware Configuration Register has support for DMA */
414 dma_support = (mci_readl(host, HCON) >> 16) & 0x3;
415
416 if (!dma_support || dma_support > 2) {
417 dev_err(&host->dev,
418 "Host Controller does not support IDMA Tx.\n");
419 host->dma_ops = NULL;
420 return -ENODEV;
421 }
422
423 dev_info(&host->dev, "Using internal DMA controller.\n");
424
Will Newtonf95f3852011-01-02 01:11:59 -0500425 /* Forward link the descriptor list */
426 for (i = 0, p = host->sg_cpu; i < host->ring_size - 1; i++, p++)
427 p->des3 = host->sg_dma + (sizeof(struct idmac_desc) * (i + 1));
428
429 /* Set the last descriptor as the end-of-ring descriptor */
430 p->des3 = host->sg_dma;
431 p->des0 = IDMAC_DES0_ER;
432
Seungwon Jeon141a7122012-05-22 13:01:03 +0900433 mci_writel(host, BMOD, SDMMC_IDMAC_SWRESET);
434
Will Newtonf95f3852011-01-02 01:11:59 -0500435 /* Mask out interrupts - get Tx & Rx complete only */
436 mci_writel(host, IDINTEN, SDMMC_IDMAC_INT_NI | SDMMC_IDMAC_INT_RI |
437 SDMMC_IDMAC_INT_TI);
438
439 /* Set the descriptor base address */
440 mci_writel(host, DBADDR, host->sg_dma);
441 return 0;
442}
443
Seungwon Jeon885c3e82012-02-20 11:01:43 +0900444static struct dw_mci_dma_ops dw_mci_idmac_ops = {
445 .init = dw_mci_idmac_init,
446 .start = dw_mci_idmac_start_dma,
447 .stop = dw_mci_idmac_stop_dma,
448 .complete = dw_mci_idmac_complete_dma,
449 .cleanup = dw_mci_dma_cleanup,
450};
451#endif /* CONFIG_MMC_DW_IDMAC */
452
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900453static int dw_mci_pre_dma_transfer(struct dw_mci *host,
454 struct mmc_data *data,
455 bool next)
Will Newtonf95f3852011-01-02 01:11:59 -0500456{
457 struct scatterlist *sg;
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900458 unsigned int i, sg_len;
Will Newtonf95f3852011-01-02 01:11:59 -0500459
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900460 if (!next && data->host_cookie)
461 return data->host_cookie;
Will Newtonf95f3852011-01-02 01:11:59 -0500462
463 /*
464 * We don't do DMA on "complex" transfers, i.e. with
465 * non-word-aligned buffers or lengths. Also, we don't bother
466 * with all the DMA setup overhead for short transfers.
467 */
468 if (data->blocks * data->blksz < DW_MCI_DMA_THRESHOLD)
469 return -EINVAL;
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900470
Will Newtonf95f3852011-01-02 01:11:59 -0500471 if (data->blksz & 3)
472 return -EINVAL;
473
474 for_each_sg(data->sg, sg, data->sg_len, i) {
475 if (sg->offset & 3 || sg->length & 3)
476 return -EINVAL;
477 }
478
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900479 sg_len = dma_map_sg(&host->dev,
480 data->sg,
481 data->sg_len,
482 dw_mci_get_dma_dir(data));
483 if (sg_len == 0)
484 return -EINVAL;
485
486 if (next)
487 data->host_cookie = sg_len;
488
489 return sg_len;
490}
491
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900492static void dw_mci_pre_req(struct mmc_host *mmc,
493 struct mmc_request *mrq,
494 bool is_first_req)
495{
496 struct dw_mci_slot *slot = mmc_priv(mmc);
497 struct mmc_data *data = mrq->data;
498
499 if (!slot->host->use_dma || !data)
500 return;
501
502 if (data->host_cookie) {
503 data->host_cookie = 0;
504 return;
505 }
506
507 if (dw_mci_pre_dma_transfer(slot->host, mrq->data, 1) < 0)
508 data->host_cookie = 0;
509}
510
511static void dw_mci_post_req(struct mmc_host *mmc,
512 struct mmc_request *mrq,
513 int err)
514{
515 struct dw_mci_slot *slot = mmc_priv(mmc);
516 struct mmc_data *data = mrq->data;
517
518 if (!slot->host->use_dma || !data)
519 return;
520
521 if (data->host_cookie)
522 dma_unmap_sg(&slot->host->dev,
523 data->sg,
524 data->sg_len,
525 dw_mci_get_dma_dir(data));
526 data->host_cookie = 0;
527}
528
529static int dw_mci_submit_data_dma(struct dw_mci *host, struct mmc_data *data)
530{
531 int sg_len;
532 u32 temp;
533
534 host->using_dma = 0;
535
536 /* If we don't have a channel, we can't do DMA */
537 if (!host->use_dma)
538 return -ENODEV;
539
540 sg_len = dw_mci_pre_dma_transfer(host, data, 0);
Seungwon Jeona99aa9b2012-04-10 09:53:32 +0900541 if (sg_len < 0) {
542 host->dma_ops->stop(host);
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900543 return sg_len;
Seungwon Jeona99aa9b2012-04-10 09:53:32 +0900544 }
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900545
James Hogan03e8cb52011-06-29 09:28:43 +0100546 host->using_dma = 1;
547
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +0530548 dev_vdbg(&host->dev,
Will Newtonf95f3852011-01-02 01:11:59 -0500549 "sd sg_cpu: %#lx sg_dma: %#lx sg_len: %d\n",
550 (unsigned long)host->sg_cpu, (unsigned long)host->sg_dma,
551 sg_len);
552
553 /* Enable the DMA interface */
554 temp = mci_readl(host, CTRL);
555 temp |= SDMMC_CTRL_DMA_ENABLE;
556 mci_writel(host, CTRL, temp);
557
558 /* Disable RX/TX IRQs, let DMA handle it */
559 temp = mci_readl(host, INTMASK);
560 temp &= ~(SDMMC_INT_RXDR | SDMMC_INT_TXDR);
561 mci_writel(host, INTMASK, temp);
562
563 host->dma_ops->start(host, sg_len);
564
565 return 0;
566}
567
568static void dw_mci_submit_data(struct dw_mci *host, struct mmc_data *data)
569{
570 u32 temp;
571
572 data->error = -EINPROGRESS;
573
574 WARN_ON(host->data);
575 host->sg = NULL;
576 host->data = data;
577
James Hogan55c5efbc2011-06-29 09:29:58 +0100578 if (data->flags & MMC_DATA_READ)
579 host->dir_status = DW_MCI_RECV_STATUS;
580 else
581 host->dir_status = DW_MCI_SEND_STATUS;
582
Will Newtonf95f3852011-01-02 01:11:59 -0500583 if (dw_mci_submit_data_dma(host, data)) {
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +0900584 int flags = SG_MITER_ATOMIC;
585 if (host->data->flags & MMC_DATA_READ)
586 flags |= SG_MITER_TO_SG;
587 else
588 flags |= SG_MITER_FROM_SG;
589
590 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
Will Newtonf95f3852011-01-02 01:11:59 -0500591 host->sg = data->sg;
James Hogan34b664a2011-06-24 13:57:56 +0100592 host->part_buf_start = 0;
593 host->part_buf_count = 0;
Will Newtonf95f3852011-01-02 01:11:59 -0500594
James Hoganb40af3a2011-06-24 13:54:06 +0100595 mci_writel(host, RINTSTS, SDMMC_INT_TXDR | SDMMC_INT_RXDR);
Will Newtonf95f3852011-01-02 01:11:59 -0500596 temp = mci_readl(host, INTMASK);
597 temp |= SDMMC_INT_TXDR | SDMMC_INT_RXDR;
598 mci_writel(host, INTMASK, temp);
599
600 temp = mci_readl(host, CTRL);
601 temp &= ~SDMMC_CTRL_DMA_ENABLE;
602 mci_writel(host, CTRL, temp);
603 }
604}
605
606static void mci_send_cmd(struct dw_mci_slot *slot, u32 cmd, u32 arg)
607{
608 struct dw_mci *host = slot->host;
609 unsigned long timeout = jiffies + msecs_to_jiffies(500);
610 unsigned int cmd_status = 0;
611
612 mci_writel(host, CMDARG, arg);
613 wmb();
614 mci_writel(host, CMD, SDMMC_CMD_START | cmd);
615
616 while (time_before(jiffies, timeout)) {
617 cmd_status = mci_readl(host, CMD);
618 if (!(cmd_status & SDMMC_CMD_START))
619 return;
620 }
621 dev_err(&slot->mmc->class_dev,
622 "Timeout sending command (cmd %#x arg %#x status %#x)\n",
623 cmd, arg, cmd_status);
624}
625
626static void dw_mci_setup_bus(struct dw_mci_slot *slot)
627{
628 struct dw_mci *host = slot->host;
629 u32 div;
630
631 if (slot->clock != host->current_speed) {
Seungwon Jeone4199902012-05-22 13:01:21 +0900632 div = host->bus_hz / slot->clock;
633 if (host->bus_hz % slot->clock && host->bus_hz > slot->clock)
Will Newtonf95f3852011-01-02 01:11:59 -0500634 /*
635 * move the + 1 after the divide to prevent
636 * over-clocking the card.
637 */
Seungwon Jeone4199902012-05-22 13:01:21 +0900638 div += 1;
639
640 div = (host->bus_hz != slot->clock) ? DIV_ROUND_UP(div, 2) : 0;
Will Newtonf95f3852011-01-02 01:11:59 -0500641
642 dev_info(&slot->mmc->class_dev,
643 "Bus speed (slot %d) = %dHz (slot req %dHz, actual %dHZ"
644 " div = %d)\n", slot->id, host->bus_hz, slot->clock,
645 div ? ((host->bus_hz / div) >> 1) : host->bus_hz, div);
646
647 /* disable clock */
648 mci_writel(host, CLKENA, 0);
649 mci_writel(host, CLKSRC, 0);
650
651 /* inform CIU */
652 mci_send_cmd(slot,
653 SDMMC_CMD_UPD_CLK | SDMMC_CMD_PRV_DAT_WAIT, 0);
654
655 /* set clock to desired speed */
656 mci_writel(host, CLKDIV, div);
657
658 /* inform CIU */
659 mci_send_cmd(slot,
660 SDMMC_CMD_UPD_CLK | SDMMC_CMD_PRV_DAT_WAIT, 0);
661
662 /* enable clock */
Jaehoon Chunge3891dc2012-02-14 17:33:03 +0900663 mci_writel(host, CLKENA, ((SDMMC_CLKEN_ENABLE |
664 SDMMC_CLKEN_LOW_PWR) << slot->id));
Will Newtonf95f3852011-01-02 01:11:59 -0500665
666 /* inform CIU */
667 mci_send_cmd(slot,
668 SDMMC_CMD_UPD_CLK | SDMMC_CMD_PRV_DAT_WAIT, 0);
669
670 host->current_speed = slot->clock;
671 }
672
673 /* Set the current slot bus width */
Seungwon Jeon1d56c452011-06-20 17:23:53 +0900674 mci_writel(host, CTYPE, (slot->ctype << slot->id));
Will Newtonf95f3852011-01-02 01:11:59 -0500675}
676
Seungwon Jeon053b3ce2011-12-22 18:01:29 +0900677static void __dw_mci_start_request(struct dw_mci *host,
678 struct dw_mci_slot *slot,
679 struct mmc_command *cmd)
Will Newtonf95f3852011-01-02 01:11:59 -0500680{
681 struct mmc_request *mrq;
Will Newtonf95f3852011-01-02 01:11:59 -0500682 struct mmc_data *data;
683 u32 cmdflags;
684
685 mrq = slot->mrq;
686 if (host->pdata->select_slot)
687 host->pdata->select_slot(slot->id);
688
689 /* Slot specific timing and width adjustment */
690 dw_mci_setup_bus(slot);
691
692 host->cur_slot = slot;
693 host->mrq = mrq;
694
695 host->pending_events = 0;
696 host->completed_events = 0;
697 host->data_status = 0;
698
Seungwon Jeon053b3ce2011-12-22 18:01:29 +0900699 data = cmd->data;
Will Newtonf95f3852011-01-02 01:11:59 -0500700 if (data) {
701 dw_mci_set_timeout(host);
702 mci_writel(host, BYTCNT, data->blksz*data->blocks);
703 mci_writel(host, BLKSIZ, data->blksz);
704 }
705
Will Newtonf95f3852011-01-02 01:11:59 -0500706 cmdflags = dw_mci_prepare_command(slot->mmc, cmd);
707
708 /* this is the first command, send the initialization clock */
709 if (test_and_clear_bit(DW_MMC_CARD_NEED_INIT, &slot->flags))
710 cmdflags |= SDMMC_CMD_INIT;
711
712 if (data) {
713 dw_mci_submit_data(host, data);
714 wmb();
715 }
716
717 dw_mci_start_command(host, cmd, cmdflags);
718
719 if (mrq->stop)
720 host->stop_cmdr = dw_mci_prepare_command(slot->mmc, mrq->stop);
721}
722
Seungwon Jeon053b3ce2011-12-22 18:01:29 +0900723static void dw_mci_start_request(struct dw_mci *host,
724 struct dw_mci_slot *slot)
725{
726 struct mmc_request *mrq = slot->mrq;
727 struct mmc_command *cmd;
728
729 cmd = mrq->sbc ? mrq->sbc : mrq->cmd;
730 __dw_mci_start_request(host, slot, cmd);
731}
732
James Hogan7456caa2011-06-24 13:55:10 +0100733/* must be called with host->lock held */
Will Newtonf95f3852011-01-02 01:11:59 -0500734static void dw_mci_queue_request(struct dw_mci *host, struct dw_mci_slot *slot,
735 struct mmc_request *mrq)
736{
737 dev_vdbg(&slot->mmc->class_dev, "queue request: state=%d\n",
738 host->state);
739
Will Newtonf95f3852011-01-02 01:11:59 -0500740 slot->mrq = mrq;
741
742 if (host->state == STATE_IDLE) {
743 host->state = STATE_SENDING_CMD;
744 dw_mci_start_request(host, slot);
745 } else {
746 list_add_tail(&slot->queue_node, &host->queue);
747 }
Will Newtonf95f3852011-01-02 01:11:59 -0500748}
749
750static void dw_mci_request(struct mmc_host *mmc, struct mmc_request *mrq)
751{
752 struct dw_mci_slot *slot = mmc_priv(mmc);
753 struct dw_mci *host = slot->host;
754
755 WARN_ON(slot->mrq);
756
James Hogan7456caa2011-06-24 13:55:10 +0100757 /*
758 * The check for card presence and queueing of the request must be
759 * atomic, otherwise the card could be removed in between and the
760 * request wouldn't fail until another card was inserted.
761 */
762 spin_lock_bh(&host->lock);
763
Will Newtonf95f3852011-01-02 01:11:59 -0500764 if (!test_bit(DW_MMC_CARD_PRESENT, &slot->flags)) {
James Hogan7456caa2011-06-24 13:55:10 +0100765 spin_unlock_bh(&host->lock);
Will Newtonf95f3852011-01-02 01:11:59 -0500766 mrq->cmd->error = -ENOMEDIUM;
767 mmc_request_done(mmc, mrq);
768 return;
769 }
770
Will Newtonf95f3852011-01-02 01:11:59 -0500771 dw_mci_queue_request(host, slot, mrq);
James Hogan7456caa2011-06-24 13:55:10 +0100772
773 spin_unlock_bh(&host->lock);
Will Newtonf95f3852011-01-02 01:11:59 -0500774}
775
776static void dw_mci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
777{
778 struct dw_mci_slot *slot = mmc_priv(mmc);
Jaehoon Chung41babf72011-02-24 13:46:11 +0900779 u32 regs;
Will Newtonf95f3852011-01-02 01:11:59 -0500780
781 /* set default 1 bit mode */
782 slot->ctype = SDMMC_CTYPE_1BIT;
783
784 switch (ios->bus_width) {
785 case MMC_BUS_WIDTH_1:
786 slot->ctype = SDMMC_CTYPE_1BIT;
787 break;
788 case MMC_BUS_WIDTH_4:
789 slot->ctype = SDMMC_CTYPE_4BIT;
790 break;
Jaehoon Chungc9b2a062011-02-17 16:12:38 +0900791 case MMC_BUS_WIDTH_8:
792 slot->ctype = SDMMC_CTYPE_8BIT;
793 break;
Will Newtonf95f3852011-01-02 01:11:59 -0500794 }
795
Seungwon Jeon3f514292012-01-02 16:00:02 +0900796 regs = mci_readl(slot->host, UHS_REG);
797
Jaehoon Chung41babf72011-02-24 13:46:11 +0900798 /* DDR mode set */
Seungwon Jeon3f514292012-01-02 16:00:02 +0900799 if (ios->timing == MMC_TIMING_UHS_DDR50)
Jaehoon Chung41babf72011-02-24 13:46:11 +0900800 regs |= (0x1 << slot->id) << 16;
Seungwon Jeon3f514292012-01-02 16:00:02 +0900801 else
802 regs &= ~(0x1 << slot->id) << 16;
803
804 mci_writel(slot->host, UHS_REG, regs);
Jaehoon Chung41babf72011-02-24 13:46:11 +0900805
Will Newtonf95f3852011-01-02 01:11:59 -0500806 if (ios->clock) {
807 /*
808 * Use mirror of ios->clock to prevent race with mmc
809 * core ios update when finding the minimum.
810 */
811 slot->clock = ios->clock;
812 }
813
814 switch (ios->power_mode) {
815 case MMC_POWER_UP:
816 set_bit(DW_MMC_CARD_NEED_INIT, &slot->flags);
817 break;
818 default:
819 break;
820 }
821}
822
823static int dw_mci_get_ro(struct mmc_host *mmc)
824{
825 int read_only;
826 struct dw_mci_slot *slot = mmc_priv(mmc);
827 struct dw_mci_board *brd = slot->host->pdata;
828
829 /* Use platform get_ro function, else try on board write protect */
830 if (brd->get_ro)
831 read_only = brd->get_ro(slot->id);
832 else
833 read_only =
834 mci_readl(slot->host, WRTPRT) & (1 << slot->id) ? 1 : 0;
835
836 dev_dbg(&mmc->class_dev, "card is %s\n",
837 read_only ? "read-only" : "read-write");
838
839 return read_only;
840}
841
842static int dw_mci_get_cd(struct mmc_host *mmc)
843{
844 int present;
845 struct dw_mci_slot *slot = mmc_priv(mmc);
846 struct dw_mci_board *brd = slot->host->pdata;
847
848 /* Use platform get_cd function, else try onboard card detect */
Jaehoon Chungfc3d7722011-02-25 11:08:15 +0900849 if (brd->quirks & DW_MCI_QUIRK_BROKEN_CARD_DETECTION)
850 present = 1;
851 else if (brd->get_cd)
Will Newtonf95f3852011-01-02 01:11:59 -0500852 present = !brd->get_cd(slot->id);
853 else
854 present = (mci_readl(slot->host, CDETECT) & (1 << slot->id))
855 == 0 ? 1 : 0;
856
857 if (present)
858 dev_dbg(&mmc->class_dev, "card is present\n");
859 else
860 dev_dbg(&mmc->class_dev, "card is not present\n");
861
862 return present;
863}
864
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +0530865static void dw_mci_enable_sdio_irq(struct mmc_host *mmc, int enb)
866{
867 struct dw_mci_slot *slot = mmc_priv(mmc);
868 struct dw_mci *host = slot->host;
869 u32 int_mask;
870
871 /* Enable/disable Slot Specific SDIO interrupt */
872 int_mask = mci_readl(host, INTMASK);
873 if (enb) {
874 mci_writel(host, INTMASK,
Kyoungil Kim705ad042012-05-14 17:38:48 +0900875 (int_mask | SDMMC_INT_SDIO(slot->id)));
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +0530876 } else {
877 mci_writel(host, INTMASK,
Kyoungil Kim705ad042012-05-14 17:38:48 +0900878 (int_mask & ~SDMMC_INT_SDIO(slot->id)));
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +0530879 }
880}
881
Will Newtonf95f3852011-01-02 01:11:59 -0500882static const struct mmc_host_ops dw_mci_ops = {
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +0530883 .request = dw_mci_request,
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900884 .pre_req = dw_mci_pre_req,
885 .post_req = dw_mci_post_req,
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +0530886 .set_ios = dw_mci_set_ios,
887 .get_ro = dw_mci_get_ro,
888 .get_cd = dw_mci_get_cd,
889 .enable_sdio_irq = dw_mci_enable_sdio_irq,
Will Newtonf95f3852011-01-02 01:11:59 -0500890};
891
892static void dw_mci_request_end(struct dw_mci *host, struct mmc_request *mrq)
893 __releases(&host->lock)
894 __acquires(&host->lock)
895{
896 struct dw_mci_slot *slot;
897 struct mmc_host *prev_mmc = host->cur_slot->mmc;
898
899 WARN_ON(host->cmd || host->data);
900
901 host->cur_slot->mrq = NULL;
902 host->mrq = NULL;
903 if (!list_empty(&host->queue)) {
904 slot = list_entry(host->queue.next,
905 struct dw_mci_slot, queue_node);
906 list_del(&slot->queue_node);
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +0530907 dev_vdbg(&host->dev, "list not empty: %s is next\n",
Will Newtonf95f3852011-01-02 01:11:59 -0500908 mmc_hostname(slot->mmc));
909 host->state = STATE_SENDING_CMD;
910 dw_mci_start_request(host, slot);
911 } else {
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +0530912 dev_vdbg(&host->dev, "list empty\n");
Will Newtonf95f3852011-01-02 01:11:59 -0500913 host->state = STATE_IDLE;
914 }
915
916 spin_unlock(&host->lock);
917 mmc_request_done(prev_mmc, mrq);
918 spin_lock(&host->lock);
919}
920
921static void dw_mci_command_complete(struct dw_mci *host, struct mmc_command *cmd)
922{
923 u32 status = host->cmd_status;
924
925 host->cmd_status = 0;
926
927 /* Read the response from the card (up to 16 bytes) */
928 if (cmd->flags & MMC_RSP_PRESENT) {
929 if (cmd->flags & MMC_RSP_136) {
930 cmd->resp[3] = mci_readl(host, RESP0);
931 cmd->resp[2] = mci_readl(host, RESP1);
932 cmd->resp[1] = mci_readl(host, RESP2);
933 cmd->resp[0] = mci_readl(host, RESP3);
934 } else {
935 cmd->resp[0] = mci_readl(host, RESP0);
936 cmd->resp[1] = 0;
937 cmd->resp[2] = 0;
938 cmd->resp[3] = 0;
939 }
940 }
941
942 if (status & SDMMC_INT_RTO)
943 cmd->error = -ETIMEDOUT;
944 else if ((cmd->flags & MMC_RSP_CRC) && (status & SDMMC_INT_RCRC))
945 cmd->error = -EILSEQ;
946 else if (status & SDMMC_INT_RESP_ERR)
947 cmd->error = -EIO;
948 else
949 cmd->error = 0;
950
951 if (cmd->error) {
952 /* newer ip versions need a delay between retries */
953 if (host->quirks & DW_MCI_QUIRK_RETRY_DELAY)
954 mdelay(20);
955
956 if (cmd->data) {
Will Newtonf95f3852011-01-02 01:11:59 -0500957 dw_mci_stop_dma(host);
Seungwon Jeonfda5f732012-05-22 13:01:13 +0900958 host->data = NULL;
Will Newtonf95f3852011-01-02 01:11:59 -0500959 }
960 }
961}
962
963static void dw_mci_tasklet_func(unsigned long priv)
964{
965 struct dw_mci *host = (struct dw_mci *)priv;
966 struct mmc_data *data;
967 struct mmc_command *cmd;
968 enum dw_mci_state state;
969 enum dw_mci_state prev_state;
James Hogan94dd5b32011-06-29 09:30:47 +0100970 u32 status, ctrl;
Will Newtonf95f3852011-01-02 01:11:59 -0500971
972 spin_lock(&host->lock);
973
974 state = host->state;
975 data = host->data;
976
977 do {
978 prev_state = state;
979
980 switch (state) {
981 case STATE_IDLE:
982 break;
983
984 case STATE_SENDING_CMD:
985 if (!test_and_clear_bit(EVENT_CMD_COMPLETE,
986 &host->pending_events))
987 break;
988
989 cmd = host->cmd;
990 host->cmd = NULL;
991 set_bit(EVENT_CMD_COMPLETE, &host->completed_events);
Seungwon Jeon053b3ce2011-12-22 18:01:29 +0900992 dw_mci_command_complete(host, cmd);
993 if (cmd == host->mrq->sbc && !cmd->error) {
994 prev_state = state = STATE_SENDING_CMD;
995 __dw_mci_start_request(host, host->cur_slot,
996 host->mrq->cmd);
997 goto unlock;
998 }
999
Will Newtonf95f3852011-01-02 01:11:59 -05001000 if (!host->mrq->data || cmd->error) {
1001 dw_mci_request_end(host, host->mrq);
1002 goto unlock;
1003 }
1004
1005 prev_state = state = STATE_SENDING_DATA;
1006 /* fall through */
1007
1008 case STATE_SENDING_DATA:
1009 if (test_and_clear_bit(EVENT_DATA_ERROR,
1010 &host->pending_events)) {
1011 dw_mci_stop_dma(host);
1012 if (data->stop)
1013 send_stop_cmd(host, data);
1014 state = STATE_DATA_ERROR;
1015 break;
1016 }
1017
1018 if (!test_and_clear_bit(EVENT_XFER_COMPLETE,
1019 &host->pending_events))
1020 break;
1021
1022 set_bit(EVENT_XFER_COMPLETE, &host->completed_events);
1023 prev_state = state = STATE_DATA_BUSY;
1024 /* fall through */
1025
1026 case STATE_DATA_BUSY:
1027 if (!test_and_clear_bit(EVENT_DATA_COMPLETE,
1028 &host->pending_events))
1029 break;
1030
1031 host->data = NULL;
1032 set_bit(EVENT_DATA_COMPLETE, &host->completed_events);
1033 status = host->data_status;
1034
1035 if (status & DW_MCI_DATA_ERROR_FLAGS) {
1036 if (status & SDMMC_INT_DTO) {
Will Newtonf95f3852011-01-02 01:11:59 -05001037 data->error = -ETIMEDOUT;
1038 } else if (status & SDMMC_INT_DCRC) {
Will Newtonf95f3852011-01-02 01:11:59 -05001039 data->error = -EILSEQ;
James Hogan55c5efbc2011-06-29 09:29:58 +01001040 } else if (status & SDMMC_INT_EBE &&
1041 host->dir_status ==
1042 DW_MCI_SEND_STATUS) {
1043 /*
1044 * No data CRC status was returned.
1045 * The number of bytes transferred will
1046 * be exaggerated in PIO mode.
1047 */
1048 data->bytes_xfered = 0;
1049 data->error = -ETIMEDOUT;
Will Newtonf95f3852011-01-02 01:11:59 -05001050 } else {
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05301051 dev_err(&host->dev,
Will Newtonf95f3852011-01-02 01:11:59 -05001052 "data FIFO error "
1053 "(status=%08x)\n",
1054 status);
1055 data->error = -EIO;
1056 }
James Hogan94dd5b32011-06-29 09:30:47 +01001057 /*
1058 * After an error, there may be data lingering
1059 * in the FIFO, so reset it - doing so
1060 * generates a block interrupt, hence setting
1061 * the scatter-gather pointer to NULL.
1062 */
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09001063 sg_miter_stop(&host->sg_miter);
James Hogan94dd5b32011-06-29 09:30:47 +01001064 host->sg = NULL;
1065 ctrl = mci_readl(host, CTRL);
1066 ctrl |= SDMMC_CTRL_FIFO_RESET;
1067 mci_writel(host, CTRL, ctrl);
Will Newtonf95f3852011-01-02 01:11:59 -05001068 } else {
1069 data->bytes_xfered = data->blocks * data->blksz;
1070 data->error = 0;
1071 }
1072
1073 if (!data->stop) {
1074 dw_mci_request_end(host, host->mrq);
1075 goto unlock;
1076 }
1077
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001078 if (host->mrq->sbc && !data->error) {
1079 data->stop->error = 0;
1080 dw_mci_request_end(host, host->mrq);
1081 goto unlock;
1082 }
1083
Will Newtonf95f3852011-01-02 01:11:59 -05001084 prev_state = state = STATE_SENDING_STOP;
1085 if (!data->error)
1086 send_stop_cmd(host, data);
1087 /* fall through */
1088
1089 case STATE_SENDING_STOP:
1090 if (!test_and_clear_bit(EVENT_CMD_COMPLETE,
1091 &host->pending_events))
1092 break;
1093
1094 host->cmd = NULL;
1095 dw_mci_command_complete(host, host->mrq->stop);
1096 dw_mci_request_end(host, host->mrq);
1097 goto unlock;
1098
1099 case STATE_DATA_ERROR:
1100 if (!test_and_clear_bit(EVENT_XFER_COMPLETE,
1101 &host->pending_events))
1102 break;
1103
1104 state = STATE_DATA_BUSY;
1105 break;
1106 }
1107 } while (state != prev_state);
1108
1109 host->state = state;
1110unlock:
1111 spin_unlock(&host->lock);
1112
1113}
1114
James Hogan34b664a2011-06-24 13:57:56 +01001115/* push final bytes to part_buf, only use during push */
1116static void dw_mci_set_part_bytes(struct dw_mci *host, void *buf, int cnt)
1117{
1118 memcpy((void *)&host->part_buf, buf, cnt);
1119 host->part_buf_count = cnt;
1120}
1121
1122/* append bytes to part_buf, only use during push */
1123static int dw_mci_push_part_bytes(struct dw_mci *host, void *buf, int cnt)
1124{
1125 cnt = min(cnt, (1 << host->data_shift) - host->part_buf_count);
1126 memcpy((void *)&host->part_buf + host->part_buf_count, buf, cnt);
1127 host->part_buf_count += cnt;
1128 return cnt;
1129}
1130
1131/* pull first bytes from part_buf, only use during pull */
1132static int dw_mci_pull_part_bytes(struct dw_mci *host, void *buf, int cnt)
1133{
1134 cnt = min(cnt, (int)host->part_buf_count);
1135 if (cnt) {
1136 memcpy(buf, (void *)&host->part_buf + host->part_buf_start,
1137 cnt);
1138 host->part_buf_count -= cnt;
1139 host->part_buf_start += cnt;
1140 }
1141 return cnt;
1142}
1143
1144/* pull final bytes from the part_buf, assuming it's just been filled */
1145static void dw_mci_pull_final_bytes(struct dw_mci *host, void *buf, int cnt)
1146{
1147 memcpy(buf, &host->part_buf, cnt);
1148 host->part_buf_start = cnt;
1149 host->part_buf_count = (1 << host->data_shift) - cnt;
1150}
1151
Will Newtonf95f3852011-01-02 01:11:59 -05001152static void dw_mci_push_data16(struct dw_mci *host, void *buf, int cnt)
1153{
James Hogan34b664a2011-06-24 13:57:56 +01001154 /* try and push anything in the part_buf */
1155 if (unlikely(host->part_buf_count)) {
1156 int len = dw_mci_push_part_bytes(host, buf, cnt);
1157 buf += len;
1158 cnt -= len;
1159 if (!sg_next(host->sg) || host->part_buf_count == 2) {
Jaehoon Chung4e0a5ad2011-10-17 19:36:23 +09001160 mci_writew(host, DATA(host->data_offset),
1161 host->part_buf16);
James Hogan34b664a2011-06-24 13:57:56 +01001162 host->part_buf_count = 0;
1163 }
1164 }
1165#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
1166 if (unlikely((unsigned long)buf & 0x1)) {
1167 while (cnt >= 2) {
1168 u16 aligned_buf[64];
1169 int len = min(cnt & -2, (int)sizeof(aligned_buf));
1170 int items = len >> 1;
1171 int i;
1172 /* memcpy from input buffer into aligned buffer */
1173 memcpy(aligned_buf, buf, len);
1174 buf += len;
1175 cnt -= len;
1176 /* push data from aligned buffer into fifo */
1177 for (i = 0; i < items; ++i)
Jaehoon Chung4e0a5ad2011-10-17 19:36:23 +09001178 mci_writew(host, DATA(host->data_offset),
1179 aligned_buf[i]);
James Hogan34b664a2011-06-24 13:57:56 +01001180 }
1181 } else
1182#endif
1183 {
1184 u16 *pdata = buf;
1185 for (; cnt >= 2; cnt -= 2)
Jaehoon Chung4e0a5ad2011-10-17 19:36:23 +09001186 mci_writew(host, DATA(host->data_offset), *pdata++);
James Hogan34b664a2011-06-24 13:57:56 +01001187 buf = pdata;
1188 }
1189 /* put anything remaining in the part_buf */
1190 if (cnt) {
1191 dw_mci_set_part_bytes(host, buf, cnt);
1192 if (!sg_next(host->sg))
Jaehoon Chung4e0a5ad2011-10-17 19:36:23 +09001193 mci_writew(host, DATA(host->data_offset),
1194 host->part_buf16);
Will Newtonf95f3852011-01-02 01:11:59 -05001195 }
1196}
1197
1198static void dw_mci_pull_data16(struct dw_mci *host, void *buf, int cnt)
1199{
James Hogan34b664a2011-06-24 13:57:56 +01001200#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
1201 if (unlikely((unsigned long)buf & 0x1)) {
1202 while (cnt >= 2) {
1203 /* pull data from fifo into aligned buffer */
1204 u16 aligned_buf[64];
1205 int len = min(cnt & -2, (int)sizeof(aligned_buf));
1206 int items = len >> 1;
1207 int i;
1208 for (i = 0; i < items; ++i)
Jaehoon Chung4e0a5ad2011-10-17 19:36:23 +09001209 aligned_buf[i] = mci_readw(host,
1210 DATA(host->data_offset));
James Hogan34b664a2011-06-24 13:57:56 +01001211 /* memcpy from aligned buffer into output buffer */
1212 memcpy(buf, aligned_buf, len);
1213 buf += len;
1214 cnt -= len;
1215 }
1216 } else
1217#endif
1218 {
1219 u16 *pdata = buf;
1220 for (; cnt >= 2; cnt -= 2)
Jaehoon Chung4e0a5ad2011-10-17 19:36:23 +09001221 *pdata++ = mci_readw(host, DATA(host->data_offset));
James Hogan34b664a2011-06-24 13:57:56 +01001222 buf = pdata;
1223 }
1224 if (cnt) {
Jaehoon Chung4e0a5ad2011-10-17 19:36:23 +09001225 host->part_buf16 = mci_readw(host, DATA(host->data_offset));
James Hogan34b664a2011-06-24 13:57:56 +01001226 dw_mci_pull_final_bytes(host, buf, cnt);
Will Newtonf95f3852011-01-02 01:11:59 -05001227 }
1228}
1229
1230static void dw_mci_push_data32(struct dw_mci *host, void *buf, int cnt)
1231{
James Hogan34b664a2011-06-24 13:57:56 +01001232 /* try and push anything in the part_buf */
1233 if (unlikely(host->part_buf_count)) {
1234 int len = dw_mci_push_part_bytes(host, buf, cnt);
1235 buf += len;
1236 cnt -= len;
1237 if (!sg_next(host->sg) || host->part_buf_count == 4) {
Jaehoon Chung4e0a5ad2011-10-17 19:36:23 +09001238 mci_writel(host, DATA(host->data_offset),
1239 host->part_buf32);
James Hogan34b664a2011-06-24 13:57:56 +01001240 host->part_buf_count = 0;
1241 }
1242 }
1243#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
1244 if (unlikely((unsigned long)buf & 0x3)) {
1245 while (cnt >= 4) {
1246 u32 aligned_buf[32];
1247 int len = min(cnt & -4, (int)sizeof(aligned_buf));
1248 int items = len >> 2;
1249 int i;
1250 /* memcpy from input buffer into aligned buffer */
1251 memcpy(aligned_buf, buf, len);
1252 buf += len;
1253 cnt -= len;
1254 /* push data from aligned buffer into fifo */
1255 for (i = 0; i < items; ++i)
Jaehoon Chung4e0a5ad2011-10-17 19:36:23 +09001256 mci_writel(host, DATA(host->data_offset),
1257 aligned_buf[i]);
James Hogan34b664a2011-06-24 13:57:56 +01001258 }
1259 } else
1260#endif
1261 {
1262 u32 *pdata = buf;
1263 for (; cnt >= 4; cnt -= 4)
Jaehoon Chung4e0a5ad2011-10-17 19:36:23 +09001264 mci_writel(host, DATA(host->data_offset), *pdata++);
James Hogan34b664a2011-06-24 13:57:56 +01001265 buf = pdata;
1266 }
1267 /* put anything remaining in the part_buf */
1268 if (cnt) {
1269 dw_mci_set_part_bytes(host, buf, cnt);
1270 if (!sg_next(host->sg))
Jaehoon Chung4e0a5ad2011-10-17 19:36:23 +09001271 mci_writel(host, DATA(host->data_offset),
1272 host->part_buf32);
Will Newtonf95f3852011-01-02 01:11:59 -05001273 }
1274}
1275
1276static void dw_mci_pull_data32(struct dw_mci *host, void *buf, int cnt)
1277{
James Hogan34b664a2011-06-24 13:57:56 +01001278#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
1279 if (unlikely((unsigned long)buf & 0x3)) {
1280 while (cnt >= 4) {
1281 /* pull data from fifo into aligned buffer */
1282 u32 aligned_buf[32];
1283 int len = min(cnt & -4, (int)sizeof(aligned_buf));
1284 int items = len >> 2;
1285 int i;
1286 for (i = 0; i < items; ++i)
Jaehoon Chung4e0a5ad2011-10-17 19:36:23 +09001287 aligned_buf[i] = mci_readl(host,
1288 DATA(host->data_offset));
James Hogan34b664a2011-06-24 13:57:56 +01001289 /* memcpy from aligned buffer into output buffer */
1290 memcpy(buf, aligned_buf, len);
1291 buf += len;
1292 cnt -= len;
1293 }
1294 } else
1295#endif
1296 {
1297 u32 *pdata = buf;
1298 for (; cnt >= 4; cnt -= 4)
Jaehoon Chung4e0a5ad2011-10-17 19:36:23 +09001299 *pdata++ = mci_readl(host, DATA(host->data_offset));
James Hogan34b664a2011-06-24 13:57:56 +01001300 buf = pdata;
1301 }
1302 if (cnt) {
Jaehoon Chung4e0a5ad2011-10-17 19:36:23 +09001303 host->part_buf32 = mci_readl(host, DATA(host->data_offset));
James Hogan34b664a2011-06-24 13:57:56 +01001304 dw_mci_pull_final_bytes(host, buf, cnt);
Will Newtonf95f3852011-01-02 01:11:59 -05001305 }
1306}
1307
1308static void dw_mci_push_data64(struct dw_mci *host, void *buf, int cnt)
1309{
James Hogan34b664a2011-06-24 13:57:56 +01001310 /* try and push anything in the part_buf */
1311 if (unlikely(host->part_buf_count)) {
1312 int len = dw_mci_push_part_bytes(host, buf, cnt);
1313 buf += len;
1314 cnt -= len;
1315 if (!sg_next(host->sg) || host->part_buf_count == 8) {
Jaehoon Chung4e0a5ad2011-10-17 19:36:23 +09001316 mci_writew(host, DATA(host->data_offset),
1317 host->part_buf);
James Hogan34b664a2011-06-24 13:57:56 +01001318 host->part_buf_count = 0;
1319 }
1320 }
1321#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
1322 if (unlikely((unsigned long)buf & 0x7)) {
1323 while (cnt >= 8) {
1324 u64 aligned_buf[16];
1325 int len = min(cnt & -8, (int)sizeof(aligned_buf));
1326 int items = len >> 3;
1327 int i;
1328 /* memcpy from input buffer into aligned buffer */
1329 memcpy(aligned_buf, buf, len);
1330 buf += len;
1331 cnt -= len;
1332 /* push data from aligned buffer into fifo */
1333 for (i = 0; i < items; ++i)
Jaehoon Chung4e0a5ad2011-10-17 19:36:23 +09001334 mci_writeq(host, DATA(host->data_offset),
1335 aligned_buf[i]);
James Hogan34b664a2011-06-24 13:57:56 +01001336 }
1337 } else
1338#endif
1339 {
1340 u64 *pdata = buf;
1341 for (; cnt >= 8; cnt -= 8)
Jaehoon Chung4e0a5ad2011-10-17 19:36:23 +09001342 mci_writeq(host, DATA(host->data_offset), *pdata++);
James Hogan34b664a2011-06-24 13:57:56 +01001343 buf = pdata;
1344 }
1345 /* put anything remaining in the part_buf */
1346 if (cnt) {
1347 dw_mci_set_part_bytes(host, buf, cnt);
1348 if (!sg_next(host->sg))
Jaehoon Chung4e0a5ad2011-10-17 19:36:23 +09001349 mci_writeq(host, DATA(host->data_offset),
1350 host->part_buf);
Will Newtonf95f3852011-01-02 01:11:59 -05001351 }
1352}
1353
1354static void dw_mci_pull_data64(struct dw_mci *host, void *buf, int cnt)
1355{
James Hogan34b664a2011-06-24 13:57:56 +01001356#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
1357 if (unlikely((unsigned long)buf & 0x7)) {
1358 while (cnt >= 8) {
1359 /* pull data from fifo into aligned buffer */
1360 u64 aligned_buf[16];
1361 int len = min(cnt & -8, (int)sizeof(aligned_buf));
1362 int items = len >> 3;
1363 int i;
1364 for (i = 0; i < items; ++i)
Jaehoon Chung4e0a5ad2011-10-17 19:36:23 +09001365 aligned_buf[i] = mci_readq(host,
1366 DATA(host->data_offset));
James Hogan34b664a2011-06-24 13:57:56 +01001367 /* memcpy from aligned buffer into output buffer */
1368 memcpy(buf, aligned_buf, len);
1369 buf += len;
1370 cnt -= len;
1371 }
1372 } else
1373#endif
1374 {
1375 u64 *pdata = buf;
1376 for (; cnt >= 8; cnt -= 8)
Jaehoon Chung4e0a5ad2011-10-17 19:36:23 +09001377 *pdata++ = mci_readq(host, DATA(host->data_offset));
James Hogan34b664a2011-06-24 13:57:56 +01001378 buf = pdata;
Will Newtonf95f3852011-01-02 01:11:59 -05001379 }
James Hogan34b664a2011-06-24 13:57:56 +01001380 if (cnt) {
Jaehoon Chung4e0a5ad2011-10-17 19:36:23 +09001381 host->part_buf = mci_readq(host, DATA(host->data_offset));
James Hogan34b664a2011-06-24 13:57:56 +01001382 dw_mci_pull_final_bytes(host, buf, cnt);
1383 }
1384}
1385
1386static void dw_mci_pull_data(struct dw_mci *host, void *buf, int cnt)
1387{
1388 int len;
1389
1390 /* get remaining partial bytes */
1391 len = dw_mci_pull_part_bytes(host, buf, cnt);
1392 if (unlikely(len == cnt))
1393 return;
1394 buf += len;
1395 cnt -= len;
1396
1397 /* get the rest of the data */
1398 host->pull_data(host, buf, cnt);
Will Newtonf95f3852011-01-02 01:11:59 -05001399}
1400
1401static void dw_mci_read_data_pio(struct dw_mci *host)
1402{
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09001403 struct sg_mapping_iter *sg_miter = &host->sg_miter;
1404 void *buf;
1405 unsigned int offset;
Will Newtonf95f3852011-01-02 01:11:59 -05001406 struct mmc_data *data = host->data;
1407 int shift = host->data_shift;
1408 u32 status;
Chris Ballba6a9022011-02-28 16:45:10 -05001409 unsigned int nbytes = 0, len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09001410 unsigned int remain, fcnt;
Will Newtonf95f3852011-01-02 01:11:59 -05001411
1412 do {
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09001413 if (!sg_miter_next(sg_miter))
1414 goto done;
Will Newtonf95f3852011-01-02 01:11:59 -05001415
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09001416 host->sg = sg_miter->__sg;
1417 buf = sg_miter->addr;
1418 remain = sg_miter->length;
1419 offset = 0;
1420
1421 do {
1422 fcnt = (SDMMC_GET_FCNT(mci_readl(host, STATUS))
1423 << shift) + host->part_buf_count;
1424 len = min(remain, fcnt);
1425 if (!len)
1426 break;
1427 dw_mci_pull_data(host, (void *)(buf + offset), len);
Will Newtonf95f3852011-01-02 01:11:59 -05001428 offset += len;
1429 nbytes += len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09001430 remain -= len;
1431 } while (remain);
Will Newtonf95f3852011-01-02 01:11:59 -05001432
Seungwon Jeone74f3a92012-08-01 09:30:46 +09001433 sg_miter->consumed = offset;
Will Newtonf95f3852011-01-02 01:11:59 -05001434 status = mci_readl(host, MINTSTS);
1435 mci_writel(host, RINTSTS, SDMMC_INT_RXDR);
Will Newtonf95f3852011-01-02 01:11:59 -05001436 } while (status & SDMMC_INT_RXDR); /*if the RXDR is ready read again*/
Will Newtonf95f3852011-01-02 01:11:59 -05001437 data->bytes_xfered += nbytes;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09001438
1439 if (!remain) {
1440 if (!sg_miter_next(sg_miter))
1441 goto done;
1442 sg_miter->consumed = 0;
1443 }
1444 sg_miter_stop(sg_miter);
Will Newtonf95f3852011-01-02 01:11:59 -05001445 return;
1446
1447done:
1448 data->bytes_xfered += nbytes;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09001449 sg_miter_stop(sg_miter);
1450 host->sg = NULL;
Will Newtonf95f3852011-01-02 01:11:59 -05001451 smp_wmb();
1452 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
1453}
1454
1455static void dw_mci_write_data_pio(struct dw_mci *host)
1456{
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09001457 struct sg_mapping_iter *sg_miter = &host->sg_miter;
1458 void *buf;
1459 unsigned int offset;
Will Newtonf95f3852011-01-02 01:11:59 -05001460 struct mmc_data *data = host->data;
1461 int shift = host->data_shift;
1462 u32 status;
1463 unsigned int nbytes = 0, len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09001464 unsigned int fifo_depth = host->fifo_depth;
1465 unsigned int remain, fcnt;
Will Newtonf95f3852011-01-02 01:11:59 -05001466
1467 do {
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09001468 if (!sg_miter_next(sg_miter))
1469 goto done;
Will Newtonf95f3852011-01-02 01:11:59 -05001470
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09001471 host->sg = sg_miter->__sg;
1472 buf = sg_miter->addr;
1473 remain = sg_miter->length;
1474 offset = 0;
1475
1476 do {
1477 fcnt = ((fifo_depth -
1478 SDMMC_GET_FCNT(mci_readl(host, STATUS)))
1479 << shift) - host->part_buf_count;
1480 len = min(remain, fcnt);
1481 if (!len)
1482 break;
1483 host->push_data(host, (void *)(buf + offset), len);
Will Newtonf95f3852011-01-02 01:11:59 -05001484 offset += len;
1485 nbytes += len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09001486 remain -= len;
1487 } while (remain);
Will Newtonf95f3852011-01-02 01:11:59 -05001488
Seungwon Jeone74f3a92012-08-01 09:30:46 +09001489 sg_miter->consumed = offset;
Will Newtonf95f3852011-01-02 01:11:59 -05001490 status = mci_readl(host, MINTSTS);
1491 mci_writel(host, RINTSTS, SDMMC_INT_TXDR);
Will Newtonf95f3852011-01-02 01:11:59 -05001492 } while (status & SDMMC_INT_TXDR); /* if TXDR write again */
Will Newtonf95f3852011-01-02 01:11:59 -05001493 data->bytes_xfered += nbytes;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09001494
1495 if (!remain) {
1496 if (!sg_miter_next(sg_miter))
1497 goto done;
1498 sg_miter->consumed = 0;
1499 }
1500 sg_miter_stop(sg_miter);
Will Newtonf95f3852011-01-02 01:11:59 -05001501 return;
1502
1503done:
1504 data->bytes_xfered += nbytes;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09001505 sg_miter_stop(sg_miter);
1506 host->sg = NULL;
Will Newtonf95f3852011-01-02 01:11:59 -05001507 smp_wmb();
1508 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
1509}
1510
1511static void dw_mci_cmd_interrupt(struct dw_mci *host, u32 status)
1512{
1513 if (!host->cmd_status)
1514 host->cmd_status = status;
1515
1516 smp_wmb();
1517
1518 set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
1519 tasklet_schedule(&host->tasklet);
1520}
1521
1522static irqreturn_t dw_mci_interrupt(int irq, void *dev_id)
1523{
1524 struct dw_mci *host = dev_id;
Seungwon Jeon182c9082012-08-01 09:30:30 +09001525 u32 pending;
Will Newtonf95f3852011-01-02 01:11:59 -05001526 unsigned int pass_count = 0;
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301527 int i;
Will Newtonf95f3852011-01-02 01:11:59 -05001528
1529 do {
Will Newtonf95f3852011-01-02 01:11:59 -05001530 pending = mci_readl(host, MINTSTS); /* read-only mask reg */
1531
1532 /*
1533 * DTO fix - version 2.10a and below, and only if internal DMA
1534 * is configured.
1535 */
1536 if (host->quirks & DW_MCI_QUIRK_IDMAC_DTO) {
1537 if (!pending &&
1538 ((mci_readl(host, STATUS) >> 17) & 0x1fff))
1539 pending |= SDMMC_INT_DATA_OVER;
1540 }
1541
1542 if (!pending)
1543 break;
1544
1545 if (pending & DW_MCI_CMD_ERROR_FLAGS) {
1546 mci_writel(host, RINTSTS, DW_MCI_CMD_ERROR_FLAGS);
Seungwon Jeon182c9082012-08-01 09:30:30 +09001547 host->cmd_status = pending;
Will Newtonf95f3852011-01-02 01:11:59 -05001548 smp_wmb();
1549 set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
Will Newtonf95f3852011-01-02 01:11:59 -05001550 }
1551
1552 if (pending & DW_MCI_DATA_ERROR_FLAGS) {
1553 /* if there is an error report DATA_ERROR */
1554 mci_writel(host, RINTSTS, DW_MCI_DATA_ERROR_FLAGS);
Seungwon Jeon182c9082012-08-01 09:30:30 +09001555 host->data_status = pending;
Will Newtonf95f3852011-01-02 01:11:59 -05001556 smp_wmb();
1557 set_bit(EVENT_DATA_ERROR, &host->pending_events);
Seungwon Jeon9b2026a2012-08-01 09:30:40 +09001558 tasklet_schedule(&host->tasklet);
Will Newtonf95f3852011-01-02 01:11:59 -05001559 }
1560
1561 if (pending & SDMMC_INT_DATA_OVER) {
1562 mci_writel(host, RINTSTS, SDMMC_INT_DATA_OVER);
1563 if (!host->data_status)
Seungwon Jeon182c9082012-08-01 09:30:30 +09001564 host->data_status = pending;
Will Newtonf95f3852011-01-02 01:11:59 -05001565 smp_wmb();
1566 if (host->dir_status == DW_MCI_RECV_STATUS) {
1567 if (host->sg != NULL)
1568 dw_mci_read_data_pio(host);
1569 }
1570 set_bit(EVENT_DATA_COMPLETE, &host->pending_events);
1571 tasklet_schedule(&host->tasklet);
1572 }
1573
1574 if (pending & SDMMC_INT_RXDR) {
1575 mci_writel(host, RINTSTS, SDMMC_INT_RXDR);
James Hoganb40af3a2011-06-24 13:54:06 +01001576 if (host->dir_status == DW_MCI_RECV_STATUS && host->sg)
Will Newtonf95f3852011-01-02 01:11:59 -05001577 dw_mci_read_data_pio(host);
1578 }
1579
1580 if (pending & SDMMC_INT_TXDR) {
1581 mci_writel(host, RINTSTS, SDMMC_INT_TXDR);
James Hoganb40af3a2011-06-24 13:54:06 +01001582 if (host->dir_status == DW_MCI_SEND_STATUS && host->sg)
Will Newtonf95f3852011-01-02 01:11:59 -05001583 dw_mci_write_data_pio(host);
1584 }
1585
1586 if (pending & SDMMC_INT_CMD_DONE) {
1587 mci_writel(host, RINTSTS, SDMMC_INT_CMD_DONE);
Seungwon Jeon182c9082012-08-01 09:30:30 +09001588 dw_mci_cmd_interrupt(host, pending);
Will Newtonf95f3852011-01-02 01:11:59 -05001589 }
1590
1591 if (pending & SDMMC_INT_CD) {
1592 mci_writel(host, RINTSTS, SDMMC_INT_CD);
Thomas Abraham95dcc2c2012-05-01 14:57:36 -07001593 queue_work(host->card_workqueue, &host->card_work);
Will Newtonf95f3852011-01-02 01:11:59 -05001594 }
1595
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301596 /* Handle SDIO Interrupts */
1597 for (i = 0; i < host->num_slots; i++) {
1598 struct dw_mci_slot *slot = host->slot[i];
1599 if (pending & SDMMC_INT_SDIO(i)) {
1600 mci_writel(host, RINTSTS, SDMMC_INT_SDIO(i));
1601 mmc_signal_sdio_irq(slot->mmc);
1602 }
1603 }
1604
Will Newtonf95f3852011-01-02 01:11:59 -05001605 } while (pass_count++ < 5);
1606
1607#ifdef CONFIG_MMC_DW_IDMAC
1608 /* Handle DMA interrupts */
1609 pending = mci_readl(host, IDSTS);
1610 if (pending & (SDMMC_IDMAC_INT_TI | SDMMC_IDMAC_INT_RI)) {
1611 mci_writel(host, IDSTS, SDMMC_IDMAC_INT_TI | SDMMC_IDMAC_INT_RI);
1612 mci_writel(host, IDSTS, SDMMC_IDMAC_INT_NI);
Will Newtonf95f3852011-01-02 01:11:59 -05001613 host->dma_ops->complete(host);
1614 }
1615#endif
1616
1617 return IRQ_HANDLED;
1618}
1619
James Hogan1791b13e2011-06-24 13:55:55 +01001620static void dw_mci_work_routine_card(struct work_struct *work)
Will Newtonf95f3852011-01-02 01:11:59 -05001621{
James Hogan1791b13e2011-06-24 13:55:55 +01001622 struct dw_mci *host = container_of(work, struct dw_mci, card_work);
Will Newtonf95f3852011-01-02 01:11:59 -05001623 int i;
1624
1625 for (i = 0; i < host->num_slots; i++) {
1626 struct dw_mci_slot *slot = host->slot[i];
1627 struct mmc_host *mmc = slot->mmc;
1628 struct mmc_request *mrq;
1629 int present;
1630 u32 ctrl;
1631
1632 present = dw_mci_get_cd(mmc);
1633 while (present != slot->last_detect_state) {
Will Newtonf95f3852011-01-02 01:11:59 -05001634 dev_dbg(&slot->mmc->class_dev, "card %s\n",
1635 present ? "inserted" : "removed");
1636
James Hogan1791b13e2011-06-24 13:55:55 +01001637 /* Power up slot (before spin_lock, may sleep) */
1638 if (present != 0 && host->pdata->setpower)
1639 host->pdata->setpower(slot->id, mmc->ocr_avail);
1640
1641 spin_lock_bh(&host->lock);
1642
Will Newtonf95f3852011-01-02 01:11:59 -05001643 /* Card change detected */
1644 slot->last_detect_state = present;
1645
James Hogan1791b13e2011-06-24 13:55:55 +01001646 /* Mark card as present if applicable */
1647 if (present != 0)
Will Newtonf95f3852011-01-02 01:11:59 -05001648 set_bit(DW_MMC_CARD_PRESENT, &slot->flags);
Will Newtonf95f3852011-01-02 01:11:59 -05001649
1650 /* Clean up queue if present */
1651 mrq = slot->mrq;
1652 if (mrq) {
1653 if (mrq == host->mrq) {
1654 host->data = NULL;
1655 host->cmd = NULL;
1656
1657 switch (host->state) {
1658 case STATE_IDLE:
1659 break;
1660 case STATE_SENDING_CMD:
1661 mrq->cmd->error = -ENOMEDIUM;
1662 if (!mrq->data)
1663 break;
1664 /* fall through */
1665 case STATE_SENDING_DATA:
1666 mrq->data->error = -ENOMEDIUM;
1667 dw_mci_stop_dma(host);
1668 break;
1669 case STATE_DATA_BUSY:
1670 case STATE_DATA_ERROR:
1671 if (mrq->data->error == -EINPROGRESS)
1672 mrq->data->error = -ENOMEDIUM;
1673 if (!mrq->stop)
1674 break;
1675 /* fall through */
1676 case STATE_SENDING_STOP:
1677 mrq->stop->error = -ENOMEDIUM;
1678 break;
1679 }
1680
1681 dw_mci_request_end(host, mrq);
1682 } else {
1683 list_del(&slot->queue_node);
1684 mrq->cmd->error = -ENOMEDIUM;
1685 if (mrq->data)
1686 mrq->data->error = -ENOMEDIUM;
1687 if (mrq->stop)
1688 mrq->stop->error = -ENOMEDIUM;
1689
1690 spin_unlock(&host->lock);
1691 mmc_request_done(slot->mmc, mrq);
1692 spin_lock(&host->lock);
1693 }
1694 }
1695
1696 /* Power down slot */
1697 if (present == 0) {
Will Newtonf95f3852011-01-02 01:11:59 -05001698 clear_bit(DW_MMC_CARD_PRESENT, &slot->flags);
1699
1700 /*
1701 * Clear down the FIFO - doing so generates a
1702 * block interrupt, hence setting the
1703 * scatter-gather pointer to NULL.
1704 */
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09001705 sg_miter_stop(&host->sg_miter);
Will Newtonf95f3852011-01-02 01:11:59 -05001706 host->sg = NULL;
1707
1708 ctrl = mci_readl(host, CTRL);
1709 ctrl |= SDMMC_CTRL_FIFO_RESET;
1710 mci_writel(host, CTRL, ctrl);
1711
1712#ifdef CONFIG_MMC_DW_IDMAC
1713 ctrl = mci_readl(host, BMOD);
Seungwon Jeon141a7122012-05-22 13:01:03 +09001714 /* Software reset of DMA */
1715 ctrl |= SDMMC_IDMAC_SWRESET;
Will Newtonf95f3852011-01-02 01:11:59 -05001716 mci_writel(host, BMOD, ctrl);
1717#endif
1718
1719 }
1720
James Hogan1791b13e2011-06-24 13:55:55 +01001721 spin_unlock_bh(&host->lock);
1722
1723 /* Power down slot (after spin_unlock, may sleep) */
1724 if (present == 0 && host->pdata->setpower)
1725 host->pdata->setpower(slot->id, 0);
1726
Will Newtonf95f3852011-01-02 01:11:59 -05001727 present = dw_mci_get_cd(mmc);
1728 }
1729
1730 mmc_detect_change(slot->mmc,
1731 msecs_to_jiffies(host->pdata->detect_delay_ms));
1732 }
1733}
1734
1735static int __init dw_mci_init_slot(struct dw_mci *host, unsigned int id)
1736{
1737 struct mmc_host *mmc;
1738 struct dw_mci_slot *slot;
1739
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05301740 mmc = mmc_alloc_host(sizeof(struct dw_mci_slot), &host->dev);
Will Newtonf95f3852011-01-02 01:11:59 -05001741 if (!mmc)
1742 return -ENOMEM;
1743
1744 slot = mmc_priv(mmc);
1745 slot->id = id;
1746 slot->mmc = mmc;
1747 slot->host = host;
1748
1749 mmc->ops = &dw_mci_ops;
1750 mmc->f_min = DIV_ROUND_UP(host->bus_hz, 510);
1751 mmc->f_max = host->bus_hz;
1752
1753 if (host->pdata->get_ocr)
1754 mmc->ocr_avail = host->pdata->get_ocr(id);
1755 else
1756 mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
1757
1758 /*
1759 * Start with slot power disabled, it will be enabled when a card
1760 * is detected.
1761 */
1762 if (host->pdata->setpower)
1763 host->pdata->setpower(id, 0);
1764
Jaehoon Chungfc3d7722011-02-25 11:08:15 +09001765 if (host->pdata->caps)
1766 mmc->caps = host->pdata->caps;
Jaehoon Chungfc3d7722011-02-25 11:08:15 +09001767
Seungwon Jeon4f408cc2011-12-09 14:55:52 +09001768 if (host->pdata->caps2)
1769 mmc->caps2 = host->pdata->caps2;
Seungwon Jeon4f408cc2011-12-09 14:55:52 +09001770
Will Newtonf95f3852011-01-02 01:11:59 -05001771 if (host->pdata->get_bus_wd)
1772 if (host->pdata->get_bus_wd(slot->id) >= 4)
1773 mmc->caps |= MMC_CAP_4_BIT_DATA;
1774
1775 if (host->pdata->quirks & DW_MCI_QUIRK_HIGHSPEED)
Seungwon Jeon6daa7772011-08-05 12:35:03 +09001776 mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
Will Newtonf95f3852011-01-02 01:11:59 -05001777
Jaehoon Chung356ac2c2012-01-13 17:31:32 +09001778 if (mmc->caps2 & MMC_CAP2_POWEROFF_NOTIFY)
1779 mmc->power_notify_type = MMC_HOST_PW_NOTIFY_SHORT;
1780 else
1781 mmc->power_notify_type = MMC_HOST_PW_NOTIFY_NONE;
1782
Will Newtonf95f3852011-01-02 01:11:59 -05001783 if (host->pdata->blk_settings) {
1784 mmc->max_segs = host->pdata->blk_settings->max_segs;
1785 mmc->max_blk_size = host->pdata->blk_settings->max_blk_size;
1786 mmc->max_blk_count = host->pdata->blk_settings->max_blk_count;
1787 mmc->max_req_size = host->pdata->blk_settings->max_req_size;
1788 mmc->max_seg_size = host->pdata->blk_settings->max_seg_size;
1789 } else {
1790 /* Useful defaults if platform data is unset. */
Jaehoon Chunga39e5742012-02-04 17:00:27 -05001791#ifdef CONFIG_MMC_DW_IDMAC
1792 mmc->max_segs = host->ring_size;
1793 mmc->max_blk_size = 65536;
1794 mmc->max_blk_count = host->ring_size;
1795 mmc->max_seg_size = 0x1000;
1796 mmc->max_req_size = mmc->max_seg_size * mmc->max_blk_count;
1797#else
Will Newtonf95f3852011-01-02 01:11:59 -05001798 mmc->max_segs = 64;
1799 mmc->max_blk_size = 65536; /* BLKSIZ is 16 bits */
1800 mmc->max_blk_count = 512;
1801 mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
1802 mmc->max_seg_size = mmc->max_req_size;
Will Newtonf95f3852011-01-02 01:11:59 -05001803#endif /* CONFIG_MMC_DW_IDMAC */
Jaehoon Chunga39e5742012-02-04 17:00:27 -05001804 }
Will Newtonf95f3852011-01-02 01:11:59 -05001805
Jaehoon Chungc07946a2011-02-25 11:08:14 +09001806 host->vmmc = regulator_get(mmc_dev(mmc), "vmmc");
1807 if (IS_ERR(host->vmmc)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05301808 pr_info("%s: no vmmc regulator found\n", mmc_hostname(mmc));
Jaehoon Chungc07946a2011-02-25 11:08:14 +09001809 host->vmmc = NULL;
1810 } else
1811 regulator_enable(host->vmmc);
1812
Will Newtonf95f3852011-01-02 01:11:59 -05001813 if (dw_mci_get_cd(mmc))
1814 set_bit(DW_MMC_CARD_PRESENT, &slot->flags);
1815 else
1816 clear_bit(DW_MMC_CARD_PRESENT, &slot->flags);
1817
1818 host->slot[id] = slot;
1819 mmc_add_host(mmc);
1820
1821#if defined(CONFIG_DEBUG_FS)
1822 dw_mci_init_debugfs(slot);
1823#endif
1824
1825 /* Card initially undetected */
1826 slot->last_detect_state = 0;
1827
Will Newtondd6c4b92011-02-10 14:37:03 -05001828 /*
1829 * Card may have been plugged in prior to boot so we
1830 * need to run the detect tasklet
1831 */
Thomas Abraham95dcc2c2012-05-01 14:57:36 -07001832 queue_work(host->card_workqueue, &host->card_work);
Will Newtondd6c4b92011-02-10 14:37:03 -05001833
Will Newtonf95f3852011-01-02 01:11:59 -05001834 return 0;
1835}
1836
1837static void dw_mci_cleanup_slot(struct dw_mci_slot *slot, unsigned int id)
1838{
1839 /* Shutdown detect IRQ */
1840 if (slot->host->pdata->exit)
1841 slot->host->pdata->exit(id);
1842
1843 /* Debugfs stuff is cleaned up by mmc core */
1844 mmc_remove_host(slot->mmc);
1845 slot->host->slot[id] = NULL;
1846 mmc_free_host(slot->mmc);
1847}
1848
1849static void dw_mci_init_dma(struct dw_mci *host)
1850{
1851 /* Alloc memory for sg translation */
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05301852 host->sg_cpu = dma_alloc_coherent(&host->dev, PAGE_SIZE,
Will Newtonf95f3852011-01-02 01:11:59 -05001853 &host->sg_dma, GFP_KERNEL);
1854 if (!host->sg_cpu) {
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05301855 dev_err(&host->dev, "%s: could not alloc DMA memory\n",
Will Newtonf95f3852011-01-02 01:11:59 -05001856 __func__);
1857 goto no_dma;
1858 }
1859
1860 /* Determine which DMA interface to use */
1861#ifdef CONFIG_MMC_DW_IDMAC
1862 host->dma_ops = &dw_mci_idmac_ops;
Will Newtonf95f3852011-01-02 01:11:59 -05001863#endif
1864
1865 if (!host->dma_ops)
1866 goto no_dma;
1867
Jaehoon Chunge1631f92012-04-18 15:42:31 +09001868 if (host->dma_ops->init && host->dma_ops->start &&
1869 host->dma_ops->stop && host->dma_ops->cleanup) {
Will Newtonf95f3852011-01-02 01:11:59 -05001870 if (host->dma_ops->init(host)) {
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05301871 dev_err(&host->dev, "%s: Unable to initialize "
Will Newtonf95f3852011-01-02 01:11:59 -05001872 "DMA Controller.\n", __func__);
1873 goto no_dma;
1874 }
1875 } else {
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05301876 dev_err(&host->dev, "DMA initialization not found.\n");
Will Newtonf95f3852011-01-02 01:11:59 -05001877 goto no_dma;
1878 }
1879
1880 host->use_dma = 1;
1881 return;
1882
1883no_dma:
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05301884 dev_info(&host->dev, "Using PIO mode.\n");
Will Newtonf95f3852011-01-02 01:11:59 -05001885 host->use_dma = 0;
1886 return;
1887}
1888
1889static bool mci_wait_reset(struct device *dev, struct dw_mci *host)
1890{
1891 unsigned long timeout = jiffies + msecs_to_jiffies(500);
1892 unsigned int ctrl;
1893
1894 mci_writel(host, CTRL, (SDMMC_CTRL_RESET | SDMMC_CTRL_FIFO_RESET |
1895 SDMMC_CTRL_DMA_RESET));
1896
1897 /* wait till resets clear */
1898 do {
1899 ctrl = mci_readl(host, CTRL);
1900 if (!(ctrl & (SDMMC_CTRL_RESET | SDMMC_CTRL_FIFO_RESET |
1901 SDMMC_CTRL_DMA_RESET)))
1902 return true;
1903 } while (time_before(jiffies, timeout));
1904
1905 dev_err(dev, "Timeout resetting block (ctrl %#x)\n", ctrl);
1906
1907 return false;
1908}
1909
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05301910int dw_mci_probe(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05001911{
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05301912 int width, i, ret = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05001913 u32 fifo_size;
1914
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05301915 if (!host->pdata || !host->pdata->init) {
1916 dev_err(&host->dev,
Will Newtonf95f3852011-01-02 01:11:59 -05001917 "Platform data must supply init function\n");
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05301918 return -ENODEV;
Will Newtonf95f3852011-01-02 01:11:59 -05001919 }
1920
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05301921 if (!host->pdata->select_slot && host->pdata->num_slots > 1) {
1922 dev_err(&host->dev,
Will Newtonf95f3852011-01-02 01:11:59 -05001923 "Platform data must supply select_slot function\n");
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05301924 return -ENODEV;
Will Newtonf95f3852011-01-02 01:11:59 -05001925 }
1926
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05301927 if (!host->pdata->bus_hz) {
1928 dev_err(&host->dev,
Will Newtonf95f3852011-01-02 01:11:59 -05001929 "Platform data must supply bus speed\n");
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05301930 return -ENODEV;
Will Newtonf95f3852011-01-02 01:11:59 -05001931 }
1932
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05301933 host->bus_hz = host->pdata->bus_hz;
1934 host->quirks = host->pdata->quirks;
Will Newtonf95f3852011-01-02 01:11:59 -05001935
1936 spin_lock_init(&host->lock);
1937 INIT_LIST_HEAD(&host->queue);
1938
Will Newtonf95f3852011-01-02 01:11:59 -05001939 /*
1940 * Get the host data width - this assumes that HCON has been set with
1941 * the correct values.
1942 */
1943 i = (mci_readl(host, HCON) >> 7) & 0x7;
1944 if (!i) {
1945 host->push_data = dw_mci_push_data16;
1946 host->pull_data = dw_mci_pull_data16;
1947 width = 16;
1948 host->data_shift = 1;
1949 } else if (i == 2) {
1950 host->push_data = dw_mci_push_data64;
1951 host->pull_data = dw_mci_pull_data64;
1952 width = 64;
1953 host->data_shift = 3;
1954 } else {
1955 /* Check for a reserved value, and warn if it is */
1956 WARN((i != 1),
1957 "HCON reports a reserved host data width!\n"
1958 "Defaulting to 32-bit access.\n");
1959 host->push_data = dw_mci_push_data32;
1960 host->pull_data = dw_mci_pull_data32;
1961 width = 32;
1962 host->data_shift = 2;
1963 }
1964
1965 /* Reset all blocks */
Seungwon Jeon141a7122012-05-22 13:01:03 +09001966 if (!mci_wait_reset(&host->dev, host))
1967 return -ENODEV;
1968
1969 host->dma_ops = host->pdata->dma_ops;
1970 dw_mci_init_dma(host);
Will Newtonf95f3852011-01-02 01:11:59 -05001971
1972 /* Clear the interrupts for the host controller */
1973 mci_writel(host, RINTSTS, 0xFFFFFFFF);
1974 mci_writel(host, INTMASK, 0); /* disable all mmc interrupt first */
1975
1976 /* Put in max timeout */
1977 mci_writel(host, TMOUT, 0xFFFFFFFF);
1978
1979 /*
1980 * FIFO threshold settings RxMark = fifo_size / 2 - 1,
1981 * Tx Mark = fifo_size / 2 DMA Size = 8
1982 */
James Hoganb86d8252011-06-24 13:57:18 +01001983 if (!host->pdata->fifo_depth) {
1984 /*
1985 * Power-on value of RX_WMark is FIFO_DEPTH-1, but this may
1986 * have been overwritten by the bootloader, just like we're
1987 * about to do, so if you know the value for your hardware, you
1988 * should put it in the platform data.
1989 */
1990 fifo_size = mci_readl(host, FIFOTH);
Jaehoon Chung8234e862012-01-11 09:28:21 +00001991 fifo_size = 1 + ((fifo_size >> 16) & 0xfff);
James Hoganb86d8252011-06-24 13:57:18 +01001992 } else {
1993 fifo_size = host->pdata->fifo_depth;
1994 }
1995 host->fifo_depth = fifo_size;
Jaehoon Chunge61cf112011-03-17 20:32:33 +09001996 host->fifoth_val = ((0x2 << 28) | ((fifo_size/2 - 1) << 16) |
1997 ((fifo_size/2) << 0));
1998 mci_writel(host, FIFOTH, host->fifoth_val);
Will Newtonf95f3852011-01-02 01:11:59 -05001999
2000 /* disable clock to CIU */
2001 mci_writel(host, CLKENA, 0);
2002 mci_writel(host, CLKSRC, 0);
2003
2004 tasklet_init(&host->tasklet, dw_mci_tasklet_func, (unsigned long)host);
Thomas Abraham95dcc2c2012-05-01 14:57:36 -07002005 host->card_workqueue = alloc_workqueue("dw-mci-card",
James Hogan1791b13e2011-06-24 13:55:55 +01002006 WQ_MEM_RECLAIM | WQ_NON_REENTRANT, 1);
Thomas Abraham95dcc2c2012-05-01 14:57:36 -07002007 if (!host->card_workqueue)
James Hogan1791b13e2011-06-24 13:55:55 +01002008 goto err_dmaunmap;
2009 INIT_WORK(&host->card_work, dw_mci_work_routine_card);
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302010 ret = request_irq(host->irq, dw_mci_interrupt, host->irq_flags, "dw-mci", host);
Will Newtonf95f3852011-01-02 01:11:59 -05002011 if (ret)
James Hogan1791b13e2011-06-24 13:55:55 +01002012 goto err_workqueue;
Will Newtonf95f3852011-01-02 01:11:59 -05002013
Will Newtonf95f3852011-01-02 01:11:59 -05002014 if (host->pdata->num_slots)
2015 host->num_slots = host->pdata->num_slots;
2016 else
2017 host->num_slots = ((mci_readl(host, HCON) >> 1) & 0x1F) + 1;
2018
2019 /* We need at least one slot to succeed */
2020 for (i = 0; i < host->num_slots; i++) {
2021 ret = dw_mci_init_slot(host, i);
2022 if (ret) {
2023 ret = -ENODEV;
2024 goto err_init_slot;
2025 }
2026 }
2027
2028 /*
Jaehoon Chung4e0a5ad2011-10-17 19:36:23 +09002029 * In 2.40a spec, Data offset is changed.
2030 * Need to check the version-id and set data-offset for DATA register.
2031 */
2032 host->verid = SDMMC_GET_VERID(mci_readl(host, VERID));
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302033 dev_info(&host->dev, "Version ID is %04x\n", host->verid);
Jaehoon Chung4e0a5ad2011-10-17 19:36:23 +09002034
2035 if (host->verid < DW_MMC_240A)
2036 host->data_offset = DATA_OFFSET;
2037 else
2038 host->data_offset = DATA_240A_OFFSET;
2039
2040 /*
Will Newtonf95f3852011-01-02 01:11:59 -05002041 * Enable interrupts for command done, data over, data empty, card det,
2042 * receive ready and error such as transmit, receive timeout, crc error
2043 */
2044 mci_writel(host, RINTSTS, 0xFFFFFFFF);
2045 mci_writel(host, INTMASK, SDMMC_INT_CMD_DONE | SDMMC_INT_DATA_OVER |
2046 SDMMC_INT_TXDR | SDMMC_INT_RXDR |
2047 DW_MCI_ERROR_FLAGS | SDMMC_INT_CD);
2048 mci_writel(host, CTRL, SDMMC_CTRL_INT_ENABLE); /* Enable mci interrupt */
2049
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302050 dev_info(&host->dev, "DW MMC controller at irq %d, "
James Hoganb86d8252011-06-24 13:57:18 +01002051 "%d bit host data width, "
2052 "%u deep fifo\n",
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302053 host->irq, width, fifo_size);
Will Newtonf95f3852011-01-02 01:11:59 -05002054 if (host->quirks & DW_MCI_QUIRK_IDMAC_DTO)
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302055 dev_info(&host->dev, "Internal DMAC interrupt fix enabled.\n");
Will Newtonf95f3852011-01-02 01:11:59 -05002056
2057 return 0;
2058
2059err_init_slot:
2060 /* De-init any initialized slots */
2061 while (i > 0) {
2062 if (host->slot[i])
2063 dw_mci_cleanup_slot(host->slot[i], i);
2064 i--;
2065 }
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302066 free_irq(host->irq, host);
Will Newtonf95f3852011-01-02 01:11:59 -05002067
James Hogan1791b13e2011-06-24 13:55:55 +01002068err_workqueue:
Thomas Abraham95dcc2c2012-05-01 14:57:36 -07002069 destroy_workqueue(host->card_workqueue);
James Hogan1791b13e2011-06-24 13:55:55 +01002070
Will Newtonf95f3852011-01-02 01:11:59 -05002071err_dmaunmap:
2072 if (host->use_dma && host->dma_ops->exit)
2073 host->dma_ops->exit(host);
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302074 dma_free_coherent(&host->dev, PAGE_SIZE,
Will Newtonf95f3852011-01-02 01:11:59 -05002075 host->sg_cpu, host->sg_dma);
Will Newtonf95f3852011-01-02 01:11:59 -05002076
Jaehoon Chungc07946a2011-02-25 11:08:14 +09002077 if (host->vmmc) {
2078 regulator_disable(host->vmmc);
2079 regulator_put(host->vmmc);
2080 }
Will Newtonf95f3852011-01-02 01:11:59 -05002081 return ret;
2082}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302083EXPORT_SYMBOL(dw_mci_probe);
Will Newtonf95f3852011-01-02 01:11:59 -05002084
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302085void dw_mci_remove(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05002086{
Will Newtonf95f3852011-01-02 01:11:59 -05002087 int i;
2088
2089 mci_writel(host, RINTSTS, 0xFFFFFFFF);
2090 mci_writel(host, INTMASK, 0); /* disable all mmc interrupt first */
2091
Will Newtonf95f3852011-01-02 01:11:59 -05002092 for (i = 0; i < host->num_slots; i++) {
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302093 dev_dbg(&host->dev, "remove slot %d\n", i);
Will Newtonf95f3852011-01-02 01:11:59 -05002094 if (host->slot[i])
2095 dw_mci_cleanup_slot(host->slot[i], i);
2096 }
2097
2098 /* disable clock to CIU */
2099 mci_writel(host, CLKENA, 0);
2100 mci_writel(host, CLKSRC, 0);
2101
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302102 free_irq(host->irq, host);
Thomas Abraham95dcc2c2012-05-01 14:57:36 -07002103 destroy_workqueue(host->card_workqueue);
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302104 dma_free_coherent(&host->dev, PAGE_SIZE, host->sg_cpu, host->sg_dma);
Will Newtonf95f3852011-01-02 01:11:59 -05002105
2106 if (host->use_dma && host->dma_ops->exit)
2107 host->dma_ops->exit(host);
2108
Jaehoon Chungc07946a2011-02-25 11:08:14 +09002109 if (host->vmmc) {
2110 regulator_disable(host->vmmc);
2111 regulator_put(host->vmmc);
2112 }
2113
Will Newtonf95f3852011-01-02 01:11:59 -05002114}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302115EXPORT_SYMBOL(dw_mci_remove);
2116
2117
Will Newtonf95f3852011-01-02 01:11:59 -05002118
Jaehoon Chung6fe88902011-12-08 19:23:03 +09002119#ifdef CONFIG_PM_SLEEP
Will Newtonf95f3852011-01-02 01:11:59 -05002120/*
2121 * TODO: we should probably disable the clock to the card in the suspend path.
2122 */
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302123int dw_mci_suspend(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05002124{
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302125 int i, ret = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05002126
2127 for (i = 0; i < host->num_slots; i++) {
2128 struct dw_mci_slot *slot = host->slot[i];
2129 if (!slot)
2130 continue;
2131 ret = mmc_suspend_host(slot->mmc);
2132 if (ret < 0) {
2133 while (--i >= 0) {
2134 slot = host->slot[i];
2135 if (slot)
2136 mmc_resume_host(host->slot[i]->mmc);
2137 }
2138 return ret;
2139 }
2140 }
2141
Jaehoon Chungc07946a2011-02-25 11:08:14 +09002142 if (host->vmmc)
2143 regulator_disable(host->vmmc);
2144
Will Newtonf95f3852011-01-02 01:11:59 -05002145 return 0;
2146}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302147EXPORT_SYMBOL(dw_mci_suspend);
Will Newtonf95f3852011-01-02 01:11:59 -05002148
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302149int dw_mci_resume(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05002150{
2151 int i, ret;
Will Newtonf95f3852011-01-02 01:11:59 -05002152
Jaehoon Chung1d6c4e02011-05-11 15:52:39 +09002153 if (host->vmmc)
2154 regulator_enable(host->vmmc);
2155
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302156 if (!mci_wait_reset(&host->dev, host)) {
Jaehoon Chunge61cf112011-03-17 20:32:33 +09002157 ret = -ENODEV;
2158 return ret;
2159 }
2160
Jonathan Kliegman3bfe6192012-06-14 13:31:55 -04002161 if (host->use_dma && host->dma_ops->init)
Seungwon Jeon141a7122012-05-22 13:01:03 +09002162 host->dma_ops->init(host);
2163
Jaehoon Chunge61cf112011-03-17 20:32:33 +09002164 /* Restore the old value at FIFOTH register */
2165 mci_writel(host, FIFOTH, host->fifoth_val);
2166
2167 mci_writel(host, RINTSTS, 0xFFFFFFFF);
2168 mci_writel(host, INTMASK, SDMMC_INT_CMD_DONE | SDMMC_INT_DATA_OVER |
2169 SDMMC_INT_TXDR | SDMMC_INT_RXDR |
2170 DW_MCI_ERROR_FLAGS | SDMMC_INT_CD);
2171 mci_writel(host, CTRL, SDMMC_CTRL_INT_ENABLE);
2172
Will Newtonf95f3852011-01-02 01:11:59 -05002173 for (i = 0; i < host->num_slots; i++) {
2174 struct dw_mci_slot *slot = host->slot[i];
2175 if (!slot)
2176 continue;
2177 ret = mmc_resume_host(host->slot[i]->mmc);
2178 if (ret < 0)
2179 return ret;
2180 }
Will Newtonf95f3852011-01-02 01:11:59 -05002181 return 0;
2182}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302183EXPORT_SYMBOL(dw_mci_resume);
Jaehoon Chung6fe88902011-12-08 19:23:03 +09002184#endif /* CONFIG_PM_SLEEP */
2185
Will Newtonf95f3852011-01-02 01:11:59 -05002186static int __init dw_mci_init(void)
2187{
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302188 printk(KERN_INFO "Synopsys Designware Multimedia Card Interface Driver");
2189 return 0;
Will Newtonf95f3852011-01-02 01:11:59 -05002190}
2191
2192static void __exit dw_mci_exit(void)
2193{
Will Newtonf95f3852011-01-02 01:11:59 -05002194}
2195
2196module_init(dw_mci_init);
2197module_exit(dw_mci_exit);
2198
2199MODULE_DESCRIPTION("DW Multimedia Card Interface driver");
2200MODULE_AUTHOR("NXP Semiconductor VietNam");
2201MODULE_AUTHOR("Imagination Technologies Ltd");
2202MODULE_LICENSE("GPL v2");