blob: a37175deb73fdfa672c604ddab07297c41559981 [file] [log] [blame]
Paul Mundt6b002232006-10-12 17:07:45 +09001/*
2 * 'traps.c' handles hardware traps and faults after we have saved some
3 * state in 'entry.S'.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
5 * SuperH version: Copyright (C) 1999 Niibe Yutaka
6 * Copyright (C) 2000 Philipp Rumpf
7 * Copyright (C) 2000 David Howells
Paul Mundtace2dc72010-10-13 06:55:26 +09008 * Copyright (C) 2002 - 2010 Paul Mundt
Paul Mundt6b002232006-10-12 17:07:45 +09009 *
10 * This file is subject to the terms and conditions of the GNU General Public
11 * License. See the file "COPYING" in the main directory of this archive
12 * for more details.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/ptrace.h>
Russell Kingba84be22009-01-06 14:41:07 -080016#include <linux/hardirq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/spinlock.h>
19#include <linux/module.h>
20#include <linux/kallsyms.h>
Paul Mundt1f666582006-10-19 16:20:25 +090021#include <linux/io.h>
Paul Mundtfa691512007-03-08 19:41:21 +090022#include <linux/bug.h>
Paul Mundt9b8c90e2006-12-06 11:07:51 +090023#include <linux/debug_locks.h>
Paul Mundtb118ca52007-05-09 10:55:38 +090024#include <linux/kdebug.h>
Paul Mundte1132762007-05-15 08:36:36 +090025#include <linux/kexec.h>
Paul Mundtdc34d312006-12-08 17:41:43 +090026#include <linux/limits.h>
Paul Mundtaf67c3a2009-10-13 10:57:52 +090027#include <linux/sysfs.h>
Paul Mundta99eae52010-01-12 16:12:25 +090028#include <linux/uaccess.h>
Paul Mundtace2dc72010-10-13 06:55:26 +090029#include <linux/perf_event.h>
Paul Mundta99eae52010-01-12 16:12:25 +090030#include <asm/alignment.h>
Andrew Mortonfad0f902008-04-16 02:03:51 +090031#include <asm/fpu.h>
Chris Smithd39f5452008-09-05 17:15:39 +090032#include <asm/kprobes.h>
David Howellse839ca52012-03-28 18:30:03 +010033#include <asm/traps.h>
34#include <asm/bl_bit.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#ifdef CONFIG_CPU_SH2
Yoshinori Sato0983b312006-11-05 15:58:47 +090037# define TRAP_RESERVED_INST 4
38# define TRAP_ILLEGAL_SLOT_INST 6
39# define TRAP_ADDRESS_ERROR 9
40# ifdef CONFIG_CPU_SH2A
Peter Griffincd894362009-05-08 15:51:51 +010041# define TRAP_UBC 12
Yoshinori Sato6e80f5e2008-07-10 01:20:03 +090042# define TRAP_FPU_ERROR 13
Yoshinori Sato0983b312006-11-05 15:58:47 +090043# define TRAP_DIVZERO_ERROR 17
44# define TRAP_DIVOVF_ERROR 18
45# endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#else
47#define TRAP_RESERVED_INST 12
48#define TRAP_ILLEGAL_SLOT_INST 13
49#endif
50
Paul Mundt6b002232006-10-12 17:07:45 +090051static void dump_mem(const char *str, unsigned long bottom, unsigned long top)
52{
53 unsigned long p;
54 int i;
55
56 printk("%s(0x%08lx to 0x%08lx)\n", str, bottom, top);
57
58 for (p = bottom & ~31; p < top; ) {
59 printk("%04lx: ", p & 0xffff);
60
61 for (i = 0; i < 8; i++, p += 4) {
62 unsigned int val;
63
64 if (p < bottom || p >= top)
65 printk(" ");
66 else {
67 if (__get_user(val, (unsigned int __user *)p)) {
68 printk("\n");
69 return;
70 }
71 printk("%08x ", val);
72 }
73 }
74 printk("\n");
75 }
76}
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
Paul Mundt3a2e1172007-05-01 16:33:10 +090078static DEFINE_SPINLOCK(die_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
80void die(const char * str, struct pt_regs * regs, long err)
81{
82 static int die_counter;
83
Paul Mundt55273982007-06-18 18:57:13 +090084 oops_enter();
85
Linus Torvalds1da177e2005-04-16 15:20:36 -070086 spin_lock_irq(&die_lock);
Paul Mundtaf67c3a2009-10-13 10:57:52 +090087 console_verbose();
Paul Mundt6b002232006-10-12 17:07:45 +090088 bust_spinlocks(1);
89
Linus Torvalds1da177e2005-04-16 15:20:36 -070090 printk("%s: %04lx [#%d]\n", str, err & 0xffff, ++die_counter);
Paul Mundt6b002232006-10-12 17:07:45 +090091 print_modules();
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 show_regs(regs);
Paul Mundt6b002232006-10-12 17:07:45 +090093
Alexey Dobriyan19c58702007-10-18 23:40:41 -070094 printk("Process: %s (pid: %d, stack limit = %p)\n", current->comm,
95 task_pid_nr(current), task_stack_page(current) + 1);
Paul Mundt6b002232006-10-12 17:07:45 +090096
97 if (!user_mode(regs) || in_interrupt())
98 dump_mem("Stack: ", regs->regs[15], THREAD_SIZE +
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +090099 (unsigned long)task_stack_page(current));
Paul Mundt6b002232006-10-12 17:07:45 +0900100
Paul Mundtc9306f02008-10-21 18:33:36 +0900101 notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV);
102
Paul Mundt6b002232006-10-12 17:07:45 +0900103 bust_spinlocks(0);
Pavel Emelianovbcdcd8e2007-07-17 04:03:42 -0700104 add_taint(TAINT_DIE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 spin_unlock_irq(&die_lock);
Paul Mundtaf67c3a2009-10-13 10:57:52 +0900106 oops_exit();
Paul Mundte1132762007-05-15 08:36:36 +0900107
108 if (kexec_should_crash(current))
109 crash_kexec(regs);
110
111 if (in_interrupt())
112 panic("Fatal exception in interrupt");
113
114 if (panic_on_oops)
115 panic("Fatal exception");
116
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 do_exit(SIGSEGV);
118}
119
Paul Mundt6b002232006-10-12 17:07:45 +0900120static inline void die_if_kernel(const char *str, struct pt_regs *regs,
121 long err)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122{
123 if (!user_mode(regs))
124 die(str, regs, err);
125}
126
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127/*
128 * try and fix up kernelspace address errors
129 * - userspace errors just cause EFAULT to be returned, resulting in SEGV
130 * - kernel/userspace interfaces cause a jump to an appropriate handler
131 * - other kernel errors are bad
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 */
SUGIOKA Toshinobu2afb4472009-01-21 09:42:10 +0900133static void die_if_no_fixup(const char * str, struct pt_regs * regs, long err)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134{
Paul Mundt6b002232006-10-12 17:07:45 +0900135 if (!user_mode(regs)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 const struct exception_table_entry *fixup;
137 fixup = search_exception_tables(regs->pc);
138 if (fixup) {
139 regs->pc = fixup->fixup;
SUGIOKA Toshinobu2afb4472009-01-21 09:42:10 +0900140 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141 }
Matt Flemingb344e24a2009-08-16 21:54:48 +0100142
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 die(str, regs, err);
144 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145}
146
Magnus Damm86c01792008-02-07 00:02:50 +0900147static inline void sign_extend(unsigned int count, unsigned char *dst)
148{
149#ifdef __LITTLE_ENDIAN__
Magnus Damm4252c652008-02-07 19:58:46 +0900150 if ((count == 1) && dst[0] & 0x80) {
151 dst[1] = 0xff;
152 dst[2] = 0xff;
153 dst[3] = 0xff;
154 }
Magnus Damm86c01792008-02-07 00:02:50 +0900155 if ((count == 2) && dst[1] & 0x80) {
156 dst[2] = 0xff;
157 dst[3] = 0xff;
158 }
159#else
Magnus Damm4252c652008-02-07 19:58:46 +0900160 if ((count == 1) && dst[3] & 0x80) {
161 dst[2] = 0xff;
Magnus Damm86c01792008-02-07 00:02:50 +0900162 dst[1] = 0xff;
Magnus Damm4252c652008-02-07 19:58:46 +0900163 dst[0] = 0xff;
164 }
165 if ((count == 2) && dst[2] & 0x80) {
166 dst[1] = 0xff;
167 dst[0] = 0xff;
Magnus Damm86c01792008-02-07 00:02:50 +0900168 }
169#endif
170}
171
Magnus Damme7cc9a72008-02-07 20:18:21 +0900172static struct mem_access user_mem_access = {
173 copy_from_user,
174 copy_to_user,
175};
176
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177/*
178 * handle an instruction that does an unaligned memory access by emulating the
179 * desired behaviour
180 * - note that PC _may not_ point to the faulting instruction
181 * (if that instruction is in a branch delay slot)
182 * - return 0 if emulation okay, -EFAULT on existential error
183 */
Paul Mundt2bcfffa2009-05-09 16:02:08 +0900184static int handle_unaligned_ins(insn_size_t instruction, struct pt_regs *regs,
Magnus Damme7cc9a72008-02-07 20:18:21 +0900185 struct mem_access *ma)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186{
187 int ret, index, count;
188 unsigned long *rm, *rn;
189 unsigned char *src, *dst;
Paul Mundtfa439722008-09-04 18:53:58 +0900190 unsigned char __user *srcu, *dstu;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
192 index = (instruction>>8)&15; /* 0x0F00 */
193 rn = &regs->regs[index];
194
195 index = (instruction>>4)&15; /* 0x00F0 */
196 rm = &regs->regs[index];
197
198 count = 1<<(instruction&3);
199
Andre Draszik7436cde2009-08-24 14:53:46 +0900200 switch (count) {
Paul Mundta99eae52010-01-12 16:12:25 +0900201 case 1: inc_unaligned_byte_access(); break;
202 case 2: inc_unaligned_word_access(); break;
203 case 4: inc_unaligned_dword_access(); break;
204 case 8: inc_unaligned_multi_access(); break;
Andre Draszik7436cde2009-08-24 14:53:46 +0900205 }
206
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207 ret = -EFAULT;
208 switch (instruction>>12) {
209 case 0: /* mov.[bwl] to/from memory via r0+rn */
210 if (instruction & 8) {
211 /* from memory */
Paul Mundtfa439722008-09-04 18:53:58 +0900212 srcu = (unsigned char __user *)*rm;
213 srcu += regs->regs[0];
214 dst = (unsigned char *)rn;
215 *(unsigned long *)dst = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216
Magnus Damm86c01792008-02-07 00:02:50 +0900217#if !defined(__LITTLE_ENDIAN__)
218 dst += 4-count;
219#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900220 if (ma->from(dst, srcu, count))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 goto fetch_fault;
222
Magnus Damm86c01792008-02-07 00:02:50 +0900223 sign_extend(count, dst);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 } else {
225 /* to memory */
Paul Mundtfa439722008-09-04 18:53:58 +0900226 src = (unsigned char *)rm;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227#if !defined(__LITTLE_ENDIAN__)
228 src += 4-count;
229#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900230 dstu = (unsigned char __user *)*rn;
231 dstu += regs->regs[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232
Paul Mundtfa439722008-09-04 18:53:58 +0900233 if (ma->to(dstu, src, count))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 goto fetch_fault;
235 }
236 ret = 0;
237 break;
238
239 case 1: /* mov.l Rm,@(disp,Rn) */
240 src = (unsigned char*) rm;
Paul Mundtfa439722008-09-04 18:53:58 +0900241 dstu = (unsigned char __user *)*rn;
242 dstu += (instruction&0x000F)<<2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243
Paul Mundtfa439722008-09-04 18:53:58 +0900244 if (ma->to(dstu, src, 4))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 goto fetch_fault;
246 ret = 0;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900247 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248
249 case 2: /* mov.[bwl] to memory, possibly with pre-decrement */
250 if (instruction & 4)
251 *rn -= count;
252 src = (unsigned char*) rm;
Paul Mundtfa439722008-09-04 18:53:58 +0900253 dstu = (unsigned char __user *)*rn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254#if !defined(__LITTLE_ENDIAN__)
255 src += 4-count;
256#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900257 if (ma->to(dstu, src, count))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 goto fetch_fault;
259 ret = 0;
260 break;
261
262 case 5: /* mov.l @(disp,Rm),Rn */
Paul Mundtfa439722008-09-04 18:53:58 +0900263 srcu = (unsigned char __user *)*rm;
264 srcu += (instruction & 0x000F) << 2;
265 dst = (unsigned char *)rn;
266 *(unsigned long *)dst = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
Paul Mundtfa439722008-09-04 18:53:58 +0900268 if (ma->from(dst, srcu, 4))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 goto fetch_fault;
270 ret = 0;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900271 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272
273 case 6: /* mov.[bwl] from memory, possibly with post-increment */
Paul Mundtfa439722008-09-04 18:53:58 +0900274 srcu = (unsigned char __user *)*rm;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 if (instruction & 4)
276 *rm += count;
277 dst = (unsigned char*) rn;
278 *(unsigned long*)dst = 0;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900279
Magnus Damm86c01792008-02-07 00:02:50 +0900280#if !defined(__LITTLE_ENDIAN__)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 dst += 4-count;
Magnus Damm86c01792008-02-07 00:02:50 +0900282#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900283 if (ma->from(dst, srcu, count))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 goto fetch_fault;
Magnus Damm86c01792008-02-07 00:02:50 +0900285 sign_extend(count, dst);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 ret = 0;
287 break;
288
289 case 8:
290 switch ((instruction&0xFF00)>>8) {
291 case 0x81: /* mov.w R0,@(disp,Rn) */
Paul Mundtfa439722008-09-04 18:53:58 +0900292 src = (unsigned char *) &regs->regs[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293#if !defined(__LITTLE_ENDIAN__)
294 src += 2;
295#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900296 dstu = (unsigned char __user *)*rm; /* called Rn in the spec */
297 dstu += (instruction & 0x000F) << 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298
Paul Mundtfa439722008-09-04 18:53:58 +0900299 if (ma->to(dstu, src, 2))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 goto fetch_fault;
301 ret = 0;
302 break;
303
304 case 0x85: /* mov.w @(disp,Rm),R0 */
Paul Mundtfa439722008-09-04 18:53:58 +0900305 srcu = (unsigned char __user *)*rm;
306 srcu += (instruction & 0x000F) << 1;
307 dst = (unsigned char *) &regs->regs[0];
308 *(unsigned long *)dst = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309
310#if !defined(__LITTLE_ENDIAN__)
311 dst += 2;
312#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900313 if (ma->from(dst, srcu, 2))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314 goto fetch_fault;
Magnus Damm86c01792008-02-07 00:02:50 +0900315 sign_extend(2, dst);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 ret = 0;
317 break;
318 }
319 break;
Phil Edworthy34f71452011-08-24 10:43:59 +0000320
321 case 9: /* mov.w @(disp,PC),Rn */
322 srcu = (unsigned char __user *)regs->pc;
323 srcu += 4;
324 srcu += (instruction & 0x00FF) << 1;
325 dst = (unsigned char *)rn;
326 *(unsigned long *)dst = 0;
327
328#if !defined(__LITTLE_ENDIAN__)
329 dst += 2;
330#endif
331
332 if (ma->from(dst, srcu, 2))
333 goto fetch_fault;
334 sign_extend(2, dst);
335 ret = 0;
336 break;
337
338 case 0xd: /* mov.l @(disp,PC),Rn */
339 srcu = (unsigned char __user *)(regs->pc & ~0x3);
340 srcu += 4;
341 srcu += (instruction & 0x00FF) << 2;
342 dst = (unsigned char *)rn;
343 *(unsigned long *)dst = 0;
344
345 if (ma->from(dst, srcu, 4))
346 goto fetch_fault;
347 ret = 0;
348 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 }
350 return ret;
351
352 fetch_fault:
353 /* Argh. Address not only misaligned but also non-existent.
354 * Raise an EFAULT and see if it's trapped
355 */
SUGIOKA Toshinobu2afb4472009-01-21 09:42:10 +0900356 die_if_no_fixup("Fault in unaligned fixup", regs, 0);
357 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358}
359
360/*
361 * emulate the instruction in the delay slot
362 * - fetches the instruction from PC+2
363 */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900364static inline int handle_delayslot(struct pt_regs *regs,
Paul Mundt2bcfffa2009-05-09 16:02:08 +0900365 insn_size_t old_instruction,
Magnus Damme7cc9a72008-02-07 20:18:21 +0900366 struct mem_access *ma)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367{
Paul Mundt2bcfffa2009-05-09 16:02:08 +0900368 insn_size_t instruction;
Paul Mundtfa439722008-09-04 18:53:58 +0900369 void __user *addr = (void __user *)(regs->pc +
370 instruction_size(old_instruction));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371
Magnus Damm4b5a9ef2008-02-07 20:04:12 +0900372 if (copy_from_user(&instruction, addr, sizeof(instruction))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 /* the instruction-fetch faulted */
374 if (user_mode(regs))
375 return -EFAULT;
376
377 /* kernel */
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900378 die("delay-slot-insn faulting in handle_unaligned_delayslot",
379 regs, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 }
381
Magnus Damme7cc9a72008-02-07 20:18:21 +0900382 return handle_unaligned_ins(instruction, regs, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383}
384
385/*
386 * handle an instruction that does an unaligned memory access
387 * - have to be careful of branch delay-slot instructions that fault
388 * SH3:
389 * - if the branch would be taken PC points to the branch
390 * - if the branch would not be taken, PC points to delay-slot
391 * SH4:
392 * - PC always points to delayed branch
393 * - return 0 if handled, -EFAULT if failed (may not return if in kernel)
394 */
395
396/* Macros to determine offset from current PC for branch instructions */
397/* Explicit type coercion is used to force sign extension where needed */
398#define SH_PC_8BIT_OFFSET(instr) ((((signed char)(instr))*2) + 4)
399#define SH_PC_12BIT_OFFSET(instr) ((((signed short)(instr<<4))>>3) + 4)
400
Paul Mundt2bcfffa2009-05-09 16:02:08 +0900401int handle_unaligned_access(insn_size_t instruction, struct pt_regs *regs,
Paul Mundtace2dc72010-10-13 06:55:26 +0900402 struct mem_access *ma, int expected,
403 unsigned long address)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404{
405 u_int rm;
406 int ret, index;
407
Paul Mundt23c4c822009-09-24 17:38:18 +0900408 /*
409 * XXX: We can't handle mixed 16/32-bit instructions yet
410 */
411 if (instruction_size(instruction) != 2)
412 return -EINVAL;
413
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 index = (instruction>>8)&15; /* 0x0F00 */
415 rm = regs->regs[index];
416
Paul Mundtace2dc72010-10-13 06:55:26 +0900417 /*
418 * Log the unexpected fixups, and then pass them on to perf.
419 *
420 * We intentionally don't report the expected cases to perf as
421 * otherwise the trapped I/O case will skew the results too much
422 * to be useful.
423 */
424 if (!expected) {
Paul Mundta99eae52010-01-12 16:12:25 +0900425 unaligned_fixups_notify(current, instruction, regs);
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200426 perf_sw_event(PERF_COUNT_SW_ALIGNMENT_FAULTS, 1,
Paul Mundtace2dc72010-10-13 06:55:26 +0900427 regs, address);
428 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429
430 ret = -EFAULT;
431 switch (instruction&0xF000) {
432 case 0x0000:
433 if (instruction==0x000B) {
434 /* rts */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900435 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 if (ret==0)
437 regs->pc = regs->pr;
438 }
439 else if ((instruction&0x00FF)==0x0023) {
440 /* braf @Rm */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900441 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442 if (ret==0)
443 regs->pc += rm + 4;
444 }
445 else if ((instruction&0x00FF)==0x0003) {
446 /* bsrf @Rm */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900447 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 if (ret==0) {
449 regs->pr = regs->pc + 4;
450 regs->pc += rm + 4;
451 }
452 }
453 else {
454 /* mov.[bwl] to/from memory via r0+rn */
455 goto simple;
456 }
457 break;
458
459 case 0x1000: /* mov.l Rm,@(disp,Rn) */
460 goto simple;
461
462 case 0x2000: /* mov.[bwl] to memory, possibly with pre-decrement */
463 goto simple;
464
465 case 0x4000:
466 if ((instruction&0x00FF)==0x002B) {
467 /* jmp @Rm */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900468 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 if (ret==0)
470 regs->pc = rm;
471 }
472 else if ((instruction&0x00FF)==0x000B) {
473 /* jsr @Rm */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900474 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 if (ret==0) {
476 regs->pr = regs->pc + 4;
477 regs->pc = rm;
478 }
479 }
480 else {
481 /* mov.[bwl] to/from memory via r0+rn */
482 goto simple;
483 }
484 break;
485
486 case 0x5000: /* mov.l @(disp,Rm),Rn */
487 goto simple;
488
489 case 0x6000: /* mov.[bwl] from memory, possibly with post-increment */
490 goto simple;
491
492 case 0x8000: /* bf lab, bf/s lab, bt lab, bt/s lab */
493 switch (instruction&0x0F00) {
494 case 0x0100: /* mov.w R0,@(disp,Rm) */
495 goto simple;
496 case 0x0500: /* mov.w @(disp,Rm),R0 */
497 goto simple;
498 case 0x0B00: /* bf lab - no delayslot*/
Phil Edworthy0710b912011-08-22 15:56:08 +0000499 ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 break;
501 case 0x0F00: /* bf/s lab */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900502 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 if (ret==0) {
504#if defined(CONFIG_CPU_SH4) || defined(CONFIG_SH7705_CACHE_32KB)
505 if ((regs->sr & 0x00000001) != 0)
506 regs->pc += 4; /* next after slot */
507 else
508#endif
509 regs->pc += SH_PC_8BIT_OFFSET(instruction);
510 }
511 break;
512 case 0x0900: /* bt lab - no delayslot */
Phil Edworthy0710b912011-08-22 15:56:08 +0000513 ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 break;
515 case 0x0D00: /* bt/s lab */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900516 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517 if (ret==0) {
518#if defined(CONFIG_CPU_SH4) || defined(CONFIG_SH7705_CACHE_32KB)
519 if ((regs->sr & 0x00000001) == 0)
520 regs->pc += 4; /* next after slot */
521 else
522#endif
523 regs->pc += SH_PC_8BIT_OFFSET(instruction);
524 }
525 break;
526 }
527 break;
528
Phil Edworthy34f71452011-08-24 10:43:59 +0000529 case 0x9000: /* mov.w @(disp,Rm),Rn */
530 goto simple;
531
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 case 0xA000: /* bra label */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900533 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534 if (ret==0)
535 regs->pc += SH_PC_12BIT_OFFSET(instruction);
536 break;
537
538 case 0xB000: /* bsr label */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900539 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 if (ret==0) {
541 regs->pr = regs->pc + 4;
542 regs->pc += SH_PC_12BIT_OFFSET(instruction);
543 }
544 break;
Phil Edworthy34f71452011-08-24 10:43:59 +0000545
546 case 0xD000: /* mov.l @(disp,Rm),Rn */
547 goto simple;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 }
549 return ret;
550
551 /* handle non-delay-slot instruction */
552 simple:
Magnus Damme7cc9a72008-02-07 20:18:21 +0900553 ret = handle_unaligned_ins(instruction, regs, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 if (ret==0)
Paul Mundt53f983a2007-05-08 15:31:48 +0900555 regs->pc += instruction_size(instruction);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 return ret;
557}
558
559/*
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900560 * Handle various address error exceptions:
561 * - instruction address error:
562 * misaligned PC
563 * PC >= 0x80000000 in user mode
564 * - data address error (read and write)
565 * misaligned data access
566 * access to >= 0x80000000 is user mode
567 * Unfortuntaly we can't distinguish between instruction address error
Simon Arlotte868d612007-05-14 08:15:10 +0900568 * and data address errors caused by read accesses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 */
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900570asmlinkage void do_address_error(struct pt_regs *regs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 unsigned long writeaccess,
572 unsigned long address)
573{
Yoshinori Sato0983b312006-11-05 15:58:47 +0900574 unsigned long error_code = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 mm_segment_t oldfs;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900576 siginfo_t info;
Paul Mundt2bcfffa2009-05-09 16:02:08 +0900577 insn_size_t instruction;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 int tmp;
579
Yoshinori Sato0983b312006-11-05 15:58:47 +0900580 /* Intentional ifdef */
581#ifdef CONFIG_CPU_HAS_SR_RB
Paul Mundt4c59e292008-09-21 12:00:23 +0900582 error_code = lookup_exception_vector();
Yoshinori Sato0983b312006-11-05 15:58:47 +0900583#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584
585 oldfs = get_fs();
586
587 if (user_mode(regs)) {
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900588 int si_code = BUS_ADRERR;
Paul Mundta99eae52010-01-12 16:12:25 +0900589 unsigned int user_action;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900590
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 local_irq_enable();
Paul Mundta99eae52010-01-12 16:12:25 +0900592 inc_unaligned_user_access();
Andre Draszik7436cde2009-08-24 14:53:46 +0900593
Andre Draszik5a0ab352009-08-24 15:01:10 +0900594 set_fs(USER_DS);
Paul Mundt23c4c822009-09-24 17:38:18 +0900595 if (copy_from_user(&instruction, (insn_size_t *)(regs->pc & ~1),
596 sizeof(instruction))) {
Andre Draszik5a0ab352009-08-24 15:01:10 +0900597 set_fs(oldfs);
598 goto uspace_segv;
599 }
600 set_fs(oldfs);
601
Andre Draszik7436cde2009-08-24 14:53:46 +0900602 /* shout about userspace fixups */
Paul Mundta99eae52010-01-12 16:12:25 +0900603 unaligned_fixups_notify(current, instruction, regs);
Andre Draszik7436cde2009-08-24 14:53:46 +0900604
Paul Mundta99eae52010-01-12 16:12:25 +0900605 user_action = unaligned_user_action();
606 if (user_action & UM_FIXUP)
Andre Draszik7436cde2009-08-24 14:53:46 +0900607 goto fixup;
Paul Mundta99eae52010-01-12 16:12:25 +0900608 if (user_action & UM_SIGNAL)
Andre Draszik7436cde2009-08-24 14:53:46 +0900609 goto uspace_segv;
610 else {
611 /* ignore */
Andre Draszik5a0ab352009-08-24 15:01:10 +0900612 regs->pc += instruction_size(instruction);
Andre Draszik7436cde2009-08-24 14:53:46 +0900613 return;
614 }
615
616fixup:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 /* bad PC is not something we can fix */
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900618 if (regs->pc & 1) {
619 si_code = BUS_ADRALN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620 goto uspace_segv;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900621 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622
623 set_fs(USER_DS);
Magnus Damme7cc9a72008-02-07 20:18:21 +0900624 tmp = handle_unaligned_access(instruction, regs,
Paul Mundtace2dc72010-10-13 06:55:26 +0900625 &user_mem_access, 0,
626 address);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 set_fs(oldfs);
628
Paul Mundta99eae52010-01-12 16:12:25 +0900629 if (tmp == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 return; /* sorted */
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900631uspace_segv:
632 printk(KERN_NOTICE "Sending SIGBUS to \"%s\" due to unaligned "
633 "access (PC %lx PR %lx)\n", current->comm, regs->pc,
634 regs->pr);
635
636 info.si_signo = SIGBUS;
637 info.si_errno = 0;
638 info.si_code = si_code;
Paul Mundte08f4572007-05-14 12:52:56 +0900639 info.si_addr = (void __user *)address;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900640 force_sig_info(SIGBUS, &info, current);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 } else {
Paul Mundta99eae52010-01-12 16:12:25 +0900642 inc_unaligned_kernel_access();
Andre Draszik7436cde2009-08-24 14:53:46 +0900643
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644 if (regs->pc & 1)
645 die("unaligned program counter", regs, error_code);
646
647 set_fs(KERNEL_DS);
Paul Mundtfa439722008-09-04 18:53:58 +0900648 if (copy_from_user(&instruction, (void __user *)(regs->pc),
Magnus Damm4b5a9ef2008-02-07 20:04:12 +0900649 sizeof(instruction))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 /* Argh. Fault on the instruction itself.
651 This should never happen non-SMP
652 */
653 set_fs(oldfs);
654 die("insn faulting in do_address_error", regs, 0);
655 }
656
Paul Mundta99eae52010-01-12 16:12:25 +0900657 unaligned_fixups_notify(current, instruction, regs);
Paul Mundt40258ee2009-09-24 17:48:15 +0900658
Paul Mundtace2dc72010-10-13 06:55:26 +0900659 handle_unaligned_access(instruction, regs, &user_mem_access,
660 0, address);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 set_fs(oldfs);
662 }
663}
664
665#ifdef CONFIG_SH_DSP
666/*
667 * SH-DSP support gerg@snapgear.com.
668 */
669int is_dsp_inst(struct pt_regs *regs)
670{
Paul Mundt882c12c2007-05-14 17:26:34 +0900671 unsigned short inst = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900673 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 * Safe guard if DSP mode is already enabled or we're lacking
675 * the DSP altogether.
676 */
Paul Mundt11c19652006-12-25 10:19:56 +0900677 if (!(current_cpu_data.flags & CPU_HAS_DSP) || (regs->sr & SR_DSP))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 return 0;
679
680 get_user(inst, ((unsigned short *) regs->pc));
681
682 inst &= 0xf000;
683
684 /* Check for any type of DSP or support instruction */
685 if ((inst == 0xf000) || (inst == 0x4000))
686 return 1;
687
688 return 0;
689}
690#else
691#define is_dsp_inst(regs) (0)
692#endif /* CONFIG_SH_DSP */
693
Yoshinori Sato0983b312006-11-05 15:58:47 +0900694#ifdef CONFIG_CPU_SH2A
695asmlinkage void do_divide_error(unsigned long r4, unsigned long r5,
696 unsigned long r6, unsigned long r7,
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900697 struct pt_regs __regs)
Yoshinori Sato0983b312006-11-05 15:58:47 +0900698{
699 siginfo_t info;
700
Yoshinori Sato0983b312006-11-05 15:58:47 +0900701 switch (r4) {
702 case TRAP_DIVZERO_ERROR:
703 info.si_code = FPE_INTDIV;
704 break;
705 case TRAP_DIVOVF_ERROR:
706 info.si_code = FPE_INTOVF;
707 break;
708 }
709
710 force_sig_info(SIGFPE, &info, current);
711}
712#endif
713
Takashi YOSHII4b565682006-09-27 17:15:32 +0900714asmlinkage void do_reserved_inst(unsigned long r4, unsigned long r5,
715 unsigned long r6, unsigned long r7,
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900716 struct pt_regs __regs)
Takashi YOSHII4b565682006-09-27 17:15:32 +0900717{
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900718 struct pt_regs *regs = RELOC_HIDE(&__regs, 0);
Takashi YOSHII4b565682006-09-27 17:15:32 +0900719 unsigned long error_code;
720 struct task_struct *tsk = current;
721
722#ifdef CONFIG_SH_FPU_EMU
Yoshinori Sato0983b312006-11-05 15:58:47 +0900723 unsigned short inst = 0;
Takashi YOSHII4b565682006-09-27 17:15:32 +0900724 int err;
725
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900726 get_user(inst, (unsigned short*)regs->pc);
Takashi YOSHII4b565682006-09-27 17:15:32 +0900727
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900728 err = do_fpu_inst(inst, regs);
Takashi YOSHII4b565682006-09-27 17:15:32 +0900729 if (!err) {
Paul Mundt53f983a2007-05-08 15:31:48 +0900730 regs->pc += instruction_size(inst);
Takashi YOSHII4b565682006-09-27 17:15:32 +0900731 return;
732 }
733 /* not a FPU inst. */
734#endif
735
736#ifdef CONFIG_SH_DSP
737 /* Check if it's a DSP instruction */
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900738 if (is_dsp_inst(regs)) {
Takashi YOSHII4b565682006-09-27 17:15:32 +0900739 /* Enable DSP mode, and restart instruction. */
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900740 regs->sr |= SR_DSP;
Michael Trimarchi01ab1032009-04-03 17:32:33 +0000741 /* Save DSP mode */
742 tsk->thread.dsp_status.status |= SR_DSP;
Takashi YOSHII4b565682006-09-27 17:15:32 +0900743 return;
744 }
745#endif
746
Paul Mundt4c59e292008-09-21 12:00:23 +0900747 error_code = lookup_exception_vector();
Yoshinori Sato0983b312006-11-05 15:58:47 +0900748
Takashi YOSHII4b565682006-09-27 17:15:32 +0900749 local_irq_enable();
Takashi YOSHII4b565682006-09-27 17:15:32 +0900750 force_sig(SIGILL, tsk);
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900751 die_if_no_fixup("reserved instruction", regs, error_code);
Takashi YOSHII4b565682006-09-27 17:15:32 +0900752}
753
754#ifdef CONFIG_SH_FPU_EMU
Paul Mundtedfd6da2008-11-26 13:06:04 +0900755static int emulate_branch(unsigned short inst, struct pt_regs *regs)
Takashi YOSHII4b565682006-09-27 17:15:32 +0900756{
757 /*
758 * bfs: 8fxx: PC+=d*2+4;
759 * bts: 8dxx: PC+=d*2+4;
760 * bra: axxx: PC+=D*2+4;
761 * bsr: bxxx: PC+=D*2+4 after PR=PC+4;
762 * braf:0x23: PC+=Rn*2+4;
763 * bsrf:0x03: PC+=Rn*2+4 after PR=PC+4;
764 * jmp: 4x2b: PC=Rn;
765 * jsr: 4x0b: PC=Rn after PR=PC+4;
766 * rts: 000b: PC=PR;
767 */
Paul Mundtedfd6da2008-11-26 13:06:04 +0900768 if (((inst & 0xf000) == 0xb000) || /* bsr */
769 ((inst & 0xf0ff) == 0x0003) || /* bsrf */
770 ((inst & 0xf0ff) == 0x400b)) /* jsr */
771 regs->pr = regs->pc + 4;
772
773 if ((inst & 0xfd00) == 0x8d00) { /* bfs, bts */
Takashi YOSHII4b565682006-09-27 17:15:32 +0900774 regs->pc += SH_PC_8BIT_OFFSET(inst);
775 return 0;
776 }
777
Paul Mundtedfd6da2008-11-26 13:06:04 +0900778 if ((inst & 0xe000) == 0xa000) { /* bra, bsr */
Takashi YOSHII4b565682006-09-27 17:15:32 +0900779 regs->pc += SH_PC_12BIT_OFFSET(inst);
780 return 0;
781 }
782
Paul Mundtedfd6da2008-11-26 13:06:04 +0900783 if ((inst & 0xf0df) == 0x0003) { /* braf, bsrf */
Takashi YOSHII4b565682006-09-27 17:15:32 +0900784 regs->pc += regs->regs[(inst & 0x0f00) >> 8] + 4;
785 return 0;
786 }
787
Paul Mundtedfd6da2008-11-26 13:06:04 +0900788 if ((inst & 0xf0df) == 0x400b) { /* jmp, jsr */
Takashi YOSHII4b565682006-09-27 17:15:32 +0900789 regs->pc = regs->regs[(inst & 0x0f00) >> 8];
790 return 0;
791 }
792
Paul Mundtedfd6da2008-11-26 13:06:04 +0900793 if ((inst & 0xffff) == 0x000b) { /* rts */
Takashi YOSHII4b565682006-09-27 17:15:32 +0900794 regs->pc = regs->pr;
795 return 0;
796 }
797
798 return 1;
799}
800#endif
801
802asmlinkage void do_illegal_slot_inst(unsigned long r4, unsigned long r5,
803 unsigned long r6, unsigned long r7,
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900804 struct pt_regs __regs)
Takashi YOSHII4b565682006-09-27 17:15:32 +0900805{
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900806 struct pt_regs *regs = RELOC_HIDE(&__regs, 0);
Paul Mundtb3d765f2008-09-17 23:12:11 +0900807 unsigned long inst;
Takashi YOSHII4b565682006-09-27 17:15:32 +0900808 struct task_struct *tsk = current;
Chris Smithd39f5452008-09-05 17:15:39 +0900809
810 if (kprobe_handle_illslot(regs->pc) == 0)
811 return;
812
Takashi YOSHII4b565682006-09-27 17:15:32 +0900813#ifdef CONFIG_SH_FPU_EMU
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900814 get_user(inst, (unsigned short *)regs->pc + 1);
815 if (!do_fpu_inst(inst, regs)) {
816 get_user(inst, (unsigned short *)regs->pc);
817 if (!emulate_branch(inst, regs))
Takashi YOSHII4b565682006-09-27 17:15:32 +0900818 return;
819 /* fault in branch.*/
820 }
821 /* not a FPU inst. */
822#endif
823
Paul Mundt4c59e292008-09-21 12:00:23 +0900824 inst = lookup_exception_vector();
Yoshinori Sato0983b312006-11-05 15:58:47 +0900825
Takashi YOSHII4b565682006-09-27 17:15:32 +0900826 local_irq_enable();
Takashi YOSHII4b565682006-09-27 17:15:32 +0900827 force_sig(SIGILL, tsk);
Paul Mundtb3d765f2008-09-17 23:12:11 +0900828 die_if_no_fixup("illegal slot instruction", regs, inst);
Takashi YOSHII4b565682006-09-27 17:15:32 +0900829}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830
831asmlinkage void do_exception_error(unsigned long r4, unsigned long r5,
832 unsigned long r6, unsigned long r7,
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900833 struct pt_regs __regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834{
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900835 struct pt_regs *regs = RELOC_HIDE(&__regs, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 long ex;
Yoshinori Sato0983b312006-11-05 15:58:47 +0900837
Paul Mundt4c59e292008-09-21 12:00:23 +0900838 ex = lookup_exception_vector();
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900839 die_if_kernel("exception", regs, ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840}
841
Paul Mundtaba10302007-09-21 18:32:32 +0900842void __cpuinit per_cpu_trap_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843{
844 extern void *vbr_base;
845
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 /* NOTE: The VBR value should be at P1
847 (or P2, virtural "fixed" address space).
848 It's definitely should not in physical address. */
849
850 asm volatile("ldc %0, vbr"
851 : /* no output */
852 : "r" (&vbr_base)
853 : "memory");
Magnus Damm68a1aed2010-09-24 09:05:38 +0000854
855 /* disable exception blocking now when the vbr has been setup */
856 clear_bl_bit();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857}
858
Paul Mundt1f666582006-10-19 16:20:25 +0900859void *set_exception_table_vec(unsigned int vec, void *handler)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860{
861 extern void *exception_handling_table[];
Paul Mundt1f666582006-10-19 16:20:25 +0900862 void *old_handler;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900863
Paul Mundt1f666582006-10-19 16:20:25 +0900864 old_handler = exception_handling_table[vec];
865 exception_handling_table[vec] = handler;
866 return old_handler;
867}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868
Paul Mundt1f666582006-10-19 16:20:25 +0900869void __init trap_init(void)
870{
871 set_exception_table_vec(TRAP_RESERVED_INST, do_reserved_inst);
872 set_exception_table_vec(TRAP_ILLEGAL_SLOT_INST, do_illegal_slot_inst);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873
Takashi YOSHII4b565682006-09-27 17:15:32 +0900874#if defined(CONFIG_CPU_SH4) && !defined(CONFIG_SH_FPU) || \
875 defined(CONFIG_SH_FPU_EMU)
876 /*
877 * For SH-4 lacking an FPU, treat floating point instructions as
878 * reserved. They'll be handled in the math-emu case, or faulted on
879 * otherwise.
880 */
Paul Mundt1f666582006-10-19 16:20:25 +0900881 set_exception_table_evt(0x800, do_reserved_inst);
882 set_exception_table_evt(0x820, do_illegal_slot_inst);
883#elif defined(CONFIG_SH_FPU)
Paul Mundt74d99a52007-11-26 20:38:36 +0900884 set_exception_table_evt(0x800, fpu_state_restore_trap_handler);
885 set_exception_table_evt(0x820, fpu_state_restore_trap_handler);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886#endif
Yoshinori Sato0983b312006-11-05 15:58:47 +0900887
888#ifdef CONFIG_CPU_SH2
Paul Mundt5a4f7c62007-11-20 18:08:06 +0900889 set_exception_table_vec(TRAP_ADDRESS_ERROR, address_error_trap_handler);
Yoshinori Sato0983b312006-11-05 15:58:47 +0900890#endif
891#ifdef CONFIG_CPU_SH2A
892 set_exception_table_vec(TRAP_DIVZERO_ERROR, do_divide_error);
893 set_exception_table_vec(TRAP_DIVOVF_ERROR, do_divide_error);
Yoshinori Sato6e80f5e2008-07-10 01:20:03 +0900894#ifdef CONFIG_SH_FPU
895 set_exception_table_vec(TRAP_FPU_ERROR, fpu_error_trap_handler);
896#endif
Yoshinori Sato0983b312006-11-05 15:58:47 +0900897#endif
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900898
Peter Griffincd894362009-05-08 15:51:51 +0100899#ifdef TRAP_UBC
Paul Mundtc4761812010-01-05 12:44:02 +0900900 set_exception_table_vec(TRAP_UBC, breakpoint_trap_handler);
Peter Griffincd894362009-05-08 15:51:51 +0100901#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902}
903
904void show_stack(struct task_struct *tsk, unsigned long *sp)
905{
Paul Mundt6b002232006-10-12 17:07:45 +0900906 unsigned long stack;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907
Paul Mundta6a311392006-09-27 18:22:14 +0900908 if (!tsk)
909 tsk = current;
910 if (tsk == current)
911 sp = (unsigned long *)current_stack_pointer;
912 else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913 sp = (unsigned long *)tsk->thread.sp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914
Paul Mundt6b002232006-10-12 17:07:45 +0900915 stack = (unsigned long)sp;
916 dump_mem("Stack: ", stack, THREAD_SIZE +
917 (unsigned long)task_stack_page(tsk));
918 show_trace(tsk, sp, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919}
920
921void dump_stack(void)
922{
923 show_stack(NULL, NULL);
924}
925EXPORT_SYMBOL(dump_stack);