blob: 81a07ca65d4487d7f3133619210d287238ac411c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#include <linux/init.h>
2#include <linux/bitops.h>
3#include <linux/mm.h>
4#include <asm/io.h>
5#include <asm/processor.h>
Andi Kleend3f7eae2007-08-10 22:31:07 +02006#include <asm/apic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007
Glauber Costadd46e3c2008-03-25 18:10:46 -03008#include <mach_apic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include "cpu.h"
10
11/*
12 * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
13 * misexecution of code under Linux. Owners of such processors should
14 * contact AMD for precise details and a CPU swap.
15 *
16 * See http://www.multimania.com/poulot/k6bug.html
17 * http://www.amd.com/K6/k6docs/revgd.html
18 *
19 * The following test is erm.. interesting. AMD neglected to up
20 * the chip setting when fixing the bug but they also tweaked some
21 * performance at the same time..
22 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010023
Linus Torvalds1da177e2005-04-16 15:20:36 -070024extern void vide(void);
25__asm__(".align 4\nvide: ret");
26
Andi Kleenf039b752007-05-02 19:27:12 +020027int force_mwait __cpuinitdata;
28
Thomas Petazzoni03ae5762008-02-15 12:00:23 +010029static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
Andi Kleen2b16a232008-01-30 13:32:40 +010030{
31 if (cpuid_eax(0x80000000) >= 0x80000007) {
32 c->x86_power = cpuid_edx(0x80000007);
33 if (c->x86_power & (1<<8))
Ingo Molnar16282a82008-02-26 08:49:57 +010034 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
Andi Kleen2b16a232008-01-30 13:32:40 +010035 }
36}
37
Magnus Dammb4af3f72006-09-26 10:52:36 +020038static void __cpuinit init_amd(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -070039{
40 u32 l, h;
41 int mbytes = num_physpages >> (20-PAGE_SHIFT);
42 int r;
43
Andi Kleen7d318d72005-09-29 22:05:55 +020044#ifdef CONFIG_SMP
Andi Kleen3c92c2b2005-10-11 01:28:33 +020045 unsigned long long value;
Andi Kleen7d318d72005-09-29 22:05:55 +020046
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010047 /*
48 * Disable TLB flush filter by setting HWCR.FFDIS on K8
Andi Kleen7d318d72005-09-29 22:05:55 +020049 * bit 6 of msr C001_0015
50 *
51 * Errata 63 for SH-B3 steppings
52 * Errata 122 for all steppings (F+ have it disabled by default)
53 */
54 if (c->x86 == 15) {
55 rdmsrl(MSR_K7_HWCR, value);
56 value |= 1 << 6;
57 wrmsrl(MSR_K7_HWCR, value);
58 }
59#endif
60
Andi Kleen2b16a232008-01-30 13:32:40 +010061 early_init_amd(c);
62
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 /*
64 * FIXME: We should handle the K5 here. Set up the write
65 * range and also turn on MSR 83 bits 4 and 31 (write alloc,
66 * no bus pipeline)
67 */
68
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010069 /*
70 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
Ingo Molnar16282a82008-02-26 08:49:57 +010071 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010072 */
Ingo Molnar16282a82008-02-26 08:49:57 +010073 clear_cpu_cap(c, 0*32+31);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010074
Linus Torvalds1da177e2005-04-16 15:20:36 -070075 r = get_model_name(c);
76
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010077 switch (c->x86) {
78 case 4:
Linus Torvalds1da177e2005-04-16 15:20:36 -070079 /*
80 * General Systems BIOSen alias the cpu frequency registers
81 * of the Elan at 0x000df000. Unfortuantly, one of the Linux
82 * drivers subsequently pokes it, and changes the CPU speed.
83 * Workaround : Remove the unneeded alias.
84 */
85#define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
86#define CBAR_ENB (0x80000000)
87#define CBAR_KEY (0X000000CB)
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010088 if (c->x86_model == 9 || c->x86_model == 10) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 if (inl (CBAR) & CBAR_ENB)
90 outl (0 | CBAR_KEY, CBAR);
91 }
92 break;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010093 case 5:
94 if (c->x86_model < 6) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070095 /* Based on AMD doc 20734R - June 2000 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010096 if (c->x86_model == 0) {
Ingo Molnar16282a82008-02-26 08:49:57 +010097 clear_cpu_cap(c, X86_FEATURE_APIC);
98 set_cpu_cap(c, X86_FEATURE_PGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070099 }
100 break;
101 }
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100102
103 if (c->x86_model == 6 && c->x86_mask == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104 const int K6_BUG_LOOP = 1000000;
105 int n;
106 void (*f_vide)(void);
107 unsigned long d, d2;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100108
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 printk(KERN_INFO "AMD K6 stepping B detected - ");
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111 /*
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100112 * It looks like AMD fixed the 2.6.2 bug and improved indirect
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 * calls at the same time.
114 */
115
116 n = K6_BUG_LOOP;
117 f_vide = vide;
118 rdtscl(d);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100119 while (n--)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 f_vide();
121 rdtscl(d2);
122 d = d2-d;
Dave Jones6df05322006-12-07 02:14:11 +0100123
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100124 if (d > 20*K6_BUG_LOOP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 printk("system stability may be impaired when more than 32 MB are used.\n");
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100126 else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 printk("probably OK (after B9730xxxx).\n");
128 printk(KERN_INFO "Please see http://membres.lycos.fr/poulot/k6bug.html\n");
129 }
130
131 /* K6 with old style WHCR */
132 if (c->x86_model < 8 ||
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100133 (c->x86_model == 8 && c->x86_mask < 8)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 /* We can only write allocate on the low 508Mb */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100135 if (mbytes > 508)
136 mbytes = 508;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137
138 rdmsr(MSR_K6_WHCR, l, h);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100139 if ((l&0x0000FFFF) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140 unsigned long flags;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100141 l = (1<<0)|((mbytes/4)<<1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 local_irq_save(flags);
143 wbinvd();
144 wrmsr(MSR_K6_WHCR, l, h);
145 local_irq_restore(flags);
146 printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
147 mbytes);
148 }
149 break;
150 }
151
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100152 if ((c->x86_model == 8 && c->x86_mask > 7) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153 c->x86_model == 9 || c->x86_model == 13) {
154 /* The more serious chips .. */
155
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100156 if (mbytes > 4092)
157 mbytes = 4092;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
159 rdmsr(MSR_K6_WHCR, l, h);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100160 if ((l&0xFFFF0000) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 unsigned long flags;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100162 l = ((mbytes>>2)<<22)|(1<<16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 local_irq_save(flags);
164 wbinvd();
165 wrmsr(MSR_K6_WHCR, l, h);
166 local_irq_restore(flags);
167 printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
168 mbytes);
169 }
170
171 /* Set MTRR capability flag if appropriate */
172 if (c->x86_model == 13 || c->x86_model == 9 ||
173 (c->x86_model == 8 && c->x86_mask >= 8))
Ingo Molnar16282a82008-02-26 08:49:57 +0100174 set_cpu_cap(c, X86_FEATURE_K6_MTRR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 break;
176 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177
Jordan Crousef90b8112006-01-06 00:12:14 -0800178 if (c->x86_model == 10) {
179 /* AMD Geode LX is model 10 */
180 /* placeholder for any needed mods */
181 break;
182 }
183 break;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100184 case 6: /* An Athlon/Duron */
185
186 /*
187 * Bit 15 of Athlon specific MSR 15, needs to be 0
188 * to enable SSE on Palomino/Morgan/Barton CPU's.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 * If the BIOS didn't enable it already, enable it here.
190 */
191 if (c->x86_model >= 6 && c->x86_model <= 10) {
192 if (!cpu_has(c, X86_FEATURE_XMM)) {
193 printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
194 rdmsr(MSR_K7_HWCR, l, h);
195 l &= ~0x00008000;
196 wrmsr(MSR_K7_HWCR, l, h);
Ingo Molnar16282a82008-02-26 08:49:57 +0100197 set_cpu_cap(c, X86_FEATURE_XMM);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198 }
199 }
200
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100201 /*
202 * It's been determined by AMD that Athlons since model 8 stepping 1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
204 * As per AMD technical note 27212 0.2
205 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100206 if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207 rdmsr(MSR_K7_CLK_CTL, l, h);
208 if ((l & 0xfff00000) != 0x20000000) {
209 printk ("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n", l,
210 ((l & 0x000fffff)|0x20000000));
211 wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
212 }
213 }
214 break;
215 }
216
217 switch (c->x86) {
218 case 15:
Andi Kleen398cf2a2007-07-22 11:12:35 +0200219 /* Use K8 tuning for Fam10h and Fam11h */
220 case 0x10:
221 case 0x11:
Ingo Molnar16282a82008-02-26 08:49:57 +0100222 set_cpu_cap(c, X86_FEATURE_K8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 break;
224 case 6:
Ingo Molnar16282a82008-02-26 08:49:57 +0100225 set_cpu_cap(c, X86_FEATURE_K7);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 break;
227 }
Andi Kleen18bd0572006-04-20 02:36:45 +0200228 if (c->x86 >= 6)
Ingo Molnar16282a82008-02-26 08:49:57 +0100229 set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230
231 display_cacheinfo(c);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700232
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100233 if (cpuid_eax(0x80000000) >= 0x80000008)
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100234 c->x86_max_cores = (cpuid_ecx(0x80000008) & 0xff) + 1;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700235
Andi Kleenb41e2932005-05-20 14:27:55 -0700236#ifdef CONFIG_X86_HT
Andi Kleen63518642005-04-16 15:25:16 -0700237 /*
Andi Kleenfaee9a52006-06-26 13:56:10 +0200238 * On a AMD multi core setup the lower bits of the APIC id
Simon Arlott27b46d72007-10-20 01:13:56 +0200239 * distinguish the cores.
Andi Kleen63518642005-04-16 15:25:16 -0700240 */
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100241 if (c->x86_max_cores > 1) {
Andi Kleena1586082005-05-16 21:53:21 -0700242 int cpu = smp_processor_id();
Andi Kleenfaee9a52006-06-26 13:56:10 +0200243 unsigned bits = (cpuid_ecx(0x80000008) >> 12) & 0xf;
244
245 if (bits == 0) {
246 while ((1 << bits) < c->x86_max_cores)
247 bits++;
248 }
Rohit Seth4b89aff2006-06-27 02:53:46 -0700249 c->cpu_core_id = c->phys_proc_id & ((1<<bits)-1);
250 c->phys_proc_id >>= bits;
Andi Kleen63518642005-04-16 15:25:16 -0700251 printk(KERN_INFO "CPU %d(%d) -> Core %d\n",
Rohit Seth4b89aff2006-06-27 02:53:46 -0700252 cpu, c->x86_max_cores, c->cpu_core_id);
Andi Kleen63518642005-04-16 15:25:16 -0700253 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254#endif
Andi Kleen39b3a792006-01-11 22:42:45 +0100255
Andi Kleen67cddd92007-07-21 17:10:03 +0200256 if (cpuid_eax(0x80000000) >= 0x80000006) {
257 if ((c->x86 == 0x10) && (cpuid_edx(0x80000006) & 0xf000))
258 num_cache_leaves = 4;
259 else
260 num_cache_leaves = 3;
261 }
Andi Kleen3556ddf2007-04-02 12:14:12 +0200262
Andi Kleenc12ceb72007-05-21 14:31:47 +0200263 /* K6s reports MCEs but don't actually have all the MSRs */
264 if (c->x86 < 6)
Ingo Molnar16282a82008-02-26 08:49:57 +0100265 clear_cpu_cap(c, X86_FEATURE_MCE);
Andi Kleende421862008-01-30 13:32:37 +0100266
Ingo Molnaraa629992008-02-01 23:45:18 +0100267 if (cpu_has_xmm2)
Ingo Molnar16282a82008-02-26 08:49:57 +0100268 set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269}
270
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100271static unsigned int __cpuinit amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272{
273 /* AMD errata T13 (order #21922) */
274 if ((c->x86 == 6)) {
275 if (c->x86_model == 3 && c->x86_mask == 0) /* Duron Rev A0 */
276 size = 64;
277 if (c->x86_model == 4 &&
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100278 (c->x86_mask == 0 || c->x86_mask == 1)) /* Tbird rev A1/A2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 size = 256;
280 }
281 return size;
282}
283
Magnus Damm95414932006-09-26 10:52:36 +0200284static struct cpu_dev amd_cpu_dev __cpuinitdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 .c_vendor = "AMD",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100286 .c_ident = { "AuthenticAMD" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 .c_models = {
288 { .vendor = X86_VENDOR_AMD, .family = 4, .model_names =
289 {
290 [3] = "486 DX/2",
291 [7] = "486 DX/2-WB",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100292 [8] = "486 DX/4",
293 [9] = "486 DX/4-WB",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 [14] = "Am5x86-WT",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100295 [15] = "Am5x86-WB"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 }
297 },
298 },
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100299 .c_early_init = early_init_amd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 .c_init = init_amd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 .c_size_cache = amd_size_cache,
302};
303
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100304cpu_vendor_dev_register(X86_VENDOR_AMD, &amd_cpu_dev);