| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
|  | 2 | *	drivers/pci/setup-bus.c | 
|  | 3 | * | 
|  | 4 | * Extruded from code written by | 
|  | 5 | *      Dave Rusling (david.rusling@reo.mts.dec.com) | 
|  | 6 | *      David Mosberger (davidm@cs.arizona.edu) | 
|  | 7 | *	David Miller (davem@redhat.com) | 
|  | 8 | * | 
|  | 9 | * Support routines for initializing a PCI subsystem. | 
|  | 10 | */ | 
|  | 11 |  | 
|  | 12 | /* | 
|  | 13 | * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru> | 
|  | 14 | *	     PCI-PCI bridges cleanup, sorted resource allocation. | 
|  | 15 | * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru> | 
|  | 16 | *	     Converted to allocation in 3 passes, which gives | 
|  | 17 | *	     tighter packing. Prefetchable range support. | 
|  | 18 | */ | 
|  | 19 |  | 
|  | 20 | #include <linux/init.h> | 
|  | 21 | #include <linux/kernel.h> | 
|  | 22 | #include <linux/module.h> | 
|  | 23 | #include <linux/pci.h> | 
|  | 24 | #include <linux/errno.h> | 
|  | 25 | #include <linux/ioport.h> | 
|  | 26 | #include <linux/cache.h> | 
|  | 27 | #include <linux/slab.h> | 
| Chris Wright | 6faf17f | 2009-08-28 13:00:06 -0700 | [diff] [blame] | 28 | #include "pci.h" | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 |  | 
| Yinghai Lu | 568ddef | 2010-01-22 01:02:21 -0800 | [diff] [blame] | 30 | struct resource_list_x { | 
|  | 31 | struct resource_list_x *next; | 
|  | 32 | struct resource *res; | 
|  | 33 | struct pci_dev *dev; | 
|  | 34 | resource_size_t start; | 
|  | 35 | resource_size_t end; | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 36 | resource_size_t add_size; | 
| Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 37 | resource_size_t min_align; | 
| Yinghai Lu | 568ddef | 2010-01-22 01:02:21 -0800 | [diff] [blame] | 38 | unsigned long flags; | 
|  | 39 | }; | 
|  | 40 |  | 
| Ram Pai | 094732a | 2011-02-14 17:43:18 -0800 | [diff] [blame] | 41 | #define free_list(type, head) do {                      \ | 
|  | 42 | struct type *list, *tmp;			\ | 
|  | 43 | for (list = (head)->next; list;) {		\ | 
|  | 44 | tmp = list;				\ | 
|  | 45 | list = list->next;			\ | 
|  | 46 | kfree(tmp);				\ | 
|  | 47 | }						\ | 
|  | 48 | (head)->next = NULL;				\ | 
|  | 49 | } while (0) | 
|  | 50 |  | 
| Ram Pai | f483d39 | 2011-07-07 11:19:10 -0700 | [diff] [blame] | 51 | int pci_realloc_enable = 0; | 
|  | 52 | #define pci_realloc_enabled() pci_realloc_enable | 
|  | 53 | void pci_realloc(void) | 
|  | 54 | { | 
|  | 55 | pci_realloc_enable = 1; | 
|  | 56 | } | 
|  | 57 |  | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 58 | /** | 
|  | 59 | * add_to_list() - add a new resource tracker to the list | 
|  | 60 | * @head:	Head of the list | 
|  | 61 | * @dev:	device corresponding to which the resource | 
|  | 62 | *		belongs | 
|  | 63 | * @res:	The resource to be tracked | 
|  | 64 | * @add_size:	additional size to be optionally added | 
|  | 65 | *              to the resource | 
|  | 66 | */ | 
|  | 67 | static void add_to_list(struct resource_list_x *head, | 
|  | 68 | struct pci_dev *dev, struct resource *res, | 
| Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 69 | resource_size_t add_size, resource_size_t min_align) | 
| Yinghai Lu | 568ddef | 2010-01-22 01:02:21 -0800 | [diff] [blame] | 70 | { | 
|  | 71 | struct resource_list_x *list = head; | 
|  | 72 | struct resource_list_x *ln = list->next; | 
|  | 73 | struct resource_list_x *tmp; | 
|  | 74 |  | 
|  | 75 | tmp = kmalloc(sizeof(*tmp), GFP_KERNEL); | 
|  | 76 | if (!tmp) { | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 77 | pr_warning("add_to_list: kmalloc() failed!\n"); | 
| Yinghai Lu | 568ddef | 2010-01-22 01:02:21 -0800 | [diff] [blame] | 78 | return; | 
|  | 79 | } | 
|  | 80 |  | 
|  | 81 | tmp->next = ln; | 
|  | 82 | tmp->res = res; | 
|  | 83 | tmp->dev = dev; | 
|  | 84 | tmp->start = res->start; | 
|  | 85 | tmp->end = res->end; | 
|  | 86 | tmp->flags = res->flags; | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 87 | tmp->add_size = add_size; | 
| Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 88 | tmp->min_align = min_align; | 
| Yinghai Lu | 568ddef | 2010-01-22 01:02:21 -0800 | [diff] [blame] | 89 | list->next = tmp; | 
|  | 90 | } | 
|  | 91 |  | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 92 | static void add_to_failed_list(struct resource_list_x *head, | 
|  | 93 | struct pci_dev *dev, struct resource *res) | 
|  | 94 | { | 
| Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 95 | add_to_list(head, dev, res, | 
|  | 96 | 0 /* dont care */, | 
|  | 97 | 0 /* dont care */); | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 98 | } | 
|  | 99 |  | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 100 | static void __dev_sort_resources(struct pci_dev *dev, | 
|  | 101 | struct resource_list *head) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 102 | { | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 103 | u16 class = dev->class >> 8; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 104 |  | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 105 | /* Don't touch classless devices or host bridges or ioapics.  */ | 
|  | 106 | if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST) | 
|  | 107 | return; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 108 |  | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 109 | /* Don't touch ioapic devices already enabled by firmware */ | 
|  | 110 | if (class == PCI_CLASS_SYSTEM_PIC) { | 
|  | 111 | u16 command; | 
|  | 112 | pci_read_config_word(dev, PCI_COMMAND, &command); | 
|  | 113 | if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) | 
|  | 114 | return; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 115 | } | 
|  | 116 |  | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 117 | pdev_sort_resources(dev, head); | 
|  | 118 | } | 
|  | 119 |  | 
| Ram Pai | fc075e1 | 2011-02-14 17:43:19 -0800 | [diff] [blame] | 120 | static inline void reset_resource(struct resource *res) | 
|  | 121 | { | 
|  | 122 | res->start = 0; | 
|  | 123 | res->end = 0; | 
|  | 124 | res->flags = 0; | 
|  | 125 | } | 
|  | 126 |  | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 127 | /** | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 128 | * reassign_resources_sorted() - satisfy any additional resource requests | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 129 | * | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 130 | * @realloc_head : head of the list tracking requests requiring additional | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 131 | *             resources | 
|  | 132 | * @head     : head of the list tracking requests with allocated | 
|  | 133 | *             resources | 
|  | 134 | * | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 135 | * Walk through each element of the realloc_head and try to procure | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 136 | * additional resources for the element, provided the element | 
|  | 137 | * is in the head list. | 
|  | 138 | */ | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 139 | static void reassign_resources_sorted(struct resource_list_x *realloc_head, | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 140 | struct resource_list *head) | 
|  | 141 | { | 
|  | 142 | struct resource *res; | 
|  | 143 | struct resource_list_x *list, *tmp, *prev; | 
|  | 144 | struct resource_list *hlist; | 
|  | 145 | resource_size_t add_size; | 
|  | 146 | int idx; | 
|  | 147 |  | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 148 | prev = realloc_head; | 
|  | 149 | for (list = realloc_head->next; list;) { | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 150 | res = list->res; | 
|  | 151 | /* skip resource that has been reset */ | 
|  | 152 | if (!res->flags) | 
|  | 153 | goto out; | 
|  | 154 |  | 
|  | 155 | /* skip this resource if not found in head list */ | 
|  | 156 | for (hlist = head->next; hlist && hlist->res != res; | 
|  | 157 | hlist = hlist->next); | 
|  | 158 | if (!hlist) { /* just skip */ | 
|  | 159 | prev = list; | 
|  | 160 | list = list->next; | 
|  | 161 | continue; | 
|  | 162 | } | 
|  | 163 |  | 
|  | 164 | idx = res - &list->dev->resource[0]; | 
|  | 165 | add_size=list->add_size; | 
| Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 166 | if (!resource_size(res)) { | 
| Ram Pai | 0a2daa1 | 2011-07-25 13:08:41 -0700 | [diff] [blame] | 167 | res->start = list->start; | 
| Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 168 | res->end = res->start + add_size - 1; | 
|  | 169 | if(pci_assign_resource(list->dev, idx)) | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 170 | reset_resource(res); | 
| Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 171 | } else { | 
|  | 172 | resource_size_t align = list->min_align; | 
|  | 173 | res->flags |= list->flags & (IORESOURCE_STARTALIGN|IORESOURCE_SIZEALIGN); | 
|  | 174 | if (pci_reassign_resource(list->dev, idx, add_size, align)) | 
|  | 175 | dev_printk(KERN_DEBUG, &list->dev->dev, "failed to add optional resources res=%pR\n", | 
|  | 176 | res); | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 177 | } | 
|  | 178 | out: | 
|  | 179 | tmp = list; | 
|  | 180 | prev->next = list = list->next; | 
|  | 181 | kfree(tmp); | 
|  | 182 | } | 
|  | 183 | } | 
|  | 184 |  | 
|  | 185 | /** | 
|  | 186 | * assign_requested_resources_sorted() - satisfy resource requests | 
|  | 187 | * | 
|  | 188 | * @head : head of the list tracking requests for resources | 
|  | 189 | * @failed_list : head of the list tracking requests that could | 
|  | 190 | *		not be allocated | 
|  | 191 | * | 
|  | 192 | * Satisfy resource requests of each element in the list. Add | 
|  | 193 | * requests that could not satisfied to the failed_list. | 
|  | 194 | */ | 
|  | 195 | static void assign_requested_resources_sorted(struct resource_list *head, | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 196 | struct resource_list_x *fail_head) | 
|  | 197 | { | 
|  | 198 | struct resource *res; | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 199 | struct resource_list *list; | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 200 | int idx; | 
|  | 201 |  | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 202 | for (list = head->next; list; list = list->next) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 203 | res = list->res; | 
|  | 204 | idx = res - &list->dev->resource[0]; | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 205 | if (resource_size(res) && pci_assign_resource(list->dev, idx)) { | 
| Yinghai Lu | 9a92866 | 2010-02-28 15:49:39 -0800 | [diff] [blame] | 206 | if (fail_head && !pci_is_root_bus(list->dev->bus)) { | 
|  | 207 | /* | 
|  | 208 | * if the failed res is for ROM BAR, and it will | 
|  | 209 | * be enabled later, don't add it to the list | 
|  | 210 | */ | 
|  | 211 | if (!((idx == PCI_ROM_RESOURCE) && | 
|  | 212 | (!(res->flags & IORESOURCE_ROM_ENABLE)))) | 
|  | 213 | add_to_failed_list(fail_head, list->dev, res); | 
|  | 214 | } | 
| Ram Pai | fc075e1 | 2011-02-14 17:43:19 -0800 | [diff] [blame] | 215 | reset_resource(res); | 
| Rajesh Shah | 542df5d | 2005-04-28 00:25:50 -0700 | [diff] [blame] | 216 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 217 | } | 
|  | 218 | } | 
|  | 219 |  | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 220 | static void __assign_resources_sorted(struct resource_list *head, | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 221 | struct resource_list_x *realloc_head, | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 222 | struct resource_list_x *fail_head) | 
|  | 223 | { | 
|  | 224 | /* Satisfy the must-have resource requests */ | 
|  | 225 | assign_requested_resources_sorted(head, fail_head); | 
|  | 226 |  | 
| Ram Pai | 0a2daa1 | 2011-07-25 13:08:41 -0700 | [diff] [blame] | 227 | /* Try to satisfy any additional optional resource | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 228 | requests */ | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 229 | if (realloc_head) | 
|  | 230 | reassign_resources_sorted(realloc_head, head); | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 231 | free_list(resource_list, head); | 
|  | 232 | } | 
|  | 233 |  | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 234 | static void pdev_assign_resources_sorted(struct pci_dev *dev, | 
|  | 235 | struct resource_list_x *fail_head) | 
|  | 236 | { | 
|  | 237 | struct resource_list head; | 
|  | 238 |  | 
|  | 239 | head.next = NULL; | 
|  | 240 | __dev_sort_resources(dev, &head); | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 241 | __assign_resources_sorted(&head, NULL, fail_head); | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 242 |  | 
|  | 243 | } | 
|  | 244 |  | 
|  | 245 | static void pbus_assign_resources_sorted(const struct pci_bus *bus, | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 246 | struct resource_list_x *realloc_head, | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 247 | struct resource_list_x *fail_head) | 
|  | 248 | { | 
|  | 249 | struct pci_dev *dev; | 
|  | 250 | struct resource_list head; | 
|  | 251 |  | 
|  | 252 | head.next = NULL; | 
|  | 253 | list_for_each_entry(dev, &bus->devices, bus_list) | 
|  | 254 | __dev_sort_resources(dev, &head); | 
|  | 255 |  | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 256 | __assign_resources_sorted(&head, realloc_head, fail_head); | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 257 | } | 
|  | 258 |  | 
| Dominik Brodowski | b3743fa | 2005-09-09 13:03:23 -0700 | [diff] [blame] | 259 | void pci_setup_cardbus(struct pci_bus *bus) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 260 | { | 
|  | 261 | struct pci_dev *bridge = bus->self; | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 262 | struct resource *res; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 263 | struct pci_bus_region region; | 
|  | 264 |  | 
| Bjorn Helgaas | 865df57 | 2009-11-04 10:32:57 -0700 | [diff] [blame] | 265 | dev_info(&bridge->dev, "CardBus bridge to [bus %02x-%02x]\n", | 
|  | 266 | bus->secondary, bus->subordinate); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 267 |  | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 268 | res = bus->resource[0]; | 
|  | 269 | pcibios_resource_to_bus(bridge, ®ion, res); | 
|  | 270 | if (res->flags & IORESOURCE_IO) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 271 | /* | 
|  | 272 | * The IO resource is allocated a range twice as large as it | 
|  | 273 | * would normally need.  This allows us to set both IO regs. | 
|  | 274 | */ | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 275 | dev_info(&bridge->dev, "  bridge window %pR\n", res); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 276 | pci_write_config_dword(bridge, PCI_CB_IO_BASE_0, | 
|  | 277 | region.start); | 
|  | 278 | pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0, | 
|  | 279 | region.end); | 
|  | 280 | } | 
|  | 281 |  | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 282 | res = bus->resource[1]; | 
|  | 283 | pcibios_resource_to_bus(bridge, ®ion, res); | 
|  | 284 | if (res->flags & IORESOURCE_IO) { | 
|  | 285 | dev_info(&bridge->dev, "  bridge window %pR\n", res); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 286 | pci_write_config_dword(bridge, PCI_CB_IO_BASE_1, | 
|  | 287 | region.start); | 
|  | 288 | pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1, | 
|  | 289 | region.end); | 
|  | 290 | } | 
|  | 291 |  | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 292 | res = bus->resource[2]; | 
|  | 293 | pcibios_resource_to_bus(bridge, ®ion, res); | 
|  | 294 | if (res->flags & IORESOURCE_MEM) { | 
|  | 295 | dev_info(&bridge->dev, "  bridge window %pR\n", res); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 296 | pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0, | 
|  | 297 | region.start); | 
|  | 298 | pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0, | 
|  | 299 | region.end); | 
|  | 300 | } | 
|  | 301 |  | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 302 | res = bus->resource[3]; | 
|  | 303 | pcibios_resource_to_bus(bridge, ®ion, res); | 
|  | 304 | if (res->flags & IORESOURCE_MEM) { | 
|  | 305 | dev_info(&bridge->dev, "  bridge window %pR\n", res); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 306 | pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1, | 
|  | 307 | region.start); | 
|  | 308 | pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1, | 
|  | 309 | region.end); | 
|  | 310 | } | 
|  | 311 | } | 
| Dominik Brodowski | b3743fa | 2005-09-09 13:03:23 -0700 | [diff] [blame] | 312 | EXPORT_SYMBOL(pci_setup_cardbus); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 313 |  | 
|  | 314 | /* Initialize bridges with base/limit values we have collected. | 
|  | 315 | PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998) | 
|  | 316 | requires that if there is no I/O ports or memory behind the | 
|  | 317 | bridge, corresponding range must be turned off by writing base | 
|  | 318 | value greater than limit to the bridge's base/limit registers. | 
|  | 319 |  | 
|  | 320 | Note: care must be taken when updating I/O base/limit registers | 
|  | 321 | of bridges which support 32-bit I/O. This update requires two | 
|  | 322 | config space writes, so it's quite possible that an I/O window of | 
|  | 323 | the bridge will have some undesirable address (e.g. 0) after the | 
|  | 324 | first write. Ditto 64-bit prefetchable MMIO.  */ | 
| Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 325 | static void pci_setup_bridge_io(struct pci_bus *bus) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 326 | { | 
|  | 327 | struct pci_dev *bridge = bus->self; | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 328 | struct resource *res; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 329 | struct pci_bus_region region; | 
| Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 330 | u32 l, io_upper16; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 331 |  | 
|  | 332 | /* Set up the top and bottom of the PCI I/O segment for this bus. */ | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 333 | res = bus->resource[0]; | 
|  | 334 | pcibios_resource_to_bus(bridge, ®ion, res); | 
|  | 335 | if (res->flags & IORESOURCE_IO) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 336 | pci_read_config_dword(bridge, PCI_IO_BASE, &l); | 
|  | 337 | l &= 0xffff0000; | 
|  | 338 | l |= (region.start >> 8) & 0x00f0; | 
|  | 339 | l |= region.end & 0xf000; | 
|  | 340 | /* Set up upper 16 bits of I/O base/limit. */ | 
|  | 341 | io_upper16 = (region.end & 0xffff0000) | (region.start >> 16); | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 342 | dev_info(&bridge->dev, "  bridge window %pR\n", res); | 
| Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 343 | } else { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 344 | /* Clear upper 16 bits of I/O base/limit. */ | 
|  | 345 | io_upper16 = 0; | 
|  | 346 | l = 0x00f0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 347 | } | 
|  | 348 | /* Temporarily disable the I/O range before updating PCI_IO_BASE. */ | 
|  | 349 | pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff); | 
|  | 350 | /* Update lower 16 bits of I/O base/limit. */ | 
|  | 351 | pci_write_config_dword(bridge, PCI_IO_BASE, l); | 
|  | 352 | /* Update upper 16 bits of I/O base/limit. */ | 
|  | 353 | pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16); | 
| Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 354 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 355 |  | 
| Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 356 | static void pci_setup_bridge_mmio(struct pci_bus *bus) | 
|  | 357 | { | 
|  | 358 | struct pci_dev *bridge = bus->self; | 
|  | 359 | struct resource *res; | 
|  | 360 | struct pci_bus_region region; | 
|  | 361 | u32 l; | 
|  | 362 |  | 
|  | 363 | /* Set up the top and bottom of the PCI Memory segment for this bus. */ | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 364 | res = bus->resource[1]; | 
|  | 365 | pcibios_resource_to_bus(bridge, ®ion, res); | 
|  | 366 | if (res->flags & IORESOURCE_MEM) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 367 | l = (region.start >> 16) & 0xfff0; | 
|  | 368 | l |= region.end & 0xfff00000; | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 369 | dev_info(&bridge->dev, "  bridge window %pR\n", res); | 
| Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 370 | } else { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 371 | l = 0x0000fff0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 372 | } | 
|  | 373 | pci_write_config_dword(bridge, PCI_MEMORY_BASE, l); | 
| Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 374 | } | 
|  | 375 |  | 
|  | 376 | static void pci_setup_bridge_mmio_pref(struct pci_bus *bus) | 
|  | 377 | { | 
|  | 378 | struct pci_dev *bridge = bus->self; | 
|  | 379 | struct resource *res; | 
|  | 380 | struct pci_bus_region region; | 
|  | 381 | u32 l, bu, lu; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 382 |  | 
|  | 383 | /* Clear out the upper 32 bits of PREF limit. | 
|  | 384 | If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily | 
|  | 385 | disables PREF range, which is ok. */ | 
|  | 386 | pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0); | 
|  | 387 |  | 
|  | 388 | /* Set up PREF base/limit. */ | 
| Benjamin Herrenschmidt | c40a22e | 2007-12-10 17:32:15 +1100 | [diff] [blame] | 389 | bu = lu = 0; | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 390 | res = bus->resource[2]; | 
|  | 391 | pcibios_resource_to_bus(bridge, ®ion, res); | 
|  | 392 | if (res->flags & IORESOURCE_PREFETCH) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 393 | l = (region.start >> 16) & 0xfff0; | 
|  | 394 | l |= region.end & 0xfff00000; | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 395 | if (res->flags & IORESOURCE_MEM_64) { | 
| Yinghai Lu | 1f82de1 | 2009-04-23 20:48:32 -0700 | [diff] [blame] | 396 | bu = upper_32_bits(region.start); | 
|  | 397 | lu = upper_32_bits(region.end); | 
| Yinghai Lu | 1f82de1 | 2009-04-23 20:48:32 -0700 | [diff] [blame] | 398 | } | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 399 | dev_info(&bridge->dev, "  bridge window %pR\n", res); | 
| Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 400 | } else { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 401 | l = 0x0000fff0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 402 | } | 
|  | 403 | pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l); | 
|  | 404 |  | 
| Alex Williamson | 59353ea | 2009-11-30 14:51:44 -0700 | [diff] [blame] | 405 | /* Set the upper 32 bits of PREF base & limit. */ | 
|  | 406 | pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu); | 
|  | 407 | pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu); | 
| Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 408 | } | 
|  | 409 |  | 
|  | 410 | static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type) | 
|  | 411 | { | 
|  | 412 | struct pci_dev *bridge = bus->self; | 
|  | 413 |  | 
| Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 414 | dev_info(&bridge->dev, "PCI bridge to [bus %02x-%02x]\n", | 
|  | 415 | bus->secondary, bus->subordinate); | 
|  | 416 |  | 
|  | 417 | if (type & IORESOURCE_IO) | 
|  | 418 | pci_setup_bridge_io(bus); | 
|  | 419 |  | 
|  | 420 | if (type & IORESOURCE_MEM) | 
|  | 421 | pci_setup_bridge_mmio(bus); | 
|  | 422 |  | 
|  | 423 | if (type & IORESOURCE_PREFETCH) | 
|  | 424 | pci_setup_bridge_mmio_pref(bus); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 425 |  | 
|  | 426 | pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl); | 
|  | 427 | } | 
|  | 428 |  | 
| Benjamin Herrenschmidt | e244427 | 2011-09-11 14:08:38 -0300 | [diff] [blame] | 429 | void pci_setup_bridge(struct pci_bus *bus) | 
| Yinghai Lu | 7cc5997 | 2009-12-22 15:02:21 -0800 | [diff] [blame] | 430 | { | 
|  | 431 | unsigned long type = IORESOURCE_IO | IORESOURCE_MEM | | 
|  | 432 | IORESOURCE_PREFETCH; | 
|  | 433 |  | 
|  | 434 | __pci_setup_bridge(bus, type); | 
|  | 435 | } | 
|  | 436 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 437 | /* Check whether the bridge supports optional I/O and | 
|  | 438 | prefetchable memory ranges. If not, the respective | 
|  | 439 | base/limit registers must be read-only and read as 0. */ | 
| Sam Ravnborg | 96bde06 | 2007-03-26 21:53:30 -0800 | [diff] [blame] | 440 | static void pci_bridge_check_ranges(struct pci_bus *bus) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 441 | { | 
|  | 442 | u16 io; | 
|  | 443 | u32 pmem; | 
|  | 444 | struct pci_dev *bridge = bus->self; | 
|  | 445 | struct resource *b_res; | 
|  | 446 |  | 
|  | 447 | b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; | 
|  | 448 | b_res[1].flags |= IORESOURCE_MEM; | 
|  | 449 |  | 
|  | 450 | pci_read_config_word(bridge, PCI_IO_BASE, &io); | 
|  | 451 | if (!io) { | 
|  | 452 | pci_write_config_word(bridge, PCI_IO_BASE, 0xf0f0); | 
|  | 453 | pci_read_config_word(bridge, PCI_IO_BASE, &io); | 
|  | 454 | pci_write_config_word(bridge, PCI_IO_BASE, 0x0); | 
|  | 455 | } | 
|  | 456 | if (io) | 
|  | 457 | b_res[0].flags |= IORESOURCE_IO; | 
|  | 458 | /*  DECchip 21050 pass 2 errata: the bridge may miss an address | 
|  | 459 | disconnect boundary by one PCI data phase. | 
|  | 460 | Workaround: do not use prefetching on this device. */ | 
|  | 461 | if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001) | 
|  | 462 | return; | 
|  | 463 | pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); | 
|  | 464 | if (!pmem) { | 
|  | 465 | pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, | 
|  | 466 | 0xfff0fff0); | 
|  | 467 | pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); | 
|  | 468 | pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0); | 
|  | 469 | } | 
| Yinghai Lu | 1f82de1 | 2009-04-23 20:48:32 -0700 | [diff] [blame] | 470 | if (pmem) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 471 | b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH; | 
| Yinghai Lu | 9958610 | 2010-01-22 01:02:28 -0800 | [diff] [blame] | 472 | if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == | 
|  | 473 | PCI_PREF_RANGE_TYPE_64) { | 
| Yinghai Lu | 1f82de1 | 2009-04-23 20:48:32 -0700 | [diff] [blame] | 474 | b_res[2].flags |= IORESOURCE_MEM_64; | 
| Yinghai Lu | 9958610 | 2010-01-22 01:02:28 -0800 | [diff] [blame] | 475 | b_res[2].flags |= PCI_PREF_RANGE_TYPE_64; | 
|  | 476 | } | 
| Yinghai Lu | 1f82de1 | 2009-04-23 20:48:32 -0700 | [diff] [blame] | 477 | } | 
|  | 478 |  | 
|  | 479 | /* double check if bridge does support 64 bit pref */ | 
|  | 480 | if (b_res[2].flags & IORESOURCE_MEM_64) { | 
|  | 481 | u32 mem_base_hi, tmp; | 
|  | 482 | pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, | 
|  | 483 | &mem_base_hi); | 
|  | 484 | pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, | 
|  | 485 | 0xffffffff); | 
|  | 486 | pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp); | 
|  | 487 | if (!tmp) | 
|  | 488 | b_res[2].flags &= ~IORESOURCE_MEM_64; | 
|  | 489 | pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, | 
|  | 490 | mem_base_hi); | 
|  | 491 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 492 | } | 
|  | 493 |  | 
|  | 494 | /* Helper function for sizing routines: find first available | 
|  | 495 | bus resource of a given type. Note: we intentionally skip | 
|  | 496 | the bus resources which have already been assigned (that is, | 
|  | 497 | have non-NULL parent resource). */ | 
| Sam Ravnborg | 96bde06 | 2007-03-26 21:53:30 -0800 | [diff] [blame] | 498 | static struct resource *find_free_bus_resource(struct pci_bus *bus, unsigned long type) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 499 | { | 
|  | 500 | int i; | 
|  | 501 | struct resource *r; | 
|  | 502 | unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | | 
|  | 503 | IORESOURCE_PREFETCH; | 
|  | 504 |  | 
| Bjorn Helgaas | 89a74ec | 2010-02-23 10:24:31 -0700 | [diff] [blame] | 505 | pci_bus_for_each_resource(bus, r, i) { | 
| Ivan Kokshaysky | 299de03 | 2005-06-15 18:59:27 +0400 | [diff] [blame] | 506 | if (r == &ioport_resource || r == &iomem_resource) | 
|  | 507 | continue; | 
| Jesse Barnes | 55a1098 | 2009-10-27 09:39:18 -0700 | [diff] [blame] | 508 | if (r && (r->flags & type_mask) == type && !r->parent) | 
|  | 509 | return r; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 510 | } | 
|  | 511 | return NULL; | 
|  | 512 | } | 
|  | 513 |  | 
| Ram Pai | 13583b1 | 2011-02-14 17:43:17 -0800 | [diff] [blame] | 514 | static resource_size_t calculate_iosize(resource_size_t size, | 
|  | 515 | resource_size_t min_size, | 
|  | 516 | resource_size_t size1, | 
|  | 517 | resource_size_t old_size, | 
|  | 518 | resource_size_t align) | 
|  | 519 | { | 
|  | 520 | if (size < min_size) | 
|  | 521 | size = min_size; | 
|  | 522 | if (old_size == 1 ) | 
|  | 523 | old_size = 0; | 
|  | 524 | /* To be fixed in 2.5: we should have sort of HAVE_ISA | 
|  | 525 | flag in the struct pci_bus. */ | 
|  | 526 | #if defined(CONFIG_ISA) || defined(CONFIG_EISA) | 
|  | 527 | size = (size & 0xff) + ((size & ~0xffUL) << 2); | 
|  | 528 | #endif | 
|  | 529 | size = ALIGN(size + size1, align); | 
|  | 530 | if (size < old_size) | 
|  | 531 | size = old_size; | 
|  | 532 | return size; | 
|  | 533 | } | 
|  | 534 |  | 
|  | 535 | static resource_size_t calculate_memsize(resource_size_t size, | 
|  | 536 | resource_size_t min_size, | 
|  | 537 | resource_size_t size1, | 
|  | 538 | resource_size_t old_size, | 
|  | 539 | resource_size_t align) | 
|  | 540 | { | 
|  | 541 | if (size < min_size) | 
|  | 542 | size = min_size; | 
|  | 543 | if (old_size == 1 ) | 
|  | 544 | old_size = 0; | 
|  | 545 | if (size < old_size) | 
|  | 546 | size = old_size; | 
|  | 547 | size = ALIGN(size + size1, align); | 
|  | 548 | return size; | 
|  | 549 | } | 
|  | 550 |  | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 551 | static resource_size_t get_res_add_size(struct resource_list_x *realloc_head, | 
| Yinghai Lu | be76891 | 2011-07-25 13:08:38 -0700 | [diff] [blame] | 552 | struct resource *res) | 
|  | 553 | { | 
|  | 554 | struct resource_list_x *list; | 
|  | 555 |  | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 556 | /* check if it is in realloc_head list */ | 
|  | 557 | for (list = realloc_head->next; list && list->res != res; | 
| Yinghai Lu | be76891 | 2011-07-25 13:08:38 -0700 | [diff] [blame] | 558 | list = list->next); | 
|  | 559 | if (list) | 
|  | 560 | return list->add_size; | 
|  | 561 |  | 
|  | 562 | return 0; | 
|  | 563 | } | 
|  | 564 |  | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 565 | /** | 
|  | 566 | * pbus_size_io() - size the io window of a given bus | 
|  | 567 | * | 
|  | 568 | * @bus : the bus | 
|  | 569 | * @min_size : the minimum io window that must to be allocated | 
|  | 570 | * @add_size : additional optional io window | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 571 | * @realloc_head : track the additional io window on this list | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 572 | * | 
|  | 573 | * Sizing the IO windows of the PCI-PCI bridge is trivial, | 
|  | 574 | * since these windows have 4K granularity and the IO ranges | 
|  | 575 | * of non-bridge PCI devices are limited to 256 bytes. | 
|  | 576 | * We must be careful with the ISA aliasing though. | 
|  | 577 | */ | 
|  | 578 | static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size, | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 579 | resource_size_t add_size, struct resource_list_x *realloc_head) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 580 | { | 
|  | 581 | struct pci_dev *dev; | 
|  | 582 | struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO); | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 583 | unsigned long size = 0, size0 = 0, size1 = 0; | 
| Yinghai Lu | be76891 | 2011-07-25 13:08:38 -0700 | [diff] [blame] | 584 | resource_size_t children_add_size = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 585 |  | 
|  | 586 | if (!b_res) | 
|  | 587 | return; | 
|  | 588 |  | 
|  | 589 | list_for_each_entry(dev, &bus->devices, bus_list) { | 
|  | 590 | int i; | 
|  | 591 |  | 
|  | 592 | for (i = 0; i < PCI_NUM_RESOURCES; i++) { | 
|  | 593 | struct resource *r = &dev->resource[i]; | 
|  | 594 | unsigned long r_size; | 
|  | 595 |  | 
|  | 596 | if (r->parent || !(r->flags & IORESOURCE_IO)) | 
|  | 597 | continue; | 
| Zhao, Yu | 022edd8 | 2008-10-13 19:24:28 +0800 | [diff] [blame] | 598 | r_size = resource_size(r); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 599 |  | 
|  | 600 | if (r_size < 0x400) | 
|  | 601 | /* Might be re-aligned for ISA */ | 
|  | 602 | size += r_size; | 
|  | 603 | else | 
|  | 604 | size1 += r_size; | 
| Yinghai Lu | be76891 | 2011-07-25 13:08:38 -0700 | [diff] [blame] | 605 |  | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 606 | if (realloc_head) | 
|  | 607 | children_add_size += get_res_add_size(realloc_head, r); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 608 | } | 
|  | 609 | } | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 610 | size0 = calculate_iosize(size, min_size, size1, | 
| Ram Pai | 13583b1 | 2011-02-14 17:43:17 -0800 | [diff] [blame] | 611 | resource_size(b_res), 4096); | 
| Yinghai Lu | be76891 | 2011-07-25 13:08:38 -0700 | [diff] [blame] | 612 | if (children_add_size > add_size) | 
|  | 613 | add_size = children_add_size; | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 614 | size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 : | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 615 | calculate_iosize(size, min_size+add_size, size1, | 
|  | 616 | resource_size(b_res), 4096); | 
|  | 617 | if (!size0 && !size1) { | 
| Bjorn Helgaas | 865df57 | 2009-11-04 10:32:57 -0700 | [diff] [blame] | 618 | if (b_res->start || b_res->end) | 
|  | 619 | dev_info(&bus->self->dev, "disabling bridge window " | 
|  | 620 | "%pR to [bus %02x-%02x] (unused)\n", b_res, | 
|  | 621 | bus->secondary, bus->subordinate); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 622 | b_res->flags = 0; | 
|  | 623 | return; | 
|  | 624 | } | 
|  | 625 | /* Alignment of the IO window is always 4K */ | 
|  | 626 | b_res->start = 4096; | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 627 | b_res->end = b_res->start + size0 - 1; | 
| Ivan Kokshaysky | 8845256 | 2008-03-30 19:50:14 +0400 | [diff] [blame] | 628 | b_res->flags |= IORESOURCE_STARTALIGN; | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 629 | if (size1 > size0 && realloc_head) | 
|  | 630 | add_to_list(realloc_head, bus->self, b_res, size1-size0, 4096); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 631 | } | 
|  | 632 |  | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 633 | /** | 
|  | 634 | * pbus_size_mem() - size the memory window of a given bus | 
|  | 635 | * | 
|  | 636 | * @bus : the bus | 
|  | 637 | * @min_size : the minimum memory window that must to be allocated | 
|  | 638 | * @add_size : additional optional memory window | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 639 | * @realloc_head : track the additional memory window on this list | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 640 | * | 
|  | 641 | * Calculate the size of the bus and minimal alignment which | 
|  | 642 | * guarantees that all child resources fit in this size. | 
|  | 643 | */ | 
| Eric W. Biederman | 2876048 | 2009-09-09 14:09:24 -0700 | [diff] [blame] | 644 | static int pbus_size_mem(struct pci_bus *bus, unsigned long mask, | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 645 | unsigned long type, resource_size_t min_size, | 
|  | 646 | resource_size_t add_size, | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 647 | struct resource_list_x *realloc_head) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 648 | { | 
|  | 649 | struct pci_dev *dev; | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 650 | resource_size_t min_align, align, size, size0, size1; | 
| Benjamin Herrenschmidt | c40a22e | 2007-12-10 17:32:15 +1100 | [diff] [blame] | 651 | resource_size_t aligns[12];	/* Alignments from 1Mb to 2Gb */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 652 | int order, max_order; | 
|  | 653 | struct resource *b_res = find_free_bus_resource(bus, type); | 
| Yinghai Lu | 1f82de1 | 2009-04-23 20:48:32 -0700 | [diff] [blame] | 654 | unsigned int mem64_mask = 0; | 
| Yinghai Lu | be76891 | 2011-07-25 13:08:38 -0700 | [diff] [blame] | 655 | resource_size_t children_add_size = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 656 |  | 
|  | 657 | if (!b_res) | 
|  | 658 | return 0; | 
|  | 659 |  | 
|  | 660 | memset(aligns, 0, sizeof(aligns)); | 
|  | 661 | max_order = 0; | 
|  | 662 | size = 0; | 
|  | 663 |  | 
| Yinghai Lu | 1f82de1 | 2009-04-23 20:48:32 -0700 | [diff] [blame] | 664 | mem64_mask = b_res->flags & IORESOURCE_MEM_64; | 
|  | 665 | b_res->flags &= ~IORESOURCE_MEM_64; | 
|  | 666 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 667 | list_for_each_entry(dev, &bus->devices, bus_list) { | 
|  | 668 | int i; | 
| Yinghai Lu | 1f82de1 | 2009-04-23 20:48:32 -0700 | [diff] [blame] | 669 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 670 | for (i = 0; i < PCI_NUM_RESOURCES; i++) { | 
|  | 671 | struct resource *r = &dev->resource[i]; | 
| Benjamin Herrenschmidt | c40a22e | 2007-12-10 17:32:15 +1100 | [diff] [blame] | 672 | resource_size_t r_size; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 673 |  | 
|  | 674 | if (r->parent || (r->flags & mask) != type) | 
|  | 675 | continue; | 
| Zhao, Yu | 022edd8 | 2008-10-13 19:24:28 +0800 | [diff] [blame] | 676 | r_size = resource_size(r); | 
| Yinghai Lu | 2aceefc | 2011-07-25 13:08:40 -0700 | [diff] [blame] | 677 | #ifdef CONFIG_PCI_IOV | 
|  | 678 | /* put SRIOV requested res to the optional list */ | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 679 | if (realloc_head && i >= PCI_IOV_RESOURCES && | 
| Yinghai Lu | 2aceefc | 2011-07-25 13:08:40 -0700 | [diff] [blame] | 680 | i <= PCI_IOV_RESOURCE_END) { | 
|  | 681 | r->end = r->start - 1; | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 682 | add_to_list(realloc_head, dev, r, r_size, 0/* dont' care */); | 
| Yinghai Lu | 2aceefc | 2011-07-25 13:08:40 -0700 | [diff] [blame] | 683 | children_add_size += r_size; | 
|  | 684 | continue; | 
|  | 685 | } | 
|  | 686 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 687 | /* For bridges size != alignment */ | 
| Chris Wright | 6faf17f | 2009-08-28 13:00:06 -0700 | [diff] [blame] | 688 | align = pci_resource_alignment(dev, r); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 689 | order = __ffs(align) - 20; | 
|  | 690 | if (order > 11) { | 
| Bjorn Helgaas | 865df57 | 2009-11-04 10:32:57 -0700 | [diff] [blame] | 691 | dev_warn(&dev->dev, "disabling BAR %d: %pR " | 
|  | 692 | "(bad alignment %#llx)\n", i, r, | 
|  | 693 | (unsigned long long) align); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 694 | r->flags = 0; | 
|  | 695 | continue; | 
|  | 696 | } | 
|  | 697 | size += r_size; | 
|  | 698 | if (order < 0) | 
|  | 699 | order = 0; | 
|  | 700 | /* Exclude ranges with size > align from | 
|  | 701 | calculation of the alignment. */ | 
|  | 702 | if (r_size == align) | 
|  | 703 | aligns[order] += align; | 
|  | 704 | if (order > max_order) | 
|  | 705 | max_order = order; | 
| Yinghai Lu | 1f82de1 | 2009-04-23 20:48:32 -0700 | [diff] [blame] | 706 | mem64_mask &= r->flags & IORESOURCE_MEM_64; | 
| Yinghai Lu | be76891 | 2011-07-25 13:08:38 -0700 | [diff] [blame] | 707 |  | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 708 | if (realloc_head) | 
|  | 709 | children_add_size += get_res_add_size(realloc_head, r); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 710 | } | 
|  | 711 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 712 | align = 0; | 
|  | 713 | min_align = 0; | 
|  | 714 | for (order = 0; order <= max_order; order++) { | 
| Jeremy Fitzhardinge | 8308c54 | 2008-09-11 01:31:50 -0700 | [diff] [blame] | 715 | resource_size_t align1 = 1; | 
|  | 716 |  | 
|  | 717 | align1 <<= (order + 20); | 
|  | 718 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 719 | if (!align) | 
|  | 720 | min_align = align1; | 
| Milind Arun Choudhary | 6f6f8c2 | 2007-07-09 11:55:51 -0700 | [diff] [blame] | 721 | else if (ALIGN(align + min_align, min_align) < align1) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 722 | min_align = align1 >> 1; | 
|  | 723 | align += aligns[order]; | 
|  | 724 | } | 
| Linus Torvalds | b42282e | 2011-04-11 10:53:11 -0700 | [diff] [blame] | 725 | size0 = calculate_memsize(size, min_size, 0, resource_size(b_res), min_align); | 
| Yinghai Lu | be76891 | 2011-07-25 13:08:38 -0700 | [diff] [blame] | 726 | if (children_add_size > add_size) | 
|  | 727 | add_size = children_add_size; | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 728 | size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 : | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 729 | calculate_memsize(size, min_size+add_size, 0, | 
| Linus Torvalds | b42282e | 2011-04-11 10:53:11 -0700 | [diff] [blame] | 730 | resource_size(b_res), min_align); | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 731 | if (!size0 && !size1) { | 
| Bjorn Helgaas | 865df57 | 2009-11-04 10:32:57 -0700 | [diff] [blame] | 732 | if (b_res->start || b_res->end) | 
|  | 733 | dev_info(&bus->self->dev, "disabling bridge window " | 
|  | 734 | "%pR to [bus %02x-%02x] (unused)\n", b_res, | 
|  | 735 | bus->secondary, bus->subordinate); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 736 | b_res->flags = 0; | 
|  | 737 | return 1; | 
|  | 738 | } | 
|  | 739 | b_res->start = min_align; | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 740 | b_res->end = size0 + min_align - 1; | 
|  | 741 | b_res->flags |= IORESOURCE_STARTALIGN | mem64_mask; | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 742 | if (size1 > size0 && realloc_head) | 
|  | 743 | add_to_list(realloc_head, bus->self, b_res, size1-size0, min_align); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 744 | return 1; | 
|  | 745 | } | 
|  | 746 |  | 
| Ram Pai | 0a2daa1 | 2011-07-25 13:08:41 -0700 | [diff] [blame] | 747 | unsigned long pci_cardbus_resource_alignment(struct resource *res) | 
|  | 748 | { | 
|  | 749 | if (res->flags & IORESOURCE_IO) | 
|  | 750 | return pci_cardbus_io_size; | 
|  | 751 | if (res->flags & IORESOURCE_MEM) | 
|  | 752 | return pci_cardbus_mem_size; | 
|  | 753 | return 0; | 
|  | 754 | } | 
|  | 755 |  | 
|  | 756 | static void pci_bus_size_cardbus(struct pci_bus *bus, | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 757 | struct resource_list_x *realloc_head) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 758 | { | 
|  | 759 | struct pci_dev *bridge = bus->self; | 
|  | 760 | struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; | 
|  | 761 | u16 ctrl; | 
|  | 762 |  | 
|  | 763 | /* | 
|  | 764 | * Reserve some resources for CardBus.  We reserve | 
|  | 765 | * a fixed amount of bus space for CardBus bridges. | 
|  | 766 | */ | 
| Linus Torvalds | 934b702 | 2008-04-22 18:16:30 -0700 | [diff] [blame] | 767 | b_res[0].start = 0; | 
| Linus Torvalds | 934b702 | 2008-04-22 18:16:30 -0700 | [diff] [blame] | 768 | b_res[0].flags |= IORESOURCE_IO | IORESOURCE_SIZEALIGN; | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 769 | if (realloc_head) | 
|  | 770 | add_to_list(realloc_head, bridge, b_res, pci_cardbus_io_size, 0 /* dont care */); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 771 |  | 
| Linus Torvalds | 934b702 | 2008-04-22 18:16:30 -0700 | [diff] [blame] | 772 | b_res[1].start = 0; | 
| Linus Torvalds | 934b702 | 2008-04-22 18:16:30 -0700 | [diff] [blame] | 773 | b_res[1].flags |= IORESOURCE_IO | IORESOURCE_SIZEALIGN; | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 774 | if (realloc_head) | 
|  | 775 | add_to_list(realloc_head, bridge, b_res+1, pci_cardbus_io_size, 0 /* dont care */); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 776 |  | 
|  | 777 | /* | 
|  | 778 | * Check whether prefetchable memory is supported | 
|  | 779 | * by this bridge. | 
|  | 780 | */ | 
|  | 781 | pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); | 
|  | 782 | if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) { | 
|  | 783 | ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0; | 
|  | 784 | pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl); | 
|  | 785 | pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); | 
|  | 786 | } | 
|  | 787 |  | 
|  | 788 | /* | 
|  | 789 | * If we have prefetchable memory support, allocate | 
|  | 790 | * two regions.  Otherwise, allocate one region of | 
|  | 791 | * twice the size. | 
|  | 792 | */ | 
|  | 793 | if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) { | 
| Linus Torvalds | 934b702 | 2008-04-22 18:16:30 -0700 | [diff] [blame] | 794 | b_res[2].start = 0; | 
| Linus Torvalds | 934b702 | 2008-04-22 18:16:30 -0700 | [diff] [blame] | 795 | b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH | IORESOURCE_SIZEALIGN; | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 796 | if (realloc_head) | 
|  | 797 | add_to_list(realloc_head, bridge, b_res+2, pci_cardbus_mem_size, 0 /* dont care */); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 798 |  | 
| Linus Torvalds | 934b702 | 2008-04-22 18:16:30 -0700 | [diff] [blame] | 799 | b_res[3].start = 0; | 
| Linus Torvalds | 934b702 | 2008-04-22 18:16:30 -0700 | [diff] [blame] | 800 | b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_SIZEALIGN; | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 801 | if (realloc_head) | 
|  | 802 | add_to_list(realloc_head, bridge, b_res+3, pci_cardbus_mem_size, 0 /* dont care */); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 803 | } else { | 
| Linus Torvalds | 934b702 | 2008-04-22 18:16:30 -0700 | [diff] [blame] | 804 | b_res[3].start = 0; | 
| Linus Torvalds | 934b702 | 2008-04-22 18:16:30 -0700 | [diff] [blame] | 805 | b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_SIZEALIGN; | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 806 | if (realloc_head) | 
|  | 807 | add_to_list(realloc_head, bridge, b_res+3, pci_cardbus_mem_size * 2, 0 /* dont care */); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 808 | } | 
| Ram Pai | 0a2daa1 | 2011-07-25 13:08:41 -0700 | [diff] [blame] | 809 |  | 
|  | 810 | /* set the size of the resource to zero, so that the resource does not | 
|  | 811 | * get assigned during required-resource allocation cycle but gets assigned | 
|  | 812 | * during the optional-resource allocation cycle. | 
|  | 813 | */ | 
|  | 814 | b_res[0].start = b_res[1].start = b_res[2].start = b_res[3].start = 1; | 
|  | 815 | b_res[0].end = b_res[1].end = b_res[2].end = b_res[3].end = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 816 | } | 
|  | 817 |  | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 818 | void __ref __pci_bus_size_bridges(struct pci_bus *bus, | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 819 | struct resource_list_x *realloc_head) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 820 | { | 
|  | 821 | struct pci_dev *dev; | 
|  | 822 | unsigned long mask, prefmask; | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 823 | resource_size_t additional_mem_size = 0, additional_io_size = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 824 |  | 
|  | 825 | list_for_each_entry(dev, &bus->devices, bus_list) { | 
|  | 826 | struct pci_bus *b = dev->subordinate; | 
|  | 827 | if (!b) | 
|  | 828 | continue; | 
|  | 829 |  | 
|  | 830 | switch (dev->class >> 8) { | 
|  | 831 | case PCI_CLASS_BRIDGE_CARDBUS: | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 832 | pci_bus_size_cardbus(b, realloc_head); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 833 | break; | 
|  | 834 |  | 
|  | 835 | case PCI_CLASS_BRIDGE_PCI: | 
|  | 836 | default: | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 837 | __pci_bus_size_bridges(b, realloc_head); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 838 | break; | 
|  | 839 | } | 
|  | 840 | } | 
|  | 841 |  | 
|  | 842 | /* The root bus? */ | 
|  | 843 | if (!bus->self) | 
|  | 844 | return; | 
|  | 845 |  | 
|  | 846 | switch (bus->self->class >> 8) { | 
|  | 847 | case PCI_CLASS_BRIDGE_CARDBUS: | 
|  | 848 | /* don't size cardbuses yet. */ | 
|  | 849 | break; | 
|  | 850 |  | 
|  | 851 | case PCI_CLASS_BRIDGE_PCI: | 
|  | 852 | pci_bridge_check_ranges(bus); | 
| Eric W. Biederman | 2876048 | 2009-09-09 14:09:24 -0700 | [diff] [blame] | 853 | if (bus->self->is_hotplug_bridge) { | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 854 | additional_io_size  = pci_hotplug_io_size; | 
|  | 855 | additional_mem_size = pci_hotplug_mem_size; | 
| Eric W. Biederman | 2876048 | 2009-09-09 14:09:24 -0700 | [diff] [blame] | 856 | } | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 857 | /* | 
|  | 858 | * Follow thru | 
|  | 859 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 860 | default: | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 861 | pbus_size_io(bus, 0, additional_io_size, realloc_head); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 862 | /* If the bridge supports prefetchable range, size it | 
|  | 863 | separately. If it doesn't, or its prefetchable window | 
|  | 864 | has already been allocated by arch code, try | 
|  | 865 | non-prefetchable range for both types of PCI memory | 
|  | 866 | resources. */ | 
|  | 867 | mask = IORESOURCE_MEM; | 
|  | 868 | prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH; | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 869 | if (pbus_size_mem(bus, prefmask, prefmask, 0, additional_mem_size, realloc_head)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 870 | mask = prefmask; /* Success, size non-prefetch only. */ | 
| Eric W. Biederman | 2876048 | 2009-09-09 14:09:24 -0700 | [diff] [blame] | 871 | else | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 872 | additional_mem_size += additional_mem_size; | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 873 | pbus_size_mem(bus, mask, IORESOURCE_MEM, 0, additional_mem_size, realloc_head); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 874 | break; | 
|  | 875 | } | 
|  | 876 | } | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 877 |  | 
|  | 878 | void __ref pci_bus_size_bridges(struct pci_bus *bus) | 
|  | 879 | { | 
|  | 880 | __pci_bus_size_bridges(bus, NULL); | 
|  | 881 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 882 | EXPORT_SYMBOL(pci_bus_size_bridges); | 
|  | 883 |  | 
| Yinghai Lu | 568ddef | 2010-01-22 01:02:21 -0800 | [diff] [blame] | 884 | static void __ref __pci_bus_assign_resources(const struct pci_bus *bus, | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 885 | struct resource_list_x *realloc_head, | 
| Yinghai Lu | 568ddef | 2010-01-22 01:02:21 -0800 | [diff] [blame] | 886 | struct resource_list_x *fail_head) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 887 | { | 
|  | 888 | struct pci_bus *b; | 
|  | 889 | struct pci_dev *dev; | 
|  | 890 |  | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 891 | pbus_assign_resources_sorted(bus, realloc_head, fail_head); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 892 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 893 | list_for_each_entry(dev, &bus->devices, bus_list) { | 
|  | 894 | b = dev->subordinate; | 
|  | 895 | if (!b) | 
|  | 896 | continue; | 
|  | 897 |  | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 898 | __pci_bus_assign_resources(b, realloc_head, fail_head); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 899 |  | 
|  | 900 | switch (dev->class >> 8) { | 
|  | 901 | case PCI_CLASS_BRIDGE_PCI: | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 902 | if (!pci_is_enabled(dev)) | 
|  | 903 | pci_setup_bridge(b); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 904 | break; | 
|  | 905 |  | 
|  | 906 | case PCI_CLASS_BRIDGE_CARDBUS: | 
|  | 907 | pci_setup_cardbus(b); | 
|  | 908 | break; | 
|  | 909 |  | 
|  | 910 | default: | 
| Bjorn Helgaas | 80ccba1 | 2008-06-13 10:52:11 -0600 | [diff] [blame] | 911 | dev_info(&dev->dev, "not setting up bridge for bus " | 
|  | 912 | "%04x:%02x\n", pci_domain_nr(b), b->number); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 913 | break; | 
|  | 914 | } | 
|  | 915 | } | 
|  | 916 | } | 
| Yinghai Lu | 568ddef | 2010-01-22 01:02:21 -0800 | [diff] [blame] | 917 |  | 
|  | 918 | void __ref pci_bus_assign_resources(const struct pci_bus *bus) | 
|  | 919 | { | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 920 | __pci_bus_assign_resources(bus, NULL, NULL); | 
| Yinghai Lu | 568ddef | 2010-01-22 01:02:21 -0800 | [diff] [blame] | 921 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 922 | EXPORT_SYMBOL(pci_bus_assign_resources); | 
|  | 923 |  | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 924 | static void __ref __pci_bridge_assign_resources(const struct pci_dev *bridge, | 
|  | 925 | struct resource_list_x *fail_head) | 
|  | 926 | { | 
|  | 927 | struct pci_bus *b; | 
|  | 928 |  | 
|  | 929 | pdev_assign_resources_sorted((struct pci_dev *)bridge, fail_head); | 
|  | 930 |  | 
|  | 931 | b = bridge->subordinate; | 
|  | 932 | if (!b) | 
|  | 933 | return; | 
|  | 934 |  | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 935 | __pci_bus_assign_resources(b, NULL, fail_head); | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 936 |  | 
|  | 937 | switch (bridge->class >> 8) { | 
|  | 938 | case PCI_CLASS_BRIDGE_PCI: | 
|  | 939 | pci_setup_bridge(b); | 
|  | 940 | break; | 
|  | 941 |  | 
|  | 942 | case PCI_CLASS_BRIDGE_CARDBUS: | 
|  | 943 | pci_setup_cardbus(b); | 
|  | 944 | break; | 
|  | 945 |  | 
|  | 946 | default: | 
|  | 947 | dev_info(&bridge->dev, "not setting up bridge for bus " | 
|  | 948 | "%04x:%02x\n", pci_domain_nr(b), b->number); | 
|  | 949 | break; | 
|  | 950 | } | 
|  | 951 | } | 
| Yinghai Lu | 5009b46 | 2010-01-22 01:02:20 -0800 | [diff] [blame] | 952 | static void pci_bridge_release_resources(struct pci_bus *bus, | 
|  | 953 | unsigned long type) | 
|  | 954 | { | 
|  | 955 | int idx; | 
|  | 956 | bool changed = false; | 
|  | 957 | struct pci_dev *dev; | 
|  | 958 | struct resource *r; | 
|  | 959 | unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | | 
|  | 960 | IORESOURCE_PREFETCH; | 
|  | 961 |  | 
|  | 962 | dev = bus->self; | 
|  | 963 | for (idx = PCI_BRIDGE_RESOURCES; idx <= PCI_BRIDGE_RESOURCE_END; | 
|  | 964 | idx++) { | 
|  | 965 | r = &dev->resource[idx]; | 
|  | 966 | if ((r->flags & type_mask) != type) | 
|  | 967 | continue; | 
|  | 968 | if (!r->parent) | 
|  | 969 | continue; | 
|  | 970 | /* | 
|  | 971 | * if there are children under that, we should release them | 
|  | 972 | *  all | 
|  | 973 | */ | 
|  | 974 | release_child_resources(r); | 
|  | 975 | if (!release_resource(r)) { | 
|  | 976 | dev_printk(KERN_DEBUG, &dev->dev, | 
|  | 977 | "resource %d %pR released\n", idx, r); | 
|  | 978 | /* keep the old size */ | 
|  | 979 | r->end = resource_size(r) - 1; | 
|  | 980 | r->start = 0; | 
|  | 981 | r->flags = 0; | 
|  | 982 | changed = true; | 
|  | 983 | } | 
|  | 984 | } | 
|  | 985 |  | 
|  | 986 | if (changed) { | 
|  | 987 | /* avoiding touch the one without PREF */ | 
|  | 988 | if (type & IORESOURCE_PREFETCH) | 
|  | 989 | type = IORESOURCE_PREFETCH; | 
|  | 990 | __pci_setup_bridge(bus, type); | 
|  | 991 | } | 
|  | 992 | } | 
|  | 993 |  | 
|  | 994 | enum release_type { | 
|  | 995 | leaf_only, | 
|  | 996 | whole_subtree, | 
|  | 997 | }; | 
|  | 998 | /* | 
|  | 999 | * try to release pci bridge resources that is from leaf bridge, | 
|  | 1000 | * so we can allocate big new one later | 
|  | 1001 | */ | 
|  | 1002 | static void __ref pci_bus_release_bridge_resources(struct pci_bus *bus, | 
|  | 1003 | unsigned long type, | 
|  | 1004 | enum release_type rel_type) | 
|  | 1005 | { | 
|  | 1006 | struct pci_dev *dev; | 
|  | 1007 | bool is_leaf_bridge = true; | 
|  | 1008 |  | 
|  | 1009 | list_for_each_entry(dev, &bus->devices, bus_list) { | 
|  | 1010 | struct pci_bus *b = dev->subordinate; | 
|  | 1011 | if (!b) | 
|  | 1012 | continue; | 
|  | 1013 |  | 
|  | 1014 | is_leaf_bridge = false; | 
|  | 1015 |  | 
|  | 1016 | if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI) | 
|  | 1017 | continue; | 
|  | 1018 |  | 
|  | 1019 | if (rel_type == whole_subtree) | 
|  | 1020 | pci_bus_release_bridge_resources(b, type, | 
|  | 1021 | whole_subtree); | 
|  | 1022 | } | 
|  | 1023 |  | 
|  | 1024 | if (pci_is_root_bus(bus)) | 
|  | 1025 | return; | 
|  | 1026 |  | 
|  | 1027 | if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI) | 
|  | 1028 | return; | 
|  | 1029 |  | 
|  | 1030 | if ((rel_type == whole_subtree) || is_leaf_bridge) | 
|  | 1031 | pci_bridge_release_resources(bus, type); | 
|  | 1032 | } | 
|  | 1033 |  | 
| Yinghai Lu | 76fbc26 | 2008-06-23 20:33:06 +0200 | [diff] [blame] | 1034 | static void pci_bus_dump_res(struct pci_bus *bus) | 
|  | 1035 | { | 
| Bjorn Helgaas | 89a74ec | 2010-02-23 10:24:31 -0700 | [diff] [blame] | 1036 | struct resource *res; | 
|  | 1037 | int i; | 
| Yinghai Lu | 76fbc26 | 2008-06-23 20:33:06 +0200 | [diff] [blame] | 1038 |  | 
| Bjorn Helgaas | 89a74ec | 2010-02-23 10:24:31 -0700 | [diff] [blame] | 1039 | pci_bus_for_each_resource(bus, res, i) { | 
| Yinghai Lu | 7c9342b | 2009-12-22 15:02:24 -0800 | [diff] [blame] | 1040 | if (!res || !res->end || !res->flags) | 
| Yinghai Lu | 76fbc26 | 2008-06-23 20:33:06 +0200 | [diff] [blame] | 1041 | continue; | 
|  | 1042 |  | 
| Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 1043 | dev_printk(KERN_DEBUG, &bus->dev, "resource %d %pR\n", i, res); | 
| Yinghai Lu | 76fbc26 | 2008-06-23 20:33:06 +0200 | [diff] [blame] | 1044 | } | 
|  | 1045 | } | 
|  | 1046 |  | 
|  | 1047 | static void pci_bus_dump_resources(struct pci_bus *bus) | 
|  | 1048 | { | 
|  | 1049 | struct pci_bus *b; | 
|  | 1050 | struct pci_dev *dev; | 
|  | 1051 |  | 
|  | 1052 |  | 
|  | 1053 | pci_bus_dump_res(bus); | 
|  | 1054 |  | 
|  | 1055 | list_for_each_entry(dev, &bus->devices, bus_list) { | 
|  | 1056 | b = dev->subordinate; | 
|  | 1057 | if (!b) | 
|  | 1058 | continue; | 
|  | 1059 |  | 
|  | 1060 | pci_bus_dump_resources(b); | 
|  | 1061 | } | 
|  | 1062 | } | 
|  | 1063 |  | 
| Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1064 | static int __init pci_bus_get_depth(struct pci_bus *bus) | 
|  | 1065 | { | 
|  | 1066 | int depth = 0; | 
|  | 1067 | struct pci_dev *dev; | 
|  | 1068 |  | 
|  | 1069 | list_for_each_entry(dev, &bus->devices, bus_list) { | 
|  | 1070 | int ret; | 
|  | 1071 | struct pci_bus *b = dev->subordinate; | 
|  | 1072 | if (!b) | 
|  | 1073 | continue; | 
|  | 1074 |  | 
|  | 1075 | ret = pci_bus_get_depth(b); | 
|  | 1076 | if (ret + 1 > depth) | 
|  | 1077 | depth = ret + 1; | 
|  | 1078 | } | 
|  | 1079 |  | 
|  | 1080 | return depth; | 
|  | 1081 | } | 
|  | 1082 | static int __init pci_get_max_depth(void) | 
|  | 1083 | { | 
|  | 1084 | int depth = 0; | 
|  | 1085 | struct pci_bus *bus; | 
|  | 1086 |  | 
|  | 1087 | list_for_each_entry(bus, &pci_root_buses, node) { | 
|  | 1088 | int ret; | 
|  | 1089 |  | 
|  | 1090 | ret = pci_bus_get_depth(bus); | 
|  | 1091 | if (ret > depth) | 
|  | 1092 | depth = ret; | 
|  | 1093 | } | 
|  | 1094 |  | 
|  | 1095 | return depth; | 
|  | 1096 | } | 
|  | 1097 |  | 
| Ram Pai | f483d39 | 2011-07-07 11:19:10 -0700 | [diff] [blame] | 1098 |  | 
| Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1099 | /* | 
|  | 1100 | * first try will not touch pci bridge res | 
|  | 1101 | * second  and later try will clear small leaf bridge res | 
|  | 1102 | * will stop till to the max  deepth if can not find good one | 
|  | 1103 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1104 | void __init | 
|  | 1105 | pci_assign_unassigned_resources(void) | 
|  | 1106 | { | 
|  | 1107 | struct pci_bus *bus; | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 1108 | struct resource_list_x realloc_list; /* list of resources that | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 1109 | want additional resources */ | 
| Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1110 | int tried_times = 0; | 
|  | 1111 | enum release_type rel_type = leaf_only; | 
|  | 1112 | struct resource_list_x head, *list; | 
|  | 1113 | unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | | 
|  | 1114 | IORESOURCE_PREFETCH; | 
|  | 1115 | unsigned long failed_type; | 
|  | 1116 | int max_depth = pci_get_max_depth(); | 
|  | 1117 | int pci_try_num; | 
|  | 1118 |  | 
|  | 1119 |  | 
|  | 1120 | head.next = NULL; | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 1121 | realloc_list.next = NULL; | 
| Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1122 |  | 
|  | 1123 | pci_try_num = max_depth + 1; | 
|  | 1124 | printk(KERN_DEBUG "PCI: max bus depth: %d pci_try_num: %d\n", | 
|  | 1125 | max_depth, pci_try_num); | 
|  | 1126 |  | 
|  | 1127 | again: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1128 | /* Depth first, calculate sizes and alignments of all | 
|  | 1129 | subordinate buses. */ | 
| Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1130 | list_for_each_entry(bus, &pci_root_buses, node) | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 1131 | __pci_bus_size_bridges(bus, &realloc_list); | 
| Ram Pai | c8adf9a | 2011-02-14 17:43:20 -0800 | [diff] [blame] | 1132 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1133 | /* Depth last, allocate resources and update the hardware. */ | 
| Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1134 | list_for_each_entry(bus, &pci_root_buses, node) | 
| Ram Pai | 9e8bf93 | 2011-07-25 13:08:42 -0700 | [diff] [blame] | 1135 | __pci_bus_assign_resources(bus, &realloc_list, &head); | 
|  | 1136 | BUG_ON(realloc_list.next); | 
| Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1137 | tried_times++; | 
|  | 1138 |  | 
|  | 1139 | /* any device complain? */ | 
|  | 1140 | if (!head.next) | 
|  | 1141 | goto enable_and_dump; | 
| Ram Pai | f483d39 | 2011-07-07 11:19:10 -0700 | [diff] [blame] | 1142 |  | 
|  | 1143 | /* don't realloc if asked to do so */ | 
|  | 1144 | if (!pci_realloc_enabled()) { | 
|  | 1145 | free_list(resource_list_x, &head); | 
|  | 1146 | goto enable_and_dump; | 
|  | 1147 | } | 
|  | 1148 |  | 
| Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1149 | failed_type = 0; | 
|  | 1150 | for (list = head.next; list;) { | 
|  | 1151 | failed_type |= list->flags; | 
|  | 1152 | list = list->next; | 
|  | 1153 | } | 
|  | 1154 | /* | 
|  | 1155 | * io port are tight, don't try extra | 
|  | 1156 | * or if reach the limit, don't want to try more | 
|  | 1157 | */ | 
|  | 1158 | failed_type &= type_mask; | 
|  | 1159 | if ((failed_type == IORESOURCE_IO) || (tried_times >= pci_try_num)) { | 
|  | 1160 | free_list(resource_list_x, &head); | 
|  | 1161 | goto enable_and_dump; | 
|  | 1162 | } | 
|  | 1163 |  | 
|  | 1164 | printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n", | 
|  | 1165 | tried_times + 1); | 
|  | 1166 |  | 
|  | 1167 | /* third times and later will not check if it is leaf */ | 
|  | 1168 | if ((tried_times + 1) > 2) | 
|  | 1169 | rel_type = whole_subtree; | 
|  | 1170 |  | 
|  | 1171 | /* | 
|  | 1172 | * Try to release leaf bridge's resources that doesn't fit resource of | 
|  | 1173 | * child device under that bridge | 
|  | 1174 | */ | 
|  | 1175 | for (list = head.next; list;) { | 
|  | 1176 | bus = list->dev->bus; | 
|  | 1177 | pci_bus_release_bridge_resources(bus, list->flags & type_mask, | 
|  | 1178 | rel_type); | 
|  | 1179 | list = list->next; | 
|  | 1180 | } | 
|  | 1181 | /* restore size and flags */ | 
|  | 1182 | for (list = head.next; list;) { | 
|  | 1183 | struct resource *res = list->res; | 
|  | 1184 |  | 
|  | 1185 | res->start = list->start; | 
|  | 1186 | res->end = list->end; | 
|  | 1187 | res->flags = list->flags; | 
|  | 1188 | if (list->dev->subordinate) | 
|  | 1189 | res->flags = 0; | 
|  | 1190 |  | 
|  | 1191 | list = list->next; | 
|  | 1192 | } | 
|  | 1193 | free_list(resource_list_x, &head); | 
|  | 1194 |  | 
|  | 1195 | goto again; | 
|  | 1196 |  | 
|  | 1197 | enable_and_dump: | 
|  | 1198 | /* Depth last, update the hardware. */ | 
|  | 1199 | list_for_each_entry(bus, &pci_root_buses, node) | 
|  | 1200 | pci_enable_bridges(bus); | 
| Yinghai Lu | 76fbc26 | 2008-06-23 20:33:06 +0200 | [diff] [blame] | 1201 |  | 
|  | 1202 | /* dump the resource on buses */ | 
| Yinghai Lu | da7822e | 2011-05-12 17:11:37 -0700 | [diff] [blame] | 1203 | list_for_each_entry(bus, &pci_root_buses, node) | 
| Yinghai Lu | 76fbc26 | 2008-06-23 20:33:06 +0200 | [diff] [blame] | 1204 | pci_bus_dump_resources(bus); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1205 | } | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 1206 |  | 
|  | 1207 | void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge) | 
|  | 1208 | { | 
|  | 1209 | struct pci_bus *parent = bridge->subordinate; | 
| Yinghai Lu | 32180e40 | 2010-01-22 01:02:27 -0800 | [diff] [blame] | 1210 | int tried_times = 0; | 
|  | 1211 | struct resource_list_x head, *list; | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 1212 | int retval; | 
| Yinghai Lu | 32180e40 | 2010-01-22 01:02:27 -0800 | [diff] [blame] | 1213 | unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM | | 
|  | 1214 | IORESOURCE_PREFETCH; | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 1215 |  | 
| Yinghai Lu | 32180e40 | 2010-01-22 01:02:27 -0800 | [diff] [blame] | 1216 | head.next = NULL; | 
|  | 1217 |  | 
|  | 1218 | again: | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 1219 | pci_bus_size_bridges(parent); | 
| Yinghai Lu | 32180e40 | 2010-01-22 01:02:27 -0800 | [diff] [blame] | 1220 | __pci_bridge_assign_resources(bridge, &head); | 
| Yinghai Lu | 32180e40 | 2010-01-22 01:02:27 -0800 | [diff] [blame] | 1221 |  | 
|  | 1222 | tried_times++; | 
|  | 1223 |  | 
|  | 1224 | if (!head.next) | 
| Yinghai Lu | 3f579c3 | 2010-05-21 14:35:06 -0700 | [diff] [blame] | 1225 | goto enable_all; | 
| Yinghai Lu | 32180e40 | 2010-01-22 01:02:27 -0800 | [diff] [blame] | 1226 |  | 
|  | 1227 | if (tried_times >= 2) { | 
|  | 1228 | /* still fail, don't need to try more */ | 
| Ram Pai | 094732a | 2011-02-14 17:43:18 -0800 | [diff] [blame] | 1229 | free_list(resource_list_x, &head); | 
| Yinghai Lu | 3f579c3 | 2010-05-21 14:35:06 -0700 | [diff] [blame] | 1230 | goto enable_all; | 
| Yinghai Lu | 32180e40 | 2010-01-22 01:02:27 -0800 | [diff] [blame] | 1231 | } | 
|  | 1232 |  | 
|  | 1233 | printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n", | 
|  | 1234 | tried_times + 1); | 
|  | 1235 |  | 
|  | 1236 | /* | 
|  | 1237 | * Try to release leaf bridge's resources that doesn't fit resource of | 
|  | 1238 | * child device under that bridge | 
|  | 1239 | */ | 
|  | 1240 | for (list = head.next; list;) { | 
|  | 1241 | struct pci_bus *bus = list->dev->bus; | 
|  | 1242 | unsigned long flags = list->flags; | 
|  | 1243 |  | 
|  | 1244 | pci_bus_release_bridge_resources(bus, flags & type_mask, | 
|  | 1245 | whole_subtree); | 
|  | 1246 | list = list->next; | 
|  | 1247 | } | 
|  | 1248 | /* restore size and flags */ | 
|  | 1249 | for (list = head.next; list;) { | 
|  | 1250 | struct resource *res = list->res; | 
|  | 1251 |  | 
|  | 1252 | res->start = list->start; | 
|  | 1253 | res->end = list->end; | 
|  | 1254 | res->flags = list->flags; | 
|  | 1255 | if (list->dev->subordinate) | 
|  | 1256 | res->flags = 0; | 
|  | 1257 |  | 
|  | 1258 | list = list->next; | 
|  | 1259 | } | 
| Ram Pai | 094732a | 2011-02-14 17:43:18 -0800 | [diff] [blame] | 1260 | free_list(resource_list_x, &head); | 
| Yinghai Lu | 32180e40 | 2010-01-22 01:02:27 -0800 | [diff] [blame] | 1261 |  | 
|  | 1262 | goto again; | 
| Yinghai Lu | 3f579c3 | 2010-05-21 14:35:06 -0700 | [diff] [blame] | 1263 |  | 
|  | 1264 | enable_all: | 
|  | 1265 | retval = pci_reenable_device(bridge); | 
|  | 1266 | pci_set_master(bridge); | 
|  | 1267 | pci_enable_bridges(parent); | 
| Yinghai Lu | 6841ec6 | 2010-01-22 01:02:25 -0800 | [diff] [blame] | 1268 | } | 
|  | 1269 | EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources); |