blob: 52f6856357660af709edcd89cd848121b1606096 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Avi Kivitye4956062007-06-28 14:15:57 -040022
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020025#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080026#include <linux/mm.h>
27#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040028#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020029#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070030#include <linux/mod_devicetable.h>
Marcelo Tosatti229456f2009-06-17 09:22:14 -030031#include <linux/ftrace_event.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040033#include <linux/tboot.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030034#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030035#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040036
Avi Kivity6aa8b732006-12-10 02:21:36 -080037#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080038#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020039#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020040#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080041#include <asm/mce.h>
Dexuan Cui2acf9232010-06-10 11:27:12 +080042#include <asm/i387.h>
43#include <asm/xcr.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020044#include <asm/perf_event.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080045
Marcelo Tosatti229456f2009-06-17 09:22:14 -030046#include "trace.h"
47
Avi Kivity4ecac3f2008-05-13 13:23:38 +030048#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040049#define __ex_clear(x, reg) \
50 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030051
Avi Kivity6aa8b732006-12-10 02:21:36 -080052MODULE_AUTHOR("Qumranet");
53MODULE_LICENSE("GPL");
54
Josh Triplette9bda3b2012-03-20 23:33:51 -070055static const struct x86_cpu_id vmx_cpu_id[] = {
56 X86_FEATURE_MATCH(X86_FEATURE_VMX),
57 {}
58};
59MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
60
Rusty Russell476bc002012-01-13 09:32:18 +103061static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020062module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080063
Rusty Russell476bc002012-01-13 09:32:18 +103064static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020065module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020066
Rusty Russell476bc002012-01-13 09:32:18 +103067static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020068module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080069
Rusty Russell476bc002012-01-13 09:32:18 +103070static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070071module_param_named(unrestricted_guest,
72 enable_unrestricted_guest, bool, S_IRUGO);
73
Rusty Russell476bc002012-01-13 09:32:18 +103074static bool __read_mostly emulate_invalid_guest_state = 0;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020075module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030076
Rusty Russell476bc002012-01-13 09:32:18 +103077static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080078module_param(vmm_exclusive, bool, S_IRUGO);
79
Rusty Russell476bc002012-01-13 09:32:18 +103080static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf262011-08-30 13:56:17 +030081module_param(fasteoi, bool, S_IRUGO);
82
Nadav Har'El801d3422011-05-25 23:02:23 +030083/*
84 * If nested=1, nested virtualization is supported, i.e., guests may use
85 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
86 * use VMX instructions.
87 */
Rusty Russell476bc002012-01-13 09:32:18 +103088static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +030089module_param(nested, bool, S_IRUGO);
90
Avi Kivitycdc0e242009-12-06 17:21:14 +020091#define KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST \
92 (X86_CR0_WP | X86_CR0_NE | X86_CR0_NW | X86_CR0_CD)
93#define KVM_GUEST_CR0_MASK \
94 (KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
95#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST \
Avi Kivity81231c62010-01-24 16:26:40 +020096 (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +020097#define KVM_VM_CR0_ALWAYS_ON \
98 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +020099#define KVM_CR4_GUEST_OWNED_BITS \
100 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
101 | X86_CR4_OSXMMEXCPT)
102
Avi Kivitycdc0e242009-12-06 17:21:14 +0200103#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
104#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
105
Avi Kivity78ac8b42010-04-08 18:19:35 +0300106#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
107
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800108/*
109 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
110 * ple_gap: upper bound on the amount of time between two successive
111 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500112 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800113 * ple_window: upper bound on the amount of time a guest is allowed to execute
114 * in a PAUSE loop. Tests indicate that most spinlocks are held for
115 * less than 2^12 cycles
116 * Time is measured based on a counter that runs at the same rate as the TSC,
117 * refer SDM volume 3b section 21.6.13 & 22.1.3.
118 */
Rik van Riel00c25bc2011-01-04 09:51:33 -0500119#define KVM_VMX_DEFAULT_PLE_GAP 128
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800120#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
121static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
122module_param(ple_gap, int, S_IRUGO);
123
124static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
125module_param(ple_window, int, S_IRUGO);
126
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200127#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300128#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300129
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400130struct vmcs {
131 u32 revision_id;
132 u32 abort;
133 char data[0];
134};
135
Nadav Har'Eld462b812011-05-24 15:26:10 +0300136/*
137 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
138 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
139 * loaded on this CPU (so we can clear them if the CPU goes down).
140 */
141struct loaded_vmcs {
142 struct vmcs *vmcs;
143 int cpu;
144 int launched;
145 struct list_head loaded_vmcss_on_cpu_link;
146};
147
Avi Kivity26bb0982009-09-07 11:14:12 +0300148struct shared_msr_entry {
149 unsigned index;
150 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200151 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300152};
153
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300154/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300155 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
156 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
157 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
158 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
159 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
160 * More than one of these structures may exist, if L1 runs multiple L2 guests.
161 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
162 * underlying hardware which will be used to run L2.
163 * This structure is packed to ensure that its layout is identical across
164 * machines (necessary for live migration).
165 * If there are changes in this struct, VMCS12_REVISION must be changed.
166 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300167typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300168struct __packed vmcs12 {
169 /* According to the Intel spec, a VMCS region must start with the
170 * following two fields. Then follow implementation-specific data.
171 */
172 u32 revision_id;
173 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300174
Nadav Har'El27d6c862011-05-25 23:06:59 +0300175 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
176 u32 padding[7]; /* room for future expansion */
177
Nadav Har'El22bd0352011-05-25 23:05:57 +0300178 u64 io_bitmap_a;
179 u64 io_bitmap_b;
180 u64 msr_bitmap;
181 u64 vm_exit_msr_store_addr;
182 u64 vm_exit_msr_load_addr;
183 u64 vm_entry_msr_load_addr;
184 u64 tsc_offset;
185 u64 virtual_apic_page_addr;
186 u64 apic_access_addr;
187 u64 ept_pointer;
188 u64 guest_physical_address;
189 u64 vmcs_link_pointer;
190 u64 guest_ia32_debugctl;
191 u64 guest_ia32_pat;
192 u64 guest_ia32_efer;
193 u64 guest_ia32_perf_global_ctrl;
194 u64 guest_pdptr0;
195 u64 guest_pdptr1;
196 u64 guest_pdptr2;
197 u64 guest_pdptr3;
198 u64 host_ia32_pat;
199 u64 host_ia32_efer;
200 u64 host_ia32_perf_global_ctrl;
201 u64 padding64[8]; /* room for future expansion */
202 /*
203 * To allow migration of L1 (complete with its L2 guests) between
204 * machines of different natural widths (32 or 64 bit), we cannot have
205 * unsigned long fields with no explict size. We use u64 (aliased
206 * natural_width) instead. Luckily, x86 is little-endian.
207 */
208 natural_width cr0_guest_host_mask;
209 natural_width cr4_guest_host_mask;
210 natural_width cr0_read_shadow;
211 natural_width cr4_read_shadow;
212 natural_width cr3_target_value0;
213 natural_width cr3_target_value1;
214 natural_width cr3_target_value2;
215 natural_width cr3_target_value3;
216 natural_width exit_qualification;
217 natural_width guest_linear_address;
218 natural_width guest_cr0;
219 natural_width guest_cr3;
220 natural_width guest_cr4;
221 natural_width guest_es_base;
222 natural_width guest_cs_base;
223 natural_width guest_ss_base;
224 natural_width guest_ds_base;
225 natural_width guest_fs_base;
226 natural_width guest_gs_base;
227 natural_width guest_ldtr_base;
228 natural_width guest_tr_base;
229 natural_width guest_gdtr_base;
230 natural_width guest_idtr_base;
231 natural_width guest_dr7;
232 natural_width guest_rsp;
233 natural_width guest_rip;
234 natural_width guest_rflags;
235 natural_width guest_pending_dbg_exceptions;
236 natural_width guest_sysenter_esp;
237 natural_width guest_sysenter_eip;
238 natural_width host_cr0;
239 natural_width host_cr3;
240 natural_width host_cr4;
241 natural_width host_fs_base;
242 natural_width host_gs_base;
243 natural_width host_tr_base;
244 natural_width host_gdtr_base;
245 natural_width host_idtr_base;
246 natural_width host_ia32_sysenter_esp;
247 natural_width host_ia32_sysenter_eip;
248 natural_width host_rsp;
249 natural_width host_rip;
250 natural_width paddingl[8]; /* room for future expansion */
251 u32 pin_based_vm_exec_control;
252 u32 cpu_based_vm_exec_control;
253 u32 exception_bitmap;
254 u32 page_fault_error_code_mask;
255 u32 page_fault_error_code_match;
256 u32 cr3_target_count;
257 u32 vm_exit_controls;
258 u32 vm_exit_msr_store_count;
259 u32 vm_exit_msr_load_count;
260 u32 vm_entry_controls;
261 u32 vm_entry_msr_load_count;
262 u32 vm_entry_intr_info_field;
263 u32 vm_entry_exception_error_code;
264 u32 vm_entry_instruction_len;
265 u32 tpr_threshold;
266 u32 secondary_vm_exec_control;
267 u32 vm_instruction_error;
268 u32 vm_exit_reason;
269 u32 vm_exit_intr_info;
270 u32 vm_exit_intr_error_code;
271 u32 idt_vectoring_info_field;
272 u32 idt_vectoring_error_code;
273 u32 vm_exit_instruction_len;
274 u32 vmx_instruction_info;
275 u32 guest_es_limit;
276 u32 guest_cs_limit;
277 u32 guest_ss_limit;
278 u32 guest_ds_limit;
279 u32 guest_fs_limit;
280 u32 guest_gs_limit;
281 u32 guest_ldtr_limit;
282 u32 guest_tr_limit;
283 u32 guest_gdtr_limit;
284 u32 guest_idtr_limit;
285 u32 guest_es_ar_bytes;
286 u32 guest_cs_ar_bytes;
287 u32 guest_ss_ar_bytes;
288 u32 guest_ds_ar_bytes;
289 u32 guest_fs_ar_bytes;
290 u32 guest_gs_ar_bytes;
291 u32 guest_ldtr_ar_bytes;
292 u32 guest_tr_ar_bytes;
293 u32 guest_interruptibility_info;
294 u32 guest_activity_state;
295 u32 guest_sysenter_cs;
296 u32 host_ia32_sysenter_cs;
297 u32 padding32[8]; /* room for future expansion */
298 u16 virtual_processor_id;
299 u16 guest_es_selector;
300 u16 guest_cs_selector;
301 u16 guest_ss_selector;
302 u16 guest_ds_selector;
303 u16 guest_fs_selector;
304 u16 guest_gs_selector;
305 u16 guest_ldtr_selector;
306 u16 guest_tr_selector;
307 u16 host_es_selector;
308 u16 host_cs_selector;
309 u16 host_ss_selector;
310 u16 host_ds_selector;
311 u16 host_fs_selector;
312 u16 host_gs_selector;
313 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300314};
315
316/*
317 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
318 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
319 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
320 */
321#define VMCS12_REVISION 0x11e57ed0
322
323/*
324 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
325 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
326 * current implementation, 4K are reserved to avoid future complications.
327 */
328#define VMCS12_SIZE 0x1000
329
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300330/* Used to remember the last vmcs02 used for some recently used vmcs12s */
331struct vmcs02_list {
332 struct list_head list;
333 gpa_t vmptr;
334 struct loaded_vmcs vmcs02;
335};
336
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300337/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300338 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
339 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
340 */
341struct nested_vmx {
342 /* Has the level1 guest done vmxon? */
343 bool vmxon;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300344
345 /* The guest-physical address of the current VMCS L1 keeps for L2 */
346 gpa_t current_vmptr;
347 /* The host-usable pointer to the above */
348 struct page *current_vmcs12_page;
349 struct vmcs12 *current_vmcs12;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300350
351 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
352 struct list_head vmcs02_pool;
353 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300354 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300355 /* L2 must run next, and mustn't decide to exit to L1. */
356 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300357 /*
358 * Guest pages referred to in vmcs02 with host-physical pointers, so
359 * we must keep them pinned while L2 runs.
360 */
361 struct page *apic_access_page;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300362};
363
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400364struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000365 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300366 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300367 u8 fail;
Avi Kivity69c73022011-03-07 15:26:44 +0200368 u8 cpl;
Avi Kivity9d58b932011-03-07 16:52:07 +0200369 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300370 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200371 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200372 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300373 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400374 int nmsrs;
375 int save_nmsrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400376#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300377 u64 msr_host_kernel_gs_base;
378 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400379#endif
Nadav Har'Eld462b812011-05-24 15:26:10 +0300380 /*
381 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
382 * non-nested (L1) guest, it always points to vmcs01. For a nested
383 * guest (L2), it points to a different VMCS.
384 */
385 struct loaded_vmcs vmcs01;
386 struct loaded_vmcs *loaded_vmcs;
387 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300388 struct msr_autoload {
389 unsigned nr;
390 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
391 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
392 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400393 struct {
394 int loaded;
395 u16 fs_sel, gs_sel, ldt_sel;
Laurent Vivier152d3f22007-08-23 16:33:11 +0200396 int gs_ldt_reload_needed;
397 int fs_reload_needed;
Mike Dayd77c26f2007-10-08 09:02:08 -0400398 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200399 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300400 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300401 ulong save_rflags;
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300402 struct kvm_save_segment {
403 u16 selector;
404 unsigned long base;
405 u32 limit;
406 u32 ar;
407 } tr, es, ds, fs, gs;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200408 } rmode;
Avi Kivity2fb92db2011-04-27 19:42:18 +0300409 struct {
410 u32 bitmask; /* 4 bits per segment (1 bit per field) */
411 struct kvm_save_segment seg[8];
412 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800413 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300414 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200415
416 /* Support for vnmi-less CPUs */
417 int soft_vnmi_blocked;
418 ktime_t entry_time;
419 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800420 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800421
422 bool rdtscp_enabled;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300423
424 /* Support for a guest hypervisor (nested VMX) */
425 struct nested_vmx nested;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400426};
427
Avi Kivity2fb92db2011-04-27 19:42:18 +0300428enum segment_cache_field {
429 SEG_FIELD_SEL = 0,
430 SEG_FIELD_BASE = 1,
431 SEG_FIELD_LIMIT = 2,
432 SEG_FIELD_AR = 3,
433
434 SEG_FIELD_NR = 4
435};
436
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400437static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
438{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000439 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400440}
441
Nadav Har'El22bd0352011-05-25 23:05:57 +0300442#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
443#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
444#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
445 [number##_HIGH] = VMCS12_OFFSET(name)+4
446
447static unsigned short vmcs_field_to_offset_table[] = {
448 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
449 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
450 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
451 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
452 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
453 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
454 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
455 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
456 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
457 FIELD(HOST_ES_SELECTOR, host_es_selector),
458 FIELD(HOST_CS_SELECTOR, host_cs_selector),
459 FIELD(HOST_SS_SELECTOR, host_ss_selector),
460 FIELD(HOST_DS_SELECTOR, host_ds_selector),
461 FIELD(HOST_FS_SELECTOR, host_fs_selector),
462 FIELD(HOST_GS_SELECTOR, host_gs_selector),
463 FIELD(HOST_TR_SELECTOR, host_tr_selector),
464 FIELD64(IO_BITMAP_A, io_bitmap_a),
465 FIELD64(IO_BITMAP_B, io_bitmap_b),
466 FIELD64(MSR_BITMAP, msr_bitmap),
467 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
468 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
469 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
470 FIELD64(TSC_OFFSET, tsc_offset),
471 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
472 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
473 FIELD64(EPT_POINTER, ept_pointer),
474 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
475 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
476 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
477 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
478 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
479 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
480 FIELD64(GUEST_PDPTR0, guest_pdptr0),
481 FIELD64(GUEST_PDPTR1, guest_pdptr1),
482 FIELD64(GUEST_PDPTR2, guest_pdptr2),
483 FIELD64(GUEST_PDPTR3, guest_pdptr3),
484 FIELD64(HOST_IA32_PAT, host_ia32_pat),
485 FIELD64(HOST_IA32_EFER, host_ia32_efer),
486 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
487 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
488 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
489 FIELD(EXCEPTION_BITMAP, exception_bitmap),
490 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
491 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
492 FIELD(CR3_TARGET_COUNT, cr3_target_count),
493 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
494 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
495 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
496 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
497 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
498 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
499 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
500 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
501 FIELD(TPR_THRESHOLD, tpr_threshold),
502 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
503 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
504 FIELD(VM_EXIT_REASON, vm_exit_reason),
505 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
506 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
507 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
508 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
509 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
510 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
511 FIELD(GUEST_ES_LIMIT, guest_es_limit),
512 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
513 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
514 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
515 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
516 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
517 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
518 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
519 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
520 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
521 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
522 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
523 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
524 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
525 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
526 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
527 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
528 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
529 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
530 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
531 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
532 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
533 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
534 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
535 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
536 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
537 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
538 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
539 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
540 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
541 FIELD(EXIT_QUALIFICATION, exit_qualification),
542 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
543 FIELD(GUEST_CR0, guest_cr0),
544 FIELD(GUEST_CR3, guest_cr3),
545 FIELD(GUEST_CR4, guest_cr4),
546 FIELD(GUEST_ES_BASE, guest_es_base),
547 FIELD(GUEST_CS_BASE, guest_cs_base),
548 FIELD(GUEST_SS_BASE, guest_ss_base),
549 FIELD(GUEST_DS_BASE, guest_ds_base),
550 FIELD(GUEST_FS_BASE, guest_fs_base),
551 FIELD(GUEST_GS_BASE, guest_gs_base),
552 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
553 FIELD(GUEST_TR_BASE, guest_tr_base),
554 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
555 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
556 FIELD(GUEST_DR7, guest_dr7),
557 FIELD(GUEST_RSP, guest_rsp),
558 FIELD(GUEST_RIP, guest_rip),
559 FIELD(GUEST_RFLAGS, guest_rflags),
560 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
561 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
562 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
563 FIELD(HOST_CR0, host_cr0),
564 FIELD(HOST_CR3, host_cr3),
565 FIELD(HOST_CR4, host_cr4),
566 FIELD(HOST_FS_BASE, host_fs_base),
567 FIELD(HOST_GS_BASE, host_gs_base),
568 FIELD(HOST_TR_BASE, host_tr_base),
569 FIELD(HOST_GDTR_BASE, host_gdtr_base),
570 FIELD(HOST_IDTR_BASE, host_idtr_base),
571 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
572 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
573 FIELD(HOST_RSP, host_rsp),
574 FIELD(HOST_RIP, host_rip),
575};
576static const int max_vmcs_field = ARRAY_SIZE(vmcs_field_to_offset_table);
577
578static inline short vmcs_field_to_offset(unsigned long field)
579{
580 if (field >= max_vmcs_field || vmcs_field_to_offset_table[field] == 0)
581 return -1;
582 return vmcs_field_to_offset_table[field];
583}
584
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300585static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
586{
587 return to_vmx(vcpu)->nested.current_vmcs12;
588}
589
590static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
591{
592 struct page *page = gfn_to_page(vcpu->kvm, addr >> PAGE_SHIFT);
593 if (is_error_page(page)) {
594 kvm_release_page_clean(page);
595 return NULL;
596 }
597 return page;
598}
599
600static void nested_release_page(struct page *page)
601{
602 kvm_release_page_dirty(page);
603}
604
605static void nested_release_page_clean(struct page *page)
606{
607 kvm_release_page_clean(page);
608}
609
Sheng Yang4e1096d2008-07-06 19:16:51 +0800610static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800611static void kvm_cpu_vmxon(u64 addr);
612static void kvm_cpu_vmxoff(void);
Avi Kivityaff48ba2010-12-05 18:56:11 +0200613static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200614static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Avi Kivity75880a02007-06-20 11:20:04 +0300615
Avi Kivity6aa8b732006-12-10 02:21:36 -0800616static DEFINE_PER_CPU(struct vmcs *, vmxarea);
617static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300618/*
619 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
620 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
621 */
622static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300623static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800624
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200625static unsigned long *vmx_io_bitmap_a;
626static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200627static unsigned long *vmx_msr_bitmap_legacy;
628static unsigned long *vmx_msr_bitmap_longmode;
He, Qingfdef3ad2007-04-30 09:45:24 +0300629
Avi Kivity110312c2010-12-21 12:54:20 +0200630static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200631static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200632
Sheng Yang2384d2b2008-01-17 15:14:33 +0800633static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
634static DEFINE_SPINLOCK(vmx_vpid_lock);
635
Yang, Sheng1c3d14f2007-07-29 11:07:42 +0300636static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800637 int size;
638 int order;
639 u32 revision_id;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +0300640 u32 pin_based_exec_ctrl;
641 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800642 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +0300643 u32 vmexit_ctrl;
644 u32 vmentry_ctrl;
645} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800646
Hannes Ederefff9e52008-11-28 17:02:06 +0100647static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800648 u32 ept;
649 u32 vpid;
650} vmx_capability;
651
Avi Kivity6aa8b732006-12-10 02:21:36 -0800652#define VMX_SEGMENT_FIELD(seg) \
653 [VCPU_SREG_##seg] = { \
654 .selector = GUEST_##seg##_SELECTOR, \
655 .base = GUEST_##seg##_BASE, \
656 .limit = GUEST_##seg##_LIMIT, \
657 .ar_bytes = GUEST_##seg##_AR_BYTES, \
658 }
659
660static struct kvm_vmx_segment_field {
661 unsigned selector;
662 unsigned base;
663 unsigned limit;
664 unsigned ar_bytes;
665} kvm_vmx_segment_fields[] = {
666 VMX_SEGMENT_FIELD(CS),
667 VMX_SEGMENT_FIELD(DS),
668 VMX_SEGMENT_FIELD(ES),
669 VMX_SEGMENT_FIELD(FS),
670 VMX_SEGMENT_FIELD(GS),
671 VMX_SEGMENT_FIELD(SS),
672 VMX_SEGMENT_FIELD(TR),
673 VMX_SEGMENT_FIELD(LDTR),
674};
675
Avi Kivity26bb0982009-09-07 11:14:12 +0300676static u64 host_efer;
677
Avi Kivity6de4f3ad2009-05-31 22:58:47 +0300678static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
679
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300680/*
Brian Gerst8c065852010-07-17 09:03:26 -0400681 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300682 * away by decrementing the array size.
683 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800684static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800685#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300686 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800687#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400688 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800689};
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +0200690#define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800691
Gui Jianfeng31299942010-03-15 17:29:09 +0800692static inline bool is_page_fault(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800693{
694 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
695 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100696 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800697}
698
Gui Jianfeng31299942010-03-15 17:29:09 +0800699static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300700{
701 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
702 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100703 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300704}
705
Gui Jianfeng31299942010-03-15 17:29:09 +0800706static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500707{
708 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
709 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100710 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500711}
712
Gui Jianfeng31299942010-03-15 17:29:09 +0800713static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800714{
715 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
716 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
717}
718
Gui Jianfeng31299942010-03-15 17:29:09 +0800719static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +0800720{
721 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
722 INTR_INFO_VALID_MASK)) ==
723 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
724}
725
Gui Jianfeng31299942010-03-15 17:29:09 +0800726static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +0800727{
Sheng Yang04547152009-04-01 15:52:31 +0800728 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +0800729}
730
Gui Jianfeng31299942010-03-15 17:29:09 +0800731static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800732{
Sheng Yang04547152009-04-01 15:52:31 +0800733 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800734}
735
Gui Jianfeng31299942010-03-15 17:29:09 +0800736static inline bool vm_need_tpr_shadow(struct kvm *kvm)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800737{
Sheng Yang04547152009-04-01 15:52:31 +0800738 return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800739}
740
Gui Jianfeng31299942010-03-15 17:29:09 +0800741static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800742{
Sheng Yang04547152009-04-01 15:52:31 +0800743 return vmcs_config.cpu_based_exec_ctrl &
744 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800745}
746
Avi Kivity774ead32007-12-26 13:57:04 +0200747static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800748{
Sheng Yang04547152009-04-01 15:52:31 +0800749 return vmcs_config.cpu_based_2nd_exec_ctrl &
750 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
751}
752
753static inline bool cpu_has_vmx_flexpriority(void)
754{
755 return cpu_has_vmx_tpr_shadow() &&
756 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +0800757}
758
Marcelo Tosattie7997942009-06-11 12:07:40 -0300759static inline bool cpu_has_vmx_ept_execute_only(void)
760{
Gui Jianfeng31299942010-03-15 17:29:09 +0800761 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300762}
763
764static inline bool cpu_has_vmx_eptp_uncacheable(void)
765{
Gui Jianfeng31299942010-03-15 17:29:09 +0800766 return vmx_capability.ept & VMX_EPTP_UC_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300767}
768
769static inline bool cpu_has_vmx_eptp_writeback(void)
770{
Gui Jianfeng31299942010-03-15 17:29:09 +0800771 return vmx_capability.ept & VMX_EPTP_WB_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300772}
773
774static inline bool cpu_has_vmx_ept_2m_page(void)
775{
Gui Jianfeng31299942010-03-15 17:29:09 +0800776 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300777}
778
Sheng Yang878403b2010-01-05 19:02:29 +0800779static inline bool cpu_has_vmx_ept_1g_page(void)
780{
Gui Jianfeng31299942010-03-15 17:29:09 +0800781 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +0800782}
783
Sheng Yang4bc9b982010-06-02 14:05:24 +0800784static inline bool cpu_has_vmx_ept_4levels(void)
785{
786 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
787}
788
Gui Jianfeng31299942010-03-15 17:29:09 +0800789static inline bool cpu_has_vmx_invept_individual_addr(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800790{
Gui Jianfeng31299942010-03-15 17:29:09 +0800791 return vmx_capability.ept & VMX_EPT_EXTENT_INDIVIDUAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800792}
793
Gui Jianfeng31299942010-03-15 17:29:09 +0800794static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800795{
Gui Jianfeng31299942010-03-15 17:29:09 +0800796 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800797}
798
Gui Jianfeng31299942010-03-15 17:29:09 +0800799static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800800{
Gui Jianfeng31299942010-03-15 17:29:09 +0800801 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800802}
803
Gui Jianfeng518c8ae2010-06-04 08:51:39 +0800804static inline bool cpu_has_vmx_invvpid_single(void)
805{
806 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
807}
808
Gui Jianfengb9d762f2010-06-07 10:32:29 +0800809static inline bool cpu_has_vmx_invvpid_global(void)
810{
811 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
812}
813
Gui Jianfeng31299942010-03-15 17:29:09 +0800814static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800815{
Sheng Yang04547152009-04-01 15:52:31 +0800816 return vmcs_config.cpu_based_2nd_exec_ctrl &
817 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800818}
819
Gui Jianfeng31299942010-03-15 17:29:09 +0800820static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -0700821{
822 return vmcs_config.cpu_based_2nd_exec_ctrl &
823 SECONDARY_EXEC_UNRESTRICTED_GUEST;
824}
825
Gui Jianfeng31299942010-03-15 17:29:09 +0800826static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800827{
828 return vmcs_config.cpu_based_2nd_exec_ctrl &
829 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
830}
831
Gui Jianfeng31299942010-03-15 17:29:09 +0800832static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800833{
Gui Jianfeng6d3e4352010-01-29 15:36:59 +0800834 return flexpriority_enabled && irqchip_in_kernel(kvm);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800835}
836
Gui Jianfeng31299942010-03-15 17:29:09 +0800837static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +0800838{
Sheng Yang04547152009-04-01 15:52:31 +0800839 return vmcs_config.cpu_based_2nd_exec_ctrl &
840 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800841}
842
Gui Jianfeng31299942010-03-15 17:29:09 +0800843static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800844{
845 return vmcs_config.cpu_based_2nd_exec_ctrl &
846 SECONDARY_EXEC_RDTSCP;
847}
848
Gui Jianfeng31299942010-03-15 17:29:09 +0800849static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +0800850{
851 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
852}
853
Sheng Yangf5f48ee2010-06-30 12:25:15 +0800854static inline bool cpu_has_vmx_wbinvd_exit(void)
855{
856 return vmcs_config.cpu_based_2nd_exec_ctrl &
857 SECONDARY_EXEC_WBINVD_EXITING;
858}
859
Sheng Yang04547152009-04-01 15:52:31 +0800860static inline bool report_flexpriority(void)
861{
862 return flexpriority_enabled;
863}
864
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300865static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
866{
867 return vmcs12->cpu_based_vm_exec_control & bit;
868}
869
870static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
871{
872 return (vmcs12->cpu_based_vm_exec_control &
873 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
874 (vmcs12->secondary_vm_exec_control & bit);
875}
876
Nadav Har'El644d7112011-05-25 23:12:35 +0300877static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12,
878 struct kvm_vcpu *vcpu)
879{
880 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
881}
882
883static inline bool is_exception(u32 intr_info)
884{
885 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
886 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
887}
888
889static void nested_vmx_vmexit(struct kvm_vcpu *vcpu);
Nadav Har'El7c177932011-05-25 23:12:04 +0300890static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
891 struct vmcs12 *vmcs12,
892 u32 reason, unsigned long qualification);
893
Rusty Russell8b9cf982007-07-30 16:31:43 +1000894static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800895{
896 int i;
897
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400898 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300899 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300900 return i;
901 return -1;
902}
903
Sheng Yang2384d2b2008-01-17 15:14:33 +0800904static inline void __invvpid(int ext, u16 vpid, gva_t gva)
905{
906 struct {
907 u64 vpid : 16;
908 u64 rsvd : 48;
909 u64 gva;
910 } operand = { vpid, 0, gva };
911
Avi Kivity4ecac3f2008-05-13 13:23:38 +0300912 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +0800913 /* CF==1 or ZF==1 --> rc = -1 */
914 "; ja 1f ; ud2 ; 1:"
915 : : "a"(&operand), "c"(ext) : "cc", "memory");
916}
917
Sheng Yang14394422008-04-28 12:24:45 +0800918static inline void __invept(int ext, u64 eptp, gpa_t gpa)
919{
920 struct {
921 u64 eptp, gpa;
922 } operand = {eptp, gpa};
923
Avi Kivity4ecac3f2008-05-13 13:23:38 +0300924 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +0800925 /* CF==1 or ZF==1 --> rc = -1 */
926 "; ja 1f ; ud2 ; 1:\n"
927 : : "a" (&operand), "c" (ext) : "cc", "memory");
928}
929
Avi Kivity26bb0982009-09-07 11:14:12 +0300930static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300931{
932 int i;
933
Rusty Russell8b9cf982007-07-30 16:31:43 +1000934 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300935 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400936 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000937 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800938}
939
Avi Kivity6aa8b732006-12-10 02:21:36 -0800940static void vmcs_clear(struct vmcs *vmcs)
941{
942 u64 phys_addr = __pa(vmcs);
943 u8 error;
944
Avi Kivity4ecac3f2008-05-13 13:23:38 +0300945 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +0200946 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800947 : "cc", "memory");
948 if (error)
949 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
950 vmcs, phys_addr);
951}
952
Nadav Har'Eld462b812011-05-24 15:26:10 +0300953static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
954{
955 vmcs_clear(loaded_vmcs->vmcs);
956 loaded_vmcs->cpu = -1;
957 loaded_vmcs->launched = 0;
958}
959
Dongxiao Xu7725b892010-05-11 18:29:38 +0800960static void vmcs_load(struct vmcs *vmcs)
961{
962 u64 phys_addr = __pa(vmcs);
963 u8 error;
964
965 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +0200966 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +0800967 : "cc", "memory");
968 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +0300969 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +0800970 vmcs, phys_addr);
971}
972
Nadav Har'Eld462b812011-05-24 15:26:10 +0300973static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800974{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300975 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800976 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800977
Nadav Har'Eld462b812011-05-24 15:26:10 +0300978 if (loaded_vmcs->cpu != cpu)
979 return; /* vcpu migration can race with cpu offline */
980 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800981 per_cpu(current_vmcs, cpu) = NULL;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300982 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
983 loaded_vmcs_init(loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800984}
985
Nadav Har'Eld462b812011-05-24 15:26:10 +0300986static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800987{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300988 if (loaded_vmcs->cpu != -1)
989 smp_call_function_single(
990 loaded_vmcs->cpu, __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800991}
992
Gui Jianfeng1760dd42010-06-07 10:33:27 +0800993static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
Sheng Yang2384d2b2008-01-17 15:14:33 +0800994{
995 if (vmx->vpid == 0)
996 return;
997
Gui Jianfeng518c8ae2010-06-04 08:51:39 +0800998 if (cpu_has_vmx_invvpid_single())
999 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001000}
1001
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001002static inline void vpid_sync_vcpu_global(void)
1003{
1004 if (cpu_has_vmx_invvpid_global())
1005 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1006}
1007
1008static inline void vpid_sync_context(struct vcpu_vmx *vmx)
1009{
1010 if (cpu_has_vmx_invvpid_single())
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001011 vpid_sync_vcpu_single(vmx);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001012 else
1013 vpid_sync_vcpu_global();
1014}
1015
Sheng Yang14394422008-04-28 12:24:45 +08001016static inline void ept_sync_global(void)
1017{
1018 if (cpu_has_vmx_invept_global())
1019 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1020}
1021
1022static inline void ept_sync_context(u64 eptp)
1023{
Avi Kivity089d0342009-03-23 18:26:32 +02001024 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001025 if (cpu_has_vmx_invept_context())
1026 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1027 else
1028 ept_sync_global();
1029 }
1030}
1031
1032static inline void ept_sync_individual_addr(u64 eptp, gpa_t gpa)
1033{
Avi Kivity089d0342009-03-23 18:26:32 +02001034 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001035 if (cpu_has_vmx_invept_individual_addr())
1036 __invept(VMX_EPT_EXTENT_INDIVIDUAL_ADDR,
1037 eptp, gpa);
1038 else
1039 ept_sync_context(eptp);
1040 }
1041}
1042
Avi Kivity96304212011-05-15 10:13:13 -04001043static __always_inline unsigned long vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001044{
Avi Kivity5e520e62011-05-15 10:13:12 -04001045 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001046
Avi Kivity5e520e62011-05-15 10:13:12 -04001047 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1048 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001049 return value;
1050}
1051
Avi Kivity96304212011-05-15 10:13:13 -04001052static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001053{
1054 return vmcs_readl(field);
1055}
1056
Avi Kivity96304212011-05-15 10:13:13 -04001057static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001058{
1059 return vmcs_readl(field);
1060}
1061
Avi Kivity96304212011-05-15 10:13:13 -04001062static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001063{
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001064#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001065 return vmcs_readl(field);
1066#else
1067 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
1068#endif
1069}
1070
Avi Kivitye52de1b2007-01-05 16:36:56 -08001071static noinline void vmwrite_error(unsigned long field, unsigned long value)
1072{
1073 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1074 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1075 dump_stack();
1076}
1077
Avi Kivity6aa8b732006-12-10 02:21:36 -08001078static void vmcs_writel(unsigned long field, unsigned long value)
1079{
1080 u8 error;
1081
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001082 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001083 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001084 if (unlikely(error))
1085 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001086}
1087
1088static void vmcs_write16(unsigned long field, u16 value)
1089{
1090 vmcs_writel(field, value);
1091}
1092
1093static void vmcs_write32(unsigned long field, u32 value)
1094{
1095 vmcs_writel(field, value);
1096}
1097
1098static void vmcs_write64(unsigned long field, u64 value)
1099{
Avi Kivity6aa8b732006-12-10 02:21:36 -08001100 vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001101#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001102 asm volatile ("");
1103 vmcs_writel(field+1, value >> 32);
1104#endif
1105}
1106
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001107static void vmcs_clear_bits(unsigned long field, u32 mask)
1108{
1109 vmcs_writel(field, vmcs_readl(field) & ~mask);
1110}
1111
1112static void vmcs_set_bits(unsigned long field, u32 mask)
1113{
1114 vmcs_writel(field, vmcs_readl(field) | mask);
1115}
1116
Avi Kivity2fb92db2011-04-27 19:42:18 +03001117static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1118{
1119 vmx->segment_cache.bitmask = 0;
1120}
1121
1122static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1123 unsigned field)
1124{
1125 bool ret;
1126 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1127
1128 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1129 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1130 vmx->segment_cache.bitmask = 0;
1131 }
1132 ret = vmx->segment_cache.bitmask & mask;
1133 vmx->segment_cache.bitmask |= mask;
1134 return ret;
1135}
1136
1137static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1138{
1139 u16 *p = &vmx->segment_cache.seg[seg].selector;
1140
1141 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1142 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1143 return *p;
1144}
1145
1146static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1147{
1148 ulong *p = &vmx->segment_cache.seg[seg].base;
1149
1150 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1151 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1152 return *p;
1153}
1154
1155static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1156{
1157 u32 *p = &vmx->segment_cache.seg[seg].limit;
1158
1159 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1160 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1161 return *p;
1162}
1163
1164static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1165{
1166 u32 *p = &vmx->segment_cache.seg[seg].ar;
1167
1168 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1169 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1170 return *p;
1171}
1172
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001173static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1174{
1175 u32 eb;
1176
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001177 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1178 (1u << NM_VECTOR) | (1u << DB_VECTOR);
1179 if ((vcpu->guest_debug &
1180 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1181 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1182 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001183 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001184 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001185 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001186 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001187 if (vcpu->fpu_active)
1188 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001189
1190 /* When we are running a nested L2 guest and L1 specified for it a
1191 * certain exception bitmap, we must trap the same exceptions and pass
1192 * them to L1. When running L2, we will only handle the exceptions
1193 * specified above if L1 did not want them.
1194 */
1195 if (is_guest_mode(vcpu))
1196 eb |= get_vmcs12(vcpu)->exception_bitmap;
1197
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001198 vmcs_write32(EXCEPTION_BITMAP, eb);
1199}
1200
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001201static void clear_atomic_switch_msr_special(unsigned long entry,
1202 unsigned long exit)
1203{
1204 vmcs_clear_bits(VM_ENTRY_CONTROLS, entry);
1205 vmcs_clear_bits(VM_EXIT_CONTROLS, exit);
1206}
1207
Avi Kivity61d2ef22010-04-28 16:40:38 +03001208static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1209{
1210 unsigned i;
1211 struct msr_autoload *m = &vmx->msr_autoload;
1212
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001213 switch (msr) {
1214 case MSR_EFER:
1215 if (cpu_has_load_ia32_efer) {
1216 clear_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
1217 VM_EXIT_LOAD_IA32_EFER);
1218 return;
1219 }
1220 break;
1221 case MSR_CORE_PERF_GLOBAL_CTRL:
1222 if (cpu_has_load_perf_global_ctrl) {
1223 clear_atomic_switch_msr_special(
1224 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1225 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1226 return;
1227 }
1228 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001229 }
1230
Avi Kivity61d2ef22010-04-28 16:40:38 +03001231 for (i = 0; i < m->nr; ++i)
1232 if (m->guest[i].index == msr)
1233 break;
1234
1235 if (i == m->nr)
1236 return;
1237 --m->nr;
1238 m->guest[i] = m->guest[m->nr];
1239 m->host[i] = m->host[m->nr];
1240 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1241 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1242}
1243
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001244static void add_atomic_switch_msr_special(unsigned long entry,
1245 unsigned long exit, unsigned long guest_val_vmcs,
1246 unsigned long host_val_vmcs, u64 guest_val, u64 host_val)
1247{
1248 vmcs_write64(guest_val_vmcs, guest_val);
1249 vmcs_write64(host_val_vmcs, host_val);
1250 vmcs_set_bits(VM_ENTRY_CONTROLS, entry);
1251 vmcs_set_bits(VM_EXIT_CONTROLS, exit);
1252}
1253
Avi Kivity61d2ef22010-04-28 16:40:38 +03001254static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1255 u64 guest_val, u64 host_val)
1256{
1257 unsigned i;
1258 struct msr_autoload *m = &vmx->msr_autoload;
1259
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001260 switch (msr) {
1261 case MSR_EFER:
1262 if (cpu_has_load_ia32_efer) {
1263 add_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
1264 VM_EXIT_LOAD_IA32_EFER,
1265 GUEST_IA32_EFER,
1266 HOST_IA32_EFER,
1267 guest_val, host_val);
1268 return;
1269 }
1270 break;
1271 case MSR_CORE_PERF_GLOBAL_CTRL:
1272 if (cpu_has_load_perf_global_ctrl) {
1273 add_atomic_switch_msr_special(
1274 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1275 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1276 GUEST_IA32_PERF_GLOBAL_CTRL,
1277 HOST_IA32_PERF_GLOBAL_CTRL,
1278 guest_val, host_val);
1279 return;
1280 }
1281 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001282 }
1283
Avi Kivity61d2ef22010-04-28 16:40:38 +03001284 for (i = 0; i < m->nr; ++i)
1285 if (m->guest[i].index == msr)
1286 break;
1287
Gleb Natapove7fc6f92011-10-05 14:01:24 +02001288 if (i == NR_AUTOLOAD_MSRS) {
1289 printk_once(KERN_WARNING"Not enough mst switch entries. "
1290 "Can't add msr %x\n", msr);
1291 return;
1292 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001293 ++m->nr;
1294 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1295 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1296 }
1297
1298 m->guest[i].index = msr;
1299 m->guest[i].value = guest_val;
1300 m->host[i].index = msr;
1301 m->host[i].value = host_val;
1302}
1303
Avi Kivity33ed6322007-05-02 16:54:03 +03001304static void reload_tss(void)
1305{
Avi Kivity33ed6322007-05-02 16:54:03 +03001306 /*
1307 * VT restores TR but not its size. Useless.
1308 */
Avi Kivityd3591922010-07-26 18:32:39 +03001309 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001310 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001311
Avi Kivityd3591922010-07-26 18:32:39 +03001312 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001313 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1314 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001315}
1316
Avi Kivity92c0d902009-10-29 11:00:16 +02001317static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001318{
Roel Kluin3a34a882009-08-04 02:08:45 -07001319 u64 guest_efer;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001320 u64 ignore_bits;
Eddie Dong2cc51562007-05-21 07:28:09 +03001321
Avi Kivityf6801df2010-01-21 15:31:50 +02001322 guest_efer = vmx->vcpu.arch.efer;
Roel Kluin3a34a882009-08-04 02:08:45 -07001323
Avi Kivity51c6cf62007-08-29 03:48:05 +03001324 /*
1325 * NX is emulated; LMA and LME handled by hardware; SCE meaninless
1326 * outside long mode
1327 */
1328 ignore_bits = EFER_NX | EFER_SCE;
1329#ifdef CONFIG_X86_64
1330 ignore_bits |= EFER_LMA | EFER_LME;
1331 /* SCE is meaningful only in long mode on Intel */
1332 if (guest_efer & EFER_LMA)
1333 ignore_bits &= ~(u64)EFER_SCE;
1334#endif
Avi Kivity51c6cf62007-08-29 03:48:05 +03001335 guest_efer &= ~ignore_bits;
1336 guest_efer |= host_efer & ignore_bits;
Avi Kivity26bb0982009-09-07 11:14:12 +03001337 vmx->guest_msrs[efer_offset].data = guest_efer;
Avi Kivityd5696722009-12-02 12:28:47 +02001338 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001339
1340 clear_atomic_switch_msr(vmx, MSR_EFER);
1341 /* On ept, can't emulate nx, and must switch nx atomically */
1342 if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
1343 guest_efer = vmx->vcpu.arch.efer;
1344 if (!(guest_efer & EFER_LMA))
1345 guest_efer &= ~EFER_LME;
1346 add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
1347 return false;
1348 }
1349
Avi Kivity26bb0982009-09-07 11:14:12 +03001350 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001351}
1352
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001353static unsigned long segment_base(u16 selector)
1354{
Avi Kivityd3591922010-07-26 18:32:39 +03001355 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001356 struct desc_struct *d;
1357 unsigned long table_base;
1358 unsigned long v;
1359
1360 if (!(selector & ~3))
1361 return 0;
1362
Avi Kivityd3591922010-07-26 18:32:39 +03001363 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001364
1365 if (selector & 4) { /* from ldt */
1366 u16 ldt_selector = kvm_read_ldt();
1367
1368 if (!(ldt_selector & ~3))
1369 return 0;
1370
1371 table_base = segment_base(ldt_selector);
1372 }
1373 d = (struct desc_struct *)(table_base + (selector & ~7));
1374 v = get_desc_base(d);
1375#ifdef CONFIG_X86_64
1376 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1377 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1378#endif
1379 return v;
1380}
1381
1382static inline unsigned long kvm_read_tr_base(void)
1383{
1384 u16 tr;
1385 asm("str %0" : "=g"(tr));
1386 return segment_base(tr);
1387}
1388
Avi Kivity04d2cc72007-09-10 18:10:54 +03001389static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001390{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001391 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001392 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001393
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001394 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001395 return;
1396
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001397 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001398 /*
1399 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1400 * allow segment selectors with cpl > 0 or ti == 1.
1401 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001402 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001403 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001404 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001405 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001406 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001407 vmx->host_state.fs_reload_needed = 0;
1408 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001409 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001410 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001411 }
Avi Kivity9581d442010-10-19 16:46:55 +02001412 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001413 if (!(vmx->host_state.gs_sel & 7))
1414 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001415 else {
1416 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001417 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001418 }
1419
1420#ifdef CONFIG_X86_64
1421 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1422 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1423#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001424 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1425 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03001426#endif
Avi Kivity707c0872007-05-02 17:33:43 +03001427
1428#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001429 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1430 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03001431 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03001432#endif
Avi Kivity26bb0982009-09-07 11:14:12 +03001433 for (i = 0; i < vmx->save_nmsrs; ++i)
1434 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02001435 vmx->guest_msrs[i].data,
1436 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03001437}
1438
Avi Kivitya9b21b62008-06-24 11:48:49 +03001439static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001440{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001441 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001442 return;
1443
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001444 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001445 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02001446#ifdef CONFIG_X86_64
1447 if (is_long_mode(&vmx->vcpu))
1448 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1449#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001450 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001451 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001452#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02001453 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001454#else
1455 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001456#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001457 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02001458 if (vmx->host_state.fs_reload_needed)
1459 loadsegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001460 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001461#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001462 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001463#endif
Linus Torvalds1361b832012-02-21 13:19:22 -08001464 if (user_has_fpu())
Avi Kivity1c11e712010-05-03 16:05:44 +03001465 clts();
Avi Kivity3444d7d2010-07-26 18:32:38 +03001466 load_gdt(&__get_cpu_var(host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03001467}
1468
Avi Kivitya9b21b62008-06-24 11:48:49 +03001469static void vmx_load_host_state(struct vcpu_vmx *vmx)
1470{
1471 preempt_disable();
1472 __vmx_load_host_state(vmx);
1473 preempt_enable();
1474}
1475
Avi Kivity6aa8b732006-12-10 02:21:36 -08001476/*
1477 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1478 * vcpu mutex is already taken.
1479 */
Avi Kivity15ad7142007-07-11 18:17:21 +03001480static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001481{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001482 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001483 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001484
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001485 if (!vmm_exclusive)
1486 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001487 else if (vmx->loaded_vmcs->cpu != cpu)
1488 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001489
Nadav Har'Eld462b812011-05-24 15:26:10 +03001490 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1491 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1492 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001493 }
1494
Nadav Har'Eld462b812011-05-24 15:26:10 +03001495 if (vmx->loaded_vmcs->cpu != cpu) {
Avi Kivityd3591922010-07-26 18:32:39 +03001496 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001497 unsigned long sysenter_esp;
1498
Avi Kivitya8eeb042010-05-10 12:34:53 +03001499 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001500 local_irq_disable();
Nadav Har'Eld462b812011-05-24 15:26:10 +03001501 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1502 &per_cpu(loaded_vmcss_on_cpu, cpu));
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001503 local_irq_enable();
1504
Avi Kivity6aa8b732006-12-10 02:21:36 -08001505 /*
1506 * Linux uses per-cpu TSS and GDT, so set these when switching
1507 * processors.
1508 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001509 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03001510 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001511
1512 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1513 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Nadav Har'Eld462b812011-05-24 15:26:10 +03001514 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001515 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001516}
1517
1518static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
1519{
Avi Kivitya9b21b62008-06-24 11:48:49 +03001520 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001521 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03001522 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
1523 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001524 kvm_cpu_vmxoff();
1525 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001526}
1527
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001528static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
1529{
Avi Kivity81231c62010-01-24 16:26:40 +02001530 ulong cr0;
1531
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001532 if (vcpu->fpu_active)
1533 return;
1534 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02001535 cr0 = vmcs_readl(GUEST_CR0);
1536 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
1537 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
1538 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001539 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001540 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001541 if (is_guest_mode(vcpu))
1542 vcpu->arch.cr0_guest_owned_bits &=
1543 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02001544 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001545}
1546
Avi Kivityedcafe32009-12-30 18:07:40 +02001547static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1548
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001549/*
1550 * Return the cr0 value that a nested guest would read. This is a combination
1551 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
1552 * its hypervisor (cr0_read_shadow).
1553 */
1554static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
1555{
1556 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
1557 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
1558}
1559static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
1560{
1561 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
1562 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
1563}
1564
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001565static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
1566{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001567 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
1568 * set this *before* calling this function.
1569 */
Avi Kivityedcafe32009-12-30 18:07:40 +02001570 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02001571 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001572 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001573 vcpu->arch.cr0_guest_owned_bits = 0;
1574 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001575 if (is_guest_mode(vcpu)) {
1576 /*
1577 * L1's specified read shadow might not contain the TS bit,
1578 * so now that we turned on shadowing of this bit, we need to
1579 * set this bit of the shadow. Like in nested_vmx_run we need
1580 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
1581 * up-to-date here because we just decached cr0.TS (and we'll
1582 * only update vmcs12->guest_cr0 on nested exit).
1583 */
1584 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1585 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
1586 (vcpu->arch.cr0 & X86_CR0_TS);
1587 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
1588 } else
1589 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001590}
1591
Avi Kivity6aa8b732006-12-10 02:21:36 -08001592static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
1593{
Avi Kivity78ac8b42010-04-08 18:19:35 +03001594 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001595
Avi Kivity6de12732011-03-07 12:51:22 +02001596 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
1597 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1598 rflags = vmcs_readl(GUEST_RFLAGS);
1599 if (to_vmx(vcpu)->rmode.vm86_active) {
1600 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1601 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
1602 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1603 }
1604 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001605 }
Avi Kivity6de12732011-03-07 12:51:22 +02001606 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001607}
1608
1609static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
1610{
Avi Kivity6de12732011-03-07 12:51:22 +02001611 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity69c73022011-03-07 15:26:44 +02001612 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity6de12732011-03-07 12:51:22 +02001613 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001614 if (to_vmx(vcpu)->rmode.vm86_active) {
1615 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001616 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001617 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001618 vmcs_writel(GUEST_RFLAGS, rflags);
1619}
1620
Glauber Costa2809f5d2009-05-12 16:21:05 -04001621static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1622{
1623 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1624 int ret = 0;
1625
1626 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001627 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001628 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001629 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001630
1631 return ret & mask;
1632}
1633
1634static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1635{
1636 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1637 u32 interruptibility = interruptibility_old;
1638
1639 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1640
Jan Kiszka48005f62010-02-19 19:38:07 +01001641 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001642 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001643 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001644 interruptibility |= GUEST_INTR_STATE_STI;
1645
1646 if ((interruptibility != interruptibility_old))
1647 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1648}
1649
Avi Kivity6aa8b732006-12-10 02:21:36 -08001650static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
1651{
1652 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001653
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001654 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001655 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001656 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001657
Glauber Costa2809f5d2009-05-12 16:21:05 -04001658 /* skipping an emulated instruction also counts */
1659 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001660}
1661
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001662/*
1663 * KVM wants to inject page-faults which it got to the guest. This function
1664 * checks whether in a nested guest, we need to inject them to L1 or L2.
1665 * This function assumes it is called with the exit reason in vmcs02 being
1666 * a #PF exception (this is the only case in which KVM injects a #PF when L2
1667 * is running).
1668 */
1669static int nested_pf_handled(struct kvm_vcpu *vcpu)
1670{
1671 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1672
1673 /* TODO: also check PFEC_MATCH/MASK, not just EB.PF. */
Nadav Har'El95871902012-03-06 16:39:22 +02001674 if (!(vmcs12->exception_bitmap & (1u << PF_VECTOR)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001675 return 0;
1676
1677 nested_vmx_vmexit(vcpu);
1678 return 1;
1679}
1680
Avi Kivity298101d2007-11-25 13:41:11 +02001681static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02001682 bool has_error_code, u32 error_code,
1683 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02001684{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001685 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001686 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001687
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001688 if (nr == PF_VECTOR && is_guest_mode(vcpu) &&
1689 nested_pf_handled(vcpu))
1690 return;
1691
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001692 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001693 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001694 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1695 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001696
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001697 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001698 int inc_eip = 0;
1699 if (kvm_exception_is_soft(nr))
1700 inc_eip = vcpu->arch.event_exit_inst_len;
1701 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02001702 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001703 return;
1704 }
1705
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001706 if (kvm_exception_is_soft(nr)) {
1707 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1708 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001709 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1710 } else
1711 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1712
1713 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02001714}
1715
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001716static bool vmx_rdtscp_supported(void)
1717{
1718 return cpu_has_vmx_rdtscp();
1719}
1720
Avi Kivity6aa8b732006-12-10 02:21:36 -08001721/*
Eddie Donga75beee2007-05-17 18:55:15 +03001722 * Swap MSR entry in host/guest MSR entry array.
1723 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001724static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001725{
Avi Kivity26bb0982009-09-07 11:14:12 +03001726 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001727
1728 tmp = vmx->guest_msrs[to];
1729 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1730 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001731}
1732
1733/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001734 * Set up the vmcs to automatically save and restore system
1735 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1736 * mode, as fiddling with msrs is very expensive.
1737 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001738static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001739{
Avi Kivity26bb0982009-09-07 11:14:12 +03001740 int save_nmsrs, index;
Avi Kivity58972972009-02-24 22:26:47 +02001741 unsigned long *msr_bitmap;
Avi Kivitye38aea32007-04-19 13:22:48 +03001742
Eddie Donga75beee2007-05-17 18:55:15 +03001743 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001744#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10001745 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10001746 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03001747 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001748 move_msr_up(vmx, index, save_nmsrs++);
1749 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001750 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001751 move_msr_up(vmx, index, save_nmsrs++);
1752 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001753 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001754 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001755 index = __find_msr_index(vmx, MSR_TSC_AUX);
1756 if (index >= 0 && vmx->rdtscp_enabled)
1757 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03001758 /*
Brian Gerst8c065852010-07-17 09:03:26 -04001759 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03001760 * if efer.sce is enabled.
1761 */
Brian Gerst8c065852010-07-17 09:03:26 -04001762 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02001763 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10001764 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001765 }
Eddie Donga75beee2007-05-17 18:55:15 +03001766#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001767 index = __find_msr_index(vmx, MSR_EFER);
1768 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001769 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001770
Avi Kivity26bb0982009-09-07 11:14:12 +03001771 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02001772
1773 if (cpu_has_vmx_msr_bitmap()) {
1774 if (is_long_mode(&vmx->vcpu))
1775 msr_bitmap = vmx_msr_bitmap_longmode;
1776 else
1777 msr_bitmap = vmx_msr_bitmap_legacy;
1778
1779 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
1780 }
Avi Kivitye38aea32007-04-19 13:22:48 +03001781}
1782
1783/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001784 * reads and returns guest's timestamp counter "register"
1785 * guest_tsc = host_tsc + tsc_offset -- 21.3
1786 */
1787static u64 guest_read_tsc(void)
1788{
1789 u64 host_tsc, tsc_offset;
1790
1791 rdtscll(host_tsc);
1792 tsc_offset = vmcs_read64(TSC_OFFSET);
1793 return host_tsc + tsc_offset;
1794}
1795
1796/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001797 * Like guest_read_tsc, but always returns L1's notion of the timestamp
1798 * counter, even if a nested guest (L2) is currently running.
1799 */
1800u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu)
1801{
1802 u64 host_tsc, tsc_offset;
1803
1804 rdtscll(host_tsc);
1805 tsc_offset = is_guest_mode(vcpu) ?
1806 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
1807 vmcs_read64(TSC_OFFSET);
1808 return host_tsc + tsc_offset;
1809}
1810
1811/*
Zachary Amsdencc578282012-02-03 15:43:50 -02001812 * Engage any workarounds for mis-matched TSC rates. Currently limited to
1813 * software catchup for faster rates on slower CPUs.
Joerg Roedel4051b182011-03-25 09:44:49 +01001814 */
Zachary Amsdencc578282012-02-03 15:43:50 -02001815static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
Joerg Roedel4051b182011-03-25 09:44:49 +01001816{
Zachary Amsdencc578282012-02-03 15:43:50 -02001817 if (!scale)
1818 return;
1819
1820 if (user_tsc_khz > tsc_khz) {
1821 vcpu->arch.tsc_catchup = 1;
1822 vcpu->arch.tsc_always_catchup = 1;
1823 } else
1824 WARN(1, "user requested TSC rate below hardware speed\n");
Joerg Roedel4051b182011-03-25 09:44:49 +01001825}
1826
1827/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10001828 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08001829 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10001830static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001831{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03001832 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03001833 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03001834 * We're here if L1 chose not to trap WRMSR to TSC. According
1835 * to the spec, this should set L1's TSC; The offset that L1
1836 * set for L2 remains unchanged, and still needs to be added
1837 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03001838 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03001839 struct vmcs12 *vmcs12;
1840 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
1841 /* recalculate vmcs02.TSC_OFFSET: */
1842 vmcs12 = get_vmcs12(vcpu);
1843 vmcs_write64(TSC_OFFSET, offset +
1844 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
1845 vmcs12->tsc_offset : 0));
1846 } else {
1847 vmcs_write64(TSC_OFFSET, offset);
1848 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001849}
1850
Marcelo Tosattif1e2b262012-02-03 15:43:55 -02001851static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
Zachary Amsdene48672f2010-08-19 22:07:23 -10001852{
1853 u64 offset = vmcs_read64(TSC_OFFSET);
1854 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03001855 if (is_guest_mode(vcpu)) {
1856 /* Even when running L2, the adjustment needs to apply to L1 */
1857 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
1858 }
Zachary Amsdene48672f2010-08-19 22:07:23 -10001859}
1860
Joerg Roedel857e4092011-03-25 09:44:50 +01001861static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
1862{
1863 return target_tsc - native_read_tsc();
1864}
1865
Nadav Har'El801d3422011-05-25 23:02:23 +03001866static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
1867{
1868 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
1869 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
1870}
1871
1872/*
1873 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1874 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1875 * all guests if the "nested" module option is off, and can also be disabled
1876 * for a single guest by disabling its VMX cpuid bit.
1877 */
1878static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
1879{
1880 return nested && guest_cpuid_has_vmx(vcpu);
1881}
1882
Avi Kivity6aa8b732006-12-10 02:21:36 -08001883/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001884 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
1885 * returned for the various VMX controls MSRs when nested VMX is enabled.
1886 * The same values should also be used to verify that vmcs12 control fields are
1887 * valid during nested entry from L1 to L2.
1888 * Each of these control msrs has a low and high 32-bit half: A low bit is on
1889 * if the corresponding bit in the (32-bit) control field *must* be on, and a
1890 * bit in the high half is on if the corresponding bit in the control field
1891 * may be on. See also vmx_control_verify().
1892 * TODO: allow these variables to be modified (downgraded) by module options
1893 * or other means.
1894 */
1895static u32 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high;
1896static u32 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high;
1897static u32 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high;
1898static u32 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high;
1899static u32 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high;
1900static __init void nested_vmx_setup_ctls_msrs(void)
1901{
1902 /*
1903 * Note that as a general rule, the high half of the MSRs (bits in
1904 * the control fields which may be 1) should be initialized by the
1905 * intersection of the underlying hardware's MSR (i.e., features which
1906 * can be supported) and the list of features we want to expose -
1907 * because they are known to be properly supported in our code.
1908 * Also, usually, the low half of the MSRs (bits which must be 1) can
1909 * be set to 0, meaning that L1 may turn off any of these bits. The
1910 * reason is that if one of these bits is necessary, it will appear
1911 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
1912 * fields of vmcs01 and vmcs02, will turn these bits off - and
1913 * nested_vmx_exit_handled() will not pass related exits to L1.
1914 * These rules have exceptions below.
1915 */
1916
1917 /* pin-based controls */
1918 /*
1919 * According to the Intel spec, if bit 55 of VMX_BASIC is off (as it is
1920 * in our case), bits 1, 2 and 4 (i.e., 0x16) must be 1 in this MSR.
1921 */
1922 nested_vmx_pinbased_ctls_low = 0x16 ;
1923 nested_vmx_pinbased_ctls_high = 0x16 |
1924 PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING |
1925 PIN_BASED_VIRTUAL_NMIS;
1926
1927 /* exit controls */
1928 nested_vmx_exit_ctls_low = 0;
Nadav Har'Elb6f12502011-05-25 23:13:06 +03001929 /* Note that guest use of VM_EXIT_ACK_INTR_ON_EXIT is not supported. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001930#ifdef CONFIG_X86_64
1931 nested_vmx_exit_ctls_high = VM_EXIT_HOST_ADDR_SPACE_SIZE;
1932#else
1933 nested_vmx_exit_ctls_high = 0;
1934#endif
1935
1936 /* entry controls */
1937 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
1938 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high);
1939 nested_vmx_entry_ctls_low = 0;
1940 nested_vmx_entry_ctls_high &=
1941 VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_IA32E_MODE;
1942
1943 /* cpu-based controls */
1944 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
1945 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high);
1946 nested_vmx_procbased_ctls_low = 0;
1947 nested_vmx_procbased_ctls_high &=
1948 CPU_BASED_VIRTUAL_INTR_PENDING | CPU_BASED_USE_TSC_OFFSETING |
1949 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
1950 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
1951 CPU_BASED_CR3_STORE_EXITING |
1952#ifdef CONFIG_X86_64
1953 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
1954#endif
1955 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
1956 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02001957 CPU_BASED_RDPMC_EXITING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001958 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
1959 /*
1960 * We can allow some features even when not supported by the
1961 * hardware. For example, L1 can specify an MSR bitmap - and we
1962 * can use it to avoid exits to L1 - even when L0 runs L2
1963 * without MSR bitmaps.
1964 */
1965 nested_vmx_procbased_ctls_high |= CPU_BASED_USE_MSR_BITMAPS;
1966
1967 /* secondary cpu-based controls */
1968 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
1969 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high);
1970 nested_vmx_secondary_ctls_low = 0;
1971 nested_vmx_secondary_ctls_high &=
1972 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1973}
1974
1975static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
1976{
1977 /*
1978 * Bits 0 in high must be 0, and bits 1 in low must be 1.
1979 */
1980 return ((control & high) | low) == control;
1981}
1982
1983static inline u64 vmx_control_msr(u32 low, u32 high)
1984{
1985 return low | ((u64)high << 32);
1986}
1987
1988/*
1989 * If we allow our guest to use VMX instructions (i.e., nested VMX), we should
1990 * also let it use VMX-specific MSRs.
1991 * vmx_get_vmx_msr() and vmx_set_vmx_msr() return 1 when we handled a
1992 * VMX-specific MSR, or 0 when we haven't (and the caller should handle it
1993 * like all other MSRs).
1994 */
1995static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
1996{
1997 if (!nested_vmx_allowed(vcpu) && msr_index >= MSR_IA32_VMX_BASIC &&
1998 msr_index <= MSR_IA32_VMX_TRUE_ENTRY_CTLS) {
1999 /*
2000 * According to the spec, processors which do not support VMX
2001 * should throw a #GP(0) when VMX capability MSRs are read.
2002 */
2003 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
2004 return 1;
2005 }
2006
2007 switch (msr_index) {
2008 case MSR_IA32_FEATURE_CONTROL:
2009 *pdata = 0;
2010 break;
2011 case MSR_IA32_VMX_BASIC:
2012 /*
2013 * This MSR reports some information about VMX support. We
2014 * should return information about the VMX we emulate for the
2015 * guest, and the VMCS structure we give it - not about the
2016 * VMX support of the underlying hardware.
2017 */
2018 *pdata = VMCS12_REVISION |
2019 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2020 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2021 break;
2022 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2023 case MSR_IA32_VMX_PINBASED_CTLS:
2024 *pdata = vmx_control_msr(nested_vmx_pinbased_ctls_low,
2025 nested_vmx_pinbased_ctls_high);
2026 break;
2027 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2028 case MSR_IA32_VMX_PROCBASED_CTLS:
2029 *pdata = vmx_control_msr(nested_vmx_procbased_ctls_low,
2030 nested_vmx_procbased_ctls_high);
2031 break;
2032 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2033 case MSR_IA32_VMX_EXIT_CTLS:
2034 *pdata = vmx_control_msr(nested_vmx_exit_ctls_low,
2035 nested_vmx_exit_ctls_high);
2036 break;
2037 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2038 case MSR_IA32_VMX_ENTRY_CTLS:
2039 *pdata = vmx_control_msr(nested_vmx_entry_ctls_low,
2040 nested_vmx_entry_ctls_high);
2041 break;
2042 case MSR_IA32_VMX_MISC:
2043 *pdata = 0;
2044 break;
2045 /*
2046 * These MSRs specify bits which the guest must keep fixed (on or off)
2047 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2048 * We picked the standard core2 setting.
2049 */
2050#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2051#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2052 case MSR_IA32_VMX_CR0_FIXED0:
2053 *pdata = VMXON_CR0_ALWAYSON;
2054 break;
2055 case MSR_IA32_VMX_CR0_FIXED1:
2056 *pdata = -1ULL;
2057 break;
2058 case MSR_IA32_VMX_CR4_FIXED0:
2059 *pdata = VMXON_CR4_ALWAYSON;
2060 break;
2061 case MSR_IA32_VMX_CR4_FIXED1:
2062 *pdata = -1ULL;
2063 break;
2064 case MSR_IA32_VMX_VMCS_ENUM:
2065 *pdata = 0x1f;
2066 break;
2067 case MSR_IA32_VMX_PROCBASED_CTLS2:
2068 *pdata = vmx_control_msr(nested_vmx_secondary_ctls_low,
2069 nested_vmx_secondary_ctls_high);
2070 break;
2071 case MSR_IA32_VMX_EPT_VPID_CAP:
2072 /* Currently, no nested ept or nested vpid */
2073 *pdata = 0;
2074 break;
2075 default:
2076 return 0;
2077 }
2078
2079 return 1;
2080}
2081
2082static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
2083{
2084 if (!nested_vmx_allowed(vcpu))
2085 return 0;
2086
2087 if (msr_index == MSR_IA32_FEATURE_CONTROL)
2088 /* TODO: the right thing. */
2089 return 1;
2090 /*
2091 * No need to treat VMX capability MSRs specially: If we don't handle
2092 * them, handle_wrmsr will #GP(0), which is correct (they are readonly)
2093 */
2094 return 0;
2095}
2096
2097/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002098 * Reads an msr value (of 'msr_index') into 'pdata'.
2099 * Returns 0 on success, non-0 otherwise.
2100 * Assumes vcpu_load() was already called.
2101 */
2102static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2103{
2104 u64 data;
Avi Kivity26bb0982009-09-07 11:14:12 +03002105 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002106
2107 if (!pdata) {
2108 printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
2109 return -EINVAL;
2110 }
2111
2112 switch (msr_index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002113#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002114 case MSR_FS_BASE:
2115 data = vmcs_readl(GUEST_FS_BASE);
2116 break;
2117 case MSR_GS_BASE:
2118 data = vmcs_readl(GUEST_GS_BASE);
2119 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002120 case MSR_KERNEL_GS_BASE:
2121 vmx_load_host_state(to_vmx(vcpu));
2122 data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
2123 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002124#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002125 case MSR_EFER:
Avi Kivity3bab1f52006-12-29 16:49:48 -08002126 return kvm_get_msr_common(vcpu, msr_index, pdata);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302127 case MSR_IA32_TSC:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002128 data = guest_read_tsc();
2129 break;
2130 case MSR_IA32_SYSENTER_CS:
2131 data = vmcs_read32(GUEST_SYSENTER_CS);
2132 break;
2133 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002134 data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002135 break;
2136 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002137 data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002138 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002139 case MSR_TSC_AUX:
2140 if (!to_vmx(vcpu)->rdtscp_enabled)
2141 return 1;
2142 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002143 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002144 if (vmx_get_vmx_msr(vcpu, msr_index, pdata))
2145 return 0;
Rusty Russell8b9cf982007-07-30 16:31:43 +10002146 msr = find_msr_entry(to_vmx(vcpu), msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002147 if (msr) {
2148 data = msr->data;
2149 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002150 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002151 return kvm_get_msr_common(vcpu, msr_index, pdata);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002152 }
2153
2154 *pdata = data;
2155 return 0;
2156}
2157
2158/*
2159 * Writes msr value into into the appropriate "register".
2160 * Returns 0 on success, non-0 otherwise.
2161 * Assumes vcpu_load() was already called.
2162 */
2163static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
2164{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002165 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002166 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002167 int ret = 0;
2168
Avi Kivity6aa8b732006-12-10 02:21:36 -08002169 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002170 case MSR_EFER:
Eddie Dong2cc51562007-05-21 07:28:09 +03002171 ret = kvm_set_msr_common(vcpu, msr_index, data);
Eddie Dong2cc51562007-05-21 07:28:09 +03002172 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002173#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002174 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002175 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002176 vmcs_writel(GUEST_FS_BASE, data);
2177 break;
2178 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002179 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002180 vmcs_writel(GUEST_GS_BASE, data);
2181 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002182 case MSR_KERNEL_GS_BASE:
2183 vmx_load_host_state(vmx);
2184 vmx->msr_guest_kernel_gs_base = data;
2185 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002186#endif
2187 case MSR_IA32_SYSENTER_CS:
2188 vmcs_write32(GUEST_SYSENTER_CS, data);
2189 break;
2190 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002191 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002192 break;
2193 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002194 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002195 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302196 case MSR_IA32_TSC:
Zachary Amsden99e3e302010-08-19 22:07:17 -10002197 kvm_write_tsc(vcpu, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002198 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002199 case MSR_IA32_CR_PAT:
2200 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2201 vmcs_write64(GUEST_IA32_PAT, data);
2202 vcpu->arch.pat = data;
2203 break;
2204 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002205 ret = kvm_set_msr_common(vcpu, msr_index, data);
2206 break;
2207 case MSR_TSC_AUX:
2208 if (!vmx->rdtscp_enabled)
2209 return 1;
2210 /* Check reserved bit, higher 32 bits should be zero */
2211 if ((data >> 32) != 0)
2212 return 1;
2213 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002214 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002215 if (vmx_set_vmx_msr(vcpu, msr_index, data))
2216 break;
Rusty Russell8b9cf982007-07-30 16:31:43 +10002217 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002218 if (msr) {
2219 msr->data = data;
Avi Kivity9ee73972012-03-06 14:16:33 +02002220 if (msr - vmx->guest_msrs < vmx->save_nmsrs)
2221 kvm_set_shared_msr(msr->index, msr->data,
2222 msr->mask);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002223 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002224 }
Eddie Dong2cc51562007-05-21 07:28:09 +03002225 ret = kvm_set_msr_common(vcpu, msr_index, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002226 }
2227
Eddie Dong2cc51562007-05-21 07:28:09 +03002228 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002229}
2230
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002231static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002232{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002233 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2234 switch (reg) {
2235 case VCPU_REGS_RSP:
2236 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2237 break;
2238 case VCPU_REGS_RIP:
2239 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2240 break;
Avi Kivity6de4f3ad2009-05-31 22:58:47 +03002241 case VCPU_EXREG_PDPTR:
2242 if (enable_ept)
2243 ept_save_pdptrs(vcpu);
2244 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002245 default:
2246 break;
2247 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002248}
2249
Jan Kiszka355be0b2009-10-03 00:31:21 +02002250static void set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_guest_debug *dbg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002251{
Jan Kiszkaae675ef2008-12-15 13:52:10 +01002252 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
2253 vmcs_writel(GUEST_DR7, dbg->arch.debugreg[7]);
2254 else
2255 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
2256
Avi Kivityabd3f2d2007-05-02 17:57:40 +03002257 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002258}
2259
2260static __init int cpu_has_kvm_support(void)
2261{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002262 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002263}
2264
2265static __init int vmx_disabled_by_bios(void)
2266{
2267 u64 msr;
2268
2269 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002270 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002271 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002272 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2273 && tboot_enabled())
2274 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002275 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002276 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002277 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002278 && !tboot_enabled()) {
2279 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002280 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002281 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002282 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002283 /* launched w/o TXT and VMX disabled */
2284 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2285 && !tboot_enabled())
2286 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002287 }
2288
2289 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002290}
2291
Dongxiao Xu7725b892010-05-11 18:29:38 +08002292static void kvm_cpu_vmxon(u64 addr)
2293{
2294 asm volatile (ASM_VMX_VMXON_RAX
2295 : : "a"(&addr), "m"(addr)
2296 : "memory", "cc");
2297}
2298
Alexander Graf10474ae2009-09-15 11:37:46 +02002299static int hardware_enable(void *garbage)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002300{
2301 int cpu = raw_smp_processor_id();
2302 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002303 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002304
Alexander Graf10474ae2009-09-15 11:37:46 +02002305 if (read_cr4() & X86_CR4_VMXE)
2306 return -EBUSY;
2307
Nadav Har'Eld462b812011-05-24 15:26:10 +03002308 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002309 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002310
2311 test_bits = FEATURE_CONTROL_LOCKED;
2312 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2313 if (tboot_enabled())
2314 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2315
2316 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002317 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002318 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2319 }
Rusty Russell66aee912007-07-17 23:34:16 +10002320 write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
Alexander Graf10474ae2009-09-15 11:37:46 +02002321
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002322 if (vmm_exclusive) {
2323 kvm_cpu_vmxon(phys_addr);
2324 ept_sync_global();
2325 }
Alexander Graf10474ae2009-09-15 11:37:46 +02002326
Avi Kivity3444d7d2010-07-26 18:32:38 +03002327 store_gdt(&__get_cpu_var(host_gdt));
2328
Alexander Graf10474ae2009-09-15 11:37:46 +02002329 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002330}
2331
Nadav Har'Eld462b812011-05-24 15:26:10 +03002332static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002333{
2334 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002335 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002336
Nadav Har'Eld462b812011-05-24 15:26:10 +03002337 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2338 loaded_vmcss_on_cpu_link)
2339 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002340}
2341
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002342
2343/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2344 * tricks.
2345 */
2346static void kvm_cpu_vmxoff(void)
2347{
2348 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002349}
2350
Avi Kivity6aa8b732006-12-10 02:21:36 -08002351static void hardware_disable(void *garbage)
2352{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002353 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002354 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002355 kvm_cpu_vmxoff();
2356 }
Dongxiao Xu7725b892010-05-11 18:29:38 +08002357 write_cr4(read_cr4() & ~X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002358}
2359
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002360static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002361 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002362{
2363 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002364 u32 ctl = ctl_min | ctl_opt;
2365
2366 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2367
2368 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2369 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2370
2371 /* Ensure minimum (required) set of control bits are supported. */
2372 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002373 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002374
2375 *result = ctl;
2376 return 0;
2377}
2378
Avi Kivity110312c2010-12-21 12:54:20 +02002379static __init bool allow_1_setting(u32 msr, u32 ctl)
2380{
2381 u32 vmx_msr_low, vmx_msr_high;
2382
2383 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2384 return vmx_msr_high & ctl;
2385}
2386
Yang, Sheng002c7f72007-07-31 14:23:01 +03002387static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002388{
2389 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002390 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002391 u32 _pin_based_exec_control = 0;
2392 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002393 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002394 u32 _vmexit_control = 0;
2395 u32 _vmentry_control = 0;
2396
2397 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
Sheng Yangf08864b2008-05-15 18:23:25 +08002398 opt = PIN_BASED_VIRTUAL_NMIS;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002399 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2400 &_pin_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002401 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002402
Raghavendra K T10166742012-02-07 23:19:20 +05302403 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002404#ifdef CONFIG_X86_64
2405 CPU_BASED_CR8_LOAD_EXITING |
2406 CPU_BASED_CR8_STORE_EXITING |
2407#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002408 CPU_BASED_CR3_LOAD_EXITING |
2409 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002410 CPU_BASED_USE_IO_BITMAPS |
2411 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002412 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08002413 CPU_BASED_MWAIT_EXITING |
2414 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002415 CPU_BASED_INVLPG_EXITING |
2416 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002417
Sheng Yangf78e0e22007-10-29 09:40:42 +08002418 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002419 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002420 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002421 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2422 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002423 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002424#ifdef CONFIG_X86_64
2425 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2426 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2427 ~CPU_BASED_CR8_STORE_EXITING;
2428#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002429 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002430 min2 = 0;
2431 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002432 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002433 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002434 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002435 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002436 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
2437 SECONDARY_EXEC_RDTSCP;
Sheng Yangd56f5462008-04-25 10:13:16 +08002438 if (adjust_vmx_controls(min2, opt2,
2439 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002440 &_cpu_based_2nd_exec_control) < 0)
2441 return -EIO;
2442 }
2443#ifndef CONFIG_X86_64
2444 if (!(_cpu_based_2nd_exec_control &
2445 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2446 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2447#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002448 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002449 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2450 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002451 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2452 CPU_BASED_CR3_STORE_EXITING |
2453 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08002454 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
2455 vmx_capability.ept, vmx_capability.vpid);
2456 }
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002457
2458 min = 0;
2459#ifdef CONFIG_X86_64
2460 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2461#endif
Sheng Yang468d4722008-10-09 16:01:55 +08002462 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002463 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2464 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002465 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002466
Sheng Yang468d4722008-10-09 16:01:55 +08002467 min = 0;
2468 opt = VM_ENTRY_LOAD_IA32_PAT;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002469 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2470 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002471 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002472
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002473 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002474
2475 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2476 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002477 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002478
2479#ifdef CONFIG_X86_64
2480 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2481 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002482 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002483#endif
2484
2485 /* Require Write-Back (WB) memory type for VMCS accesses. */
2486 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002487 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002488
Yang, Sheng002c7f72007-07-31 14:23:01 +03002489 vmcs_conf->size = vmx_msr_high & 0x1fff;
2490 vmcs_conf->order = get_order(vmcs_config.size);
2491 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002492
Yang, Sheng002c7f72007-07-31 14:23:01 +03002493 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2494 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002495 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002496 vmcs_conf->vmexit_ctrl = _vmexit_control;
2497 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002498
Avi Kivity110312c2010-12-21 12:54:20 +02002499 cpu_has_load_ia32_efer =
2500 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2501 VM_ENTRY_LOAD_IA32_EFER)
2502 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2503 VM_EXIT_LOAD_IA32_EFER);
2504
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002505 cpu_has_load_perf_global_ctrl =
2506 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2507 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
2508 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2509 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
2510
2511 /*
2512 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
2513 * but due to arrata below it can't be used. Workaround is to use
2514 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2515 *
2516 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
2517 *
2518 * AAK155 (model 26)
2519 * AAP115 (model 30)
2520 * AAT100 (model 37)
2521 * BC86,AAY89,BD102 (model 44)
2522 * BA97 (model 46)
2523 *
2524 */
2525 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
2526 switch (boot_cpu_data.x86_model) {
2527 case 26:
2528 case 30:
2529 case 37:
2530 case 44:
2531 case 46:
2532 cpu_has_load_perf_global_ctrl = false;
2533 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2534 "does not work properly. Using workaround\n");
2535 break;
2536 default:
2537 break;
2538 }
2539 }
2540
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002541 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002542}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002543
2544static struct vmcs *alloc_vmcs_cpu(int cpu)
2545{
2546 int node = cpu_to_node(cpu);
2547 struct page *pages;
2548 struct vmcs *vmcs;
2549
Mel Gorman6484eb32009-06-16 15:31:54 -07002550 pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002551 if (!pages)
2552 return NULL;
2553 vmcs = page_address(pages);
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002554 memset(vmcs, 0, vmcs_config.size);
2555 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002556 return vmcs;
2557}
2558
2559static struct vmcs *alloc_vmcs(void)
2560{
Ingo Molnard3b2c332007-01-05 16:36:23 -08002561 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08002562}
2563
2564static void free_vmcs(struct vmcs *vmcs)
2565{
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002566 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002567}
2568
Nadav Har'Eld462b812011-05-24 15:26:10 +03002569/*
2570 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2571 */
2572static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
2573{
2574 if (!loaded_vmcs->vmcs)
2575 return;
2576 loaded_vmcs_clear(loaded_vmcs);
2577 free_vmcs(loaded_vmcs->vmcs);
2578 loaded_vmcs->vmcs = NULL;
2579}
2580
Sam Ravnborg39959582007-06-01 00:47:13 -07002581static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002582{
2583 int cpu;
2584
Zachary Amsden3230bb42009-09-29 11:38:37 -10002585 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002586 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002587 per_cpu(vmxarea, cpu) = NULL;
2588 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002589}
2590
Avi Kivity6aa8b732006-12-10 02:21:36 -08002591static __init int alloc_kvm_area(void)
2592{
2593 int cpu;
2594
Zachary Amsden3230bb42009-09-29 11:38:37 -10002595 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002596 struct vmcs *vmcs;
2597
2598 vmcs = alloc_vmcs_cpu(cpu);
2599 if (!vmcs) {
2600 free_kvm_area();
2601 return -ENOMEM;
2602 }
2603
2604 per_cpu(vmxarea, cpu) = vmcs;
2605 }
2606 return 0;
2607}
2608
2609static __init int hardware_setup(void)
2610{
Yang, Sheng002c7f72007-07-31 14:23:01 +03002611 if (setup_vmcs_config(&vmcs_config) < 0)
2612 return -EIO;
Joerg Roedel50a37eb2008-01-31 14:57:38 +01002613
2614 if (boot_cpu_has(X86_FEATURE_NX))
2615 kvm_enable_efer_bits(EFER_NX);
2616
Sheng Yang93ba03c2009-04-01 15:52:32 +08002617 if (!cpu_has_vmx_vpid())
2618 enable_vpid = 0;
2619
Sheng Yang4bc9b982010-06-02 14:05:24 +08002620 if (!cpu_has_vmx_ept() ||
2621 !cpu_has_vmx_ept_4levels()) {
Sheng Yang93ba03c2009-04-01 15:52:32 +08002622 enable_ept = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002623 enable_unrestricted_guest = 0;
2624 }
2625
2626 if (!cpu_has_vmx_unrestricted_guest())
2627 enable_unrestricted_guest = 0;
Sheng Yang93ba03c2009-04-01 15:52:32 +08002628
2629 if (!cpu_has_vmx_flexpriority())
2630 flexpriority_enabled = 0;
2631
Gleb Natapov95ba8273132009-04-21 17:45:08 +03002632 if (!cpu_has_vmx_tpr_shadow())
2633 kvm_x86_ops->update_cr8_intercept = NULL;
2634
Marcelo Tosatti54dee992009-06-11 12:07:44 -03002635 if (enable_ept && !cpu_has_vmx_ept_2m_page())
2636 kvm_disable_largepages();
2637
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002638 if (!cpu_has_vmx_ple())
2639 ple_gap = 0;
2640
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002641 if (nested)
2642 nested_vmx_setup_ctls_msrs();
2643
Avi Kivity6aa8b732006-12-10 02:21:36 -08002644 return alloc_kvm_area();
2645}
2646
2647static __exit void hardware_unsetup(void)
2648{
2649 free_kvm_area();
2650}
2651
Avi Kivity6aa8b732006-12-10 02:21:36 -08002652static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
2653{
2654 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
2655
Avi Kivity6af11b92007-03-19 13:18:10 +02002656 if (vmcs_readl(sf->base) == save->base && (save->base & AR_S_MASK)) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002657 vmcs_write16(sf->selector, save->selector);
2658 vmcs_writel(sf->base, save->base);
2659 vmcs_write32(sf->limit, save->limit);
2660 vmcs_write32(sf->ar_bytes, save->ar);
2661 } else {
2662 u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
2663 << AR_DPL_SHIFT;
2664 vmcs_write32(sf->ar_bytes, 0x93 | dpl);
2665 }
2666}
2667
2668static void enter_pmode(struct kvm_vcpu *vcpu)
2669{
2670 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002671 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002672
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002673 vmx->emulation_required = 1;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002674 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002675
Avi Kivity2fb92db2011-04-27 19:42:18 +03002676 vmx_segment_cache_clear(vmx);
2677
Avi Kivityd0ba64f2011-01-03 14:28:51 +02002678 vmcs_write16(GUEST_TR_SELECTOR, vmx->rmode.tr.selector);
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002679 vmcs_writel(GUEST_TR_BASE, vmx->rmode.tr.base);
2680 vmcs_write32(GUEST_TR_LIMIT, vmx->rmode.tr.limit);
2681 vmcs_write32(GUEST_TR_AR_BYTES, vmx->rmode.tr.ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002682
2683 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002684 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2685 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002686 vmcs_writel(GUEST_RFLAGS, flags);
2687
Rusty Russell66aee912007-07-17 23:34:16 +10002688 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2689 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002690
2691 update_exception_bitmap(vcpu);
2692
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002693 if (emulate_invalid_guest_state)
2694 return;
2695
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002696 fix_pmode_dataseg(VCPU_SREG_ES, &vmx->rmode.es);
2697 fix_pmode_dataseg(VCPU_SREG_DS, &vmx->rmode.ds);
2698 fix_pmode_dataseg(VCPU_SREG_GS, &vmx->rmode.gs);
2699 fix_pmode_dataseg(VCPU_SREG_FS, &vmx->rmode.fs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002700
Avi Kivity2fb92db2011-04-27 19:42:18 +03002701 vmx_segment_cache_clear(vmx);
2702
Avi Kivity6aa8b732006-12-10 02:21:36 -08002703 vmcs_write16(GUEST_SS_SELECTOR, 0);
2704 vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
2705
2706 vmcs_write16(GUEST_CS_SELECTOR,
2707 vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
2708 vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
2709}
2710
Mike Dayd77c26f2007-10-08 09:02:08 -04002711static gva_t rmode_tss_base(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002712{
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08002713 if (!kvm->arch.tss_addr) {
Marcelo Tosattibc6678a2009-12-23 14:35:21 -02002714 struct kvm_memslots *slots;
Xiao Guangrong28a37542011-11-24 19:04:35 +08002715 struct kvm_memory_slot *slot;
Marcelo Tosattibc6678a2009-12-23 14:35:21 -02002716 gfn_t base_gfn;
2717
Lai Jiangshan90d83dc2010-04-19 17:41:23 +08002718 slots = kvm_memslots(kvm);
Xiao Guangrong28a37542011-11-24 19:04:35 +08002719 slot = id_to_memslot(slots, 0);
2720 base_gfn = slot->base_gfn + slot->npages - 3;
2721
Izik Eiduscbc94022007-10-25 00:29:55 +02002722 return base_gfn << PAGE_SHIFT;
2723 }
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08002724 return kvm->arch.tss_addr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002725}
2726
2727static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
2728{
2729 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
2730
2731 save->selector = vmcs_read16(sf->selector);
2732 save->base = vmcs_readl(sf->base);
2733 save->limit = vmcs_read32(sf->limit);
2734 save->ar = vmcs_read32(sf->ar_bytes);
Jan Kiszka15b00f32007-11-19 10:21:45 +01002735 vmcs_write16(sf->selector, save->base >> 4);
Gleb Natapov444e8632010-12-27 17:25:04 +02002736 vmcs_write32(sf->base, save->base & 0xffff0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002737 vmcs_write32(sf->limit, 0xffff);
2738 vmcs_write32(sf->ar_bytes, 0xf3);
Gleb Natapov444e8632010-12-27 17:25:04 +02002739 if (save->base & 0xf)
2740 printk_once(KERN_WARNING "kvm: segment base is not paragraph"
2741 " aligned when entering protected mode (seg=%d)",
2742 seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002743}
2744
2745static void enter_rmode(struct kvm_vcpu *vcpu)
2746{
2747 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002748 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002749
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002750 if (enable_unrestricted_guest)
2751 return;
2752
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002753 vmx->emulation_required = 1;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002754 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002755
Gleb Natapov776e58e2011-03-13 12:34:27 +02002756 /*
2757 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
2758 * vcpu. Call it here with phys address pointing 16M below 4G.
2759 */
2760 if (!vcpu->kvm->arch.tss_addr) {
2761 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2762 "called before entering vcpu\n");
2763 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
2764 vmx_set_tss_addr(vcpu->kvm, 0xfeffd000);
2765 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
2766 }
2767
Avi Kivity2fb92db2011-04-27 19:42:18 +03002768 vmx_segment_cache_clear(vmx);
2769
Avi Kivityd0ba64f2011-01-03 14:28:51 +02002770 vmx->rmode.tr.selector = vmcs_read16(GUEST_TR_SELECTOR);
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002771 vmx->rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002772 vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
2773
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002774 vmx->rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002775 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
2776
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002777 vmx->rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002778 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2779
2780 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002781 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002782
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002783 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002784
2785 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002786 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002787 update_exception_bitmap(vcpu);
2788
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002789 if (emulate_invalid_guest_state)
2790 goto continue_rmode;
2791
Avi Kivity6aa8b732006-12-10 02:21:36 -08002792 vmcs_write16(GUEST_SS_SELECTOR, vmcs_readl(GUEST_SS_BASE) >> 4);
2793 vmcs_write32(GUEST_SS_LIMIT, 0xffff);
2794 vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
2795
2796 vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
Michael Riepeabacf8d2006-12-22 01:05:45 -08002797 vmcs_write32(GUEST_CS_LIMIT, 0xffff);
Avi Kivity8cb5b032007-03-20 18:40:40 +02002798 if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
2799 vmcs_writel(GUEST_CS_BASE, 0xf0000);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002800 vmcs_write16(GUEST_CS_SELECTOR, vmcs_readl(GUEST_CS_BASE) >> 4);
2801
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002802 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.es);
2803 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.ds);
2804 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.gs);
2805 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.fs);
Avi Kivity75880a02007-06-20 11:20:04 +03002806
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002807continue_rmode:
Eddie Dong8668a3c2007-10-10 14:26:45 +08002808 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002809}
2810
Amit Shah401d10d2009-02-20 22:53:37 +05302811static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
2812{
2813 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002814 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2815
2816 if (!msr)
2817 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302818
Avi Kivity44ea2b12009-09-06 15:55:37 +03002819 /*
2820 * Force kernel_gs_base reloading before EFER changes, as control
2821 * of this msr depends on is_long_mode().
2822 */
2823 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02002824 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302825 if (efer & EFER_LMA) {
2826 vmcs_write32(VM_ENTRY_CONTROLS,
2827 vmcs_read32(VM_ENTRY_CONTROLS) |
2828 VM_ENTRY_IA32E_MODE);
2829 msr->data = efer;
2830 } else {
2831 vmcs_write32(VM_ENTRY_CONTROLS,
2832 vmcs_read32(VM_ENTRY_CONTROLS) &
2833 ~VM_ENTRY_IA32E_MODE);
2834
2835 msr->data = efer & ~EFER_LME;
2836 }
2837 setup_msrs(vmx);
2838}
2839
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002840#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002841
2842static void enter_lmode(struct kvm_vcpu *vcpu)
2843{
2844 u32 guest_tr_ar;
2845
Avi Kivity2fb92db2011-04-27 19:42:18 +03002846 vmx_segment_cache_clear(to_vmx(vcpu));
2847
Avi Kivity6aa8b732006-12-10 02:21:36 -08002848 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
2849 if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002850 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2851 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002852 vmcs_write32(GUEST_TR_AR_BYTES,
2853 (guest_tr_ar & ~AR_TYPE_MASK)
2854 | AR_TYPE_BUSY_64_TSS);
2855 }
Avi Kivityda38f432010-07-06 11:30:49 +03002856 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002857}
2858
2859static void exit_lmode(struct kvm_vcpu *vcpu)
2860{
Avi Kivity6aa8b732006-12-10 02:21:36 -08002861 vmcs_write32(VM_ENTRY_CONTROLS,
2862 vmcs_read32(VM_ENTRY_CONTROLS)
Li, Xin B1e4e6e02007-08-01 21:49:10 +03002863 & ~VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002864 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002865}
2866
2867#endif
2868
Sheng Yang2384d2b2008-01-17 15:14:33 +08002869static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
2870{
Gui Jianfengb9d762f2010-06-07 10:32:29 +08002871 vpid_sync_context(to_vmx(vcpu));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08002872 if (enable_ept) {
2873 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
2874 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08002875 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08002876 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08002877}
2878
Avi Kivitye8467fd2009-12-29 18:43:06 +02002879static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
2880{
2881 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2882
2883 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
2884 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
2885}
2886
Avi Kivityaff48ba2010-12-05 18:56:11 +02002887static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
2888{
2889 if (enable_ept && is_paging(vcpu))
2890 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2891 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
2892}
2893
Anthony Liguori25c4c272007-04-27 09:29:21 +03002894static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08002895{
Avi Kivityfc78f512009-12-07 12:16:48 +02002896 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2897
2898 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
2899 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08002900}
2901
Sheng Yang14394422008-04-28 12:24:45 +08002902static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
2903{
Avi Kivity6de4f3ad2009-05-31 22:58:47 +03002904 if (!test_bit(VCPU_EXREG_PDPTR,
2905 (unsigned long *)&vcpu->arch.regs_dirty))
2906 return;
2907
Sheng Yang14394422008-04-28 12:24:45 +08002908 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Joerg Roedelff03a072010-09-10 17:30:57 +02002909 vmcs_write64(GUEST_PDPTR0, vcpu->arch.mmu.pdptrs[0]);
2910 vmcs_write64(GUEST_PDPTR1, vcpu->arch.mmu.pdptrs[1]);
2911 vmcs_write64(GUEST_PDPTR2, vcpu->arch.mmu.pdptrs[2]);
2912 vmcs_write64(GUEST_PDPTR3, vcpu->arch.mmu.pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002913 }
2914}
2915
Avi Kivity8f5d5492009-05-31 18:41:29 +03002916static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
2917{
2918 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Joerg Roedelff03a072010-09-10 17:30:57 +02002919 vcpu->arch.mmu.pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2920 vcpu->arch.mmu.pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2921 vcpu->arch.mmu.pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2922 vcpu->arch.mmu.pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002923 }
Avi Kivity6de4f3ad2009-05-31 22:58:47 +03002924
2925 __set_bit(VCPU_EXREG_PDPTR,
2926 (unsigned long *)&vcpu->arch.regs_avail);
2927 __set_bit(VCPU_EXREG_PDPTR,
2928 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002929}
2930
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002931static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08002932
2933static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
2934 unsigned long cr0,
2935 struct kvm_vcpu *vcpu)
2936{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03002937 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
2938 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08002939 if (!(cr0 & X86_CR0_PG)) {
2940 /* From paging/starting to nonpaging */
2941 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08002942 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08002943 (CPU_BASED_CR3_LOAD_EXITING |
2944 CPU_BASED_CR3_STORE_EXITING));
2945 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002946 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002947 } else if (!is_paging(vcpu)) {
2948 /* From nonpaging to paging */
2949 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08002950 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08002951 ~(CPU_BASED_CR3_LOAD_EXITING |
2952 CPU_BASED_CR3_STORE_EXITING));
2953 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002954 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002955 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08002956
2957 if (!(cr0 & X86_CR0_WP))
2958 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08002959}
2960
Avi Kivity6aa8b732006-12-10 02:21:36 -08002961static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
2962{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002963 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002964 unsigned long hw_cr0;
2965
2966 if (enable_unrestricted_guest)
2967 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST)
2968 | KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
2969 else
2970 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08002971
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002972 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002973 enter_pmode(vcpu);
2974
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002975 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002976 enter_rmode(vcpu);
2977
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002978#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02002979 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92f2007-07-17 23:19:08 +10002980 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002981 enter_lmode(vcpu);
Rusty Russell707d92f2007-07-17 23:19:08 +10002982 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002983 exit_lmode(vcpu);
2984 }
2985#endif
2986
Avi Kivity089d0342009-03-23 18:26:32 +02002987 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08002988 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
2989
Avi Kivity02daab22009-12-30 12:40:26 +02002990 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02002991 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02002992
Avi Kivity6aa8b732006-12-10 02:21:36 -08002993 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08002994 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002995 vcpu->arch.cr0 = cr0;
Avi Kivity69c73022011-03-07 15:26:44 +02002996 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002997}
2998
Sheng Yang14394422008-04-28 12:24:45 +08002999static u64 construct_eptp(unsigned long root_hpa)
3000{
3001 u64 eptp;
3002
3003 /* TODO write the value reading from MSR */
3004 eptp = VMX_EPT_DEFAULT_MT |
3005 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
3006 eptp |= (root_hpa & PAGE_MASK);
3007
3008 return eptp;
3009}
3010
Avi Kivity6aa8b732006-12-10 02:21:36 -08003011static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3012{
Sheng Yang14394422008-04-28 12:24:45 +08003013 unsigned long guest_cr3;
3014 u64 eptp;
3015
3016 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003017 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003018 eptp = construct_eptp(cr3);
3019 vmcs_write64(EPT_POINTER, eptp);
Avi Kivity9f8fe502010-12-05 17:30:00 +02003020 guest_cr3 = is_paging(vcpu) ? kvm_read_cr3(vcpu) :
Sheng Yangb927a3c2009-07-21 10:42:48 +08003021 vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02003022 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003023 }
3024
Sheng Yang2384d2b2008-01-17 15:14:33 +08003025 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003026 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003027}
3028
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003029static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003030{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003031 unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
Sheng Yang14394422008-04-28 12:24:45 +08003032 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
3033
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003034 if (cr4 & X86_CR4_VMXE) {
3035 /*
3036 * To use VMXON (and later other VMX instructions), a guest
3037 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3038 * So basically the check on whether to allow nested VMX
3039 * is here.
3040 */
3041 if (!nested_vmx_allowed(vcpu))
3042 return 1;
3043 } else if (to_vmx(vcpu)->nested.vmxon)
3044 return 1;
3045
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003046 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003047 if (enable_ept) {
3048 if (!is_paging(vcpu)) {
3049 hw_cr4 &= ~X86_CR4_PAE;
3050 hw_cr4 |= X86_CR4_PSE;
3051 } else if (!(cr4 & X86_CR4_PAE)) {
3052 hw_cr4 &= ~X86_CR4_PAE;
3053 }
3054 }
Sheng Yang14394422008-04-28 12:24:45 +08003055
3056 vmcs_writel(CR4_READ_SHADOW, cr4);
3057 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003058 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003059}
3060
Avi Kivity6aa8b732006-12-10 02:21:36 -08003061static void vmx_get_segment(struct kvm_vcpu *vcpu,
3062 struct kvm_segment *var, int seg)
3063{
Avi Kivitya9179492011-01-03 14:28:52 +02003064 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivitya9179492011-01-03 14:28:52 +02003065 struct kvm_save_segment *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003066 u32 ar;
3067
Avi Kivitya9179492011-01-03 14:28:52 +02003068 if (vmx->rmode.vm86_active
3069 && (seg == VCPU_SREG_TR || seg == VCPU_SREG_ES
3070 || seg == VCPU_SREG_DS || seg == VCPU_SREG_FS
3071 || seg == VCPU_SREG_GS)
3072 && !emulate_invalid_guest_state) {
3073 switch (seg) {
3074 case VCPU_SREG_TR: save = &vmx->rmode.tr; break;
3075 case VCPU_SREG_ES: save = &vmx->rmode.es; break;
3076 case VCPU_SREG_DS: save = &vmx->rmode.ds; break;
3077 case VCPU_SREG_FS: save = &vmx->rmode.fs; break;
3078 case VCPU_SREG_GS: save = &vmx->rmode.gs; break;
3079 default: BUG();
3080 }
3081 var->selector = save->selector;
3082 var->base = save->base;
3083 var->limit = save->limit;
3084 ar = save->ar;
3085 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003086 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivitya9179492011-01-03 14:28:52 +02003087 goto use_saved_rmode_seg;
3088 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003089 var->base = vmx_read_guest_seg_base(vmx, seg);
3090 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3091 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3092 ar = vmx_read_guest_seg_ar(vmx, seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003093use_saved_rmode_seg:
Avi Kivity9fd4a3b2009-01-04 23:43:42 +02003094 if ((ar & AR_UNUSABLE_MASK) && !emulate_invalid_guest_state)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003095 ar = 0;
3096 var->type = ar & 15;
3097 var->s = (ar >> 4) & 1;
3098 var->dpl = (ar >> 5) & 3;
3099 var->present = (ar >> 7) & 1;
3100 var->avl = (ar >> 12) & 1;
3101 var->l = (ar >> 13) & 1;
3102 var->db = (ar >> 14) & 1;
3103 var->g = (ar >> 15) & 1;
3104 var->unusable = (ar >> 16) & 1;
3105}
3106
Avi Kivitya9179492011-01-03 14:28:52 +02003107static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3108{
Avi Kivitya9179492011-01-03 14:28:52 +02003109 struct kvm_segment s;
3110
3111 if (to_vmx(vcpu)->rmode.vm86_active) {
3112 vmx_get_segment(vcpu, &s, seg);
3113 return s.base;
3114 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003115 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003116}
3117
Avi Kivity69c73022011-03-07 15:26:44 +02003118static int __vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003119{
Avi Kivity3eeb3282010-01-21 15:31:48 +02003120 if (!is_protmode(vcpu))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003121 return 0;
3122
Avi Kivityf4c63e52011-03-07 14:54:28 +02003123 if (!is_long_mode(vcpu)
3124 && (kvm_get_rflags(vcpu) & X86_EFLAGS_VM)) /* if virtual 8086 */
Izik Eidus2e4d2652008-03-24 19:38:34 +02003125 return 3;
3126
Avi Kivity2fb92db2011-04-27 19:42:18 +03003127 return vmx_read_guest_seg_selector(to_vmx(vcpu), VCPU_SREG_CS) & 3;
Izik Eidus2e4d2652008-03-24 19:38:34 +02003128}
3129
Avi Kivity69c73022011-03-07 15:26:44 +02003130static int vmx_get_cpl(struct kvm_vcpu *vcpu)
3131{
3132 if (!test_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail)) {
3133 __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
3134 to_vmx(vcpu)->cpl = __vmx_get_cpl(vcpu);
3135 }
3136 return to_vmx(vcpu)->cpl;
3137}
3138
3139
Avi Kivity653e3102007-05-07 10:55:37 +03003140static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003141{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003142 u32 ar;
3143
Avi Kivity653e3102007-05-07 10:55:37 +03003144 if (var->unusable)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003145 ar = 1 << 16;
3146 else {
3147 ar = var->type & 15;
3148 ar |= (var->s & 1) << 4;
3149 ar |= (var->dpl & 3) << 5;
3150 ar |= (var->present & 1) << 7;
3151 ar |= (var->avl & 1) << 12;
3152 ar |= (var->l & 1) << 13;
3153 ar |= (var->db & 1) << 14;
3154 ar |= (var->g & 1) << 15;
3155 }
Uri Lublinf7fbf1f2006-12-13 00:34:00 -08003156 if (ar == 0) /* a 0 value means unusable */
3157 ar = AR_UNUSABLE_MASK;
Avi Kivity653e3102007-05-07 10:55:37 +03003158
3159 return ar;
3160}
3161
3162static void vmx_set_segment(struct kvm_vcpu *vcpu,
3163 struct kvm_segment *var, int seg)
3164{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003165 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity653e3102007-05-07 10:55:37 +03003166 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
3167 u32 ar;
3168
Avi Kivity2fb92db2011-04-27 19:42:18 +03003169 vmx_segment_cache_clear(vmx);
3170
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003171 if (vmx->rmode.vm86_active && seg == VCPU_SREG_TR) {
Gleb Natapova8ba6c22011-02-21 12:07:58 +02003172 vmcs_write16(sf->selector, var->selector);
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003173 vmx->rmode.tr.selector = var->selector;
3174 vmx->rmode.tr.base = var->base;
3175 vmx->rmode.tr.limit = var->limit;
3176 vmx->rmode.tr.ar = vmx_segment_access_rights(var);
Avi Kivity653e3102007-05-07 10:55:37 +03003177 return;
3178 }
3179 vmcs_writel(sf->base, var->base);
3180 vmcs_write32(sf->limit, var->limit);
3181 vmcs_write16(sf->selector, var->selector);
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003182 if (vmx->rmode.vm86_active && var->s) {
Avi Kivity653e3102007-05-07 10:55:37 +03003183 /*
3184 * Hack real-mode segments into vm86 compatibility.
3185 */
3186 if (var->base == 0xffff0000 && var->selector == 0xf000)
3187 vmcs_writel(sf->base, 0xf0000);
3188 ar = 0xf3;
3189 } else
3190 ar = vmx_segment_access_rights(var);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003191
3192 /*
3193 * Fix the "Accessed" bit in AR field of segment registers for older
3194 * qemu binaries.
3195 * IA32 arch specifies that at the time of processor reset the
3196 * "Accessed" bit in the AR field of segment registers is 1. And qemu
3197 * is setting it to 0 in the usedland code. This causes invalid guest
3198 * state vmexit when "unrestricted guest" mode is turned on.
3199 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3200 * tree. Newer qemu binaries with that qemu fix would not need this
3201 * kvm hack.
3202 */
3203 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
3204 ar |= 0x1; /* Accessed */
3205
Avi Kivity6aa8b732006-12-10 02:21:36 -08003206 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003207 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003208}
3209
Avi Kivity6aa8b732006-12-10 02:21:36 -08003210static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3211{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003212 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003213
3214 *db = (ar >> 14) & 1;
3215 *l = (ar >> 13) & 1;
3216}
3217
Gleb Natapov89a27f42010-02-16 10:51:48 +02003218static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003219{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003220 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3221 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003222}
3223
Gleb Natapov89a27f42010-02-16 10:51:48 +02003224static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003225{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003226 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3227 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003228}
3229
Gleb Natapov89a27f42010-02-16 10:51:48 +02003230static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003231{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003232 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3233 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003234}
3235
Gleb Natapov89a27f42010-02-16 10:51:48 +02003236static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003237{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003238 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3239 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003240}
3241
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003242static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3243{
3244 struct kvm_segment var;
3245 u32 ar;
3246
3247 vmx_get_segment(vcpu, &var, seg);
3248 ar = vmx_segment_access_rights(&var);
3249
3250 if (var.base != (var.selector << 4))
3251 return false;
3252 if (var.limit != 0xffff)
3253 return false;
3254 if (ar != 0xf3)
3255 return false;
3256
3257 return true;
3258}
3259
3260static bool code_segment_valid(struct kvm_vcpu *vcpu)
3261{
3262 struct kvm_segment cs;
3263 unsigned int cs_rpl;
3264
3265 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3266 cs_rpl = cs.selector & SELECTOR_RPL_MASK;
3267
Avi Kivity1872a3f2009-01-04 23:26:52 +02003268 if (cs.unusable)
3269 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003270 if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
3271 return false;
3272 if (!cs.s)
3273 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003274 if (cs.type & AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003275 if (cs.dpl > cs_rpl)
3276 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003277 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003278 if (cs.dpl != cs_rpl)
3279 return false;
3280 }
3281 if (!cs.present)
3282 return false;
3283
3284 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3285 return true;
3286}
3287
3288static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3289{
3290 struct kvm_segment ss;
3291 unsigned int ss_rpl;
3292
3293 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3294 ss_rpl = ss.selector & SELECTOR_RPL_MASK;
3295
Avi Kivity1872a3f2009-01-04 23:26:52 +02003296 if (ss.unusable)
3297 return true;
3298 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003299 return false;
3300 if (!ss.s)
3301 return false;
3302 if (ss.dpl != ss_rpl) /* DPL != RPL */
3303 return false;
3304 if (!ss.present)
3305 return false;
3306
3307 return true;
3308}
3309
3310static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3311{
3312 struct kvm_segment var;
3313 unsigned int rpl;
3314
3315 vmx_get_segment(vcpu, &var, seg);
3316 rpl = var.selector & SELECTOR_RPL_MASK;
3317
Avi Kivity1872a3f2009-01-04 23:26:52 +02003318 if (var.unusable)
3319 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003320 if (!var.s)
3321 return false;
3322 if (!var.present)
3323 return false;
3324 if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
3325 if (var.dpl < rpl) /* DPL < RPL */
3326 return false;
3327 }
3328
3329 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3330 * rights flags
3331 */
3332 return true;
3333}
3334
3335static bool tr_valid(struct kvm_vcpu *vcpu)
3336{
3337 struct kvm_segment tr;
3338
3339 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3340
Avi Kivity1872a3f2009-01-04 23:26:52 +02003341 if (tr.unusable)
3342 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003343 if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3344 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003345 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003346 return false;
3347 if (!tr.present)
3348 return false;
3349
3350 return true;
3351}
3352
3353static bool ldtr_valid(struct kvm_vcpu *vcpu)
3354{
3355 struct kvm_segment ldtr;
3356
3357 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3358
Avi Kivity1872a3f2009-01-04 23:26:52 +02003359 if (ldtr.unusable)
3360 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003361 if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3362 return false;
3363 if (ldtr.type != 2)
3364 return false;
3365 if (!ldtr.present)
3366 return false;
3367
3368 return true;
3369}
3370
3371static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3372{
3373 struct kvm_segment cs, ss;
3374
3375 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3376 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3377
3378 return ((cs.selector & SELECTOR_RPL_MASK) ==
3379 (ss.selector & SELECTOR_RPL_MASK));
3380}
3381
3382/*
3383 * Check if guest state is valid. Returns true if valid, false if
3384 * not.
3385 * We assume that registers are always usable
3386 */
3387static bool guest_state_valid(struct kvm_vcpu *vcpu)
3388{
3389 /* real mode guest state checks */
Avi Kivity3eeb3282010-01-21 15:31:48 +02003390 if (!is_protmode(vcpu)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003391 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3392 return false;
3393 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3394 return false;
3395 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3396 return false;
3397 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3398 return false;
3399 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3400 return false;
3401 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3402 return false;
3403 } else {
3404 /* protected mode guest state checks */
3405 if (!cs_ss_rpl_check(vcpu))
3406 return false;
3407 if (!code_segment_valid(vcpu))
3408 return false;
3409 if (!stack_segment_valid(vcpu))
3410 return false;
3411 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3412 return false;
3413 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3414 return false;
3415 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3416 return false;
3417 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3418 return false;
3419 if (!tr_valid(vcpu))
3420 return false;
3421 if (!ldtr_valid(vcpu))
3422 return false;
3423 }
3424 /* TODO:
3425 * - Add checks on RIP
3426 * - Add checks on RFLAGS
3427 */
3428
3429 return true;
3430}
3431
Mike Dayd77c26f2007-10-08 09:02:08 -04003432static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003433{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003434 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003435 u16 data = 0;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003436 int r, idx, ret = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003437
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003438 idx = srcu_read_lock(&kvm->srcu);
3439 fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003440 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3441 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003442 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003443 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003444 r = kvm_write_guest_page(kvm, fn++, &data,
3445 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003446 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003447 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003448 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3449 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003450 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003451 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3452 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003453 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003454 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003455 r = kvm_write_guest_page(kvm, fn, &data,
3456 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3457 sizeof(u8));
Izik Eidus195aefd2007-10-01 22:14:18 +02003458 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003459 goto out;
3460
3461 ret = 1;
3462out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003463 srcu_read_unlock(&kvm->srcu, idx);
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003464 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003465}
3466
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003467static int init_rmode_identity_map(struct kvm *kvm)
3468{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003469 int i, idx, r, ret;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003470 pfn_t identity_map_pfn;
3471 u32 tmp;
3472
Avi Kivity089d0342009-03-23 18:26:32 +02003473 if (!enable_ept)
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003474 return 1;
3475 if (unlikely(!kvm->arch.ept_identity_pagetable)) {
3476 printk(KERN_ERR "EPT: identity-mapping pagetable "
3477 "haven't been allocated!\n");
3478 return 0;
3479 }
3480 if (likely(kvm->arch.ept_identity_pagetable_done))
3481 return 1;
3482 ret = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003483 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003484 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003485 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3486 if (r < 0)
3487 goto out;
3488 /* Set up identity-mapping pagetable for EPT in real mode */
3489 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3490 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3491 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3492 r = kvm_write_guest_page(kvm, identity_map_pfn,
3493 &tmp, i * sizeof(tmp), sizeof(tmp));
3494 if (r < 0)
3495 goto out;
3496 }
3497 kvm->arch.ept_identity_pagetable_done = true;
3498 ret = 1;
3499out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003500 srcu_read_unlock(&kvm->srcu, idx);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003501 return ret;
3502}
3503
Avi Kivity6aa8b732006-12-10 02:21:36 -08003504static void seg_setup(int seg)
3505{
3506 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003507 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003508
3509 vmcs_write16(sf->selector, 0);
3510 vmcs_writel(sf->base, 0);
3511 vmcs_write32(sf->limit, 0xffff);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003512 if (enable_unrestricted_guest) {
3513 ar = 0x93;
3514 if (seg == VCPU_SREG_CS)
3515 ar |= 0x08; /* code segment */
3516 } else
3517 ar = 0xf3;
3518
3519 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003520}
3521
Sheng Yangf78e0e22007-10-29 09:40:42 +08003522static int alloc_apic_access_page(struct kvm *kvm)
3523{
3524 struct kvm_userspace_memory_region kvm_userspace_mem;
3525 int r = 0;
3526
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003527 mutex_lock(&kvm->slots_lock);
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08003528 if (kvm->arch.apic_access_page)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003529 goto out;
3530 kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
3531 kvm_userspace_mem.flags = 0;
3532 kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
3533 kvm_userspace_mem.memory_size = PAGE_SIZE;
3534 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
3535 if (r)
3536 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003537
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08003538 kvm->arch.apic_access_page = gfn_to_page(kvm, 0xfee00);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003539out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003540 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003541 return r;
3542}
3543
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003544static int alloc_identity_pagetable(struct kvm *kvm)
3545{
3546 struct kvm_userspace_memory_region kvm_userspace_mem;
3547 int r = 0;
3548
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003549 mutex_lock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003550 if (kvm->arch.ept_identity_pagetable)
3551 goto out;
3552 kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
3553 kvm_userspace_mem.flags = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003554 kvm_userspace_mem.guest_phys_addr =
3555 kvm->arch.ept_identity_map_addr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003556 kvm_userspace_mem.memory_size = PAGE_SIZE;
3557 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
3558 if (r)
3559 goto out;
3560
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003561 kvm->arch.ept_identity_pagetable = gfn_to_page(kvm,
Sheng Yangb927a3c2009-07-21 10:42:48 +08003562 kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003563out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003564 mutex_unlock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003565 return r;
3566}
3567
Sheng Yang2384d2b2008-01-17 15:14:33 +08003568static void allocate_vpid(struct vcpu_vmx *vmx)
3569{
3570 int vpid;
3571
3572 vmx->vpid = 0;
Avi Kivity919818a2009-03-23 18:01:29 +02003573 if (!enable_vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003574 return;
3575 spin_lock(&vmx_vpid_lock);
3576 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
3577 if (vpid < VMX_NR_VPIDS) {
3578 vmx->vpid = vpid;
3579 __set_bit(vpid, vmx_vpid_bitmap);
3580 }
3581 spin_unlock(&vmx_vpid_lock);
3582}
3583
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003584static void free_vpid(struct vcpu_vmx *vmx)
3585{
3586 if (!enable_vpid)
3587 return;
3588 spin_lock(&vmx_vpid_lock);
3589 if (vmx->vpid != 0)
3590 __clear_bit(vmx->vpid, vmx_vpid_bitmap);
3591 spin_unlock(&vmx_vpid_lock);
3592}
3593
Avi Kivity58972972009-02-24 22:26:47 +02003594static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap, u32 msr)
Sheng Yang25c5f222008-03-28 13:18:56 +08003595{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003596 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003597
3598 if (!cpu_has_vmx_msr_bitmap())
3599 return;
3600
3601 /*
3602 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3603 * have the write-low and read-high bitmap offsets the wrong way round.
3604 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3605 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003606 if (msr <= 0x1fff) {
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003607 __clear_bit(msr, msr_bitmap + 0x000 / f); /* read-low */
3608 __clear_bit(msr, msr_bitmap + 0x800 / f); /* write-low */
Sheng Yang25c5f222008-03-28 13:18:56 +08003609 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3610 msr &= 0x1fff;
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003611 __clear_bit(msr, msr_bitmap + 0x400 / f); /* read-high */
3612 __clear_bit(msr, msr_bitmap + 0xc00 / f); /* write-high */
Sheng Yang25c5f222008-03-28 13:18:56 +08003613 }
Sheng Yang25c5f222008-03-28 13:18:56 +08003614}
3615
Avi Kivity58972972009-02-24 22:26:47 +02003616static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
3617{
3618 if (!longmode_only)
3619 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy, msr);
3620 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode, msr);
3621}
3622
Avi Kivity6aa8b732006-12-10 02:21:36 -08003623/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003624 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3625 * will not change in the lifetime of the guest.
3626 * Note that host-state that does change is set elsewhere. E.g., host-state
3627 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3628 */
3629static void vmx_set_constant_host_state(void)
3630{
3631 u32 low32, high32;
3632 unsigned long tmpl;
3633 struct desc_ptr dt;
3634
3635 vmcs_writel(HOST_CR0, read_cr0() | X86_CR0_TS); /* 22.2.3 */
3636 vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
3637 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
3638
3639 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
3640 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3641 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3642 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3643 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3644
3645 native_store_idt(&dt);
3646 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
3647
3648 asm("mov $.Lkvm_vmx_return, %0" : "=r"(tmpl));
3649 vmcs_writel(HOST_RIP, tmpl); /* 22.2.5 */
3650
3651 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3652 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3653 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3654 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3655
3656 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
3657 rdmsr(MSR_IA32_CR_PAT, low32, high32);
3658 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
3659 }
3660}
3661
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003662static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
3663{
3664 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
3665 if (enable_ept)
3666 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003667 if (is_guest_mode(&vmx->vcpu))
3668 vmx->vcpu.arch.cr4_guest_owned_bits &=
3669 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003670 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
3671}
3672
3673static u32 vmx_exec_control(struct vcpu_vmx *vmx)
3674{
3675 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
3676 if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
3677 exec_control &= ~CPU_BASED_TPR_SHADOW;
3678#ifdef CONFIG_X86_64
3679 exec_control |= CPU_BASED_CR8_STORE_EXITING |
3680 CPU_BASED_CR8_LOAD_EXITING;
3681#endif
3682 }
3683 if (!enable_ept)
3684 exec_control |= CPU_BASED_CR3_STORE_EXITING |
3685 CPU_BASED_CR3_LOAD_EXITING |
3686 CPU_BASED_INVLPG_EXITING;
3687 return exec_control;
3688}
3689
3690static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
3691{
3692 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
3693 if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
3694 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
3695 if (vmx->vpid == 0)
3696 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
3697 if (!enable_ept) {
3698 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
3699 enable_unrestricted_guest = 0;
3700 }
3701 if (!enable_unrestricted_guest)
3702 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
3703 if (!ple_gap)
3704 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
3705 return exec_control;
3706}
3707
Xiao Guangrongce88dec2011-07-12 03:33:44 +08003708static void ept_set_mmio_spte_mask(void)
3709{
3710 /*
3711 * EPT Misconfigurations can be generated if the value of bits 2:0
3712 * of an EPT paging-structure entry is 110b (write/execute).
3713 * Also, magic bits (0xffull << 49) is set to quickly identify mmio
3714 * spte.
3715 */
3716 kvm_mmu_set_mmio_spte_mask(0xffull << 49 | 0x6ull);
3717}
3718
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003719/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08003720 * Sets up the vmcs for emulated real mode.
3721 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10003722static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003723{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02003724#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003725 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02003726#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08003727 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003728
Avi Kivity6aa8b732006-12-10 02:21:36 -08003729 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003730 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
3731 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003732
Sheng Yang25c5f222008-03-28 13:18:56 +08003733 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02003734 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08003735
Avi Kivity6aa8b732006-12-10 02:21:36 -08003736 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
3737
Avi Kivity6aa8b732006-12-10 02:21:36 -08003738 /* Control */
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03003739 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
3740 vmcs_config.pin_based_exec_ctrl);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003741
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003742 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003743
Sheng Yang83ff3b92007-11-21 14:33:25 +08003744 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003745 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
3746 vmx_secondary_exec_control(vmx));
Sheng Yang83ff3b92007-11-21 14:33:25 +08003747 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08003748
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003749 if (ple_gap) {
3750 vmcs_write32(PLE_GAP, ple_gap);
3751 vmcs_write32(PLE_WINDOW, ple_window);
3752 }
3753
Xiao Guangrongc3707952011-07-12 03:28:04 +08003754 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
3755 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003756 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
3757
Avi Kivity9581d442010-10-19 16:46:55 +02003758 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
3759 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003760 vmx_set_constant_host_state();
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003761#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003762 rdmsrl(MSR_FS_BASE, a);
3763 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
3764 rdmsrl(MSR_GS_BASE, a);
3765 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
3766#else
3767 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
3768 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
3769#endif
3770
Eddie Dong2cc51562007-05-21 07:28:09 +03003771 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
3772 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03003773 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03003774 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03003775 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003776
Sheng Yang468d4722008-10-09 16:01:55 +08003777 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003778 u32 msr_low, msr_high;
3779 u64 host_pat;
Sheng Yang468d4722008-10-09 16:01:55 +08003780 rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
3781 host_pat = msr_low | ((u64) msr_high << 32);
3782 /* Write the default value follow host pat */
3783 vmcs_write64(GUEST_IA32_PAT, host_pat);
3784 /* Keep arch.pat sync with GUEST_IA32_PAT */
3785 vmx->vcpu.arch.pat = host_pat;
3786 }
3787
Avi Kivity6aa8b732006-12-10 02:21:36 -08003788 for (i = 0; i < NR_VMX_MSR; ++i) {
3789 u32 index = vmx_msr_index[i];
3790 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003791 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003792
3793 if (rdmsr_safe(index, &data_low, &data_high) < 0)
3794 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08003795 if (wrmsr_safe(index, data_low, data_high) < 0)
3796 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03003797 vmx->guest_msrs[j].index = i;
3798 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02003799 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003800 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003801 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003802
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03003803 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003804
3805 /* 22.2.1, 20.8.1 */
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03003806 vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
3807
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003808 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003809 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003810
Zachary Amsden99e3e302010-08-19 22:07:17 -10003811 kvm_write_tsc(&vmx->vcpu, 0);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003812
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003813 return 0;
3814}
3815
3816static int vmx_vcpu_reset(struct kvm_vcpu *vcpu)
3817{
3818 struct vcpu_vmx *vmx = to_vmx(vcpu);
3819 u64 msr;
Xiao Guangrong4b9d3a02010-06-08 10:15:51 +08003820 int ret;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003821
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003822 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP));
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003823
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003824 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003825
Jan Kiszka3b86cd92008-09-26 09:30:57 +02003826 vmx->soft_vnmi_blocked = 0;
3827
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003828 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Avi Kivity2d3ad1f2008-02-24 11:20:43 +02003829 kvm_set_cr8(&vmx->vcpu, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003830 msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
Gleb Natapovc5af89b2009-06-09 15:56:26 +03003831 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003832 msr |= MSR_IA32_APICBASE_BSP;
3833 kvm_set_apic_base(&vmx->vcpu, msr);
3834
Jan Kiszka10ab25c2010-05-25 16:01:50 +02003835 ret = fx_init(&vmx->vcpu);
3836 if (ret != 0)
3837 goto out;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003838
Avi Kivity2fb92db2011-04-27 19:42:18 +03003839 vmx_segment_cache_clear(vmx);
3840
Avi Kivity5706be02008-08-20 15:07:31 +03003841 seg_setup(VCPU_SREG_CS);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003842 /*
3843 * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
3844 * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
3845 */
Gleb Natapovc5af89b2009-06-09 15:56:26 +03003846 if (kvm_vcpu_is_bsp(&vmx->vcpu)) {
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003847 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
3848 vmcs_writel(GUEST_CS_BASE, 0x000f0000);
3849 } else {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003850 vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.arch.sipi_vector << 8);
3851 vmcs_writel(GUEST_CS_BASE, vmx->vcpu.arch.sipi_vector << 12);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003852 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003853
3854 seg_setup(VCPU_SREG_DS);
3855 seg_setup(VCPU_SREG_ES);
3856 seg_setup(VCPU_SREG_FS);
3857 seg_setup(VCPU_SREG_GS);
3858 seg_setup(VCPU_SREG_SS);
3859
3860 vmcs_write16(GUEST_TR_SELECTOR, 0);
3861 vmcs_writel(GUEST_TR_BASE, 0);
3862 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
3863 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3864
3865 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
3866 vmcs_writel(GUEST_LDTR_BASE, 0);
3867 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
3868 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
3869
3870 vmcs_write32(GUEST_SYSENTER_CS, 0);
3871 vmcs_writel(GUEST_SYSENTER_ESP, 0);
3872 vmcs_writel(GUEST_SYSENTER_EIP, 0);
3873
3874 vmcs_writel(GUEST_RFLAGS, 0x02);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03003875 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003876 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003877 else
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003878 kvm_rip_write(vcpu, 0);
3879 kvm_register_write(vcpu, VCPU_REGS_RSP, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003880
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003881 vmcs_writel(GUEST_DR7, 0x400);
3882
3883 vmcs_writel(GUEST_GDTR_BASE, 0);
3884 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
3885
3886 vmcs_writel(GUEST_IDTR_BASE, 0);
3887 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
3888
Anthony Liguori443381a2010-12-06 10:53:38 -06003889 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003890 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
3891 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
3892
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003893 /* Special registers */
3894 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
3895
3896 setup_msrs(vmx);
3897
Avi Kivity6aa8b732006-12-10 02:21:36 -08003898 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
3899
Sheng Yangf78e0e22007-10-29 09:40:42 +08003900 if (cpu_has_vmx_tpr_shadow()) {
3901 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
3902 if (vm_need_tpr_shadow(vmx->vcpu.kvm))
3903 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09003904 __pa(vmx->vcpu.arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08003905 vmcs_write32(TPR_THRESHOLD, 0);
3906 }
3907
3908 if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
3909 vmcs_write64(APIC_ACCESS_ADDR,
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08003910 page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003911
Sheng Yang2384d2b2008-01-17 15:14:33 +08003912 if (vmx->vpid != 0)
3913 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
3914
Eduardo Habkostfa400522009-10-24 02:49:58 -02003915 vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Marcelo Tosatti7a4f5ad2012-03-27 19:47:26 -03003916 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02003917 vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
Marcelo Tosatti7a4f5ad2012-03-27 19:47:26 -03003918 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
Rusty Russell8b9cf982007-07-30 16:31:43 +10003919 vmx_set_cr4(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10003920 vmx_set_efer(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10003921 vmx_fpu_activate(&vmx->vcpu);
3922 update_exception_bitmap(&vmx->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003923
Gui Jianfengb9d762f2010-06-07 10:32:29 +08003924 vpid_sync_context(vmx);
Sheng Yang2384d2b2008-01-17 15:14:33 +08003925
Marcelo Tosatti3200f402008-03-29 20:17:59 -03003926 ret = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003927
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003928 /* HACK: Don't enable emulation on guest boot/reset */
3929 vmx->emulation_required = 0;
3930
Avi Kivity6aa8b732006-12-10 02:21:36 -08003931out:
3932 return ret;
3933}
3934
Nadav Har'Elb6f12502011-05-25 23:13:06 +03003935/*
3936 * In nested virtualization, check if L1 asked to exit on external interrupts.
3937 * For most existing hypervisors, this will always return true.
3938 */
3939static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
3940{
3941 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
3942 PIN_BASED_EXT_INTR_MASK;
3943}
3944
Jan Kiszka3b86cd92008-09-26 09:30:57 +02003945static void enable_irq_window(struct kvm_vcpu *vcpu)
3946{
3947 u32 cpu_based_vm_exec_control;
Nadav Har'Eld6185f22011-09-22 13:52:56 +03003948 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu)) {
3949 /*
3950 * We get here if vmx_interrupt_allowed() said we can't
3951 * inject to L1 now because L2 must run. Ask L2 to exit
3952 * right after entry, so we can inject to L1 more promptly.
Nadav Har'Elb6f12502011-05-25 23:13:06 +03003953 */
Nadav Har'Eld6185f22011-09-22 13:52:56 +03003954 kvm_make_request(KVM_REQ_IMMEDIATE_EXIT, vcpu);
Nadav Har'Elb6f12502011-05-25 23:13:06 +03003955 return;
Nadav Har'Eld6185f22011-09-22 13:52:56 +03003956 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02003957
3958 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
3959 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
3960 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
3961}
3962
3963static void enable_nmi_window(struct kvm_vcpu *vcpu)
3964{
3965 u32 cpu_based_vm_exec_control;
3966
3967 if (!cpu_has_virtual_nmis()) {
3968 enable_irq_window(vcpu);
3969 return;
3970 }
3971
Avi Kivity30bd0c42010-11-01 23:20:48 +02003972 if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
3973 enable_irq_window(vcpu);
3974 return;
3975 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02003976 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
3977 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
3978 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
3979}
3980
Gleb Natapov66fd3f72009-05-11 13:35:50 +03003981static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03003982{
Avi Kivity9c8cba32007-11-22 11:42:59 +02003983 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03003984 uint32_t intr;
3985 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02003986
Marcelo Tosatti229456f2009-06-17 09:22:14 -03003987 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04003988
Avi Kivityfa89a812008-09-01 15:57:51 +03003989 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003990 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05003991 int inc_eip = 0;
3992 if (vcpu->arch.interrupt.soft)
3993 inc_eip = vcpu->arch.event_exit_inst_len;
3994 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02003995 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03003996 return;
3997 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03003998 intr = irq | INTR_INFO_VALID_MASK;
3999 if (vcpu->arch.interrupt.soft) {
4000 intr |= INTR_TYPE_SOFT_INTR;
4001 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4002 vmx->vcpu.arch.event_exit_inst_len);
4003 } else
4004 intr |= INTR_TYPE_EXT_INTR;
4005 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03004006}
4007
Sheng Yangf08864b2008-05-15 18:23:25 +08004008static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4009{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004010 struct vcpu_vmx *vmx = to_vmx(vcpu);
4011
Nadav Har'El0b6ac342011-05-25 23:13:36 +03004012 if (is_guest_mode(vcpu))
4013 return;
4014
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004015 if (!cpu_has_virtual_nmis()) {
4016 /*
4017 * Tracking the NMI-blocked state in software is built upon
4018 * finding the next open IRQ window. This, in turn, depends on
4019 * well-behaving guests: They have to keep IRQs disabled at
4020 * least as long as the NMI handler runs. Otherwise we may
4021 * cause NMI nesting, maybe breaking the guest. But as this is
4022 * highly unlikely, we can live with the residual risk.
4023 */
4024 vmx->soft_vnmi_blocked = 1;
4025 vmx->vnmi_blocked_time = 0;
4026 }
4027
Jan Kiszka487b3912008-09-26 09:30:56 +02004028 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02004029 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004030 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004031 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004032 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004033 return;
4034 }
Sheng Yangf08864b2008-05-15 18:23:25 +08004035 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4036 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08004037}
4038
Gleb Natapovc4282df2009-04-21 17:45:07 +03004039static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
Jan Kiszka33f089c2008-09-26 09:30:49 +02004040{
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004041 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
Gleb Natapovc4282df2009-04-21 17:45:07 +03004042 return 0;
Jan Kiszka33f089c2008-09-26 09:30:49 +02004043
Gleb Natapovc4282df2009-04-21 17:45:07 +03004044 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
Avi Kivity30bd0c42010-11-01 23:20:48 +02004045 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4046 | GUEST_INTR_STATE_NMI));
Jan Kiszka33f089c2008-09-26 09:30:49 +02004047}
4048
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004049static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
4050{
4051 if (!cpu_has_virtual_nmis())
4052 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02004053 if (to_vmx(vcpu)->nmi_known_unmasked)
4054 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03004055 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004056}
4057
4058static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
4059{
4060 struct vcpu_vmx *vmx = to_vmx(vcpu);
4061
4062 if (!cpu_has_virtual_nmis()) {
4063 if (vmx->soft_vnmi_blocked != masked) {
4064 vmx->soft_vnmi_blocked = masked;
4065 vmx->vnmi_blocked_time = 0;
4066 }
4067 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02004068 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004069 if (masked)
4070 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4071 GUEST_INTR_STATE_NMI);
4072 else
4073 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4074 GUEST_INTR_STATE_NMI);
4075 }
4076}
4077
Gleb Natapov78646122009-03-23 12:12:11 +02004078static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4079{
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004080 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu)) {
Nadav Har'El51cfe382011-09-22 13:53:26 +03004081 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4082 if (to_vmx(vcpu)->nested.nested_run_pending ||
4083 (vmcs12->idt_vectoring_info_field &
4084 VECTORING_INFO_VALID_MASK))
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004085 return 0;
4086 nested_vmx_vmexit(vcpu);
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004087 vmcs12->vm_exit_reason = EXIT_REASON_EXTERNAL_INTERRUPT;
4088 vmcs12->vm_exit_intr_info = 0;
4089 /* fall through to normal code, but now in L1, not L2 */
4090 }
4091
Gleb Natapovc4282df2009-04-21 17:45:07 +03004092 return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
4093 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4094 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004095}
4096
Izik Eiduscbc94022007-10-25 00:29:55 +02004097static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4098{
4099 int ret;
4100 struct kvm_userspace_memory_region tss_mem = {
Sheng Yang6fe63972008-10-16 17:30:58 +08004101 .slot = TSS_PRIVATE_MEMSLOT,
Izik Eiduscbc94022007-10-25 00:29:55 +02004102 .guest_phys_addr = addr,
4103 .memory_size = PAGE_SIZE * 3,
4104 .flags = 0,
4105 };
4106
4107 ret = kvm_set_memory_region(kvm, &tss_mem, 0);
4108 if (ret)
4109 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004110 kvm->arch.tss_addr = addr;
Gleb Natapov93ea5382011-02-21 12:07:59 +02004111 if (!init_rmode_tss(kvm))
4112 return -ENOMEM;
4113
Izik Eiduscbc94022007-10-25 00:29:55 +02004114 return 0;
4115}
4116
Avi Kivity6aa8b732006-12-10 02:21:36 -08004117static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4118 int vec, u32 err_code)
4119{
Nitin A Kambleb3f37702007-05-17 15:50:34 +03004120 /*
4121 * Instruction with address size override prefix opcode 0x67
4122 * Cause the #SS fault with 0 error code in VM86 mode.
4123 */
4124 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0)
Andre Przywara51d8b662010-12-21 11:12:02 +01004125 if (emulate_instruction(vcpu, 0) == EMULATE_DONE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004126 return 1;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004127 /*
4128 * Forward all other exceptions that are valid in real mode.
4129 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4130 * the required debugging infrastructure rework.
4131 */
4132 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004133 case DB_VECTOR:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004134 if (vcpu->guest_debug &
4135 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4136 return 0;
4137 kvm_queue_exception(vcpu, vec);
4138 return 1;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004139 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004140 /*
4141 * Update instruction length as we may reinject the exception
4142 * from user space while in guest debugging mode.
4143 */
4144 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4145 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004146 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
4147 return 0;
4148 /* fall through */
4149 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004150 case OF_VECTOR:
4151 case BR_VECTOR:
4152 case UD_VECTOR:
4153 case DF_VECTOR:
4154 case SS_VECTOR:
4155 case GP_VECTOR:
4156 case MF_VECTOR:
4157 kvm_queue_exception(vcpu, vec);
4158 return 1;
4159 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004160 return 0;
4161}
4162
Andi Kleena0861c02009-06-08 17:37:09 +08004163/*
4164 * Trigger machine check on the host. We assume all the MSRs are already set up
4165 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4166 * We pass a fake environment to the machine check handler because we want
4167 * the guest to be always treated like user space, no matter what context
4168 * it used internally.
4169 */
4170static void kvm_machine_check(void)
4171{
4172#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4173 struct pt_regs regs = {
4174 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4175 .flags = X86_EFLAGS_IF,
4176 };
4177
4178 do_machine_check(&regs, 0);
4179#endif
4180}
4181
Avi Kivity851ba692009-08-24 11:10:17 +03004182static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004183{
4184 /* already handled by vcpu_run */
4185 return 1;
4186}
4187
Avi Kivity851ba692009-08-24 11:10:17 +03004188static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004189{
Avi Kivity1155f762007-11-22 11:30:47 +02004190 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004191 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004192 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004193 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004194 u32 vect_info;
4195 enum emulation_result er;
4196
Avi Kivity1155f762007-11-22 11:30:47 +02004197 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004198 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004199
Andi Kleena0861c02009-06-08 17:37:09 +08004200 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03004201 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08004202
Avi Kivity6aa8b732006-12-10 02:21:36 -08004203 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
Avi Kivity65ac7262009-11-04 11:59:01 +02004204 !is_page_fault(intr_info)) {
4205 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4206 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
4207 vcpu->run->internal.ndata = 2;
4208 vcpu->run->internal.data[0] = vect_info;
4209 vcpu->run->internal.data[1] = intr_info;
4210 return 0;
4211 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004212
Jan Kiszkae4a41882008-09-26 09:30:46 +02004213 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02004214 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004215
4216 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03004217 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004218 return 1;
4219 }
4220
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004221 if (is_invalid_opcode(intr_info)) {
Andre Przywara51d8b662010-12-21 11:12:02 +01004222 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004223 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02004224 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004225 return 1;
4226 }
4227
Avi Kivity6aa8b732006-12-10 02:21:36 -08004228 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004229 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004230 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
4231 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08004232 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02004233 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004234 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004235 trace_kvm_page_fault(cr2, error_code);
4236
Gleb Natapov3298b752009-05-11 13:35:46 +03004237 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03004238 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01004239 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004240 }
4241
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004242 if (vmx->rmode.vm86_active &&
Avi Kivity6aa8b732006-12-10 02:21:36 -08004243 handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
Avi Kivity72d6e5a2007-06-05 16:15:51 +03004244 error_code)) {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004245 if (vcpu->arch.halt_request) {
4246 vcpu->arch.halt_request = 0;
Avi Kivity72d6e5a2007-06-05 16:15:51 +03004247 return kvm_emulate_halt(vcpu);
4248 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004249 return 1;
Avi Kivity72d6e5a2007-06-05 16:15:51 +03004250 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004251
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004252 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004253 switch (ex_no) {
4254 case DB_VECTOR:
4255 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4256 if (!(vcpu->guest_debug &
4257 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
4258 vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
4259 kvm_queue_exception(vcpu, DB_VECTOR);
4260 return 1;
4261 }
4262 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4263 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4264 /* fall through */
4265 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004266 /*
4267 * Update instruction length as we may reinject #BP from
4268 * user space while in guest debugging mode. Reading it for
4269 * #DB as well causes no harm, it is not used in that case.
4270 */
4271 vmx->vcpu.arch.event_exit_inst_len =
4272 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004273 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004274 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004275 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4276 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004277 break;
4278 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004279 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4280 kvm_run->ex.exception = ex_no;
4281 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004282 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004283 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004284 return 0;
4285}
4286
Avi Kivity851ba692009-08-24 11:10:17 +03004287static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004288{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004289 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004290 return 1;
4291}
4292
Avi Kivity851ba692009-08-24 11:10:17 +03004293static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004294{
Avi Kivity851ba692009-08-24 11:10:17 +03004295 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08004296 return 0;
4297}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004298
Avi Kivity851ba692009-08-24 11:10:17 +03004299static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004300{
He, Qingbfdaab02007-09-12 14:18:28 +08004301 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01004302 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004303 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004304
He, Qingbfdaab02007-09-12 14:18:28 +08004305 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004306 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004307 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004308
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004309 ++vcpu->stat.io_exits;
4310
4311 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01004312 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004313
4314 port = exit_qualification >> 16;
4315 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01004316 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004317
4318 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004319}
4320
Ingo Molnar102d8322007-02-19 14:37:47 +02004321static void
4322vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4323{
4324 /*
4325 * Patch in the VMCALL instruction:
4326 */
4327 hypercall[0] = 0x0f;
4328 hypercall[1] = 0x01;
4329 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004330}
4331
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004332/* called to set cr0 as approriate for a mov-to-cr0 exit. */
4333static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4334{
4335 if (to_vmx(vcpu)->nested.vmxon &&
4336 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
4337 return 1;
4338
4339 if (is_guest_mode(vcpu)) {
4340 /*
4341 * We get here when L2 changed cr0 in a way that did not change
4342 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
4343 * but did change L0 shadowed bits. This can currently happen
4344 * with the TS bit: L0 may want to leave TS on (for lazy fpu
4345 * loading) while pretending to allow the guest to change it.
4346 */
4347 if (kvm_set_cr0(vcpu, (val & vcpu->arch.cr0_guest_owned_bits) |
4348 (vcpu->arch.cr0 & ~vcpu->arch.cr0_guest_owned_bits)))
4349 return 1;
4350 vmcs_writel(CR0_READ_SHADOW, val);
4351 return 0;
4352 } else
4353 return kvm_set_cr0(vcpu, val);
4354}
4355
4356static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4357{
4358 if (is_guest_mode(vcpu)) {
4359 if (kvm_set_cr4(vcpu, (val & vcpu->arch.cr4_guest_owned_bits) |
4360 (vcpu->arch.cr4 & ~vcpu->arch.cr4_guest_owned_bits)))
4361 return 1;
4362 vmcs_writel(CR4_READ_SHADOW, val);
4363 return 0;
4364 } else
4365 return kvm_set_cr4(vcpu, val);
4366}
4367
4368/* called to set cr0 as approriate for clts instruction exit. */
4369static void handle_clts(struct kvm_vcpu *vcpu)
4370{
4371 if (is_guest_mode(vcpu)) {
4372 /*
4373 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
4374 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
4375 * just pretend it's off (also in arch.cr0 for fpu_activate).
4376 */
4377 vmcs_writel(CR0_READ_SHADOW,
4378 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
4379 vcpu->arch.cr0 &= ~X86_CR0_TS;
4380 } else
4381 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
4382}
4383
Avi Kivity851ba692009-08-24 11:10:17 +03004384static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004385{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004386 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004387 int cr;
4388 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004389 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004390
He, Qingbfdaab02007-09-12 14:18:28 +08004391 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004392 cr = exit_qualification & 15;
4393 reg = (exit_qualification >> 8) & 15;
4394 switch ((exit_qualification >> 4) & 3) {
4395 case 0: /* mov to cr */
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004396 val = kvm_register_read(vcpu, reg);
4397 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004398 switch (cr) {
4399 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004400 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004401 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004402 return 1;
4403 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03004404 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004405 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004406 return 1;
4407 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004408 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004409 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004410 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004411 case 8: {
4412 u8 cr8_prev = kvm_get_cr8(vcpu);
4413 u8 cr8 = kvm_register_read(vcpu, reg);
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004414 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004415 kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004416 if (irqchip_in_kernel(vcpu->kvm))
4417 return 1;
4418 if (cr8_prev <= cr8)
4419 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03004420 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004421 return 0;
4422 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004423 };
4424 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004425 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004426 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02004427 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03004428 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02004429 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03004430 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004431 case 1: /*mov from cr*/
4432 switch (cr) {
4433 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02004434 val = kvm_read_cr3(vcpu);
4435 kvm_register_write(vcpu, reg, val);
4436 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004437 skip_emulated_instruction(vcpu);
4438 return 1;
4439 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004440 val = kvm_get_cr8(vcpu);
4441 kvm_register_write(vcpu, reg, val);
4442 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004443 skip_emulated_instruction(vcpu);
4444 return 1;
4445 }
4446 break;
4447 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004448 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004449 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004450 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004451
4452 skip_emulated_instruction(vcpu);
4453 return 1;
4454 default:
4455 break;
4456 }
Avi Kivity851ba692009-08-24 11:10:17 +03004457 vcpu->run->exit_reason = 0;
Rusty Russellf0242472007-08-01 10:48:02 +10004458 pr_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004459 (int)(exit_qualification >> 4) & 3, cr);
4460 return 0;
4461}
4462
Avi Kivity851ba692009-08-24 11:10:17 +03004463static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004464{
He, Qingbfdaab02007-09-12 14:18:28 +08004465 unsigned long exit_qualification;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004466 int dr, reg;
4467
Jan Kiszkaf2483412010-01-20 18:20:20 +01004468 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03004469 if (!kvm_require_cpl(vcpu, 0))
4470 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004471 dr = vmcs_readl(GUEST_DR7);
4472 if (dr & DR7_GD) {
4473 /*
4474 * As the vm-exit takes precedence over the debug trap, we
4475 * need to emulate the latter, either for the host or the
4476 * guest debugging itself.
4477 */
4478 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03004479 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
4480 vcpu->run->debug.arch.dr7 = dr;
4481 vcpu->run->debug.arch.pc =
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004482 vmcs_readl(GUEST_CS_BASE) +
4483 vmcs_readl(GUEST_RIP);
Avi Kivity851ba692009-08-24 11:10:17 +03004484 vcpu->run->debug.arch.exception = DB_VECTOR;
4485 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004486 return 0;
4487 } else {
4488 vcpu->arch.dr7 &= ~DR7_GD;
4489 vcpu->arch.dr6 |= DR6_BD;
4490 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
4491 kvm_queue_exception(vcpu, DB_VECTOR);
4492 return 1;
4493 }
4494 }
4495
He, Qingbfdaab02007-09-12 14:18:28 +08004496 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004497 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
4498 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
4499 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03004500 unsigned long val;
4501 if (!kvm_get_dr(vcpu, dr, &val))
4502 kvm_register_write(vcpu, reg, val);
4503 } else
4504 kvm_set_dr(vcpu, dr, vcpu->arch.regs[reg]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004505 skip_emulated_instruction(vcpu);
4506 return 1;
4507}
4508
Gleb Natapov020df072010-04-13 10:05:23 +03004509static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
4510{
4511 vmcs_writel(GUEST_DR7, val);
4512}
4513
Avi Kivity851ba692009-08-24 11:10:17 +03004514static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004515{
Avi Kivity06465c52007-02-28 20:46:53 +02004516 kvm_emulate_cpuid(vcpu);
4517 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004518}
4519
Avi Kivity851ba692009-08-24 11:10:17 +03004520static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004521{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004522 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08004523 u64 data;
4524
4525 if (vmx_get_msr(vcpu, ecx, &data)) {
Avi Kivity59200272010-01-25 19:47:02 +02004526 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004527 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004528 return 1;
4529 }
4530
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004531 trace_kvm_msr_read(ecx, data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004532
Avi Kivity6aa8b732006-12-10 02:21:36 -08004533 /* FIXME: handling of bits 32:63 of rax, rdx */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004534 vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
4535 vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004536 skip_emulated_instruction(vcpu);
4537 return 1;
4538}
4539
Avi Kivity851ba692009-08-24 11:10:17 +03004540static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004541{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004542 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
4543 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
4544 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004545
4546 if (vmx_set_msr(vcpu, ecx, data) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02004547 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004548 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004549 return 1;
4550 }
4551
Avi Kivity59200272010-01-25 19:47:02 +02004552 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004553 skip_emulated_instruction(vcpu);
4554 return 1;
4555}
4556
Avi Kivity851ba692009-08-24 11:10:17 +03004557static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004558{
Avi Kivity3842d132010-07-27 12:30:24 +03004559 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004560 return 1;
4561}
4562
Avi Kivity851ba692009-08-24 11:10:17 +03004563static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004564{
Eddie Dong85f455f2007-07-06 12:20:49 +03004565 u32 cpu_based_vm_exec_control;
4566
4567 /* clear pending irq */
4568 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4569 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
4570 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004571
Avi Kivity3842d132010-07-27 12:30:24 +03004572 kvm_make_request(KVM_REQ_EVENT, vcpu);
4573
Jan Kiszkaa26bf122008-09-26 09:30:45 +02004574 ++vcpu->stat.irq_window_exits;
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004575
Dor Laorc1150d82007-01-05 16:36:24 -08004576 /*
4577 * If the user space waits to inject interrupts, exit as soon as
4578 * possible
4579 */
Gleb Natapov80618232009-04-21 17:44:56 +03004580 if (!irqchip_in_kernel(vcpu->kvm) &&
Avi Kivity851ba692009-08-24 11:10:17 +03004581 vcpu->run->request_interrupt_window &&
Gleb Natapov80618232009-04-21 17:44:56 +03004582 !kvm_cpu_has_interrupt(vcpu)) {
Avi Kivity851ba692009-08-24 11:10:17 +03004583 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
Dor Laorc1150d82007-01-05 16:36:24 -08004584 return 0;
4585 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004586 return 1;
4587}
4588
Avi Kivity851ba692009-08-24 11:10:17 +03004589static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004590{
4591 skip_emulated_instruction(vcpu);
Avi Kivityd3bef152007-06-05 15:53:05 +03004592 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004593}
4594
Avi Kivity851ba692009-08-24 11:10:17 +03004595static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02004596{
Dor Laor510043d2007-02-19 18:25:43 +02004597 skip_emulated_instruction(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004598 kvm_emulate_hypercall(vcpu);
4599 return 1;
Ingo Molnarc21415e2007-02-19 14:37:47 +02004600}
4601
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004602static int handle_invd(struct kvm_vcpu *vcpu)
4603{
Andre Przywara51d8b662010-12-21 11:12:02 +01004604 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004605}
4606
Avi Kivity851ba692009-08-24 11:10:17 +03004607static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03004608{
Sheng Yangf9c617f2009-03-25 10:08:52 +08004609 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004610
4611 kvm_mmu_invlpg(vcpu, exit_qualification);
4612 skip_emulated_instruction(vcpu);
4613 return 1;
4614}
4615
Avi Kivityfee84b02011-11-10 14:57:25 +02004616static int handle_rdpmc(struct kvm_vcpu *vcpu)
4617{
4618 int err;
4619
4620 err = kvm_rdpmc(vcpu);
4621 kvm_complete_insn_gp(vcpu, err);
4622
4623 return 1;
4624}
4625
Avi Kivity851ba692009-08-24 11:10:17 +03004626static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02004627{
4628 skip_emulated_instruction(vcpu);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08004629 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02004630 return 1;
4631}
4632
Dexuan Cui2acf9232010-06-10 11:27:12 +08004633static int handle_xsetbv(struct kvm_vcpu *vcpu)
4634{
4635 u64 new_bv = kvm_read_edx_eax(vcpu);
4636 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
4637
4638 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
4639 skip_emulated_instruction(vcpu);
4640 return 1;
4641}
4642
Avi Kivity851ba692009-08-24 11:10:17 +03004643static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004644{
Kevin Tian58fbbf262011-08-30 13:56:17 +03004645 if (likely(fasteoi)) {
4646 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4647 int access_type, offset;
4648
4649 access_type = exit_qualification & APIC_ACCESS_TYPE;
4650 offset = exit_qualification & APIC_ACCESS_OFFSET;
4651 /*
4652 * Sane guest uses MOV to write EOI, with written value
4653 * not cared. So make a short-circuit here by avoiding
4654 * heavy instruction emulation.
4655 */
4656 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
4657 (offset == APIC_EOI)) {
4658 kvm_lapic_set_eoi(vcpu);
4659 skip_emulated_instruction(vcpu);
4660 return 1;
4661 }
4662 }
Andre Przywara51d8b662010-12-21 11:12:02 +01004663 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004664}
4665
Avi Kivity851ba692009-08-24 11:10:17 +03004666static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02004667{
Jan Kiszka60637aa2008-09-26 09:30:47 +02004668 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02004669 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02004670 bool has_error_code = false;
4671 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02004672 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01004673 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004674
4675 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01004676 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004677 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02004678
4679 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4680
4681 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004682 if (reason == TASK_SWITCH_GATE && idt_v) {
4683 switch (type) {
4684 case INTR_TYPE_NMI_INTR:
4685 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02004686 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004687 break;
4688 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004689 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004690 kvm_clear_interrupt_queue(vcpu);
4691 break;
4692 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02004693 if (vmx->idt_vectoring_info &
4694 VECTORING_INFO_DELIVER_CODE_MASK) {
4695 has_error_code = true;
4696 error_code =
4697 vmcs_read32(IDT_VECTORING_ERROR_CODE);
4698 }
4699 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004700 case INTR_TYPE_SOFT_EXCEPTION:
4701 kvm_clear_exception_queue(vcpu);
4702 break;
4703 default:
4704 break;
4705 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02004706 }
Izik Eidus37817f22008-03-24 23:14:53 +02004707 tss_selector = exit_qualification;
4708
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004709 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
4710 type != INTR_TYPE_EXT_INTR &&
4711 type != INTR_TYPE_NMI_INTR))
4712 skip_emulated_instruction(vcpu);
4713
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01004714 if (kvm_task_switch(vcpu, tss_selector,
4715 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
4716 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03004717 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4718 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
4719 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004720 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03004721 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004722
4723 /* clear all local breakpoint enable flags */
4724 vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
4725
4726 /*
4727 * TODO: What about debug traps on tss switch?
4728 * Are we supposed to inject them and update dr6?
4729 */
4730
4731 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02004732}
4733
Avi Kivity851ba692009-08-24 11:10:17 +03004734static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08004735{
Sheng Yangf9c617f2009-03-25 10:08:52 +08004736 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08004737 gpa_t gpa;
Sheng Yang14394422008-04-28 12:24:45 +08004738 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08004739
Sheng Yangf9c617f2009-03-25 10:08:52 +08004740 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08004741
4742 if (exit_qualification & (1 << 6)) {
4743 printk(KERN_ERR "EPT: GPA exceeds GAW!\n");
Jan Kiszka7f582ab2009-07-22 23:53:01 +02004744 return -EINVAL;
Sheng Yang14394422008-04-28 12:24:45 +08004745 }
4746
4747 gla_validity = (exit_qualification >> 7) & 0x3;
4748 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
4749 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
4750 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
4751 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08004752 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08004753 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
4754 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03004755 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
4756 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03004757 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08004758 }
4759
4760 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004761 trace_kvm_page_fault(gpa, exit_qualification);
Andre Przywaradc25e892010-12-21 11:12:07 +01004762 return kvm_mmu_page_fault(vcpu, gpa, exit_qualification & 0x3, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08004763}
4764
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004765static u64 ept_rsvd_mask(u64 spte, int level)
4766{
4767 int i;
4768 u64 mask = 0;
4769
4770 for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
4771 mask |= (1ULL << i);
4772
4773 if (level > 2)
4774 /* bits 7:3 reserved */
4775 mask |= 0xf8;
4776 else if (level == 2) {
4777 if (spte & (1ULL << 7))
4778 /* 2MB ref, bits 20:12 reserved */
4779 mask |= 0x1ff000;
4780 else
4781 /* bits 6:3 reserved */
4782 mask |= 0x78;
4783 }
4784
4785 return mask;
4786}
4787
4788static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
4789 int level)
4790{
4791 printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
4792
4793 /* 010b (write-only) */
4794 WARN_ON((spte & 0x7) == 0x2);
4795
4796 /* 110b (write/execute) */
4797 WARN_ON((spte & 0x7) == 0x6);
4798
4799 /* 100b (execute-only) and value not supported by logical processor */
4800 if (!cpu_has_vmx_ept_execute_only())
4801 WARN_ON((spte & 0x7) == 0x4);
4802
4803 /* not 000b */
4804 if ((spte & 0x7)) {
4805 u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
4806
4807 if (rsvd_bits != 0) {
4808 printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
4809 __func__, rsvd_bits);
4810 WARN_ON(1);
4811 }
4812
4813 if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
4814 u64 ept_mem_type = (spte & 0x38) >> 3;
4815
4816 if (ept_mem_type == 2 || ept_mem_type == 3 ||
4817 ept_mem_type == 7) {
4818 printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
4819 __func__, ept_mem_type);
4820 WARN_ON(1);
4821 }
4822 }
4823 }
4824}
4825
Avi Kivity851ba692009-08-24 11:10:17 +03004826static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004827{
4828 u64 sptes[4];
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004829 int nr_sptes, i, ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004830 gpa_t gpa;
4831
4832 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
4833
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004834 ret = handle_mmio_page_fault_common(vcpu, gpa, true);
4835 if (likely(ret == 1))
4836 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
4837 EMULATE_DONE;
4838 if (unlikely(!ret))
4839 return 1;
4840
4841 /* It is the real ept misconfig */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004842 printk(KERN_ERR "EPT: Misconfiguration.\n");
4843 printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
4844
4845 nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
4846
4847 for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
4848 ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
4849
Avi Kivity851ba692009-08-24 11:10:17 +03004850 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
4851 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004852
4853 return 0;
4854}
4855
Avi Kivity851ba692009-08-24 11:10:17 +03004856static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08004857{
4858 u32 cpu_based_vm_exec_control;
4859
4860 /* clear pending NMI */
4861 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4862 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
4863 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4864 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03004865 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004866
4867 return 1;
4868}
4869
Mohammed Gamal80ced182009-09-01 12:48:18 +02004870static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03004871{
Avi Kivity8b3079a2009-01-05 12:10:54 +02004872 struct vcpu_vmx *vmx = to_vmx(vcpu);
4873 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02004874 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02004875 u32 cpu_exec_ctrl;
4876 bool intr_window_requested;
4877
4878 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4879 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03004880
4881 while (!guest_state_valid(vcpu)) {
Avi Kivity49e9d552010-09-19 14:34:08 +02004882 if (intr_window_requested
4883 && (kvm_get_rflags(&vmx->vcpu) & X86_EFLAGS_IF))
4884 return handle_interrupt_window(&vmx->vcpu);
4885
Andre Przywara51d8b662010-12-21 11:12:02 +01004886 err = emulate_instruction(vcpu, 0);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03004887
Mohammed Gamal80ced182009-09-01 12:48:18 +02004888 if (err == EMULATE_DO_MMIO) {
4889 ret = 0;
4890 goto out;
4891 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01004892
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03004893 if (err != EMULATE_DONE)
4894 return 0;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03004895
4896 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02004897 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03004898 if (need_resched())
4899 schedule();
4900 }
4901
Mohammed Gamal80ced182009-09-01 12:48:18 +02004902 vmx->emulation_required = 0;
4903out:
4904 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03004905}
4906
Avi Kivity6aa8b732006-12-10 02:21:36 -08004907/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004908 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
4909 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
4910 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03004911static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004912{
4913 skip_emulated_instruction(vcpu);
4914 kvm_vcpu_on_spin(vcpu);
4915
4916 return 1;
4917}
4918
Sheng Yang59708672009-12-15 13:29:54 +08004919static int handle_invalid_op(struct kvm_vcpu *vcpu)
4920{
4921 kvm_queue_exception(vcpu, UD_VECTOR);
4922 return 1;
4923}
4924
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004925/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03004926 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
4927 * We could reuse a single VMCS for all the L2 guests, but we also want the
4928 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
4929 * allows keeping them loaded on the processor, and in the future will allow
4930 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
4931 * every entry if they never change.
4932 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
4933 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
4934 *
4935 * The following functions allocate and free a vmcs02 in this pool.
4936 */
4937
4938/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
4939static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
4940{
4941 struct vmcs02_list *item;
4942 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
4943 if (item->vmptr == vmx->nested.current_vmptr) {
4944 list_move(&item->list, &vmx->nested.vmcs02_pool);
4945 return &item->vmcs02;
4946 }
4947
4948 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
4949 /* Recycle the least recently used VMCS. */
4950 item = list_entry(vmx->nested.vmcs02_pool.prev,
4951 struct vmcs02_list, list);
4952 item->vmptr = vmx->nested.current_vmptr;
4953 list_move(&item->list, &vmx->nested.vmcs02_pool);
4954 return &item->vmcs02;
4955 }
4956
4957 /* Create a new VMCS */
4958 item = (struct vmcs02_list *)
4959 kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
4960 if (!item)
4961 return NULL;
4962 item->vmcs02.vmcs = alloc_vmcs();
4963 if (!item->vmcs02.vmcs) {
4964 kfree(item);
4965 return NULL;
4966 }
4967 loaded_vmcs_init(&item->vmcs02);
4968 item->vmptr = vmx->nested.current_vmptr;
4969 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
4970 vmx->nested.vmcs02_num++;
4971 return &item->vmcs02;
4972}
4973
4974/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
4975static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
4976{
4977 struct vmcs02_list *item;
4978 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
4979 if (item->vmptr == vmptr) {
4980 free_loaded_vmcs(&item->vmcs02);
4981 list_del(&item->list);
4982 kfree(item);
4983 vmx->nested.vmcs02_num--;
4984 return;
4985 }
4986}
4987
4988/*
4989 * Free all VMCSs saved for this vcpu, except the one pointed by
4990 * vmx->loaded_vmcs. These include the VMCSs in vmcs02_pool (except the one
4991 * currently used, if running L2), and vmcs01 when running L2.
4992 */
4993static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
4994{
4995 struct vmcs02_list *item, *n;
4996 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
4997 if (vmx->loaded_vmcs != &item->vmcs02)
4998 free_loaded_vmcs(&item->vmcs02);
4999 list_del(&item->list);
5000 kfree(item);
5001 }
5002 vmx->nested.vmcs02_num = 0;
5003
5004 if (vmx->loaded_vmcs != &vmx->vmcs01)
5005 free_loaded_vmcs(&vmx->vmcs01);
5006}
5007
5008/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005009 * Emulate the VMXON instruction.
5010 * Currently, we just remember that VMX is active, and do not save or even
5011 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
5012 * do not currently need to store anything in that guest-allocated memory
5013 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
5014 * argument is different from the VMXON pointer (which the spec says they do).
5015 */
5016static int handle_vmon(struct kvm_vcpu *vcpu)
5017{
5018 struct kvm_segment cs;
5019 struct vcpu_vmx *vmx = to_vmx(vcpu);
5020
5021 /* The Intel VMX Instruction Reference lists a bunch of bits that
5022 * are prerequisite to running VMXON, most notably cr4.VMXE must be
5023 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
5024 * Otherwise, we should fail with #UD. We test these now:
5025 */
5026 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
5027 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
5028 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
5029 kvm_queue_exception(vcpu, UD_VECTOR);
5030 return 1;
5031 }
5032
5033 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5034 if (is_long_mode(vcpu) && !cs.l) {
5035 kvm_queue_exception(vcpu, UD_VECTOR);
5036 return 1;
5037 }
5038
5039 if (vmx_get_cpl(vcpu)) {
5040 kvm_inject_gp(vcpu, 0);
5041 return 1;
5042 }
5043
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005044 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
5045 vmx->nested.vmcs02_num = 0;
5046
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005047 vmx->nested.vmxon = true;
5048
5049 skip_emulated_instruction(vcpu);
5050 return 1;
5051}
5052
5053/*
5054 * Intel's VMX Instruction Reference specifies a common set of prerequisites
5055 * for running VMX instructions (except VMXON, whose prerequisites are
5056 * slightly different). It also specifies what exception to inject otherwise.
5057 */
5058static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
5059{
5060 struct kvm_segment cs;
5061 struct vcpu_vmx *vmx = to_vmx(vcpu);
5062
5063 if (!vmx->nested.vmxon) {
5064 kvm_queue_exception(vcpu, UD_VECTOR);
5065 return 0;
5066 }
5067
5068 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5069 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
5070 (is_long_mode(vcpu) && !cs.l)) {
5071 kvm_queue_exception(vcpu, UD_VECTOR);
5072 return 0;
5073 }
5074
5075 if (vmx_get_cpl(vcpu)) {
5076 kvm_inject_gp(vcpu, 0);
5077 return 0;
5078 }
5079
5080 return 1;
5081}
5082
5083/*
5084 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
5085 * just stops using VMX.
5086 */
5087static void free_nested(struct vcpu_vmx *vmx)
5088{
5089 if (!vmx->nested.vmxon)
5090 return;
5091 vmx->nested.vmxon = false;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03005092 if (vmx->nested.current_vmptr != -1ull) {
5093 kunmap(vmx->nested.current_vmcs12_page);
5094 nested_release_page(vmx->nested.current_vmcs12_page);
5095 vmx->nested.current_vmptr = -1ull;
5096 vmx->nested.current_vmcs12 = NULL;
5097 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005098 /* Unpin physical memory we referred to in current vmcs02 */
5099 if (vmx->nested.apic_access_page) {
5100 nested_release_page(vmx->nested.apic_access_page);
5101 vmx->nested.apic_access_page = 0;
5102 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005103
5104 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005105}
5106
5107/* Emulate the VMXOFF instruction */
5108static int handle_vmoff(struct kvm_vcpu *vcpu)
5109{
5110 if (!nested_vmx_check_permission(vcpu))
5111 return 1;
5112 free_nested(to_vmx(vcpu));
5113 skip_emulated_instruction(vcpu);
5114 return 1;
5115}
5116
5117/*
Nadav Har'El064aea72011-05-25 23:04:56 +03005118 * Decode the memory-address operand of a vmx instruction, as recorded on an
5119 * exit caused by such an instruction (run by a guest hypervisor).
5120 * On success, returns 0. When the operand is invalid, returns 1 and throws
5121 * #UD or #GP.
5122 */
5123static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
5124 unsigned long exit_qualification,
5125 u32 vmx_instruction_info, gva_t *ret)
5126{
5127 /*
5128 * According to Vol. 3B, "Information for VM Exits Due to Instruction
5129 * Execution", on an exit, vmx_instruction_info holds most of the
5130 * addressing components of the operand. Only the displacement part
5131 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
5132 * For how an actual address is calculated from all these components,
5133 * refer to Vol. 1, "Operand Addressing".
5134 */
5135 int scaling = vmx_instruction_info & 3;
5136 int addr_size = (vmx_instruction_info >> 7) & 7;
5137 bool is_reg = vmx_instruction_info & (1u << 10);
5138 int seg_reg = (vmx_instruction_info >> 15) & 7;
5139 int index_reg = (vmx_instruction_info >> 18) & 0xf;
5140 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
5141 int base_reg = (vmx_instruction_info >> 23) & 0xf;
5142 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
5143
5144 if (is_reg) {
5145 kvm_queue_exception(vcpu, UD_VECTOR);
5146 return 1;
5147 }
5148
5149 /* Addr = segment_base + offset */
5150 /* offset = base + [index * scale] + displacement */
5151 *ret = vmx_get_segment_base(vcpu, seg_reg);
5152 if (base_is_valid)
5153 *ret += kvm_register_read(vcpu, base_reg);
5154 if (index_is_valid)
5155 *ret += kvm_register_read(vcpu, index_reg)<<scaling;
5156 *ret += exit_qualification; /* holds the displacement */
5157
5158 if (addr_size == 1) /* 32 bit */
5159 *ret &= 0xffffffff;
5160
5161 /*
5162 * TODO: throw #GP (and return 1) in various cases that the VM*
5163 * instructions require it - e.g., offset beyond segment limit,
5164 * unusable or unreadable/unwritable segment, non-canonical 64-bit
5165 * address, and so on. Currently these are not checked.
5166 */
5167 return 0;
5168}
5169
5170/*
Nadav Har'El0140cae2011-05-25 23:06:28 +03005171 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
5172 * set the success or error code of an emulated VMX instruction, as specified
5173 * by Vol 2B, VMX Instruction Reference, "Conventions".
5174 */
5175static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
5176{
5177 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
5178 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5179 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
5180}
5181
5182static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
5183{
5184 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5185 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
5186 X86_EFLAGS_SF | X86_EFLAGS_OF))
5187 | X86_EFLAGS_CF);
5188}
5189
5190static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
5191 u32 vm_instruction_error)
5192{
5193 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
5194 /*
5195 * failValid writes the error number to the current VMCS, which
5196 * can't be done there isn't a current VMCS.
5197 */
5198 nested_vmx_failInvalid(vcpu);
5199 return;
5200 }
5201 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5202 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5203 X86_EFLAGS_SF | X86_EFLAGS_OF))
5204 | X86_EFLAGS_ZF);
5205 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
5206}
5207
Nadav Har'El27d6c862011-05-25 23:06:59 +03005208/* Emulate the VMCLEAR instruction */
5209static int handle_vmclear(struct kvm_vcpu *vcpu)
5210{
5211 struct vcpu_vmx *vmx = to_vmx(vcpu);
5212 gva_t gva;
5213 gpa_t vmptr;
5214 struct vmcs12 *vmcs12;
5215 struct page *page;
5216 struct x86_exception e;
5217
5218 if (!nested_vmx_check_permission(vcpu))
5219 return 1;
5220
5221 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5222 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
5223 return 1;
5224
5225 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
5226 sizeof(vmptr), &e)) {
5227 kvm_inject_page_fault(vcpu, &e);
5228 return 1;
5229 }
5230
5231 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
5232 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
5233 skip_emulated_instruction(vcpu);
5234 return 1;
5235 }
5236
5237 if (vmptr == vmx->nested.current_vmptr) {
5238 kunmap(vmx->nested.current_vmcs12_page);
5239 nested_release_page(vmx->nested.current_vmcs12_page);
5240 vmx->nested.current_vmptr = -1ull;
5241 vmx->nested.current_vmcs12 = NULL;
5242 }
5243
5244 page = nested_get_page(vcpu, vmptr);
5245 if (page == NULL) {
5246 /*
5247 * For accurate processor emulation, VMCLEAR beyond available
5248 * physical memory should do nothing at all. However, it is
5249 * possible that a nested vmx bug, not a guest hypervisor bug,
5250 * resulted in this case, so let's shut down before doing any
5251 * more damage:
5252 */
5253 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
5254 return 1;
5255 }
5256 vmcs12 = kmap(page);
5257 vmcs12->launch_state = 0;
5258 kunmap(page);
5259 nested_release_page(page);
5260
5261 nested_free_vmcs02(vmx, vmptr);
5262
5263 skip_emulated_instruction(vcpu);
5264 nested_vmx_succeed(vcpu);
5265 return 1;
5266}
5267
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005268static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
5269
5270/* Emulate the VMLAUNCH instruction */
5271static int handle_vmlaunch(struct kvm_vcpu *vcpu)
5272{
5273 return nested_vmx_run(vcpu, true);
5274}
5275
5276/* Emulate the VMRESUME instruction */
5277static int handle_vmresume(struct kvm_vcpu *vcpu)
5278{
5279
5280 return nested_vmx_run(vcpu, false);
5281}
5282
Nadav Har'El49f705c2011-05-25 23:08:30 +03005283enum vmcs_field_type {
5284 VMCS_FIELD_TYPE_U16 = 0,
5285 VMCS_FIELD_TYPE_U64 = 1,
5286 VMCS_FIELD_TYPE_U32 = 2,
5287 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
5288};
5289
5290static inline int vmcs_field_type(unsigned long field)
5291{
5292 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
5293 return VMCS_FIELD_TYPE_U32;
5294 return (field >> 13) & 0x3 ;
5295}
5296
5297static inline int vmcs_field_readonly(unsigned long field)
5298{
5299 return (((field >> 10) & 0x3) == 1);
5300}
5301
5302/*
5303 * Read a vmcs12 field. Since these can have varying lengths and we return
5304 * one type, we chose the biggest type (u64) and zero-extend the return value
5305 * to that size. Note that the caller, handle_vmread, might need to use only
5306 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
5307 * 64-bit fields are to be returned).
5308 */
5309static inline bool vmcs12_read_any(struct kvm_vcpu *vcpu,
5310 unsigned long field, u64 *ret)
5311{
5312 short offset = vmcs_field_to_offset(field);
5313 char *p;
5314
5315 if (offset < 0)
5316 return 0;
5317
5318 p = ((char *)(get_vmcs12(vcpu))) + offset;
5319
5320 switch (vmcs_field_type(field)) {
5321 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
5322 *ret = *((natural_width *)p);
5323 return 1;
5324 case VMCS_FIELD_TYPE_U16:
5325 *ret = *((u16 *)p);
5326 return 1;
5327 case VMCS_FIELD_TYPE_U32:
5328 *ret = *((u32 *)p);
5329 return 1;
5330 case VMCS_FIELD_TYPE_U64:
5331 *ret = *((u64 *)p);
5332 return 1;
5333 default:
5334 return 0; /* can never happen. */
5335 }
5336}
5337
5338/*
5339 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
5340 * used before) all generate the same failure when it is missing.
5341 */
5342static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
5343{
5344 struct vcpu_vmx *vmx = to_vmx(vcpu);
5345 if (vmx->nested.current_vmptr == -1ull) {
5346 nested_vmx_failInvalid(vcpu);
5347 skip_emulated_instruction(vcpu);
5348 return 0;
5349 }
5350 return 1;
5351}
5352
5353static int handle_vmread(struct kvm_vcpu *vcpu)
5354{
5355 unsigned long field;
5356 u64 field_value;
5357 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5358 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5359 gva_t gva = 0;
5360
5361 if (!nested_vmx_check_permission(vcpu) ||
5362 !nested_vmx_check_vmcs12(vcpu))
5363 return 1;
5364
5365 /* Decode instruction info and find the field to read */
5366 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
5367 /* Read the field, zero-extended to a u64 field_value */
5368 if (!vmcs12_read_any(vcpu, field, &field_value)) {
5369 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5370 skip_emulated_instruction(vcpu);
5371 return 1;
5372 }
5373 /*
5374 * Now copy part of this value to register or memory, as requested.
5375 * Note that the number of bits actually copied is 32 or 64 depending
5376 * on the guest's mode (32 or 64 bit), not on the given field's length.
5377 */
5378 if (vmx_instruction_info & (1u << 10)) {
5379 kvm_register_write(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
5380 field_value);
5381 } else {
5382 if (get_vmx_mem_address(vcpu, exit_qualification,
5383 vmx_instruction_info, &gva))
5384 return 1;
5385 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
5386 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
5387 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
5388 }
5389
5390 nested_vmx_succeed(vcpu);
5391 skip_emulated_instruction(vcpu);
5392 return 1;
5393}
5394
5395
5396static int handle_vmwrite(struct kvm_vcpu *vcpu)
5397{
5398 unsigned long field;
5399 gva_t gva;
5400 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5401 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5402 char *p;
5403 short offset;
5404 /* The value to write might be 32 or 64 bits, depending on L1's long
5405 * mode, and eventually we need to write that into a field of several
5406 * possible lengths. The code below first zero-extends the value to 64
5407 * bit (field_value), and then copies only the approriate number of
5408 * bits into the vmcs12 field.
5409 */
5410 u64 field_value = 0;
5411 struct x86_exception e;
5412
5413 if (!nested_vmx_check_permission(vcpu) ||
5414 !nested_vmx_check_vmcs12(vcpu))
5415 return 1;
5416
5417 if (vmx_instruction_info & (1u << 10))
5418 field_value = kvm_register_read(vcpu,
5419 (((vmx_instruction_info) >> 3) & 0xf));
5420 else {
5421 if (get_vmx_mem_address(vcpu, exit_qualification,
5422 vmx_instruction_info, &gva))
5423 return 1;
5424 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
5425 &field_value, (is_long_mode(vcpu) ? 8 : 4), &e)) {
5426 kvm_inject_page_fault(vcpu, &e);
5427 return 1;
5428 }
5429 }
5430
5431
5432 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
5433 if (vmcs_field_readonly(field)) {
5434 nested_vmx_failValid(vcpu,
5435 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
5436 skip_emulated_instruction(vcpu);
5437 return 1;
5438 }
5439
5440 offset = vmcs_field_to_offset(field);
5441 if (offset < 0) {
5442 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5443 skip_emulated_instruction(vcpu);
5444 return 1;
5445 }
5446 p = ((char *) get_vmcs12(vcpu)) + offset;
5447
5448 switch (vmcs_field_type(field)) {
5449 case VMCS_FIELD_TYPE_U16:
5450 *(u16 *)p = field_value;
5451 break;
5452 case VMCS_FIELD_TYPE_U32:
5453 *(u32 *)p = field_value;
5454 break;
5455 case VMCS_FIELD_TYPE_U64:
5456 *(u64 *)p = field_value;
5457 break;
5458 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
5459 *(natural_width *)p = field_value;
5460 break;
5461 default:
5462 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5463 skip_emulated_instruction(vcpu);
5464 return 1;
5465 }
5466
5467 nested_vmx_succeed(vcpu);
5468 skip_emulated_instruction(vcpu);
5469 return 1;
5470}
5471
Nadav Har'El63846662011-05-25 23:07:29 +03005472/* Emulate the VMPTRLD instruction */
5473static int handle_vmptrld(struct kvm_vcpu *vcpu)
5474{
5475 struct vcpu_vmx *vmx = to_vmx(vcpu);
5476 gva_t gva;
5477 gpa_t vmptr;
5478 struct x86_exception e;
5479
5480 if (!nested_vmx_check_permission(vcpu))
5481 return 1;
5482
5483 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5484 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
5485 return 1;
5486
5487 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
5488 sizeof(vmptr), &e)) {
5489 kvm_inject_page_fault(vcpu, &e);
5490 return 1;
5491 }
5492
5493 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
5494 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
5495 skip_emulated_instruction(vcpu);
5496 return 1;
5497 }
5498
5499 if (vmx->nested.current_vmptr != vmptr) {
5500 struct vmcs12 *new_vmcs12;
5501 struct page *page;
5502 page = nested_get_page(vcpu, vmptr);
5503 if (page == NULL) {
5504 nested_vmx_failInvalid(vcpu);
5505 skip_emulated_instruction(vcpu);
5506 return 1;
5507 }
5508 new_vmcs12 = kmap(page);
5509 if (new_vmcs12->revision_id != VMCS12_REVISION) {
5510 kunmap(page);
5511 nested_release_page_clean(page);
5512 nested_vmx_failValid(vcpu,
5513 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
5514 skip_emulated_instruction(vcpu);
5515 return 1;
5516 }
5517 if (vmx->nested.current_vmptr != -1ull) {
5518 kunmap(vmx->nested.current_vmcs12_page);
5519 nested_release_page(vmx->nested.current_vmcs12_page);
5520 }
5521
5522 vmx->nested.current_vmptr = vmptr;
5523 vmx->nested.current_vmcs12 = new_vmcs12;
5524 vmx->nested.current_vmcs12_page = page;
5525 }
5526
5527 nested_vmx_succeed(vcpu);
5528 skip_emulated_instruction(vcpu);
5529 return 1;
5530}
5531
Nadav Har'El6a4d7552011-05-25 23:08:00 +03005532/* Emulate the VMPTRST instruction */
5533static int handle_vmptrst(struct kvm_vcpu *vcpu)
5534{
5535 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5536 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5537 gva_t vmcs_gva;
5538 struct x86_exception e;
5539
5540 if (!nested_vmx_check_permission(vcpu))
5541 return 1;
5542
5543 if (get_vmx_mem_address(vcpu, exit_qualification,
5544 vmx_instruction_info, &vmcs_gva))
5545 return 1;
5546 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
5547 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
5548 (void *)&to_vmx(vcpu)->nested.current_vmptr,
5549 sizeof(u64), &e)) {
5550 kvm_inject_page_fault(vcpu, &e);
5551 return 1;
5552 }
5553 nested_vmx_succeed(vcpu);
5554 skip_emulated_instruction(vcpu);
5555 return 1;
5556}
5557
Nadav Har'El0140cae2011-05-25 23:06:28 +03005558/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005559 * The exit handlers return 1 if the exit was handled fully and guest execution
5560 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5561 * to be done to userspace and return 0.
5562 */
Avi Kivity851ba692009-08-24 11:10:17 +03005563static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005564 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
5565 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005566 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005567 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005568 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005569 [EXIT_REASON_CR_ACCESS] = handle_cr,
5570 [EXIT_REASON_DR_ACCESS] = handle_dr,
5571 [EXIT_REASON_CPUID] = handle_cpuid,
5572 [EXIT_REASON_MSR_READ] = handle_rdmsr,
5573 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
5574 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
5575 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005576 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005577 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005578 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005579 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03005580 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005581 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03005582 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03005583 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03005584 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005585 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03005586 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005587 [EXIT_REASON_VMOFF] = handle_vmoff,
5588 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005589 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5590 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Eddie Donge5edaa02007-11-11 12:28:35 +02005591 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005592 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005593 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005594 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005595 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5596 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005597 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Sheng Yang59708672009-12-15 13:29:54 +08005598 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_invalid_op,
5599 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_invalid_op,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005600};
5601
5602static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005603 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005604
Nadav Har'El644d7112011-05-25 23:12:35 +03005605/*
5606 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
5607 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
5608 * disinterest in the current event (read or write a specific MSR) by using an
5609 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
5610 */
5611static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
5612 struct vmcs12 *vmcs12, u32 exit_reason)
5613{
5614 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
5615 gpa_t bitmap;
5616
5617 if (!nested_cpu_has(get_vmcs12(vcpu), CPU_BASED_USE_MSR_BITMAPS))
5618 return 1;
5619
5620 /*
5621 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
5622 * for the four combinations of read/write and low/high MSR numbers.
5623 * First we need to figure out which of the four to use:
5624 */
5625 bitmap = vmcs12->msr_bitmap;
5626 if (exit_reason == EXIT_REASON_MSR_WRITE)
5627 bitmap += 2048;
5628 if (msr_index >= 0xc0000000) {
5629 msr_index -= 0xc0000000;
5630 bitmap += 1024;
5631 }
5632
5633 /* Then read the msr_index'th bit from this bitmap: */
5634 if (msr_index < 1024*8) {
5635 unsigned char b;
5636 kvm_read_guest(vcpu->kvm, bitmap + msr_index/8, &b, 1);
5637 return 1 & (b >> (msr_index & 7));
5638 } else
5639 return 1; /* let L1 handle the wrong parameter */
5640}
5641
5642/*
5643 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
5644 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
5645 * intercept (via guest_host_mask etc.) the current event.
5646 */
5647static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
5648 struct vmcs12 *vmcs12)
5649{
5650 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5651 int cr = exit_qualification & 15;
5652 int reg = (exit_qualification >> 8) & 15;
5653 unsigned long val = kvm_register_read(vcpu, reg);
5654
5655 switch ((exit_qualification >> 4) & 3) {
5656 case 0: /* mov to cr */
5657 switch (cr) {
5658 case 0:
5659 if (vmcs12->cr0_guest_host_mask &
5660 (val ^ vmcs12->cr0_read_shadow))
5661 return 1;
5662 break;
5663 case 3:
5664 if ((vmcs12->cr3_target_count >= 1 &&
5665 vmcs12->cr3_target_value0 == val) ||
5666 (vmcs12->cr3_target_count >= 2 &&
5667 vmcs12->cr3_target_value1 == val) ||
5668 (vmcs12->cr3_target_count >= 3 &&
5669 vmcs12->cr3_target_value2 == val) ||
5670 (vmcs12->cr3_target_count >= 4 &&
5671 vmcs12->cr3_target_value3 == val))
5672 return 0;
5673 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
5674 return 1;
5675 break;
5676 case 4:
5677 if (vmcs12->cr4_guest_host_mask &
5678 (vmcs12->cr4_read_shadow ^ val))
5679 return 1;
5680 break;
5681 case 8:
5682 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
5683 return 1;
5684 break;
5685 }
5686 break;
5687 case 2: /* clts */
5688 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
5689 (vmcs12->cr0_read_shadow & X86_CR0_TS))
5690 return 1;
5691 break;
5692 case 1: /* mov from cr */
5693 switch (cr) {
5694 case 3:
5695 if (vmcs12->cpu_based_vm_exec_control &
5696 CPU_BASED_CR3_STORE_EXITING)
5697 return 1;
5698 break;
5699 case 8:
5700 if (vmcs12->cpu_based_vm_exec_control &
5701 CPU_BASED_CR8_STORE_EXITING)
5702 return 1;
5703 break;
5704 }
5705 break;
5706 case 3: /* lmsw */
5707 /*
5708 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
5709 * cr0. Other attempted changes are ignored, with no exit.
5710 */
5711 if (vmcs12->cr0_guest_host_mask & 0xe &
5712 (val ^ vmcs12->cr0_read_shadow))
5713 return 1;
5714 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
5715 !(vmcs12->cr0_read_shadow & 0x1) &&
5716 (val & 0x1))
5717 return 1;
5718 break;
5719 }
5720 return 0;
5721}
5722
5723/*
5724 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
5725 * should handle it ourselves in L0 (and then continue L2). Only call this
5726 * when in is_guest_mode (L2).
5727 */
5728static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
5729{
5730 u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
5731 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
5732 struct vcpu_vmx *vmx = to_vmx(vcpu);
5733 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5734
5735 if (vmx->nested.nested_run_pending)
5736 return 0;
5737
5738 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02005739 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
5740 vmcs_read32(VM_INSTRUCTION_ERROR));
Nadav Har'El644d7112011-05-25 23:12:35 +03005741 return 1;
5742 }
5743
5744 switch (exit_reason) {
5745 case EXIT_REASON_EXCEPTION_NMI:
5746 if (!is_exception(intr_info))
5747 return 0;
5748 else if (is_page_fault(intr_info))
5749 return enable_ept;
5750 return vmcs12->exception_bitmap &
5751 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
5752 case EXIT_REASON_EXTERNAL_INTERRUPT:
5753 return 0;
5754 case EXIT_REASON_TRIPLE_FAULT:
5755 return 1;
5756 case EXIT_REASON_PENDING_INTERRUPT:
5757 case EXIT_REASON_NMI_WINDOW:
5758 /*
5759 * prepare_vmcs02() set the CPU_BASED_VIRTUAL_INTR_PENDING bit
5760 * (aka Interrupt Window Exiting) only when L1 turned it on,
5761 * so if we got a PENDING_INTERRUPT exit, this must be for L1.
5762 * Same for NMI Window Exiting.
5763 */
5764 return 1;
5765 case EXIT_REASON_TASK_SWITCH:
5766 return 1;
5767 case EXIT_REASON_CPUID:
5768 return 1;
5769 case EXIT_REASON_HLT:
5770 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
5771 case EXIT_REASON_INVD:
5772 return 1;
5773 case EXIT_REASON_INVLPG:
5774 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
5775 case EXIT_REASON_RDPMC:
5776 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
5777 case EXIT_REASON_RDTSC:
5778 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
5779 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
5780 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
5781 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
5782 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
5783 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
5784 /*
5785 * VMX instructions trap unconditionally. This allows L1 to
5786 * emulate them for its L2 guest, i.e., allows 3-level nesting!
5787 */
5788 return 1;
5789 case EXIT_REASON_CR_ACCESS:
5790 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
5791 case EXIT_REASON_DR_ACCESS:
5792 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
5793 case EXIT_REASON_IO_INSTRUCTION:
5794 /* TODO: support IO bitmaps */
5795 return 1;
5796 case EXIT_REASON_MSR_READ:
5797 case EXIT_REASON_MSR_WRITE:
5798 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
5799 case EXIT_REASON_INVALID_STATE:
5800 return 1;
5801 case EXIT_REASON_MWAIT_INSTRUCTION:
5802 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
5803 case EXIT_REASON_MONITOR_INSTRUCTION:
5804 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
5805 case EXIT_REASON_PAUSE_INSTRUCTION:
5806 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
5807 nested_cpu_has2(vmcs12,
5808 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
5809 case EXIT_REASON_MCE_DURING_VMENTRY:
5810 return 0;
5811 case EXIT_REASON_TPR_BELOW_THRESHOLD:
5812 return 1;
5813 case EXIT_REASON_APIC_ACCESS:
5814 return nested_cpu_has2(vmcs12,
5815 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
5816 case EXIT_REASON_EPT_VIOLATION:
5817 case EXIT_REASON_EPT_MISCONFIG:
5818 return 0;
5819 case EXIT_REASON_WBINVD:
5820 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
5821 case EXIT_REASON_XSETBV:
5822 return 1;
5823 default:
5824 return 1;
5825 }
5826}
5827
Avi Kivity586f9602010-11-18 13:09:54 +02005828static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5829{
5830 *info1 = vmcs_readl(EXIT_QUALIFICATION);
5831 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
5832}
5833
Avi Kivity6aa8b732006-12-10 02:21:36 -08005834/*
5835 * The guest has exited. See if we can fix it or if we need userspace
5836 * assistance.
5837 */
Avi Kivity851ba692009-08-24 11:10:17 +03005838static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005839{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005840 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005841 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005842 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005843
Mohammed Gamal80ced182009-09-01 12:48:18 +02005844 /* If guest state is invalid, start emulating */
5845 if (vmx->emulation_required && emulate_invalid_guest_state)
5846 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005847
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005848 /*
5849 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
5850 * we did not inject a still-pending event to L1 now because of
5851 * nested_run_pending, we need to re-enable this bit.
5852 */
5853 if (vmx->nested.nested_run_pending)
5854 kvm_make_request(KVM_REQ_EVENT, vcpu);
5855
Nadav Har'El509c75e2011-06-02 11:54:52 +03005856 if (!is_guest_mode(vcpu) && (exit_reason == EXIT_REASON_VMLAUNCH ||
5857 exit_reason == EXIT_REASON_VMRESUME))
Nadav Har'El644d7112011-05-25 23:12:35 +03005858 vmx->nested.nested_run_pending = 1;
5859 else
5860 vmx->nested.nested_run_pending = 0;
5861
5862 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
5863 nested_vmx_vmexit(vcpu);
5864 return 1;
5865 }
5866
Mohammed Gamal51207022010-05-31 22:40:54 +03005867 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
5868 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5869 vcpu->run->fail_entry.hardware_entry_failure_reason
5870 = exit_reason;
5871 return 0;
5872 }
5873
Avi Kivity29bd8a72007-09-10 17:27:03 +03005874 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03005875 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5876 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03005877 = vmcs_read32(VM_INSTRUCTION_ERROR);
5878 return 0;
5879 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005880
Mike Dayd77c26f2007-10-08 09:02:08 -04005881 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08005882 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02005883 exit_reason != EXIT_REASON_EPT_VIOLATION &&
5884 exit_reason != EXIT_REASON_TASK_SWITCH))
5885 printk(KERN_WARNING "%s: unexpected, valid vectoring info "
5886 "(0x%x) and exit reason is 0x%x\n",
5887 __func__, vectoring_info, exit_reason);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005888
Nadav Har'El644d7112011-05-25 23:12:35 +03005889 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
5890 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
5891 get_vmcs12(vcpu), vcpu)))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03005892 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005893 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005894 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01005895 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005896 /*
5897 * This CPU don't support us in finding the end of an
5898 * NMI-blocked window if the guest runs with IRQs
5899 * disabled. So we pull the trigger after 1 s of
5900 * futile waiting, but inform the user about this.
5901 */
5902 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
5903 "state on VCPU %d after 1 s timeout\n",
5904 __func__, vcpu->vcpu_id);
5905 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005906 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005907 }
5908
Avi Kivity6aa8b732006-12-10 02:21:36 -08005909 if (exit_reason < kvm_vmx_max_exit_handlers
5910 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03005911 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005912 else {
Avi Kivity851ba692009-08-24 11:10:17 +03005913 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5914 vcpu->run->hw.hardware_exit_reason = exit_reason;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005915 }
5916 return 0;
5917}
5918
Gleb Natapov95ba8273132009-04-21 17:45:08 +03005919static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005920{
Gleb Natapov95ba8273132009-04-21 17:45:08 +03005921 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005922 vmcs_write32(TPR_THRESHOLD, 0);
5923 return;
5924 }
5925
Gleb Natapov95ba8273132009-04-21 17:45:08 +03005926 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005927}
5928
Avi Kivity51aa01d2010-07-20 14:31:20 +03005929static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03005930{
Avi Kivity00eba012011-03-07 17:24:54 +02005931 u32 exit_intr_info;
5932
5933 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
5934 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
5935 return;
5936
Avi Kivityc5ca8e52011-03-07 17:37:37 +02005937 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02005938 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08005939
5940 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02005941 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08005942 kvm_machine_check();
5943
Gleb Natapov20f65982009-05-11 13:35:55 +03005944 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02005945 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08005946 (exit_intr_info & INTR_INFO_VALID_MASK)) {
5947 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03005948 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08005949 kvm_after_handle_nmi(&vmx->vcpu);
5950 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03005951}
Gleb Natapov20f65982009-05-11 13:35:55 +03005952
Avi Kivity51aa01d2010-07-20 14:31:20 +03005953static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
5954{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02005955 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03005956 bool unblock_nmi;
5957 u8 vector;
5958 bool idtv_info_valid;
5959
5960 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03005961
Avi Kivitycf393f72008-07-01 16:20:21 +03005962 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02005963 if (vmx->nmi_known_unmasked)
5964 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02005965 /*
5966 * Can't use vmx->exit_intr_info since we're not sure what
5967 * the exit reason is.
5968 */
5969 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03005970 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
5971 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
5972 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03005973 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03005974 * Re-set bit "block by NMI" before VM entry if vmexit caused by
5975 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03005976 * SDM 3: 23.2.2 (September 2008)
5977 * Bit 12 is undefined in any of the following cases:
5978 * If the VM exit sets the valid bit in the IDT-vectoring
5979 * information field.
5980 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03005981 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03005982 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
5983 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03005984 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5985 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02005986 else
5987 vmx->nmi_known_unmasked =
5988 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
5989 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005990 } else if (unlikely(vmx->soft_vnmi_blocked))
5991 vmx->vnmi_blocked_time +=
5992 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03005993}
5994
Avi Kivity83422e12010-07-20 14:43:23 +03005995static void __vmx_complete_interrupts(struct vcpu_vmx *vmx,
5996 u32 idt_vectoring_info,
5997 int instr_len_field,
5998 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03005999{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006000 u8 vector;
6001 int type;
6002 bool idtv_info_valid;
6003
6004 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006005
Gleb Natapov37b96e92009-03-30 16:03:13 +03006006 vmx->vcpu.arch.nmi_injected = false;
6007 kvm_clear_exception_queue(&vmx->vcpu);
6008 kvm_clear_interrupt_queue(&vmx->vcpu);
6009
6010 if (!idtv_info_valid)
6011 return;
6012
Avi Kivity3842d132010-07-27 12:30:24 +03006013 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6014
Avi Kivity668f6122008-07-02 09:28:55 +03006015 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6016 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006017
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006018 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006019 case INTR_TYPE_NMI_INTR:
6020 vmx->vcpu.arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006021 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006022 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006023 * Clear bit "block by NMI" before VM entry if a NMI
6024 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006025 */
Avi Kivity654f06f2011-03-23 15:02:47 +02006026 vmx_set_nmi_mask(&vmx->vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006027 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006028 case INTR_TYPE_SOFT_EXCEPTION:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006029 vmx->vcpu.arch.event_exit_inst_len =
Avi Kivity83422e12010-07-20 14:43:23 +03006030 vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006031 /* fall through */
6032 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006033 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006034 u32 err = vmcs_read32(error_code_field);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006035 kvm_queue_exception_e(&vmx->vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006036 } else
6037 kvm_queue_exception(&vmx->vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006038 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006039 case INTR_TYPE_SOFT_INTR:
6040 vmx->vcpu.arch.event_exit_inst_len =
Avi Kivity83422e12010-07-20 14:43:23 +03006041 vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006042 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006043 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006044 kvm_queue_interrupt(&vmx->vcpu, vector,
6045 type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006046 break;
6047 default:
6048 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006049 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006050}
6051
Avi Kivity83422e12010-07-20 14:43:23 +03006052static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6053{
Nadav Har'El66c78ae2011-05-25 23:14:07 +03006054 if (is_guest_mode(&vmx->vcpu))
6055 return;
Avi Kivity83422e12010-07-20 14:43:23 +03006056 __vmx_complete_interrupts(vmx, vmx->idt_vectoring_info,
6057 VM_EXIT_INSTRUCTION_LEN,
6058 IDT_VECTORING_ERROR_CODE);
6059}
6060
Avi Kivityb463a6f2010-07-20 15:06:17 +03006061static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6062{
Nadav Har'El66c78ae2011-05-25 23:14:07 +03006063 if (is_guest_mode(vcpu))
6064 return;
Avi Kivityb463a6f2010-07-20 15:06:17 +03006065 __vmx_complete_interrupts(to_vmx(vcpu),
6066 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6067 VM_ENTRY_INSTRUCTION_LEN,
6068 VM_ENTRY_EXCEPTION_ERROR_CODE);
6069
6070 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6071}
6072
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006073static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6074{
6075 int i, nr_msrs;
6076 struct perf_guest_switch_msr *msrs;
6077
6078 msrs = perf_guest_get_msrs(&nr_msrs);
6079
6080 if (!msrs)
6081 return;
6082
6083 for (i = 0; i < nr_msrs; i++)
6084 if (msrs[i].host == msrs[i].guest)
6085 clear_atomic_switch_msr(vmx, msrs[i].msr);
6086 else
6087 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
6088 msrs[i].host);
6089}
6090
Avi Kivityc8019492008-07-14 14:44:59 +03006091#ifdef CONFIG_X86_64
6092#define R "r"
6093#define Q "q"
6094#else
6095#define R "e"
6096#define Q "l"
6097#endif
6098
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08006099static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006100{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006101 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity104f2262010-11-18 13:12:52 +02006102
Nadav Har'El66c78ae2011-05-25 23:14:07 +03006103 if (is_guest_mode(vcpu) && !vmx->nested.nested_run_pending) {
6104 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6105 if (vmcs12->idt_vectoring_info_field &
6106 VECTORING_INFO_VALID_MASK) {
6107 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
6108 vmcs12->idt_vectoring_info_field);
6109 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
6110 vmcs12->vm_exit_instruction_len);
6111 if (vmcs12->idt_vectoring_info_field &
6112 VECTORING_INFO_DELIVER_CODE_MASK)
6113 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
6114 vmcs12->idt_vectoring_error_code);
6115 }
6116 }
6117
Avi Kivity104f2262010-11-18 13:12:52 +02006118 /* Record the guest's net vcpu time for enforced NMI injections. */
6119 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
6120 vmx->entry_time = ktime_get();
6121
6122 /* Don't enter VMX if guest state is invalid, let the exit handler
6123 start emulation until we arrive back to a valid state */
6124 if (vmx->emulation_required && emulate_invalid_guest_state)
6125 return;
6126
6127 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
6128 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
6129 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
6130 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6131
6132 /* When single-stepping over STI and MOV SS, we must clear the
6133 * corresponding interruptibility bits in the guest state. Otherwise
6134 * vmentry fails as it then expects bit 14 (BS) in pending debug
6135 * exceptions being set, but that's not correct for the guest debugging
6136 * case. */
6137 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6138 vmx_set_interrupt_shadow(vcpu, 0);
6139
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006140 atomic_switch_perf_msrs(vmx);
6141
Nadav Har'Eld462b812011-05-24 15:26:10 +03006142 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02006143 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08006144 /* Store host registers */
Avi Kivityc8019492008-07-14 14:44:59 +03006145 "push %%"R"dx; push %%"R"bp;"
Avi Kivity40712fa2011-01-06 18:09:12 +02006146 "push %%"R"cx \n\t" /* placeholder for guest rcx */
Avi Kivityc8019492008-07-14 14:44:59 +03006147 "push %%"R"cx \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03006148 "cmp %%"R"sp, %c[host_rsp](%0) \n\t"
6149 "je 1f \n\t"
6150 "mov %%"R"sp, %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03006151 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03006152 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03006153 /* Reload cr2 if changed */
6154 "mov %c[cr2](%0), %%"R"ax \n\t"
6155 "mov %%cr2, %%"R"dx \n\t"
6156 "cmp %%"R"ax, %%"R"dx \n\t"
6157 "je 2f \n\t"
6158 "mov %%"R"ax, %%cr2 \n\t"
6159 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006160 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02006161 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006162 /* Load guest registers. Don't clobber flags. */
Avi Kivityc8019492008-07-14 14:44:59 +03006163 "mov %c[rax](%0), %%"R"ax \n\t"
6164 "mov %c[rbx](%0), %%"R"bx \n\t"
6165 "mov %c[rdx](%0), %%"R"dx \n\t"
6166 "mov %c[rsi](%0), %%"R"si \n\t"
6167 "mov %c[rdi](%0), %%"R"di \n\t"
6168 "mov %c[rbp](%0), %%"R"bp \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006169#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02006170 "mov %c[r8](%0), %%r8 \n\t"
6171 "mov %c[r9](%0), %%r9 \n\t"
6172 "mov %c[r10](%0), %%r10 \n\t"
6173 "mov %c[r11](%0), %%r11 \n\t"
6174 "mov %c[r12](%0), %%r12 \n\t"
6175 "mov %c[r13](%0), %%r13 \n\t"
6176 "mov %c[r14](%0), %%r14 \n\t"
6177 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006178#endif
Avi Kivityc8019492008-07-14 14:44:59 +03006179 "mov %c[rcx](%0), %%"R"cx \n\t" /* kills %0 (ecx) */
6180
Avi Kivity6aa8b732006-12-10 02:21:36 -08006181 /* Enter guest mode */
Avi Kivitycd2276a2007-05-14 20:41:13 +03006182 "jne .Llaunched \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03006183 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivitycd2276a2007-05-14 20:41:13 +03006184 "jmp .Lkvm_vmx_return \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03006185 ".Llaunched: " __ex(ASM_VMX_VMRESUME) "\n\t"
Avi Kivitycd2276a2007-05-14 20:41:13 +03006186 ".Lkvm_vmx_return: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08006187 /* Save guest registers, load host registers, keep flags */
Avi Kivity40712fa2011-01-06 18:09:12 +02006188 "mov %0, %c[wordsize](%%"R"sp) \n\t"
6189 "pop %0 \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03006190 "mov %%"R"ax, %c[rax](%0) \n\t"
6191 "mov %%"R"bx, %c[rbx](%0) \n\t"
Avi Kivity1c696d02011-01-06 18:09:11 +02006192 "pop"Q" %c[rcx](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03006193 "mov %%"R"dx, %c[rdx](%0) \n\t"
6194 "mov %%"R"si, %c[rsi](%0) \n\t"
6195 "mov %%"R"di, %c[rdi](%0) \n\t"
6196 "mov %%"R"bp, %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006197#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02006198 "mov %%r8, %c[r8](%0) \n\t"
6199 "mov %%r9, %c[r9](%0) \n\t"
6200 "mov %%r10, %c[r10](%0) \n\t"
6201 "mov %%r11, %c[r11](%0) \n\t"
6202 "mov %%r12, %c[r12](%0) \n\t"
6203 "mov %%r13, %c[r13](%0) \n\t"
6204 "mov %%r14, %c[r14](%0) \n\t"
6205 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006206#endif
Avi Kivityc8019492008-07-14 14:44:59 +03006207 "mov %%cr2, %%"R"ax \n\t"
6208 "mov %%"R"ax, %c[cr2](%0) \n\t"
6209
Avi Kivity1c696d02011-01-06 18:09:11 +02006210 "pop %%"R"bp; pop %%"R"dx \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02006211 "setbe %c[fail](%0) \n\t"
6212 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03006213 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02006214 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03006215 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006216 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
6217 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
6218 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
6219 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
6220 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
6221 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
6222 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006223#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006224 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
6225 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
6226 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
6227 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
6228 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
6229 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
6230 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
6231 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08006232#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02006233 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
6234 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02006235 : "cc", "memory"
Jan Kiszka07d6f552010-09-28 16:37:42 +02006236 , R"ax", R"bx", R"di", R"si"
Laurent Vivierc2036302007-10-25 14:18:52 +02006237#ifdef CONFIG_X86_64
Laurent Vivierc2036302007-10-25 14:18:52 +02006238 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
6239#endif
6240 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08006241
Avi Kivity6de4f3ad2009-05-31 22:58:47 +03006242 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02006243 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivity69c73022011-03-07 15:26:44 +02006244 | (1 << VCPU_EXREG_CPL)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006245 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03006246 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006247 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006248 vcpu->arch.regs_dirty = 0;
6249
Avi Kivity1155f762007-11-22 11:30:47 +02006250 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
6251
Nadav Har'El66c78ae2011-05-25 23:14:07 +03006252 if (is_guest_mode(vcpu)) {
6253 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6254 vmcs12->idt_vectoring_info_field = vmx->idt_vectoring_info;
6255 if (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK) {
6256 vmcs12->idt_vectoring_error_code =
6257 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6258 vmcs12->vm_exit_instruction_len =
6259 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
6260 }
6261 }
6262
Mike Dayd77c26f2007-10-08 09:02:08 -04006263 asm("mov %0, %%ds; mov %0, %%es" : : "r"(__USER_DS));
Nadav Har'Eld462b812011-05-24 15:26:10 +03006264 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02006265
Avi Kivity51aa01d2010-07-20 14:31:20 +03006266 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Jan Kiszka1e2b1dd2011-09-12 10:52:24 +02006267 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
Avi Kivity51aa01d2010-07-20 14:31:20 +03006268
6269 vmx_complete_atomic_exit(vmx);
6270 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006271 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006272}
6273
Avi Kivityc8019492008-07-14 14:44:59 +03006274#undef R
6275#undef Q
6276
Avi Kivity6aa8b732006-12-10 02:21:36 -08006277static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6278{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006279 struct vcpu_vmx *vmx = to_vmx(vcpu);
6280
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08006281 free_vpid(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006282 free_nested(vmx);
Nadav Har'Eld462b812011-05-24 15:26:10 +03006283 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006284 kfree(vmx->guest_msrs);
6285 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10006286 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006287}
6288
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006289static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006290{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006291 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10006292 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03006293 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006294
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006295 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006296 return ERR_PTR(-ENOMEM);
6297
Sheng Yang2384d2b2008-01-17 15:14:33 +08006298 allocate_vpid(vmx);
6299
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006300 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
6301 if (err)
6302 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006303
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006304 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006305 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006306 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006307 goto uninit_vcpu;
6308 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006309
Nadav Har'Eld462b812011-05-24 15:26:10 +03006310 vmx->loaded_vmcs = &vmx->vmcs01;
6311 vmx->loaded_vmcs->vmcs = alloc_vmcs();
6312 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006313 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03006314 if (!vmm_exclusive)
6315 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
6316 loaded_vmcs_init(vmx->loaded_vmcs);
6317 if (!vmm_exclusive)
6318 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006319
Avi Kivity15ad7142007-07-11 18:17:21 +03006320 cpu = get_cpu();
6321 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10006322 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10006323 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006324 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006325 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006326 if (err)
6327 goto free_vmcs;
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006328 if (vm_need_virtualize_apic_accesses(kvm))
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006329 err = alloc_apic_access_page(kvm);
6330 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006331 goto free_vmcs;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006332
Sheng Yangb927a3c2009-07-21 10:42:48 +08006333 if (enable_ept) {
6334 if (!kvm->arch.ept_identity_map_addr)
6335 kvm->arch.ept_identity_map_addr =
6336 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Gleb Natapov93ea5382011-02-21 12:07:59 +02006337 err = -ENOMEM;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006338 if (alloc_identity_pagetable(kvm) != 0)
6339 goto free_vmcs;
Gleb Natapov93ea5382011-02-21 12:07:59 +02006340 if (!init_rmode_identity_map(kvm))
6341 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006342 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006343
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006344 vmx->nested.current_vmptr = -1ull;
6345 vmx->nested.current_vmcs12 = NULL;
6346
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006347 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006348
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006349free_vmcs:
Nadav Har'Eld462b812011-05-24 15:26:10 +03006350 free_vmcs(vmx->loaded_vmcs->vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006351free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006352 kfree(vmx->guest_msrs);
6353uninit_vcpu:
6354 kvm_vcpu_uninit(&vmx->vcpu);
6355free_vcpu:
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08006356 free_vpid(vmx);
Rusty Russella4770342007-08-01 14:46:11 +10006357 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006358 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006359}
6360
Yang, Sheng002c7f72007-07-31 14:23:01 +03006361static void __init vmx_check_processor_compat(void *rtn)
6362{
6363 struct vmcs_config vmcs_conf;
6364
6365 *(int *)rtn = 0;
6366 if (setup_vmcs_config(&vmcs_conf) < 0)
6367 *(int *)rtn = -EIO;
6368 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6369 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6370 smp_processor_id());
6371 *(int *)rtn = -EIO;
6372 }
6373}
6374
Sheng Yang67253af2008-04-25 10:20:22 +08006375static int get_ept_level(void)
6376{
6377 return VMX_EPT_DEFAULT_GAW + 1;
6378}
6379
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006380static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006381{
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006382 u64 ret;
6383
Sheng Yang522c68c2009-04-27 20:35:43 +08006384 /* For VT-d and EPT combination
6385 * 1. MMIO: always map as UC
6386 * 2. EPT with VT-d:
6387 * a. VT-d without snooping control feature: can't guarantee the
6388 * result, try to trust guest.
6389 * b. VT-d with snooping control feature: snooping control feature of
6390 * VT-d engine can guarantee the cache correctness. Just set it
6391 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08006392 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08006393 * consistent with host MTRR
6394 */
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006395 if (is_mmio)
6396 ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang522c68c2009-04-27 20:35:43 +08006397 else if (vcpu->kvm->arch.iommu_domain &&
6398 !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY))
6399 ret = kvm_get_guest_memory_type(vcpu, gfn) <<
6400 VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006401 else
Sheng Yang522c68c2009-04-27 20:35:43 +08006402 ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
Sheng Yanga19a6d12010-02-09 16:41:53 +08006403 | VMX_EPT_IPAT_BIT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006404
6405 return ret;
Sheng Yang64d4d522008-10-09 16:01:57 +08006406}
6407
Sheng Yang17cc3932010-01-05 19:02:27 +08006408static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02006409{
Sheng Yang878403b2010-01-05 19:02:29 +08006410 if (enable_ept && !cpu_has_vmx_ept_1g_page())
6411 return PT_DIRECTORY_LEVEL;
6412 else
6413 /* For shadow and EPT supported 1GB page */
6414 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02006415}
6416
Sheng Yang0e851882009-12-18 16:48:46 +08006417static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
6418{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08006419 struct kvm_cpuid_entry2 *best;
6420 struct vcpu_vmx *vmx = to_vmx(vcpu);
6421 u32 exec_control;
6422
6423 vmx->rdtscp_enabled = false;
6424 if (vmx_rdtscp_supported()) {
6425 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6426 if (exec_control & SECONDARY_EXEC_RDTSCP) {
6427 best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
6428 if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
6429 vmx->rdtscp_enabled = true;
6430 else {
6431 exec_control &= ~SECONDARY_EXEC_RDTSCP;
6432 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
6433 exec_control);
6434 }
6435 }
6436 }
Sheng Yang0e851882009-12-18 16:48:46 +08006437}
6438
Joerg Roedeld4330ef2010-04-22 12:33:11 +02006439static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
6440{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03006441 if (func == 1 && nested)
6442 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02006443}
6444
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006445/*
6446 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
6447 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
6448 * with L0's requirements for its guest (a.k.a. vmsc01), so we can run the L2
6449 * guest in a way that will both be appropriate to L1's requests, and our
6450 * needs. In addition to modifying the active vmcs (which is vmcs02), this
6451 * function also has additional necessary side-effects, like setting various
6452 * vcpu->arch fields.
6453 */
6454static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
6455{
6456 struct vcpu_vmx *vmx = to_vmx(vcpu);
6457 u32 exec_control;
6458
6459 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
6460 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
6461 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
6462 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
6463 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
6464 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
6465 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
6466 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
6467 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
6468 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
6469 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
6470 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
6471 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
6472 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
6473 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
6474 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
6475 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
6476 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
6477 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
6478 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
6479 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
6480 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
6481 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
6482 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
6483 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
6484 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
6485 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
6486 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
6487 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
6488 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
6489 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
6490 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
6491 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
6492 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
6493 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
6494 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
6495
6496 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
6497 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
6498 vmcs12->vm_entry_intr_info_field);
6499 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
6500 vmcs12->vm_entry_exception_error_code);
6501 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
6502 vmcs12->vm_entry_instruction_len);
6503 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
6504 vmcs12->guest_interruptibility_info);
6505 vmcs_write32(GUEST_ACTIVITY_STATE, vmcs12->guest_activity_state);
6506 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
6507 vmcs_writel(GUEST_DR7, vmcs12->guest_dr7);
6508 vmcs_writel(GUEST_RFLAGS, vmcs12->guest_rflags);
6509 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
6510 vmcs12->guest_pending_dbg_exceptions);
6511 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
6512 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
6513
6514 vmcs_write64(VMCS_LINK_POINTER, -1ull);
6515
6516 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
6517 (vmcs_config.pin_based_exec_ctrl |
6518 vmcs12->pin_based_vm_exec_control));
6519
6520 /*
6521 * Whether page-faults are trapped is determined by a combination of
6522 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
6523 * If enable_ept, L0 doesn't care about page faults and we should
6524 * set all of these to L1's desires. However, if !enable_ept, L0 does
6525 * care about (at least some) page faults, and because it is not easy
6526 * (if at all possible?) to merge L0 and L1's desires, we simply ask
6527 * to exit on each and every L2 page fault. This is done by setting
6528 * MASK=MATCH=0 and (see below) EB.PF=1.
6529 * Note that below we don't need special code to set EB.PF beyond the
6530 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
6531 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
6532 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
6533 *
6534 * A problem with this approach (when !enable_ept) is that L1 may be
6535 * injected with more page faults than it asked for. This could have
6536 * caused problems, but in practice existing hypervisors don't care.
6537 * To fix this, we will need to emulate the PFEC checking (on the L1
6538 * page tables), using walk_addr(), when injecting PFs to L1.
6539 */
6540 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
6541 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
6542 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
6543 enable_ept ? vmcs12->page_fault_error_code_match : 0);
6544
6545 if (cpu_has_secondary_exec_ctrls()) {
6546 u32 exec_control = vmx_secondary_exec_control(vmx);
6547 if (!vmx->rdtscp_enabled)
6548 exec_control &= ~SECONDARY_EXEC_RDTSCP;
6549 /* Take the following fields only from vmcs12 */
6550 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6551 if (nested_cpu_has(vmcs12,
6552 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
6553 exec_control |= vmcs12->secondary_vm_exec_control;
6554
6555 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
6556 /*
6557 * Translate L1 physical address to host physical
6558 * address for vmcs02. Keep the page pinned, so this
6559 * physical address remains valid. We keep a reference
6560 * to it so we can release it later.
6561 */
6562 if (vmx->nested.apic_access_page) /* shouldn't happen */
6563 nested_release_page(vmx->nested.apic_access_page);
6564 vmx->nested.apic_access_page =
6565 nested_get_page(vcpu, vmcs12->apic_access_addr);
6566 /*
6567 * If translation failed, no matter: This feature asks
6568 * to exit when accessing the given address, and if it
6569 * can never be accessed, this feature won't do
6570 * anything anyway.
6571 */
6572 if (!vmx->nested.apic_access_page)
6573 exec_control &=
6574 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6575 else
6576 vmcs_write64(APIC_ACCESS_ADDR,
6577 page_to_phys(vmx->nested.apic_access_page));
6578 }
6579
6580 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
6581 }
6582
6583
6584 /*
6585 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
6586 * Some constant fields are set here by vmx_set_constant_host_state().
6587 * Other fields are different per CPU, and will be set later when
6588 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
6589 */
6590 vmx_set_constant_host_state();
6591
6592 /*
6593 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
6594 * entry, but only if the current (host) sp changed from the value
6595 * we wrote last (vmx->host_rsp). This cache is no longer relevant
6596 * if we switch vmcs, and rather than hold a separate cache per vmcs,
6597 * here we just force the write to happen on entry.
6598 */
6599 vmx->host_rsp = 0;
6600
6601 exec_control = vmx_exec_control(vmx); /* L0's desires */
6602 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
6603 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
6604 exec_control &= ~CPU_BASED_TPR_SHADOW;
6605 exec_control |= vmcs12->cpu_based_vm_exec_control;
6606 /*
6607 * Merging of IO and MSR bitmaps not currently supported.
6608 * Rather, exit every time.
6609 */
6610 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
6611 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
6612 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
6613
6614 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
6615
6616 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
6617 * bitwise-or of what L1 wants to trap for L2, and what we want to
6618 * trap. Note that CR0.TS also needs updating - we do this later.
6619 */
6620 update_exception_bitmap(vcpu);
6621 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
6622 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
6623
6624 /* Note: IA32_MODE, LOAD_IA32_EFER are modified by vmx_set_efer below */
6625 vmcs_write32(VM_EXIT_CONTROLS,
6626 vmcs12->vm_exit_controls | vmcs_config.vmexit_ctrl);
6627 vmcs_write32(VM_ENTRY_CONTROLS, vmcs12->vm_entry_controls |
6628 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
6629
6630 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)
6631 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
6632 else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
6633 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
6634
6635
6636 set_cr4_guest_host_mask(vmx);
6637
Nadav Har'El27fc51b2011-08-02 15:54:52 +03006638 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
6639 vmcs_write64(TSC_OFFSET,
6640 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
6641 else
6642 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006643
6644 if (enable_vpid) {
6645 /*
6646 * Trivially support vpid by letting L2s share their parent
6647 * L1's vpid. TODO: move to a more elaborate solution, giving
6648 * each L2 its own vpid and exposing the vpid feature to L1.
6649 */
6650 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
6651 vmx_flush_tlb(vcpu);
6652 }
6653
6654 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
6655 vcpu->arch.efer = vmcs12->guest_ia32_efer;
6656 if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
6657 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
6658 else
6659 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
6660 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
6661 vmx_set_efer(vcpu, vcpu->arch.efer);
6662
6663 /*
6664 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
6665 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
6666 * The CR0_READ_SHADOW is what L2 should have expected to read given
6667 * the specifications by L1; It's not enough to take
6668 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
6669 * have more bits than L1 expected.
6670 */
6671 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
6672 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
6673
6674 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
6675 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
6676
6677 /* shadow page tables on either EPT or shadow page tables */
6678 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
6679 kvm_mmu_reset_context(vcpu);
6680
6681 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
6682 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
6683}
6684
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006685/*
6686 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
6687 * for running an L2 nested guest.
6688 */
6689static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
6690{
6691 struct vmcs12 *vmcs12;
6692 struct vcpu_vmx *vmx = to_vmx(vcpu);
6693 int cpu;
6694 struct loaded_vmcs *vmcs02;
6695
6696 if (!nested_vmx_check_permission(vcpu) ||
6697 !nested_vmx_check_vmcs12(vcpu))
6698 return 1;
6699
6700 skip_emulated_instruction(vcpu);
6701 vmcs12 = get_vmcs12(vcpu);
6702
Nadav Har'El7c177932011-05-25 23:12:04 +03006703 /*
6704 * The nested entry process starts with enforcing various prerequisites
6705 * on vmcs12 as required by the Intel SDM, and act appropriately when
6706 * they fail: As the SDM explains, some conditions should cause the
6707 * instruction to fail, while others will cause the instruction to seem
6708 * to succeed, but return an EXIT_REASON_INVALID_STATE.
6709 * To speed up the normal (success) code path, we should avoid checking
6710 * for misconfigurations which will anyway be caught by the processor
6711 * when using the merged vmcs02.
6712 */
6713 if (vmcs12->launch_state == launch) {
6714 nested_vmx_failValid(vcpu,
6715 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
6716 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
6717 return 1;
6718 }
6719
6720 if ((vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_MSR_BITMAPS) &&
6721 !IS_ALIGNED(vmcs12->msr_bitmap, PAGE_SIZE)) {
6722 /*TODO: Also verify bits beyond physical address width are 0*/
6723 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6724 return 1;
6725 }
6726
6727 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
6728 !IS_ALIGNED(vmcs12->apic_access_addr, PAGE_SIZE)) {
6729 /*TODO: Also verify bits beyond physical address width are 0*/
6730 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6731 return 1;
6732 }
6733
6734 if (vmcs12->vm_entry_msr_load_count > 0 ||
6735 vmcs12->vm_exit_msr_load_count > 0 ||
6736 vmcs12->vm_exit_msr_store_count > 0) {
Jan Kiszkabd801582011-09-12 11:26:22 +02006737 pr_warn_ratelimited("%s: VMCS MSR_{LOAD,STORE} unsupported\n",
6738 __func__);
Nadav Har'El7c177932011-05-25 23:12:04 +03006739 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6740 return 1;
6741 }
6742
6743 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
6744 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high) ||
6745 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
6746 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high) ||
6747 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
6748 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high) ||
6749 !vmx_control_verify(vmcs12->vm_exit_controls,
6750 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high) ||
6751 !vmx_control_verify(vmcs12->vm_entry_controls,
6752 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high))
6753 {
6754 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6755 return 1;
6756 }
6757
6758 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
6759 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
6760 nested_vmx_failValid(vcpu,
6761 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
6762 return 1;
6763 }
6764
6765 if (((vmcs12->guest_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
6766 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
6767 nested_vmx_entry_failure(vcpu, vmcs12,
6768 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
6769 return 1;
6770 }
6771 if (vmcs12->vmcs_link_pointer != -1ull) {
6772 nested_vmx_entry_failure(vcpu, vmcs12,
6773 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
6774 return 1;
6775 }
6776
6777 /*
6778 * We're finally done with prerequisite checking, and can start with
6779 * the nested entry.
6780 */
6781
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006782 vmcs02 = nested_get_current_vmcs02(vmx);
6783 if (!vmcs02)
6784 return -ENOMEM;
6785
6786 enter_guest_mode(vcpu);
6787
6788 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
6789
6790 cpu = get_cpu();
6791 vmx->loaded_vmcs = vmcs02;
6792 vmx_vcpu_put(vcpu);
6793 vmx_vcpu_load(vcpu, cpu);
6794 vcpu->cpu = cpu;
6795 put_cpu();
6796
6797 vmcs12->launch_state = 1;
6798
6799 prepare_vmcs02(vcpu, vmcs12);
6800
6801 /*
6802 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
6803 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
6804 * returned as far as L1 is concerned. It will only return (and set
6805 * the success flag) when L2 exits (see nested_vmx_vmexit()).
6806 */
6807 return 1;
6808}
6809
Nadav Har'El4704d0b2011-05-25 23:11:34 +03006810/*
6811 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
6812 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
6813 * This function returns the new value we should put in vmcs12.guest_cr0.
6814 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
6815 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
6816 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
6817 * didn't trap the bit, because if L1 did, so would L0).
6818 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
6819 * been modified by L2, and L1 knows it. So just leave the old value of
6820 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
6821 * isn't relevant, because if L0 traps this bit it can set it to anything.
6822 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
6823 * changed these bits, and therefore they need to be updated, but L0
6824 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
6825 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
6826 */
6827static inline unsigned long
6828vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
6829{
6830 return
6831 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
6832 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
6833 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
6834 vcpu->arch.cr0_guest_owned_bits));
6835}
6836
6837static inline unsigned long
6838vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
6839{
6840 return
6841 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
6842 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
6843 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
6844 vcpu->arch.cr4_guest_owned_bits));
6845}
6846
6847/*
6848 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
6849 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
6850 * and this function updates it to reflect the changes to the guest state while
6851 * L2 was running (and perhaps made some exits which were handled directly by L0
6852 * without going back to L1), and to reflect the exit reason.
6853 * Note that we do not have to copy here all VMCS fields, just those that
6854 * could have changed by the L2 guest or the exit - i.e., the guest-state and
6855 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
6856 * which already writes to vmcs12 directly.
6857 */
6858void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
6859{
6860 /* update guest state fields: */
6861 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
6862 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
6863
6864 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
6865 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
6866 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
6867 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
6868
6869 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
6870 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
6871 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
6872 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
6873 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
6874 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
6875 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
6876 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
6877 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
6878 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
6879 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
6880 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
6881 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
6882 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
6883 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
6884 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
6885 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
6886 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
6887 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
6888 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
6889 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
6890 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
6891 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
6892 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
6893 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
6894 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
6895 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
6896 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
6897 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
6898 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
6899 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
6900 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
6901 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
6902 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
6903 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
6904 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
6905
6906 vmcs12->guest_activity_state = vmcs_read32(GUEST_ACTIVITY_STATE);
6907 vmcs12->guest_interruptibility_info =
6908 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
6909 vmcs12->guest_pending_dbg_exceptions =
6910 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
6911
6912 /* TODO: These cannot have changed unless we have MSR bitmaps and
6913 * the relevant bit asks not to trap the change */
6914 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
6915 if (vmcs12->vm_entry_controls & VM_EXIT_SAVE_IA32_PAT)
6916 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
6917 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
6918 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
6919 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
6920
6921 /* update exit information fields: */
6922
6923 vmcs12->vm_exit_reason = vmcs_read32(VM_EXIT_REASON);
6924 vmcs12->exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6925
6926 vmcs12->vm_exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6927 vmcs12->vm_exit_intr_error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
6928 vmcs12->idt_vectoring_info_field =
6929 vmcs_read32(IDT_VECTORING_INFO_FIELD);
6930 vmcs12->idt_vectoring_error_code =
6931 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6932 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
6933 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6934
6935 /* clear vm-entry fields which are to be cleared on exit */
6936 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
6937 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
6938}
6939
6940/*
6941 * A part of what we need to when the nested L2 guest exits and we want to
6942 * run its L1 parent, is to reset L1's guest state to the host state specified
6943 * in vmcs12.
6944 * This function is to be called not only on normal nested exit, but also on
6945 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
6946 * Failures During or After Loading Guest State").
6947 * This function should be called when the active VMCS is L1's (vmcs01).
6948 */
6949void load_vmcs12_host_state(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
6950{
6951 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
6952 vcpu->arch.efer = vmcs12->host_ia32_efer;
6953 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
6954 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
6955 else
6956 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
6957 vmx_set_efer(vcpu, vcpu->arch.efer);
6958
6959 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
6960 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
6961 /*
6962 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
6963 * actually changed, because it depends on the current state of
6964 * fpu_active (which may have changed).
6965 * Note that vmx_set_cr0 refers to efer set above.
6966 */
6967 kvm_set_cr0(vcpu, vmcs12->host_cr0);
6968 /*
6969 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
6970 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
6971 * but we also need to update cr0_guest_host_mask and exception_bitmap.
6972 */
6973 update_exception_bitmap(vcpu);
6974 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
6975 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
6976
6977 /*
6978 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
6979 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
6980 */
6981 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
6982 kvm_set_cr4(vcpu, vmcs12->host_cr4);
6983
6984 /* shadow page tables on either EPT or shadow page tables */
6985 kvm_set_cr3(vcpu, vmcs12->host_cr3);
6986 kvm_mmu_reset_context(vcpu);
6987
6988 if (enable_vpid) {
6989 /*
6990 * Trivially support vpid by letting L2s share their parent
6991 * L1's vpid. TODO: move to a more elaborate solution, giving
6992 * each L2 its own vpid and exposing the vpid feature to L1.
6993 */
6994 vmx_flush_tlb(vcpu);
6995 }
6996
6997
6998 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
6999 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
7000 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
7001 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
7002 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
7003 vmcs_writel(GUEST_TR_BASE, vmcs12->host_tr_base);
7004 vmcs_writel(GUEST_GS_BASE, vmcs12->host_gs_base);
7005 vmcs_writel(GUEST_FS_BASE, vmcs12->host_fs_base);
7006 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->host_es_selector);
7007 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->host_cs_selector);
7008 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->host_ss_selector);
7009 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->host_ds_selector);
7010 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->host_fs_selector);
7011 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->host_gs_selector);
7012 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->host_tr_selector);
7013
7014 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT)
7015 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
7016 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
7017 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
7018 vmcs12->host_ia32_perf_global_ctrl);
7019}
7020
7021/*
7022 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
7023 * and modify vmcs12 to make it see what it would expect to see there if
7024 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
7025 */
7026static void nested_vmx_vmexit(struct kvm_vcpu *vcpu)
7027{
7028 struct vcpu_vmx *vmx = to_vmx(vcpu);
7029 int cpu;
7030 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7031
7032 leave_guest_mode(vcpu);
7033 prepare_vmcs12(vcpu, vmcs12);
7034
7035 cpu = get_cpu();
7036 vmx->loaded_vmcs = &vmx->vmcs01;
7037 vmx_vcpu_put(vcpu);
7038 vmx_vcpu_load(vcpu, cpu);
7039 vcpu->cpu = cpu;
7040 put_cpu();
7041
7042 /* if no vmcs02 cache requested, remove the one we used */
7043 if (VMCS02_POOL_SIZE == 0)
7044 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
7045
7046 load_vmcs12_host_state(vcpu, vmcs12);
7047
Nadav Har'El27fc51b2011-08-02 15:54:52 +03007048 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007049 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
7050
7051 /* This is needed for same reason as it was needed in prepare_vmcs02 */
7052 vmx->host_rsp = 0;
7053
7054 /* Unpin physical memory we referred to in vmcs02 */
7055 if (vmx->nested.apic_access_page) {
7056 nested_release_page(vmx->nested.apic_access_page);
7057 vmx->nested.apic_access_page = 0;
7058 }
7059
7060 /*
7061 * Exiting from L2 to L1, we're now back to L1 which thinks it just
7062 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
7063 * success or failure flag accordingly.
7064 */
7065 if (unlikely(vmx->fail)) {
7066 vmx->fail = 0;
7067 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
7068 } else
7069 nested_vmx_succeed(vcpu);
7070}
7071
Nadav Har'El7c177932011-05-25 23:12:04 +03007072/*
7073 * L1's failure to enter L2 is a subset of a normal exit, as explained in
7074 * 23.7 "VM-entry failures during or after loading guest state" (this also
7075 * lists the acceptable exit-reason and exit-qualification parameters).
7076 * It should only be called before L2 actually succeeded to run, and when
7077 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
7078 */
7079static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
7080 struct vmcs12 *vmcs12,
7081 u32 reason, unsigned long qualification)
7082{
7083 load_vmcs12_host_state(vcpu, vmcs12);
7084 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
7085 vmcs12->exit_qualification = qualification;
7086 nested_vmx_succeed(vcpu);
7087}
7088
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007089static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7090 struct x86_instruction_info *info,
7091 enum x86_intercept_stage stage)
7092{
7093 return X86EMUL_CONTINUE;
7094}
7095
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +03007096static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007097 .cpu_has_kvm_support = cpu_has_kvm_support,
7098 .disabled_by_bios = vmx_disabled_by_bios,
7099 .hardware_setup = hardware_setup,
7100 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03007101 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007102 .hardware_enable = hardware_enable,
7103 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007104 .cpu_has_accelerated_tpr = report_flexpriority,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007105
7106 .vcpu_create = vmx_create_vcpu,
7107 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007108 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007109
Avi Kivity04d2cc72007-09-10 18:10:54 +03007110 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007111 .vcpu_load = vmx_vcpu_load,
7112 .vcpu_put = vmx_vcpu_put,
7113
7114 .set_guest_debug = set_guest_debug,
7115 .get_msr = vmx_get_msr,
7116 .set_msr = vmx_set_msr,
7117 .get_segment_base = vmx_get_segment_base,
7118 .get_segment = vmx_get_segment,
7119 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007120 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007121 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02007122 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +02007123 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +03007124 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007125 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007126 .set_cr3 = vmx_set_cr3,
7127 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007128 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007129 .get_idt = vmx_get_idt,
7130 .set_idt = vmx_set_idt,
7131 .get_gdt = vmx_get_gdt,
7132 .set_gdt = vmx_set_gdt,
Gleb Natapov020df072010-04-13 10:05:23 +03007133 .set_dr7 = vmx_set_dr7,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007134 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007135 .get_rflags = vmx_get_rflags,
7136 .set_rflags = vmx_set_rflags,
Avi Kivityebcbab42010-02-07 11:56:52 +02007137 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +02007138 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007139
7140 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007141
Avi Kivity6aa8b732006-12-10 02:21:36 -08007142 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007143 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007144 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007145 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7146 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007147 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007148 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007149 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007150 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007151 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007152 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007153 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007154 .get_nmi_mask = vmx_get_nmi_mask,
7155 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007156 .enable_nmi_window = enable_nmi_window,
7157 .enable_irq_window = enable_irq_window,
7158 .update_cr8_intercept = update_cr8_intercept,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007159
Izik Eiduscbc94022007-10-25 00:29:55 +02007160 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08007161 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007162 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007163
Avi Kivity586f9602010-11-18 13:09:54 +02007164 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007165
Sheng Yang17cc3932010-01-05 19:02:27 +08007166 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08007167
7168 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007169
7170 .rdtscp_supported = vmx_rdtscp_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007171
7172 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007173
7174 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007175
Joerg Roedel4051b182011-03-25 09:44:49 +01007176 .set_tsc_khz = vmx_set_tsc_khz,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007177 .write_tsc_offset = vmx_write_tsc_offset,
Zachary Amsdene48672f2010-08-19 22:07:23 -10007178 .adjust_tsc_offset = vmx_adjust_tsc_offset,
Joerg Roedel857e4092011-03-25 09:44:50 +01007179 .compute_tsc_offset = vmx_compute_tsc_offset,
Nadav Har'Eld5c17852011-08-02 15:54:20 +03007180 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007181
7182 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007183
7184 .check_intercept = vmx_check_intercept,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007185};
7186
7187static int __init vmx_init(void)
7188{
Avi Kivity26bb0982009-09-07 11:14:12 +03007189 int r, i;
7190
7191 rdmsrl_safe(MSR_EFER, &host_efer);
7192
7193 for (i = 0; i < NR_VMX_MSR; ++i)
7194 kvm_define_shared_msr(i, vmx_msr_index[i]);
He, Qingfdef3ad2007-04-30 09:45:24 +03007195
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007196 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
He, Qingfdef3ad2007-04-30 09:45:24 +03007197 if (!vmx_io_bitmap_a)
7198 return -ENOMEM;
7199
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007200 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
He, Qingfdef3ad2007-04-30 09:45:24 +03007201 if (!vmx_io_bitmap_b) {
7202 r = -ENOMEM;
7203 goto out;
7204 }
7205
Avi Kivity58972972009-02-24 22:26:47 +02007206 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
7207 if (!vmx_msr_bitmap_legacy) {
Sheng Yang25c5f222008-03-28 13:18:56 +08007208 r = -ENOMEM;
7209 goto out1;
7210 }
7211
Avi Kivity58972972009-02-24 22:26:47 +02007212 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
7213 if (!vmx_msr_bitmap_longmode) {
7214 r = -ENOMEM;
7215 goto out2;
7216 }
7217
He, Qingfdef3ad2007-04-30 09:45:24 +03007218 /*
7219 * Allow direct access to the PC debug port (it is often used for I/O
7220 * delays, but the vmexits simply slow things down).
7221 */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007222 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
7223 clear_bit(0x80, vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03007224
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007225 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007226
Avi Kivity58972972009-02-24 22:26:47 +02007227 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
7228 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Sheng Yang25c5f222008-03-28 13:18:56 +08007229
Sheng Yang2384d2b2008-01-17 15:14:33 +08007230 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7231
Avi Kivity0ee75be2010-04-28 15:39:01 +03007232 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
7233 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007234 if (r)
Avi Kivity58972972009-02-24 22:26:47 +02007235 goto out3;
Sheng Yang25c5f222008-03-28 13:18:56 +08007236
Avi Kivity58972972009-02-24 22:26:47 +02007237 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
7238 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
7239 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
7240 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
7241 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
7242 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
He, Qingfdef3ad2007-04-30 09:45:24 +03007243
Avi Kivity089d0342009-03-23 18:26:32 +02007244 if (enable_ept) {
Sheng Yang534e38b2008-09-08 15:12:30 +08007245 kvm_mmu_set_mask_ptes(0ull, 0ull, 0ull, 0ull,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007246 VMX_EPT_EXECUTABLE_MASK);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08007247 ept_set_mmio_spte_mask();
Sheng Yang5fdbcb92008-07-16 09:25:40 +08007248 kvm_enable_tdp();
7249 } else
7250 kvm_disable_tdp();
Sheng Yang14394422008-04-28 12:24:45 +08007251
He, Qingfdef3ad2007-04-30 09:45:24 +03007252 return 0;
7253
Avi Kivity58972972009-02-24 22:26:47 +02007254out3:
7255 free_page((unsigned long)vmx_msr_bitmap_longmode);
Sheng Yang25c5f222008-03-28 13:18:56 +08007256out2:
Avi Kivity58972972009-02-24 22:26:47 +02007257 free_page((unsigned long)vmx_msr_bitmap_legacy);
He, Qingfdef3ad2007-04-30 09:45:24 +03007258out1:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007259 free_page((unsigned long)vmx_io_bitmap_b);
He, Qingfdef3ad2007-04-30 09:45:24 +03007260out:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007261 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03007262 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007263}
7264
7265static void __exit vmx_exit(void)
7266{
Avi Kivity58972972009-02-24 22:26:47 +02007267 free_page((unsigned long)vmx_msr_bitmap_legacy);
7268 free_page((unsigned long)vmx_msr_bitmap_longmode);
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007269 free_page((unsigned long)vmx_io_bitmap_b);
7270 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03007271
Zhang Xiantaocb498ea2007-11-14 20:39:31 +08007272 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -08007273}
7274
7275module_init(vmx_init)
7276module_exit(vmx_exit)