blob: faa94cef2c555ca22e3386376acdf1e99224f538 [file] [log] [blame]
Mike Iselyd8554972006-06-26 20:58:46 -03001/*
2 *
Mike Iselyd8554972006-06-26 20:58:46 -03003 *
4 * Copyright (C) 2005 Mike Isely <isely@pobox.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 *
19 */
20
21#include <linux/errno.h>
22#include <linux/string.h>
23#include <linux/slab.h>
24#include <linux/firmware.h>
Mike Iselyd8554972006-06-26 20:58:46 -030025#include <linux/videodev2.h>
Mike Isely32ffa9a2006-09-23 22:26:52 -030026#include <media/v4l2-common.h>
Mike Iselyd8554972006-06-26 20:58:46 -030027#include "pvrusb2.h"
28#include "pvrusb2-std.h"
29#include "pvrusb2-util.h"
30#include "pvrusb2-hdw.h"
31#include "pvrusb2-i2c-core.h"
Mike Isely59af3362009-03-07 03:06:09 -030032#include "pvrusb2-i2c-track.h"
Mike Iselyd8554972006-06-26 20:58:46 -030033#include "pvrusb2-tuner.h"
34#include "pvrusb2-eeprom.h"
35#include "pvrusb2-hdw-internal.h"
36#include "pvrusb2-encoder.h"
37#include "pvrusb2-debug.h"
Michael Krufky8d364362007-01-22 02:17:55 -030038#include "pvrusb2-fx2-cmd.h"
Mike Iselyd8554972006-06-26 20:58:46 -030039
Mike Isely1bde0282006-12-27 23:30:13 -030040#define TV_MIN_FREQ 55250000L
41#define TV_MAX_FREQ 850000000L
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -030042
Mike Isely83ce57a2008-05-26 05:51:57 -030043/* This defines a minimum interval that the decoder must remain quiet
44 before we are allowed to start it running. */
45#define TIME_MSEC_DECODER_WAIT 50
46
47/* This defines a minimum interval that the encoder must remain quiet
Mike Iselyfa98e592008-05-26 05:54:24 -030048 before we are allowed to configure it. I had this originally set to
49 50msec, but Martin Dauskardt <martin.dauskardt@gmx.de> reports that
50 things work better when it's set to 100msec. */
51#define TIME_MSEC_ENCODER_WAIT 100
Mike Isely83ce57a2008-05-26 05:51:57 -030052
53/* This defines the minimum interval that the encoder must successfully run
54 before we consider that the encoder has run at least once since its
55 firmware has been loaded. This measurement is in important for cases
56 where we can't do something until we know that the encoder has been run
57 at least once. */
58#define TIME_MSEC_ENCODER_OK 250
59
Mike Iselya0fd1cb2006-06-30 11:35:28 -030060static struct pvr2_hdw *unit_pointers[PVR_NUM] = {[ 0 ... PVR_NUM-1 ] = NULL};
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -030061static DEFINE_MUTEX(pvr2_unit_mtx);
Mike Iselyd8554972006-06-26 20:58:46 -030062
Douglas Schilling Landgrafff699e62008-04-22 14:41:48 -030063static int ctlchg;
Douglas Schilling Landgrafff699e62008-04-22 14:41:48 -030064static int procreload;
Mike Iselyd8554972006-06-26 20:58:46 -030065static int tuner[PVR_NUM] = { [0 ... PVR_NUM-1] = -1 };
66static int tolerance[PVR_NUM] = { [0 ... PVR_NUM-1] = 0 };
67static int video_std[PVR_NUM] = { [0 ... PVR_NUM-1] = 0 };
Douglas Schilling Landgrafff699e62008-04-22 14:41:48 -030068static int init_pause_msec;
Mike Iselyd8554972006-06-26 20:58:46 -030069
70module_param(ctlchg, int, S_IRUGO|S_IWUSR);
71MODULE_PARM_DESC(ctlchg, "0=optimize ctl change 1=always accept new ctl value");
72module_param(init_pause_msec, int, S_IRUGO|S_IWUSR);
73MODULE_PARM_DESC(init_pause_msec, "hardware initialization settling delay");
Mike Iselyd8554972006-06-26 20:58:46 -030074module_param(procreload, int, S_IRUGO|S_IWUSR);
75MODULE_PARM_DESC(procreload,
76 "Attempt init failure recovery with firmware reload");
77module_param_array(tuner, int, NULL, 0444);
78MODULE_PARM_DESC(tuner,"specify installed tuner type");
79module_param_array(video_std, int, NULL, 0444);
80MODULE_PARM_DESC(video_std,"specify initial video standard");
81module_param_array(tolerance, int, NULL, 0444);
82MODULE_PARM_DESC(tolerance,"specify stream error tolerance");
83
Michael Krufky5a4f5da62008-05-11 16:37:50 -030084/* US Broadcast channel 7 (175.25 MHz) */
85static int default_tv_freq = 175250000L;
86/* 104.3 MHz, a usable FM station for my area */
87static int default_radio_freq = 104300000L;
88
89module_param_named(tv_freq, default_tv_freq, int, 0444);
90MODULE_PARM_DESC(tv_freq, "specify initial television frequency");
91module_param_named(radio_freq, default_radio_freq, int, 0444);
92MODULE_PARM_DESC(radio_freq, "specify initial radio frequency");
93
Mike Iselyd8554972006-06-26 20:58:46 -030094#define PVR2_CTL_WRITE_ENDPOINT 0x01
95#define PVR2_CTL_READ_ENDPOINT 0x81
96
97#define PVR2_GPIO_IN 0x9008
98#define PVR2_GPIO_OUT 0x900c
99#define PVR2_GPIO_DIR 0x9020
100
101#define trace_firmware(...) pvr2_trace(PVR2_TRACE_FIRMWARE,__VA_ARGS__)
102
103#define PVR2_FIRMWARE_ENDPOINT 0x02
104
105/* size of a firmware chunk */
106#define FIRMWARE_CHUNK_SIZE 0x2000
107
Mike Iselye9c64a72009-03-06 23:42:20 -0300108static const char *module_names[] = {
109 [PVR2_CLIENT_ID_MSP3400] = "msp3400",
110 [PVR2_CLIENT_ID_CX25840] = "cx25840",
111 [PVR2_CLIENT_ID_SAA7115] = "saa7115",
112 [PVR2_CLIENT_ID_TUNER] = "tuner",
113 [PVR2_CLIENT_ID_CS53132A] = "cs53132a",
114};
115
116
117static const unsigned char *module_i2c_addresses[] = {
118 [PVR2_CLIENT_ID_TUNER] = "\x60\x61\x62\x63",
119};
120
121
Mike Iselyb30d2442006-06-25 20:05:01 -0300122/* Define the list of additional controls we'll dynamically construct based
123 on query of the cx2341x module. */
124struct pvr2_mpeg_ids {
125 const char *strid;
126 int id;
127};
128static const struct pvr2_mpeg_ids mpeg_ids[] = {
129 {
130 .strid = "audio_layer",
131 .id = V4L2_CID_MPEG_AUDIO_ENCODING,
132 },{
133 .strid = "audio_bitrate",
134 .id = V4L2_CID_MPEG_AUDIO_L2_BITRATE,
135 },{
136 /* Already using audio_mode elsewhere :-( */
137 .strid = "mpeg_audio_mode",
138 .id = V4L2_CID_MPEG_AUDIO_MODE,
139 },{
140 .strid = "mpeg_audio_mode_extension",
141 .id = V4L2_CID_MPEG_AUDIO_MODE_EXTENSION,
142 },{
143 .strid = "audio_emphasis",
144 .id = V4L2_CID_MPEG_AUDIO_EMPHASIS,
145 },{
146 .strid = "audio_crc",
147 .id = V4L2_CID_MPEG_AUDIO_CRC,
148 },{
149 .strid = "video_aspect",
150 .id = V4L2_CID_MPEG_VIDEO_ASPECT,
151 },{
152 .strid = "video_b_frames",
153 .id = V4L2_CID_MPEG_VIDEO_B_FRAMES,
154 },{
155 .strid = "video_gop_size",
156 .id = V4L2_CID_MPEG_VIDEO_GOP_SIZE,
157 },{
158 .strid = "video_gop_closure",
159 .id = V4L2_CID_MPEG_VIDEO_GOP_CLOSURE,
160 },{
Mike Iselyb30d2442006-06-25 20:05:01 -0300161 .strid = "video_bitrate_mode",
162 .id = V4L2_CID_MPEG_VIDEO_BITRATE_MODE,
163 },{
164 .strid = "video_bitrate",
165 .id = V4L2_CID_MPEG_VIDEO_BITRATE,
166 },{
167 .strid = "video_bitrate_peak",
168 .id = V4L2_CID_MPEG_VIDEO_BITRATE_PEAK,
169 },{
170 .strid = "video_temporal_decimation",
171 .id = V4L2_CID_MPEG_VIDEO_TEMPORAL_DECIMATION,
172 },{
173 .strid = "stream_type",
174 .id = V4L2_CID_MPEG_STREAM_TYPE,
175 },{
176 .strid = "video_spatial_filter_mode",
177 .id = V4L2_CID_MPEG_CX2341X_VIDEO_SPATIAL_FILTER_MODE,
178 },{
179 .strid = "video_spatial_filter",
180 .id = V4L2_CID_MPEG_CX2341X_VIDEO_SPATIAL_FILTER,
181 },{
182 .strid = "video_luma_spatial_filter_type",
183 .id = V4L2_CID_MPEG_CX2341X_VIDEO_LUMA_SPATIAL_FILTER_TYPE,
184 },{
185 .strid = "video_chroma_spatial_filter_type",
186 .id = V4L2_CID_MPEG_CX2341X_VIDEO_CHROMA_SPATIAL_FILTER_TYPE,
187 },{
188 .strid = "video_temporal_filter_mode",
189 .id = V4L2_CID_MPEG_CX2341X_VIDEO_TEMPORAL_FILTER_MODE,
190 },{
191 .strid = "video_temporal_filter",
192 .id = V4L2_CID_MPEG_CX2341X_VIDEO_TEMPORAL_FILTER,
193 },{
194 .strid = "video_median_filter_type",
195 .id = V4L2_CID_MPEG_CX2341X_VIDEO_MEDIAN_FILTER_TYPE,
196 },{
197 .strid = "video_luma_median_filter_top",
198 .id = V4L2_CID_MPEG_CX2341X_VIDEO_LUMA_MEDIAN_FILTER_TOP,
199 },{
200 .strid = "video_luma_median_filter_bottom",
201 .id = V4L2_CID_MPEG_CX2341X_VIDEO_LUMA_MEDIAN_FILTER_BOTTOM,
202 },{
203 .strid = "video_chroma_median_filter_top",
204 .id = V4L2_CID_MPEG_CX2341X_VIDEO_CHROMA_MEDIAN_FILTER_TOP,
205 },{
206 .strid = "video_chroma_median_filter_bottom",
207 .id = V4L2_CID_MPEG_CX2341X_VIDEO_CHROMA_MEDIAN_FILTER_BOTTOM,
208 }
209};
Ahmed S. Darwisheca8ebf2007-01-20 00:35:03 -0300210#define MPEGDEF_COUNT ARRAY_SIZE(mpeg_ids)
Mike Iselyc05c0462006-06-25 20:04:25 -0300211
Mike Iselyd8554972006-06-26 20:58:46 -0300212
Mike Isely434449f2006-08-08 09:10:06 -0300213static const char *control_values_srate[] = {
214 [V4L2_MPEG_AUDIO_SAMPLING_FREQ_44100] = "44.1 kHz",
215 [V4L2_MPEG_AUDIO_SAMPLING_FREQ_48000] = "48 kHz",
216 [V4L2_MPEG_AUDIO_SAMPLING_FREQ_32000] = "32 kHz",
217};
Mike Iselyd8554972006-06-26 20:58:46 -0300218
Mike Iselyd8554972006-06-26 20:58:46 -0300219
220
221static const char *control_values_input[] = {
222 [PVR2_CVAL_INPUT_TV] = "television", /*xawtv needs this name*/
Mike Isely29bf5b12008-04-22 14:45:37 -0300223 [PVR2_CVAL_INPUT_DTV] = "dtv",
Mike Iselyd8554972006-06-26 20:58:46 -0300224 [PVR2_CVAL_INPUT_RADIO] = "radio",
225 [PVR2_CVAL_INPUT_SVIDEO] = "s-video",
226 [PVR2_CVAL_INPUT_COMPOSITE] = "composite",
227};
228
229
230static const char *control_values_audiomode[] = {
231 [V4L2_TUNER_MODE_MONO] = "Mono",
232 [V4L2_TUNER_MODE_STEREO] = "Stereo",
233 [V4L2_TUNER_MODE_LANG1] = "Lang1",
234 [V4L2_TUNER_MODE_LANG2] = "Lang2",
235 [V4L2_TUNER_MODE_LANG1_LANG2] = "Lang1+Lang2",
236};
237
238
239static const char *control_values_hsm[] = {
240 [PVR2_CVAL_HSM_FAIL] = "Fail",
241 [PVR2_CVAL_HSM_HIGH] = "High",
242 [PVR2_CVAL_HSM_FULL] = "Full",
243};
244
245
Mike Isely681c7392007-11-26 01:48:52 -0300246static const char *pvr2_state_names[] = {
247 [PVR2_STATE_NONE] = "none",
248 [PVR2_STATE_DEAD] = "dead",
249 [PVR2_STATE_COLD] = "cold",
250 [PVR2_STATE_WARM] = "warm",
251 [PVR2_STATE_ERROR] = "error",
252 [PVR2_STATE_READY] = "ready",
253 [PVR2_STATE_RUN] = "run",
Mike Iselyd8554972006-06-26 20:58:46 -0300254};
255
Mike Isely681c7392007-11-26 01:48:52 -0300256
Mike Isely694dca2b2008-03-28 05:42:10 -0300257struct pvr2_fx2cmd_descdef {
Mike Isely1c9d10d2008-03-28 05:38:54 -0300258 unsigned char id;
259 unsigned char *desc;
260};
261
Mike Isely694dca2b2008-03-28 05:42:10 -0300262static const struct pvr2_fx2cmd_descdef pvr2_fx2cmd_desc[] = {
Mike Isely1c9d10d2008-03-28 05:38:54 -0300263 {FX2CMD_MEM_WRITE_DWORD, "write encoder dword"},
264 {FX2CMD_MEM_READ_DWORD, "read encoder dword"},
Mike Isely31335b12008-07-25 19:35:31 -0300265 {FX2CMD_HCW_ZILOG_RESET, "zilog IR reset control"},
Mike Isely1c9d10d2008-03-28 05:38:54 -0300266 {FX2CMD_MEM_READ_64BYTES, "read encoder 64bytes"},
267 {FX2CMD_REG_WRITE, "write encoder register"},
268 {FX2CMD_REG_READ, "read encoder register"},
269 {FX2CMD_MEMSEL, "encoder memsel"},
270 {FX2CMD_I2C_WRITE, "i2c write"},
271 {FX2CMD_I2C_READ, "i2c read"},
272 {FX2CMD_GET_USB_SPEED, "get USB speed"},
273 {FX2CMD_STREAMING_ON, "stream on"},
274 {FX2CMD_STREAMING_OFF, "stream off"},
275 {FX2CMD_FWPOST1, "fwpost1"},
276 {FX2CMD_POWER_OFF, "power off"},
277 {FX2CMD_POWER_ON, "power on"},
278 {FX2CMD_DEEP_RESET, "deep reset"},
279 {FX2CMD_GET_EEPROM_ADDR, "get rom addr"},
280 {FX2CMD_GET_IR_CODE, "get IR code"},
281 {FX2CMD_HCW_DEMOD_RESETIN, "hcw demod resetin"},
282 {FX2CMD_HCW_DTV_STREAMING_ON, "hcw dtv stream on"},
283 {FX2CMD_HCW_DTV_STREAMING_OFF, "hcw dtv stream off"},
284 {FX2CMD_ONAIR_DTV_STREAMING_ON, "onair dtv stream on"},
285 {FX2CMD_ONAIR_DTV_STREAMING_OFF, "onair dtv stream off"},
286 {FX2CMD_ONAIR_DTV_POWER_ON, "onair dtv power on"},
287 {FX2CMD_ONAIR_DTV_POWER_OFF, "onair dtv power off"},
288};
289
290
Mike Isely1cb03b72008-04-21 03:47:43 -0300291static int pvr2_hdw_set_input(struct pvr2_hdw *hdw,int v);
Mike Isely681c7392007-11-26 01:48:52 -0300292static void pvr2_hdw_state_sched(struct pvr2_hdw *);
293static int pvr2_hdw_state_eval(struct pvr2_hdw *);
Mike Isely1bde0282006-12-27 23:30:13 -0300294static void pvr2_hdw_set_cur_freq(struct pvr2_hdw *,unsigned long);
Mike Isely681c7392007-11-26 01:48:52 -0300295static void pvr2_hdw_worker_i2c(struct work_struct *work);
296static void pvr2_hdw_worker_poll(struct work_struct *work);
Mike Isely681c7392007-11-26 01:48:52 -0300297static int pvr2_hdw_wait(struct pvr2_hdw *,int state);
298static int pvr2_hdw_untrip_unlocked(struct pvr2_hdw *);
299static void pvr2_hdw_state_log_state(struct pvr2_hdw *);
Adrian Bunk07e337e2006-06-30 11:30:20 -0300300static int pvr2_hdw_cmd_usbstream(struct pvr2_hdw *hdw,int runFl);
Mike Isely681c7392007-11-26 01:48:52 -0300301static int pvr2_hdw_commit_setup(struct pvr2_hdw *hdw);
Adrian Bunk07e337e2006-06-30 11:30:20 -0300302static int pvr2_hdw_get_eeprom_addr(struct pvr2_hdw *hdw);
Adrian Bunk07e337e2006-06-30 11:30:20 -0300303static void pvr2_hdw_internal_find_stdenum(struct pvr2_hdw *hdw);
304static void pvr2_hdw_internal_set_std_avail(struct pvr2_hdw *hdw);
Mike Isely681c7392007-11-26 01:48:52 -0300305static void pvr2_hdw_quiescent_timeout(unsigned long);
306static void pvr2_hdw_encoder_wait_timeout(unsigned long);
Mike Iselyd913d632008-04-06 04:04:35 -0300307static void pvr2_hdw_encoder_run_timeout(unsigned long);
Mike Isely1c9d10d2008-03-28 05:38:54 -0300308static int pvr2_issue_simple_cmd(struct pvr2_hdw *,u32);
Adrian Bunk07e337e2006-06-30 11:30:20 -0300309static int pvr2_send_request_ex(struct pvr2_hdw *hdw,
310 unsigned int timeout,int probe_fl,
311 void *write_data,unsigned int write_len,
312 void *read_data,unsigned int read_len);
Mike Isely432907f2008-08-31 21:02:20 -0300313static int pvr2_hdw_check_cropcap(struct pvr2_hdw *hdw);
Mike Iselyd8554972006-06-26 20:58:46 -0300314
Mike Isely681c7392007-11-26 01:48:52 -0300315
316static void trace_stbit(const char *name,int val)
317{
318 pvr2_trace(PVR2_TRACE_STBITS,
319 "State bit %s <-- %s",
320 name,(val ? "true" : "false"));
321}
322
Mike Iselyd8554972006-06-26 20:58:46 -0300323static int ctrl_channelfreq_get(struct pvr2_ctrl *cptr,int *vp)
324{
325 struct pvr2_hdw *hdw = cptr->hdw;
326 if ((hdw->freqProgSlot > 0) && (hdw->freqProgSlot <= FREQTABLE_SIZE)) {
327 *vp = hdw->freqTable[hdw->freqProgSlot-1];
328 } else {
329 *vp = 0;
330 }
331 return 0;
332}
333
334static int ctrl_channelfreq_set(struct pvr2_ctrl *cptr,int m,int v)
335{
336 struct pvr2_hdw *hdw = cptr->hdw;
Mike Isely1bde0282006-12-27 23:30:13 -0300337 unsigned int slotId = hdw->freqProgSlot;
338 if ((slotId > 0) && (slotId <= FREQTABLE_SIZE)) {
339 hdw->freqTable[slotId-1] = v;
340 /* Handle side effects correctly - if we're tuned to this
341 slot, then forgot the slot id relation since the stored
342 frequency has been changed. */
343 if (hdw->freqSelector) {
344 if (hdw->freqSlotRadio == slotId) {
345 hdw->freqSlotRadio = 0;
346 }
347 } else {
348 if (hdw->freqSlotTelevision == slotId) {
349 hdw->freqSlotTelevision = 0;
350 }
351 }
Mike Iselyd8554972006-06-26 20:58:46 -0300352 }
353 return 0;
354}
355
356static int ctrl_channelprog_get(struct pvr2_ctrl *cptr,int *vp)
357{
358 *vp = cptr->hdw->freqProgSlot;
359 return 0;
360}
361
362static int ctrl_channelprog_set(struct pvr2_ctrl *cptr,int m,int v)
363{
364 struct pvr2_hdw *hdw = cptr->hdw;
365 if ((v >= 0) && (v <= FREQTABLE_SIZE)) {
366 hdw->freqProgSlot = v;
367 }
368 return 0;
369}
370
371static int ctrl_channel_get(struct pvr2_ctrl *cptr,int *vp)
372{
Mike Isely1bde0282006-12-27 23:30:13 -0300373 struct pvr2_hdw *hdw = cptr->hdw;
374 *vp = hdw->freqSelector ? hdw->freqSlotRadio : hdw->freqSlotTelevision;
Mike Iselyd8554972006-06-26 20:58:46 -0300375 return 0;
376}
377
Mike Isely1bde0282006-12-27 23:30:13 -0300378static int ctrl_channel_set(struct pvr2_ctrl *cptr,int m,int slotId)
Mike Iselyd8554972006-06-26 20:58:46 -0300379{
380 unsigned freq = 0;
381 struct pvr2_hdw *hdw = cptr->hdw;
Mike Isely1bde0282006-12-27 23:30:13 -0300382 if ((slotId < 0) || (slotId > FREQTABLE_SIZE)) return 0;
383 if (slotId > 0) {
384 freq = hdw->freqTable[slotId-1];
385 if (!freq) return 0;
386 pvr2_hdw_set_cur_freq(hdw,freq);
Mike Iselyd8554972006-06-26 20:58:46 -0300387 }
Mike Isely1bde0282006-12-27 23:30:13 -0300388 if (hdw->freqSelector) {
389 hdw->freqSlotRadio = slotId;
390 } else {
391 hdw->freqSlotTelevision = slotId;
Mike Iselyd8554972006-06-26 20:58:46 -0300392 }
393 return 0;
394}
395
396static int ctrl_freq_get(struct pvr2_ctrl *cptr,int *vp)
397{
Mike Isely1bde0282006-12-27 23:30:13 -0300398 *vp = pvr2_hdw_get_cur_freq(cptr->hdw);
Mike Iselyd8554972006-06-26 20:58:46 -0300399 return 0;
400}
401
402static int ctrl_freq_is_dirty(struct pvr2_ctrl *cptr)
403{
404 return cptr->hdw->freqDirty != 0;
405}
406
407static void ctrl_freq_clear_dirty(struct pvr2_ctrl *cptr)
408{
409 cptr->hdw->freqDirty = 0;
410}
411
412static int ctrl_freq_set(struct pvr2_ctrl *cptr,int m,int v)
413{
Mike Isely1bde0282006-12-27 23:30:13 -0300414 pvr2_hdw_set_cur_freq(cptr->hdw,v);
Mike Iselyd8554972006-06-26 20:58:46 -0300415 return 0;
416}
417
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300418static int ctrl_cropl_min_get(struct pvr2_ctrl *cptr, int *left)
419{
Mike Isely432907f2008-08-31 21:02:20 -0300420 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
421 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
422 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300423 return stat;
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300424 }
Mike Isely432907f2008-08-31 21:02:20 -0300425 *left = cap->bounds.left;
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300426 return 0;
427}
428
429static int ctrl_cropl_max_get(struct pvr2_ctrl *cptr, int *left)
430{
Mike Isely432907f2008-08-31 21:02:20 -0300431 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
432 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
433 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300434 return stat;
435 }
436 *left = cap->bounds.left;
437 if (cap->bounds.width > cptr->hdw->cropw_val) {
Mike Isely432907f2008-08-31 21:02:20 -0300438 *left += cap->bounds.width - cptr->hdw->cropw_val;
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300439 }
440 return 0;
441}
442
443static int ctrl_cropt_min_get(struct pvr2_ctrl *cptr, int *top)
444{
Mike Isely432907f2008-08-31 21:02:20 -0300445 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
446 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
447 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300448 return stat;
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300449 }
Mike Isely432907f2008-08-31 21:02:20 -0300450 *top = cap->bounds.top;
451 return 0;
452}
453
454static int ctrl_cropt_max_get(struct pvr2_ctrl *cptr, int *top)
455{
456 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
457 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
458 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300459 return stat;
460 }
461 *top = cap->bounds.top;
462 if (cap->bounds.height > cptr->hdw->croph_val) {
Mike Isely432907f2008-08-31 21:02:20 -0300463 *top += cap->bounds.height - cptr->hdw->croph_val;
464 }
465 return 0;
466}
467
468static int ctrl_cropw_max_get(struct pvr2_ctrl *cptr, int *val)
469{
470 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
471 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
472 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300473 return stat;
474 }
475 *val = 0;
476 if (cap->bounds.width > cptr->hdw->cropl_val) {
Mike Isely432907f2008-08-31 21:02:20 -0300477 *val = cap->bounds.width - cptr->hdw->cropl_val;
478 }
479 return 0;
480}
481
482static int ctrl_croph_max_get(struct pvr2_ctrl *cptr, int *val)
483{
484 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
485 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
486 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300487 return stat;
488 }
489 *val = 0;
490 if (cap->bounds.height > cptr->hdw->cropt_val) {
Mike Isely432907f2008-08-31 21:02:20 -0300491 *val = cap->bounds.height - cptr->hdw->cropt_val;
492 }
493 return 0;
494}
495
496static int ctrl_get_cropcapbl(struct pvr2_ctrl *cptr, int *val)
497{
498 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
499 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
500 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300501 return stat;
502 }
503 *val = cap->bounds.left;
504 return 0;
505}
506
507static int ctrl_get_cropcapbt(struct pvr2_ctrl *cptr, int *val)
508{
509 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
510 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
511 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300512 return stat;
513 }
514 *val = cap->bounds.top;
515 return 0;
516}
517
518static int ctrl_get_cropcapbw(struct pvr2_ctrl *cptr, int *val)
519{
520 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
521 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
522 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300523 return stat;
524 }
525 *val = cap->bounds.width;
526 return 0;
527}
528
529static int ctrl_get_cropcapbh(struct pvr2_ctrl *cptr, int *val)
530{
531 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
532 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
533 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300534 return stat;
535 }
536 *val = cap->bounds.height;
537 return 0;
538}
539
540static int ctrl_get_cropcapdl(struct pvr2_ctrl *cptr, int *val)
541{
542 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
543 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
544 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300545 return stat;
546 }
547 *val = cap->defrect.left;
548 return 0;
549}
550
551static int ctrl_get_cropcapdt(struct pvr2_ctrl *cptr, int *val)
552{
553 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
554 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
555 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300556 return stat;
557 }
558 *val = cap->defrect.top;
559 return 0;
560}
561
562static int ctrl_get_cropcapdw(struct pvr2_ctrl *cptr, int *val)
563{
564 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
565 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
566 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300567 return stat;
568 }
569 *val = cap->defrect.width;
570 return 0;
571}
572
573static int ctrl_get_cropcapdh(struct pvr2_ctrl *cptr, int *val)
574{
575 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
576 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
577 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300578 return stat;
579 }
580 *val = cap->defrect.height;
581 return 0;
582}
583
584static int ctrl_get_cropcappan(struct pvr2_ctrl *cptr, int *val)
585{
586 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
587 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
588 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300589 return stat;
590 }
591 *val = cap->pixelaspect.numerator;
592 return 0;
593}
594
595static int ctrl_get_cropcappad(struct pvr2_ctrl *cptr, int *val)
596{
597 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
598 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
599 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300600 return stat;
601 }
602 *val = cap->pixelaspect.denominator;
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300603 return 0;
604}
605
Mike Isely3ad9fc32006-09-02 22:37:52 -0300606static int ctrl_vres_max_get(struct pvr2_ctrl *cptr,int *vp)
607{
608 /* Actual maximum depends on the video standard in effect. */
609 if (cptr->hdw->std_mask_cur & V4L2_STD_525_60) {
610 *vp = 480;
611 } else {
612 *vp = 576;
613 }
614 return 0;
615}
616
617static int ctrl_vres_min_get(struct pvr2_ctrl *cptr,int *vp)
618{
Mike Isely989eb152007-11-26 01:53:12 -0300619 /* Actual minimum depends on device digitizer type. */
620 if (cptr->hdw->hdw_desc->flag_has_cx25840) {
Mike Isely3ad9fc32006-09-02 22:37:52 -0300621 *vp = 75;
622 } else {
623 *vp = 17;
624 }
625 return 0;
626}
627
Mike Isely1bde0282006-12-27 23:30:13 -0300628static int ctrl_get_input(struct pvr2_ctrl *cptr,int *vp)
629{
630 *vp = cptr->hdw->input_val;
631 return 0;
632}
633
Mike Isely29bf5b12008-04-22 14:45:37 -0300634static int ctrl_check_input(struct pvr2_ctrl *cptr,int v)
635{
Mike Isely1cb03b72008-04-21 03:47:43 -0300636 return ((1 << v) & cptr->hdw->input_allowed_mask) != 0;
Mike Isely29bf5b12008-04-22 14:45:37 -0300637}
638
Mike Isely1bde0282006-12-27 23:30:13 -0300639static int ctrl_set_input(struct pvr2_ctrl *cptr,int m,int v)
640{
Mike Isely1cb03b72008-04-21 03:47:43 -0300641 return pvr2_hdw_set_input(cptr->hdw,v);
Mike Isely1bde0282006-12-27 23:30:13 -0300642}
643
644static int ctrl_isdirty_input(struct pvr2_ctrl *cptr)
645{
646 return cptr->hdw->input_dirty != 0;
647}
648
649static void ctrl_cleardirty_input(struct pvr2_ctrl *cptr)
650{
651 cptr->hdw->input_dirty = 0;
652}
653
Mike Isely5549f542006-12-27 23:28:54 -0300654
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300655static int ctrl_freq_max_get(struct pvr2_ctrl *cptr, int *vp)
656{
Mike Isely644afdb2007-01-20 00:19:23 -0300657 unsigned long fv;
658 struct pvr2_hdw *hdw = cptr->hdw;
659 if (hdw->tuner_signal_stale) {
Mike Iselya51f5002009-03-06 23:30:37 -0300660 pvr2_hdw_status_poll(hdw);
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300661 }
Mike Isely644afdb2007-01-20 00:19:23 -0300662 fv = hdw->tuner_signal_info.rangehigh;
663 if (!fv) {
664 /* Safety fallback */
665 *vp = TV_MAX_FREQ;
666 return 0;
667 }
668 if (hdw->tuner_signal_info.capability & V4L2_TUNER_CAP_LOW) {
669 fv = (fv * 125) / 2;
670 } else {
671 fv = fv * 62500;
672 }
673 *vp = fv;
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300674 return 0;
675}
676
677static int ctrl_freq_min_get(struct pvr2_ctrl *cptr, int *vp)
678{
Mike Isely644afdb2007-01-20 00:19:23 -0300679 unsigned long fv;
680 struct pvr2_hdw *hdw = cptr->hdw;
681 if (hdw->tuner_signal_stale) {
Mike Iselya51f5002009-03-06 23:30:37 -0300682 pvr2_hdw_status_poll(hdw);
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300683 }
Mike Isely644afdb2007-01-20 00:19:23 -0300684 fv = hdw->tuner_signal_info.rangelow;
685 if (!fv) {
686 /* Safety fallback */
687 *vp = TV_MIN_FREQ;
688 return 0;
689 }
690 if (hdw->tuner_signal_info.capability & V4L2_TUNER_CAP_LOW) {
691 fv = (fv * 125) / 2;
692 } else {
693 fv = fv * 62500;
694 }
695 *vp = fv;
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300696 return 0;
697}
698
Mike Iselyb30d2442006-06-25 20:05:01 -0300699static int ctrl_cx2341x_is_dirty(struct pvr2_ctrl *cptr)
700{
701 return cptr->hdw->enc_stale != 0;
702}
703
704static void ctrl_cx2341x_clear_dirty(struct pvr2_ctrl *cptr)
705{
706 cptr->hdw->enc_stale = 0;
Mike Isely681c7392007-11-26 01:48:52 -0300707 cptr->hdw->enc_unsafe_stale = 0;
Mike Iselyb30d2442006-06-25 20:05:01 -0300708}
709
710static int ctrl_cx2341x_get(struct pvr2_ctrl *cptr,int *vp)
711{
712 int ret;
713 struct v4l2_ext_controls cs;
714 struct v4l2_ext_control c1;
715 memset(&cs,0,sizeof(cs));
716 memset(&c1,0,sizeof(c1));
717 cs.controls = &c1;
718 cs.count = 1;
719 c1.id = cptr->info->v4l_id;
Hans Verkuil01f1e442007-08-21 18:32:42 -0300720 ret = cx2341x_ext_ctrls(&cptr->hdw->enc_ctl_state, 0, &cs,
Mike Iselyb30d2442006-06-25 20:05:01 -0300721 VIDIOC_G_EXT_CTRLS);
722 if (ret) return ret;
723 *vp = c1.value;
724 return 0;
725}
726
727static int ctrl_cx2341x_set(struct pvr2_ctrl *cptr,int m,int v)
728{
729 int ret;
Mike Isely681c7392007-11-26 01:48:52 -0300730 struct pvr2_hdw *hdw = cptr->hdw;
Mike Iselyb30d2442006-06-25 20:05:01 -0300731 struct v4l2_ext_controls cs;
732 struct v4l2_ext_control c1;
733 memset(&cs,0,sizeof(cs));
734 memset(&c1,0,sizeof(c1));
735 cs.controls = &c1;
736 cs.count = 1;
737 c1.id = cptr->info->v4l_id;
738 c1.value = v;
Mike Isely681c7392007-11-26 01:48:52 -0300739 ret = cx2341x_ext_ctrls(&hdw->enc_ctl_state,
740 hdw->state_encoder_run, &cs,
Mike Iselyb30d2442006-06-25 20:05:01 -0300741 VIDIOC_S_EXT_CTRLS);
Mike Isely681c7392007-11-26 01:48:52 -0300742 if (ret == -EBUSY) {
743 /* Oops. cx2341x is telling us it's not safe to change
744 this control while we're capturing. Make a note of this
745 fact so that the pipeline will be stopped the next time
746 controls are committed. Then go on ahead and store this
747 change anyway. */
748 ret = cx2341x_ext_ctrls(&hdw->enc_ctl_state,
749 0, &cs,
750 VIDIOC_S_EXT_CTRLS);
751 if (!ret) hdw->enc_unsafe_stale = !0;
752 }
Mike Iselyb30d2442006-06-25 20:05:01 -0300753 if (ret) return ret;
Mike Isely681c7392007-11-26 01:48:52 -0300754 hdw->enc_stale = !0;
Mike Iselyb30d2442006-06-25 20:05:01 -0300755 return 0;
756}
757
758static unsigned int ctrl_cx2341x_getv4lflags(struct pvr2_ctrl *cptr)
759{
760 struct v4l2_queryctrl qctrl;
761 struct pvr2_ctl_info *info;
762 qctrl.id = cptr->info->v4l_id;
763 cx2341x_ctrl_query(&cptr->hdw->enc_ctl_state,&qctrl);
764 /* Strip out the const so we can adjust a function pointer. It's
765 OK to do this here because we know this is a dynamically created
766 control, so the underlying storage for the info pointer is (a)
767 private to us, and (b) not in read-only storage. Either we do
768 this or we significantly complicate the underlying control
769 implementation. */
770 info = (struct pvr2_ctl_info *)(cptr->info);
771 if (qctrl.flags & V4L2_CTRL_FLAG_READ_ONLY) {
772 if (info->set_value) {
Mike Iselya0fd1cb2006-06-30 11:35:28 -0300773 info->set_value = NULL;
Mike Iselyb30d2442006-06-25 20:05:01 -0300774 }
775 } else {
776 if (!(info->set_value)) {
777 info->set_value = ctrl_cx2341x_set;
778 }
779 }
780 return qctrl.flags;
781}
782
Mike Iselyd8554972006-06-26 20:58:46 -0300783static int ctrl_streamingenabled_get(struct pvr2_ctrl *cptr,int *vp)
784{
Mike Isely681c7392007-11-26 01:48:52 -0300785 *vp = cptr->hdw->state_pipeline_req;
786 return 0;
787}
788
789static int ctrl_masterstate_get(struct pvr2_ctrl *cptr,int *vp)
790{
791 *vp = cptr->hdw->master_state;
Mike Iselyd8554972006-06-26 20:58:46 -0300792 return 0;
793}
794
795static int ctrl_hsm_get(struct pvr2_ctrl *cptr,int *vp)
796{
797 int result = pvr2_hdw_is_hsm(cptr->hdw);
798 *vp = PVR2_CVAL_HSM_FULL;
799 if (result < 0) *vp = PVR2_CVAL_HSM_FAIL;
800 if (result) *vp = PVR2_CVAL_HSM_HIGH;
801 return 0;
802}
803
804static int ctrl_stdavail_get(struct pvr2_ctrl *cptr,int *vp)
805{
806 *vp = cptr->hdw->std_mask_avail;
807 return 0;
808}
809
810static int ctrl_stdavail_set(struct pvr2_ctrl *cptr,int m,int v)
811{
812 struct pvr2_hdw *hdw = cptr->hdw;
813 v4l2_std_id ns;
814 ns = hdw->std_mask_avail;
815 ns = (ns & ~m) | (v & m);
816 if (ns == hdw->std_mask_avail) return 0;
817 hdw->std_mask_avail = ns;
818 pvr2_hdw_internal_set_std_avail(hdw);
819 pvr2_hdw_internal_find_stdenum(hdw);
820 return 0;
821}
822
823static int ctrl_std_val_to_sym(struct pvr2_ctrl *cptr,int msk,int val,
824 char *bufPtr,unsigned int bufSize,
825 unsigned int *len)
826{
827 *len = pvr2_std_id_to_str(bufPtr,bufSize,msk & val);
828 return 0;
829}
830
831static int ctrl_std_sym_to_val(struct pvr2_ctrl *cptr,
832 const char *bufPtr,unsigned int bufSize,
833 int *mskp,int *valp)
834{
835 int ret;
836 v4l2_std_id id;
837 ret = pvr2_std_str_to_id(&id,bufPtr,bufSize);
838 if (ret < 0) return ret;
839 if (mskp) *mskp = id;
840 if (valp) *valp = id;
841 return 0;
842}
843
844static int ctrl_stdcur_get(struct pvr2_ctrl *cptr,int *vp)
845{
846 *vp = cptr->hdw->std_mask_cur;
847 return 0;
848}
849
850static int ctrl_stdcur_set(struct pvr2_ctrl *cptr,int m,int v)
851{
852 struct pvr2_hdw *hdw = cptr->hdw;
853 v4l2_std_id ns;
854 ns = hdw->std_mask_cur;
855 ns = (ns & ~m) | (v & m);
856 if (ns == hdw->std_mask_cur) return 0;
857 hdw->std_mask_cur = ns;
858 hdw->std_dirty = !0;
859 pvr2_hdw_internal_find_stdenum(hdw);
860 return 0;
861}
862
863static int ctrl_stdcur_is_dirty(struct pvr2_ctrl *cptr)
864{
865 return cptr->hdw->std_dirty != 0;
866}
867
868static void ctrl_stdcur_clear_dirty(struct pvr2_ctrl *cptr)
869{
870 cptr->hdw->std_dirty = 0;
871}
872
873static int ctrl_signal_get(struct pvr2_ctrl *cptr,int *vp)
874{
Mike Isely18103c572007-01-20 00:09:47 -0300875 struct pvr2_hdw *hdw = cptr->hdw;
Mike Iselya51f5002009-03-06 23:30:37 -0300876 pvr2_hdw_status_poll(hdw);
Mike Isely18103c572007-01-20 00:09:47 -0300877 *vp = hdw->tuner_signal_info.signal;
878 return 0;
879}
880
881static int ctrl_audio_modes_present_get(struct pvr2_ctrl *cptr,int *vp)
882{
883 int val = 0;
884 unsigned int subchan;
885 struct pvr2_hdw *hdw = cptr->hdw;
Mike Iselya51f5002009-03-06 23:30:37 -0300886 pvr2_hdw_status_poll(hdw);
Mike Isely18103c572007-01-20 00:09:47 -0300887 subchan = hdw->tuner_signal_info.rxsubchans;
888 if (subchan & V4L2_TUNER_SUB_MONO) {
889 val |= (1 << V4L2_TUNER_MODE_MONO);
890 }
891 if (subchan & V4L2_TUNER_SUB_STEREO) {
892 val |= (1 << V4L2_TUNER_MODE_STEREO);
893 }
894 if (subchan & V4L2_TUNER_SUB_LANG1) {
895 val |= (1 << V4L2_TUNER_MODE_LANG1);
896 }
897 if (subchan & V4L2_TUNER_SUB_LANG2) {
898 val |= (1 << V4L2_TUNER_MODE_LANG2);
899 }
900 *vp = val;
Mike Iselyd8554972006-06-26 20:58:46 -0300901 return 0;
902}
903
Mike Iselyd8554972006-06-26 20:58:46 -0300904
905static int ctrl_stdenumcur_set(struct pvr2_ctrl *cptr,int m,int v)
906{
907 struct pvr2_hdw *hdw = cptr->hdw;
908 if (v < 0) return -EINVAL;
909 if (v > hdw->std_enum_cnt) return -EINVAL;
910 hdw->std_enum_cur = v;
911 if (!v) return 0;
912 v--;
913 if (hdw->std_mask_cur == hdw->std_defs[v].id) return 0;
914 hdw->std_mask_cur = hdw->std_defs[v].id;
915 hdw->std_dirty = !0;
916 return 0;
917}
918
919
920static int ctrl_stdenumcur_get(struct pvr2_ctrl *cptr,int *vp)
921{
922 *vp = cptr->hdw->std_enum_cur;
923 return 0;
924}
925
926
927static int ctrl_stdenumcur_is_dirty(struct pvr2_ctrl *cptr)
928{
929 return cptr->hdw->std_dirty != 0;
930}
931
932
933static void ctrl_stdenumcur_clear_dirty(struct pvr2_ctrl *cptr)
934{
935 cptr->hdw->std_dirty = 0;
936}
937
938
939#define DEFINT(vmin,vmax) \
940 .type = pvr2_ctl_int, \
941 .def.type_int.min_value = vmin, \
942 .def.type_int.max_value = vmax
943
944#define DEFENUM(tab) \
945 .type = pvr2_ctl_enum, \
Mike Isely27c7b712007-01-20 00:39:17 -0300946 .def.type_enum.count = ARRAY_SIZE(tab), \
Mike Iselyd8554972006-06-26 20:58:46 -0300947 .def.type_enum.value_names = tab
948
Mike Isely33213962006-06-25 20:04:40 -0300949#define DEFBOOL \
950 .type = pvr2_ctl_bool
951
Mike Iselyd8554972006-06-26 20:58:46 -0300952#define DEFMASK(msk,tab) \
953 .type = pvr2_ctl_bitmask, \
954 .def.type_bitmask.valid_bits = msk, \
955 .def.type_bitmask.bit_names = tab
956
957#define DEFREF(vname) \
958 .set_value = ctrl_set_##vname, \
959 .get_value = ctrl_get_##vname, \
960 .is_dirty = ctrl_isdirty_##vname, \
961 .clear_dirty = ctrl_cleardirty_##vname
962
963
964#define VCREATE_FUNCS(vname) \
965static int ctrl_get_##vname(struct pvr2_ctrl *cptr,int *vp) \
966{*vp = cptr->hdw->vname##_val; return 0;} \
967static int ctrl_set_##vname(struct pvr2_ctrl *cptr,int m,int v) \
968{cptr->hdw->vname##_val = v; cptr->hdw->vname##_dirty = !0; return 0;} \
969static int ctrl_isdirty_##vname(struct pvr2_ctrl *cptr) \
970{return cptr->hdw->vname##_dirty != 0;} \
971static void ctrl_cleardirty_##vname(struct pvr2_ctrl *cptr) \
972{cptr->hdw->vname##_dirty = 0;}
973
974VCREATE_FUNCS(brightness)
975VCREATE_FUNCS(contrast)
976VCREATE_FUNCS(saturation)
977VCREATE_FUNCS(hue)
978VCREATE_FUNCS(volume)
979VCREATE_FUNCS(balance)
980VCREATE_FUNCS(bass)
981VCREATE_FUNCS(treble)
982VCREATE_FUNCS(mute)
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300983VCREATE_FUNCS(cropl)
984VCREATE_FUNCS(cropt)
985VCREATE_FUNCS(cropw)
986VCREATE_FUNCS(croph)
Mike Iselyc05c0462006-06-25 20:04:25 -0300987VCREATE_FUNCS(audiomode)
988VCREATE_FUNCS(res_hor)
989VCREATE_FUNCS(res_ver)
Mike Iselyd8554972006-06-26 20:58:46 -0300990VCREATE_FUNCS(srate)
Mike Iselyd8554972006-06-26 20:58:46 -0300991
Mike Iselyd8554972006-06-26 20:58:46 -0300992/* Table definition of all controls which can be manipulated */
993static const struct pvr2_ctl_info control_defs[] = {
994 {
995 .v4l_id = V4L2_CID_BRIGHTNESS,
996 .desc = "Brightness",
997 .name = "brightness",
998 .default_value = 128,
999 DEFREF(brightness),
1000 DEFINT(0,255),
1001 },{
1002 .v4l_id = V4L2_CID_CONTRAST,
1003 .desc = "Contrast",
1004 .name = "contrast",
1005 .default_value = 68,
1006 DEFREF(contrast),
1007 DEFINT(0,127),
1008 },{
1009 .v4l_id = V4L2_CID_SATURATION,
1010 .desc = "Saturation",
1011 .name = "saturation",
1012 .default_value = 64,
1013 DEFREF(saturation),
1014 DEFINT(0,127),
1015 },{
1016 .v4l_id = V4L2_CID_HUE,
1017 .desc = "Hue",
1018 .name = "hue",
1019 .default_value = 0,
1020 DEFREF(hue),
1021 DEFINT(-128,127),
1022 },{
1023 .v4l_id = V4L2_CID_AUDIO_VOLUME,
1024 .desc = "Volume",
1025 .name = "volume",
Mike Isely139eecf2006-12-27 23:36:33 -03001026 .default_value = 62000,
Mike Iselyd8554972006-06-26 20:58:46 -03001027 DEFREF(volume),
1028 DEFINT(0,65535),
1029 },{
1030 .v4l_id = V4L2_CID_AUDIO_BALANCE,
1031 .desc = "Balance",
1032 .name = "balance",
1033 .default_value = 0,
1034 DEFREF(balance),
1035 DEFINT(-32768,32767),
1036 },{
1037 .v4l_id = V4L2_CID_AUDIO_BASS,
1038 .desc = "Bass",
1039 .name = "bass",
1040 .default_value = 0,
1041 DEFREF(bass),
1042 DEFINT(-32768,32767),
1043 },{
1044 .v4l_id = V4L2_CID_AUDIO_TREBLE,
1045 .desc = "Treble",
1046 .name = "treble",
1047 .default_value = 0,
1048 DEFREF(treble),
1049 DEFINT(-32768,32767),
1050 },{
1051 .v4l_id = V4L2_CID_AUDIO_MUTE,
1052 .desc = "Mute",
1053 .name = "mute",
1054 .default_value = 0,
1055 DEFREF(mute),
Mike Isely33213962006-06-25 20:04:40 -03001056 DEFBOOL,
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001057 }, {
Mike Isely432907f2008-08-31 21:02:20 -03001058 .desc = "Capture crop left margin",
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001059 .name = "crop_left",
1060 .internal_id = PVR2_CID_CROPL,
1061 .default_value = 0,
1062 DEFREF(cropl),
1063 DEFINT(-129, 340),
1064 .get_min_value = ctrl_cropl_min_get,
1065 .get_max_value = ctrl_cropl_max_get,
Mike Isely432907f2008-08-31 21:02:20 -03001066 .get_def_value = ctrl_get_cropcapdl,
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001067 }, {
Mike Isely432907f2008-08-31 21:02:20 -03001068 .desc = "Capture crop top margin",
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001069 .name = "crop_top",
1070 .internal_id = PVR2_CID_CROPT,
1071 .default_value = 0,
1072 DEFREF(cropt),
1073 DEFINT(-35, 544),
1074 .get_min_value = ctrl_cropt_min_get,
1075 .get_max_value = ctrl_cropt_max_get,
Mike Isely432907f2008-08-31 21:02:20 -03001076 .get_def_value = ctrl_get_cropcapdt,
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001077 }, {
Mike Isely432907f2008-08-31 21:02:20 -03001078 .desc = "Capture crop width",
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001079 .name = "crop_width",
1080 .internal_id = PVR2_CID_CROPW,
1081 .default_value = 720,
1082 DEFREF(cropw),
Mike Isely432907f2008-08-31 21:02:20 -03001083 .get_max_value = ctrl_cropw_max_get,
1084 .get_def_value = ctrl_get_cropcapdw,
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001085 }, {
Mike Isely432907f2008-08-31 21:02:20 -03001086 .desc = "Capture crop height",
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001087 .name = "crop_height",
1088 .internal_id = PVR2_CID_CROPH,
1089 .default_value = 480,
1090 DEFREF(croph),
Mike Isely432907f2008-08-31 21:02:20 -03001091 .get_max_value = ctrl_croph_max_get,
1092 .get_def_value = ctrl_get_cropcapdh,
1093 }, {
1094 .desc = "Capture capability pixel aspect numerator",
1095 .name = "cropcap_pixel_numerator",
1096 .internal_id = PVR2_CID_CROPCAPPAN,
1097 .get_value = ctrl_get_cropcappan,
1098 }, {
1099 .desc = "Capture capability pixel aspect denominator",
1100 .name = "cropcap_pixel_denominator",
1101 .internal_id = PVR2_CID_CROPCAPPAD,
1102 .get_value = ctrl_get_cropcappad,
1103 }, {
1104 .desc = "Capture capability bounds top",
1105 .name = "cropcap_bounds_top",
1106 .internal_id = PVR2_CID_CROPCAPBT,
1107 .get_value = ctrl_get_cropcapbt,
1108 }, {
1109 .desc = "Capture capability bounds left",
1110 .name = "cropcap_bounds_left",
1111 .internal_id = PVR2_CID_CROPCAPBL,
1112 .get_value = ctrl_get_cropcapbl,
1113 }, {
1114 .desc = "Capture capability bounds width",
1115 .name = "cropcap_bounds_width",
1116 .internal_id = PVR2_CID_CROPCAPBW,
1117 .get_value = ctrl_get_cropcapbw,
1118 }, {
1119 .desc = "Capture capability bounds height",
1120 .name = "cropcap_bounds_height",
1121 .internal_id = PVR2_CID_CROPCAPBH,
1122 .get_value = ctrl_get_cropcapbh,
Mike Iselyd8554972006-06-26 20:58:46 -03001123 },{
Mike Iselyc05c0462006-06-25 20:04:25 -03001124 .desc = "Video Source",
1125 .name = "input",
1126 .internal_id = PVR2_CID_INPUT,
1127 .default_value = PVR2_CVAL_INPUT_TV,
Mike Isely29bf5b12008-04-22 14:45:37 -03001128 .check_value = ctrl_check_input,
Mike Iselyc05c0462006-06-25 20:04:25 -03001129 DEFREF(input),
1130 DEFENUM(control_values_input),
1131 },{
1132 .desc = "Audio Mode",
1133 .name = "audio_mode",
1134 .internal_id = PVR2_CID_AUDIOMODE,
1135 .default_value = V4L2_TUNER_MODE_STEREO,
1136 DEFREF(audiomode),
1137 DEFENUM(control_values_audiomode),
1138 },{
1139 .desc = "Horizontal capture resolution",
1140 .name = "resolution_hor",
1141 .internal_id = PVR2_CID_HRES,
1142 .default_value = 720,
1143 DEFREF(res_hor),
Mike Isely3ad9fc32006-09-02 22:37:52 -03001144 DEFINT(19,720),
Mike Iselyc05c0462006-06-25 20:04:25 -03001145 },{
1146 .desc = "Vertical capture resolution",
1147 .name = "resolution_ver",
1148 .internal_id = PVR2_CID_VRES,
1149 .default_value = 480,
1150 DEFREF(res_ver),
Mike Isely3ad9fc32006-09-02 22:37:52 -03001151 DEFINT(17,576),
1152 /* Hook in check for video standard and adjust maximum
1153 depending on the standard. */
1154 .get_max_value = ctrl_vres_max_get,
1155 .get_min_value = ctrl_vres_min_get,
Mike Iselyc05c0462006-06-25 20:04:25 -03001156 },{
Mike Iselyb30d2442006-06-25 20:05:01 -03001157 .v4l_id = V4L2_CID_MPEG_AUDIO_SAMPLING_FREQ,
Mike Isely434449f2006-08-08 09:10:06 -03001158 .default_value = V4L2_MPEG_AUDIO_SAMPLING_FREQ_48000,
1159 .desc = "Audio Sampling Frequency",
Mike Iselyd8554972006-06-26 20:58:46 -03001160 .name = "srate",
Mike Iselyd8554972006-06-26 20:58:46 -03001161 DEFREF(srate),
1162 DEFENUM(control_values_srate),
1163 },{
Mike Iselyd8554972006-06-26 20:58:46 -03001164 .desc = "Tuner Frequency (Hz)",
1165 .name = "frequency",
1166 .internal_id = PVR2_CID_FREQUENCY,
Mike Isely1bde0282006-12-27 23:30:13 -03001167 .default_value = 0,
Mike Iselyd8554972006-06-26 20:58:46 -03001168 .set_value = ctrl_freq_set,
1169 .get_value = ctrl_freq_get,
1170 .is_dirty = ctrl_freq_is_dirty,
1171 .clear_dirty = ctrl_freq_clear_dirty,
Mike Isely644afdb2007-01-20 00:19:23 -03001172 DEFINT(0,0),
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -03001173 /* Hook in check for input value (tv/radio) and adjust
1174 max/min values accordingly */
1175 .get_max_value = ctrl_freq_max_get,
1176 .get_min_value = ctrl_freq_min_get,
Mike Iselyd8554972006-06-26 20:58:46 -03001177 },{
1178 .desc = "Channel",
1179 .name = "channel",
1180 .set_value = ctrl_channel_set,
1181 .get_value = ctrl_channel_get,
1182 DEFINT(0,FREQTABLE_SIZE),
1183 },{
1184 .desc = "Channel Program Frequency",
1185 .name = "freq_table_value",
1186 .set_value = ctrl_channelfreq_set,
1187 .get_value = ctrl_channelfreq_get,
Mike Isely644afdb2007-01-20 00:19:23 -03001188 DEFINT(0,0),
Mike Isely1bde0282006-12-27 23:30:13 -03001189 /* Hook in check for input value (tv/radio) and adjust
1190 max/min values accordingly */
Mike Isely1bde0282006-12-27 23:30:13 -03001191 .get_max_value = ctrl_freq_max_get,
1192 .get_min_value = ctrl_freq_min_get,
Mike Iselyd8554972006-06-26 20:58:46 -03001193 },{
1194 .desc = "Channel Program ID",
1195 .name = "freq_table_channel",
1196 .set_value = ctrl_channelprog_set,
1197 .get_value = ctrl_channelprog_get,
1198 DEFINT(0,FREQTABLE_SIZE),
1199 },{
Mike Iselyd8554972006-06-26 20:58:46 -03001200 .desc = "Streaming Enabled",
1201 .name = "streaming_enabled",
1202 .get_value = ctrl_streamingenabled_get,
Mike Isely33213962006-06-25 20:04:40 -03001203 DEFBOOL,
Mike Iselyd8554972006-06-26 20:58:46 -03001204 },{
1205 .desc = "USB Speed",
1206 .name = "usb_speed",
1207 .get_value = ctrl_hsm_get,
1208 DEFENUM(control_values_hsm),
1209 },{
Mike Isely681c7392007-11-26 01:48:52 -03001210 .desc = "Master State",
1211 .name = "master_state",
1212 .get_value = ctrl_masterstate_get,
1213 DEFENUM(pvr2_state_names),
1214 },{
Mike Iselyd8554972006-06-26 20:58:46 -03001215 .desc = "Signal Present",
1216 .name = "signal_present",
1217 .get_value = ctrl_signal_get,
Mike Isely18103c572007-01-20 00:09:47 -03001218 DEFINT(0,65535),
1219 },{
1220 .desc = "Audio Modes Present",
1221 .name = "audio_modes_present",
1222 .get_value = ctrl_audio_modes_present_get,
1223 /* For this type we "borrow" the V4L2_TUNER_MODE enum from
1224 v4l. Nothing outside of this module cares about this,
1225 but I reuse it in order to also reuse the
1226 control_values_audiomode string table. */
1227 DEFMASK(((1 << V4L2_TUNER_MODE_MONO)|
1228 (1 << V4L2_TUNER_MODE_STEREO)|
1229 (1 << V4L2_TUNER_MODE_LANG1)|
1230 (1 << V4L2_TUNER_MODE_LANG2)),
1231 control_values_audiomode),
Mike Iselyd8554972006-06-26 20:58:46 -03001232 },{
1233 .desc = "Video Standards Available Mask",
1234 .name = "video_standard_mask_available",
1235 .internal_id = PVR2_CID_STDAVAIL,
1236 .skip_init = !0,
1237 .get_value = ctrl_stdavail_get,
1238 .set_value = ctrl_stdavail_set,
1239 .val_to_sym = ctrl_std_val_to_sym,
1240 .sym_to_val = ctrl_std_sym_to_val,
1241 .type = pvr2_ctl_bitmask,
1242 },{
1243 .desc = "Video Standards In Use Mask",
1244 .name = "video_standard_mask_active",
1245 .internal_id = PVR2_CID_STDCUR,
1246 .skip_init = !0,
1247 .get_value = ctrl_stdcur_get,
1248 .set_value = ctrl_stdcur_set,
1249 .is_dirty = ctrl_stdcur_is_dirty,
1250 .clear_dirty = ctrl_stdcur_clear_dirty,
1251 .val_to_sym = ctrl_std_val_to_sym,
1252 .sym_to_val = ctrl_std_sym_to_val,
1253 .type = pvr2_ctl_bitmask,
1254 },{
Mike Iselyd8554972006-06-26 20:58:46 -03001255 .desc = "Video Standard Name",
1256 .name = "video_standard",
1257 .internal_id = PVR2_CID_STDENUM,
1258 .skip_init = !0,
1259 .get_value = ctrl_stdenumcur_get,
1260 .set_value = ctrl_stdenumcur_set,
1261 .is_dirty = ctrl_stdenumcur_is_dirty,
1262 .clear_dirty = ctrl_stdenumcur_clear_dirty,
1263 .type = pvr2_ctl_enum,
1264 }
1265};
1266
Ahmed S. Darwisheca8ebf2007-01-20 00:35:03 -03001267#define CTRLDEF_COUNT ARRAY_SIZE(control_defs)
Mike Iselyd8554972006-06-26 20:58:46 -03001268
1269
1270const char *pvr2_config_get_name(enum pvr2_config cfg)
1271{
1272 switch (cfg) {
1273 case pvr2_config_empty: return "empty";
1274 case pvr2_config_mpeg: return "mpeg";
1275 case pvr2_config_vbi: return "vbi";
Mike Isely16eb40d2006-12-30 18:27:32 -03001276 case pvr2_config_pcm: return "pcm";
1277 case pvr2_config_rawvideo: return "raw video";
Mike Iselyd8554972006-06-26 20:58:46 -03001278 }
1279 return "<unknown>";
1280}
1281
1282
1283struct usb_device *pvr2_hdw_get_dev(struct pvr2_hdw *hdw)
1284{
1285 return hdw->usb_dev;
1286}
1287
1288
1289unsigned long pvr2_hdw_get_sn(struct pvr2_hdw *hdw)
1290{
1291 return hdw->serial_number;
1292}
1293
Mike Isely31a18542007-04-08 01:11:47 -03001294
1295const char *pvr2_hdw_get_bus_info(struct pvr2_hdw *hdw)
1296{
1297 return hdw->bus_info;
1298}
1299
1300
Mike Isely13a88792009-01-14 04:22:56 -03001301const char *pvr2_hdw_get_device_identifier(struct pvr2_hdw *hdw)
1302{
1303 return hdw->identifier;
1304}
1305
1306
Mike Isely1bde0282006-12-27 23:30:13 -03001307unsigned long pvr2_hdw_get_cur_freq(struct pvr2_hdw *hdw)
1308{
1309 return hdw->freqSelector ? hdw->freqValTelevision : hdw->freqValRadio;
1310}
1311
1312/* Set the currently tuned frequency and account for all possible
1313 driver-core side effects of this action. */
Adrian Bunkf55a8712008-04-18 05:38:56 -03001314static void pvr2_hdw_set_cur_freq(struct pvr2_hdw *hdw,unsigned long val)
Mike Isely1bde0282006-12-27 23:30:13 -03001315{
Mike Isely7c74e572007-01-20 00:15:41 -03001316 if (hdw->input_val == PVR2_CVAL_INPUT_RADIO) {
Mike Isely1bde0282006-12-27 23:30:13 -03001317 if (hdw->freqSelector) {
1318 /* Swing over to radio frequency selection */
1319 hdw->freqSelector = 0;
1320 hdw->freqDirty = !0;
1321 }
Mike Isely1bde0282006-12-27 23:30:13 -03001322 if (hdw->freqValRadio != val) {
1323 hdw->freqValRadio = val;
1324 hdw->freqSlotRadio = 0;
Mike Isely7c74e572007-01-20 00:15:41 -03001325 hdw->freqDirty = !0;
Mike Isely1bde0282006-12-27 23:30:13 -03001326 }
Mike Isely7c74e572007-01-20 00:15:41 -03001327 } else {
Mike Isely1bde0282006-12-27 23:30:13 -03001328 if (!(hdw->freqSelector)) {
1329 /* Swing over to television frequency selection */
1330 hdw->freqSelector = 1;
1331 hdw->freqDirty = !0;
1332 }
Mike Isely1bde0282006-12-27 23:30:13 -03001333 if (hdw->freqValTelevision != val) {
1334 hdw->freqValTelevision = val;
1335 hdw->freqSlotTelevision = 0;
Mike Isely7c74e572007-01-20 00:15:41 -03001336 hdw->freqDirty = !0;
Mike Isely1bde0282006-12-27 23:30:13 -03001337 }
Mike Isely1bde0282006-12-27 23:30:13 -03001338 }
1339}
1340
Mike Iselyd8554972006-06-26 20:58:46 -03001341int pvr2_hdw_get_unit_number(struct pvr2_hdw *hdw)
1342{
1343 return hdw->unit_number;
1344}
1345
1346
1347/* Attempt to locate one of the given set of files. Messages are logged
1348 appropriate to what has been found. The return value will be 0 or
1349 greater on success (it will be the index of the file name found) and
1350 fw_entry will be filled in. Otherwise a negative error is returned on
1351 failure. If the return value is -ENOENT then no viable firmware file
1352 could be located. */
1353static int pvr2_locate_firmware(struct pvr2_hdw *hdw,
1354 const struct firmware **fw_entry,
1355 const char *fwtypename,
1356 unsigned int fwcount,
1357 const char *fwnames[])
1358{
1359 unsigned int idx;
1360 int ret = -EINVAL;
1361 for (idx = 0; idx < fwcount; idx++) {
1362 ret = request_firmware(fw_entry,
1363 fwnames[idx],
1364 &hdw->usb_dev->dev);
1365 if (!ret) {
1366 trace_firmware("Located %s firmware: %s;"
1367 " uploading...",
1368 fwtypename,
1369 fwnames[idx]);
1370 return idx;
1371 }
1372 if (ret == -ENOENT) continue;
1373 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1374 "request_firmware fatal error with code=%d",ret);
1375 return ret;
1376 }
1377 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1378 "***WARNING***"
1379 " Device %s firmware"
1380 " seems to be missing.",
1381 fwtypename);
1382 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1383 "Did you install the pvrusb2 firmware files"
1384 " in their proper location?");
1385 if (fwcount == 1) {
1386 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1387 "request_firmware unable to locate %s file %s",
1388 fwtypename,fwnames[0]);
1389 } else {
1390 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1391 "request_firmware unable to locate"
1392 " one of the following %s files:",
1393 fwtypename);
1394 for (idx = 0; idx < fwcount; idx++) {
1395 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1396 "request_firmware: Failed to find %s",
1397 fwnames[idx]);
1398 }
1399 }
1400 return ret;
1401}
1402
1403
1404/*
1405 * pvr2_upload_firmware1().
1406 *
1407 * Send the 8051 firmware to the device. After the upload, arrange for
1408 * device to re-enumerate.
1409 *
1410 * NOTE : the pointer to the firmware data given by request_firmware()
1411 * is not suitable for an usb transaction.
1412 *
1413 */
Adrian Bunk07e337e2006-06-30 11:30:20 -03001414static int pvr2_upload_firmware1(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03001415{
Mike Iselya0fd1cb2006-06-30 11:35:28 -03001416 const struct firmware *fw_entry = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03001417 void *fw_ptr;
1418 unsigned int pipe;
1419 int ret;
1420 u16 address;
Mike Isely1d643a32007-09-08 22:18:50 -03001421
Mike Isely989eb152007-11-26 01:53:12 -03001422 if (!hdw->hdw_desc->fx2_firmware.cnt) {
Mike Isely1d643a32007-09-08 22:18:50 -03001423 hdw->fw1_state = FW1_STATE_OK;
Mike Isely56dcbfa2007-11-26 02:00:51 -03001424 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1425 "Connected device type defines"
1426 " no firmware to upload; ignoring firmware");
1427 return -ENOTTY;
Mike Isely1d643a32007-09-08 22:18:50 -03001428 }
1429
Mike Iselyd8554972006-06-26 20:58:46 -03001430 hdw->fw1_state = FW1_STATE_FAILED; // default result
1431
1432 trace_firmware("pvr2_upload_firmware1");
1433
1434 ret = pvr2_locate_firmware(hdw,&fw_entry,"fx2 controller",
Mike Isely989eb152007-11-26 01:53:12 -03001435 hdw->hdw_desc->fx2_firmware.cnt,
1436 hdw->hdw_desc->fx2_firmware.lst);
Mike Iselyd8554972006-06-26 20:58:46 -03001437 if (ret < 0) {
1438 if (ret == -ENOENT) hdw->fw1_state = FW1_STATE_MISSING;
1439 return ret;
1440 }
1441
1442 usb_settoggle(hdw->usb_dev, 0 & 0xf, !(0 & USB_DIR_IN), 0);
1443 usb_clear_halt(hdw->usb_dev, usb_sndbulkpipe(hdw->usb_dev, 0 & 0x7f));
1444
1445 pipe = usb_sndctrlpipe(hdw->usb_dev, 0);
1446
1447 if (fw_entry->size != 0x2000){
1448 pvr2_trace(PVR2_TRACE_ERROR_LEGS,"wrong fx2 firmware size");
1449 release_firmware(fw_entry);
1450 return -ENOMEM;
1451 }
1452
1453 fw_ptr = kmalloc(0x800, GFP_KERNEL);
1454 if (fw_ptr == NULL){
1455 release_firmware(fw_entry);
1456 return -ENOMEM;
1457 }
1458
1459 /* We have to hold the CPU during firmware upload. */
1460 pvr2_hdw_cpureset_assert(hdw,1);
1461
1462 /* upload the firmware to address 0000-1fff in 2048 (=0x800) bytes
1463 chunk. */
1464
1465 ret = 0;
1466 for(address = 0; address < fw_entry->size; address += 0x800) {
1467 memcpy(fw_ptr, fw_entry->data + address, 0x800);
1468 ret += usb_control_msg(hdw->usb_dev, pipe, 0xa0, 0x40, address,
1469 0, fw_ptr, 0x800, HZ);
1470 }
1471
1472 trace_firmware("Upload done, releasing device's CPU");
1473
1474 /* Now release the CPU. It will disconnect and reconnect later. */
1475 pvr2_hdw_cpureset_assert(hdw,0);
1476
1477 kfree(fw_ptr);
1478 release_firmware(fw_entry);
1479
1480 trace_firmware("Upload done (%d bytes sent)",ret);
1481
1482 /* We should have written 8192 bytes */
1483 if (ret == 8192) {
1484 hdw->fw1_state = FW1_STATE_RELOAD;
1485 return 0;
1486 }
1487
1488 return -EIO;
1489}
1490
1491
1492/*
1493 * pvr2_upload_firmware2()
1494 *
1495 * This uploads encoder firmware on endpoint 2.
1496 *
1497 */
1498
1499int pvr2_upload_firmware2(struct pvr2_hdw *hdw)
1500{
Mike Iselya0fd1cb2006-06-30 11:35:28 -03001501 const struct firmware *fw_entry = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03001502 void *fw_ptr;
Mike Isely90060d32007-02-08 02:02:53 -03001503 unsigned int pipe, fw_len, fw_done, bcnt, icnt;
Mike Iselyd8554972006-06-26 20:58:46 -03001504 int actual_length;
1505 int ret = 0;
1506 int fwidx;
1507 static const char *fw_files[] = {
1508 CX2341X_FIRM_ENC_FILENAME,
1509 };
1510
Mike Isely989eb152007-11-26 01:53:12 -03001511 if (hdw->hdw_desc->flag_skip_cx23416_firmware) {
Mike Isely1d643a32007-09-08 22:18:50 -03001512 return 0;
1513 }
1514
Mike Iselyd8554972006-06-26 20:58:46 -03001515 trace_firmware("pvr2_upload_firmware2");
1516
1517 ret = pvr2_locate_firmware(hdw,&fw_entry,"encoder",
Ahmed S. Darwisheca8ebf2007-01-20 00:35:03 -03001518 ARRAY_SIZE(fw_files), fw_files);
Mike Iselyd8554972006-06-26 20:58:46 -03001519 if (ret < 0) return ret;
1520 fwidx = ret;
1521 ret = 0;
Mike Iselyb30d2442006-06-25 20:05:01 -03001522 /* Since we're about to completely reinitialize the encoder,
1523 invalidate our cached copy of its configuration state. Next
1524 time we configure the encoder, then we'll fully configure it. */
1525 hdw->enc_cur_valid = 0;
Mike Iselyd8554972006-06-26 20:58:46 -03001526
Mike Iselyd913d632008-04-06 04:04:35 -03001527 /* Encoder is about to be reset so note that as far as we're
1528 concerned now, the encoder has never been run. */
1529 del_timer_sync(&hdw->encoder_run_timer);
1530 if (hdw->state_encoder_runok) {
1531 hdw->state_encoder_runok = 0;
1532 trace_stbit("state_encoder_runok",hdw->state_encoder_runok);
1533 }
1534
Mike Iselyd8554972006-06-26 20:58:46 -03001535 /* First prepare firmware loading */
1536 ret |= pvr2_write_register(hdw, 0x0048, 0xffffffff); /*interrupt mask*/
1537 ret |= pvr2_hdw_gpio_chg_dir(hdw,0xffffffff,0x00000088); /*gpio dir*/
1538 ret |= pvr2_hdw_gpio_chg_out(hdw,0xffffffff,0x00000008); /*gpio output state*/
1539 ret |= pvr2_hdw_cmd_deep_reset(hdw);
1540 ret |= pvr2_write_register(hdw, 0xa064, 0x00000000); /*APU command*/
1541 ret |= pvr2_hdw_gpio_chg_dir(hdw,0xffffffff,0x00000408); /*gpio dir*/
1542 ret |= pvr2_hdw_gpio_chg_out(hdw,0xffffffff,0x00000008); /*gpio output state*/
1543 ret |= pvr2_write_register(hdw, 0x9058, 0xffffffed); /*VPU ctrl*/
1544 ret |= pvr2_write_register(hdw, 0x9054, 0xfffffffd); /*reset hw blocks*/
1545 ret |= pvr2_write_register(hdw, 0x07f8, 0x80000800); /*encoder SDRAM refresh*/
1546 ret |= pvr2_write_register(hdw, 0x07fc, 0x0000001a); /*encoder SDRAM pre-charge*/
1547 ret |= pvr2_write_register(hdw, 0x0700, 0x00000000); /*I2C clock*/
1548 ret |= pvr2_write_register(hdw, 0xaa00, 0x00000000); /*unknown*/
1549 ret |= pvr2_write_register(hdw, 0xaa04, 0x00057810); /*unknown*/
1550 ret |= pvr2_write_register(hdw, 0xaa10, 0x00148500); /*unknown*/
1551 ret |= pvr2_write_register(hdw, 0xaa18, 0x00840000); /*unknown*/
Mike Isely1c9d10d2008-03-28 05:38:54 -03001552 ret |= pvr2_issue_simple_cmd(hdw,FX2CMD_FWPOST1);
1553 ret |= pvr2_issue_simple_cmd(hdw,FX2CMD_MEMSEL | (1 << 8) | (0 << 16));
Mike Iselyd8554972006-06-26 20:58:46 -03001554
1555 if (ret) {
1556 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1557 "firmware2 upload prep failed, ret=%d",ret);
1558 release_firmware(fw_entry);
Mike Isely21684ba2008-04-21 03:49:33 -03001559 goto done;
Mike Iselyd8554972006-06-26 20:58:46 -03001560 }
1561
1562 /* Now send firmware */
1563
1564 fw_len = fw_entry->size;
1565
Mike Isely90060d32007-02-08 02:02:53 -03001566 if (fw_len % sizeof(u32)) {
Mike Iselyd8554972006-06-26 20:58:46 -03001567 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1568 "size of %s firmware"
Mike Isely48dc30a2007-03-03 10:13:05 -02001569 " must be a multiple of %zu bytes",
Mike Isely90060d32007-02-08 02:02:53 -03001570 fw_files[fwidx],sizeof(u32));
Mike Iselyd8554972006-06-26 20:58:46 -03001571 release_firmware(fw_entry);
Mike Isely21684ba2008-04-21 03:49:33 -03001572 ret = -EINVAL;
1573 goto done;
Mike Iselyd8554972006-06-26 20:58:46 -03001574 }
1575
1576 fw_ptr = kmalloc(FIRMWARE_CHUNK_SIZE, GFP_KERNEL);
1577 if (fw_ptr == NULL){
1578 release_firmware(fw_entry);
1579 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1580 "failed to allocate memory for firmware2 upload");
Mike Isely21684ba2008-04-21 03:49:33 -03001581 ret = -ENOMEM;
1582 goto done;
Mike Iselyd8554972006-06-26 20:58:46 -03001583 }
1584
1585 pipe = usb_sndbulkpipe(hdw->usb_dev, PVR2_FIRMWARE_ENDPOINT);
1586
Mike Isely90060d32007-02-08 02:02:53 -03001587 fw_done = 0;
1588 for (fw_done = 0; fw_done < fw_len;) {
1589 bcnt = fw_len - fw_done;
1590 if (bcnt > FIRMWARE_CHUNK_SIZE) bcnt = FIRMWARE_CHUNK_SIZE;
1591 memcpy(fw_ptr, fw_entry->data + fw_done, bcnt);
1592 /* Usbsnoop log shows that we must swap bytes... */
Mike Isely5f33df12008-08-30 15:09:31 -03001593 /* Some background info: The data being swapped here is a
1594 firmware image destined for the mpeg encoder chip that
1595 lives at the other end of a USB endpoint. The encoder
1596 chip always talks in 32 bit chunks and its storage is
1597 organized into 32 bit words. However from the file
1598 system to the encoder chip everything is purely a byte
1599 stream. The firmware file's contents are always 32 bit
1600 swapped from what the encoder expects. Thus the need
1601 always exists to swap the bytes regardless of the endian
1602 type of the host processor and therefore swab32() makes
1603 the most sense. */
Mike Isely90060d32007-02-08 02:02:53 -03001604 for (icnt = 0; icnt < bcnt/4 ; icnt++)
Harvey Harrison513edce2008-08-18 17:38:01 -03001605 ((u32 *)fw_ptr)[icnt] = swab32(((u32 *)fw_ptr)[icnt]);
Mike Iselyd8554972006-06-26 20:58:46 -03001606
Mike Isely90060d32007-02-08 02:02:53 -03001607 ret |= usb_bulk_msg(hdw->usb_dev, pipe, fw_ptr,bcnt,
Mike Iselyd8554972006-06-26 20:58:46 -03001608 &actual_length, HZ);
Mike Isely90060d32007-02-08 02:02:53 -03001609 ret |= (actual_length != bcnt);
1610 if (ret) break;
1611 fw_done += bcnt;
Mike Iselyd8554972006-06-26 20:58:46 -03001612 }
1613
1614 trace_firmware("upload of %s : %i / %i ",
1615 fw_files[fwidx],fw_done,fw_len);
1616
1617 kfree(fw_ptr);
1618 release_firmware(fw_entry);
1619
1620 if (ret) {
1621 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1622 "firmware2 upload transfer failure");
Mike Isely21684ba2008-04-21 03:49:33 -03001623 goto done;
Mike Iselyd8554972006-06-26 20:58:46 -03001624 }
1625
1626 /* Finish upload */
1627
1628 ret |= pvr2_write_register(hdw, 0x9054, 0xffffffff); /*reset hw blocks*/
1629 ret |= pvr2_write_register(hdw, 0x9058, 0xffffffe8); /*VPU ctrl*/
Mike Isely1c9d10d2008-03-28 05:38:54 -03001630 ret |= pvr2_issue_simple_cmd(hdw,FX2CMD_MEMSEL | (1 << 8) | (0 << 16));
Mike Iselyd8554972006-06-26 20:58:46 -03001631
1632 if (ret) {
1633 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1634 "firmware2 upload post-proc failure");
Mike Iselyd8554972006-06-26 20:58:46 -03001635 }
Mike Isely21684ba2008-04-21 03:49:33 -03001636
1637 done:
Mike Isely1df59f02008-04-21 03:50:39 -03001638 if (hdw->hdw_desc->signal_routing_scheme ==
1639 PVR2_ROUTING_SCHEME_GOTVIEW) {
1640 /* Ensure that GPIO 11 is set to output for GOTVIEW
1641 hardware. */
1642 pvr2_hdw_gpio_chg_dir(hdw,(1 << 11),~0);
1643 }
Mike Iselyd8554972006-06-26 20:58:46 -03001644 return ret;
1645}
1646
1647
Mike Isely681c7392007-11-26 01:48:52 -03001648static const char *pvr2_get_state_name(unsigned int st)
Mike Iselyd8554972006-06-26 20:58:46 -03001649{
Mike Isely681c7392007-11-26 01:48:52 -03001650 if (st < ARRAY_SIZE(pvr2_state_names)) {
1651 return pvr2_state_names[st];
Mike Iselyd8554972006-06-26 20:58:46 -03001652 }
Mike Isely681c7392007-11-26 01:48:52 -03001653 return "???";
Mike Iselyd8554972006-06-26 20:58:46 -03001654}
1655
Mike Isely681c7392007-11-26 01:48:52 -03001656static int pvr2_decoder_enable(struct pvr2_hdw *hdw,int enablefl)
Mike Iselyd8554972006-06-26 20:58:46 -03001657{
Mike Isely681c7392007-11-26 01:48:52 -03001658 if (!hdw->decoder_ctrl) {
1659 if (!hdw->flag_decoder_missed) {
1660 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1661 "WARNING: No decoder present");
1662 hdw->flag_decoder_missed = !0;
1663 trace_stbit("flag_decoder_missed",
1664 hdw->flag_decoder_missed);
1665 }
1666 return -EIO;
Mike Iselyd8554972006-06-26 20:58:46 -03001667 }
Mike Isely681c7392007-11-26 01:48:52 -03001668 hdw->decoder_ctrl->enable(hdw->decoder_ctrl->ctxt,enablefl);
Mike Iselyd8554972006-06-26 20:58:46 -03001669 return 0;
1670}
1671
1672
Mike Isely681c7392007-11-26 01:48:52 -03001673void pvr2_hdw_set_decoder(struct pvr2_hdw *hdw,struct pvr2_decoder_ctrl *ptr)
1674{
1675 if (hdw->decoder_ctrl == ptr) return;
1676 hdw->decoder_ctrl = ptr;
1677 if (hdw->decoder_ctrl && hdw->flag_decoder_missed) {
1678 hdw->flag_decoder_missed = 0;
1679 trace_stbit("flag_decoder_missed",
1680 hdw->flag_decoder_missed);
1681 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1682 "Decoder has appeared");
1683 pvr2_hdw_state_sched(hdw);
1684 }
1685}
1686
1687
1688int pvr2_hdw_get_state(struct pvr2_hdw *hdw)
1689{
1690 return hdw->master_state;
1691}
1692
1693
1694static int pvr2_hdw_untrip_unlocked(struct pvr2_hdw *hdw)
1695{
1696 if (!hdw->flag_tripped) return 0;
1697 hdw->flag_tripped = 0;
1698 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1699 "Clearing driver error statuss");
1700 return !0;
1701}
1702
1703
1704int pvr2_hdw_untrip(struct pvr2_hdw *hdw)
1705{
1706 int fl;
1707 LOCK_TAKE(hdw->big_lock); do {
1708 fl = pvr2_hdw_untrip_unlocked(hdw);
1709 } while (0); LOCK_GIVE(hdw->big_lock);
1710 if (fl) pvr2_hdw_state_sched(hdw);
1711 return 0;
1712}
1713
1714
Mike Isely681c7392007-11-26 01:48:52 -03001715
1716
Mike Iselyd8554972006-06-26 20:58:46 -03001717int pvr2_hdw_get_streaming(struct pvr2_hdw *hdw)
1718{
Mike Isely681c7392007-11-26 01:48:52 -03001719 return hdw->state_pipeline_req != 0;
Mike Iselyd8554972006-06-26 20:58:46 -03001720}
1721
1722
1723int pvr2_hdw_set_streaming(struct pvr2_hdw *hdw,int enable_flag)
1724{
Mike Isely681c7392007-11-26 01:48:52 -03001725 int ret,st;
Mike Iselyd8554972006-06-26 20:58:46 -03001726 LOCK_TAKE(hdw->big_lock); do {
Mike Isely681c7392007-11-26 01:48:52 -03001727 pvr2_hdw_untrip_unlocked(hdw);
1728 if ((!enable_flag) != !(hdw->state_pipeline_req)) {
1729 hdw->state_pipeline_req = enable_flag != 0;
1730 pvr2_trace(PVR2_TRACE_START_STOP,
1731 "/*--TRACE_STREAM--*/ %s",
1732 enable_flag ? "enable" : "disable");
1733 }
1734 pvr2_hdw_state_sched(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03001735 } while (0); LOCK_GIVE(hdw->big_lock);
Mike Isely681c7392007-11-26 01:48:52 -03001736 if ((ret = pvr2_hdw_wait(hdw,0)) < 0) return ret;
1737 if (enable_flag) {
1738 while ((st = hdw->master_state) != PVR2_STATE_RUN) {
1739 if (st != PVR2_STATE_READY) return -EIO;
1740 if ((ret = pvr2_hdw_wait(hdw,st)) < 0) return ret;
1741 }
1742 }
Mike Iselyd8554972006-06-26 20:58:46 -03001743 return 0;
1744}
1745
1746
1747int pvr2_hdw_set_stream_type(struct pvr2_hdw *hdw,enum pvr2_config config)
1748{
Mike Isely681c7392007-11-26 01:48:52 -03001749 int fl;
Mike Iselyd8554972006-06-26 20:58:46 -03001750 LOCK_TAKE(hdw->big_lock);
Mike Isely681c7392007-11-26 01:48:52 -03001751 if ((fl = (hdw->desired_stream_type != config)) != 0) {
1752 hdw->desired_stream_type = config;
1753 hdw->state_pipeline_config = 0;
1754 trace_stbit("state_pipeline_config",
1755 hdw->state_pipeline_config);
1756 pvr2_hdw_state_sched(hdw);
1757 }
Mike Iselyd8554972006-06-26 20:58:46 -03001758 LOCK_GIVE(hdw->big_lock);
Mike Isely681c7392007-11-26 01:48:52 -03001759 if (fl) return 0;
1760 return pvr2_hdw_wait(hdw,0);
Mike Iselyd8554972006-06-26 20:58:46 -03001761}
1762
1763
1764static int get_default_tuner_type(struct pvr2_hdw *hdw)
1765{
1766 int unit_number = hdw->unit_number;
1767 int tp = -1;
1768 if ((unit_number >= 0) && (unit_number < PVR_NUM)) {
1769 tp = tuner[unit_number];
1770 }
1771 if (tp < 0) return -EINVAL;
1772 hdw->tuner_type = tp;
Mike Iselyaaf78842007-11-26 02:04:11 -03001773 hdw->tuner_updated = !0;
Mike Iselyd8554972006-06-26 20:58:46 -03001774 return 0;
1775}
1776
1777
1778static v4l2_std_id get_default_standard(struct pvr2_hdw *hdw)
1779{
1780 int unit_number = hdw->unit_number;
1781 int tp = 0;
1782 if ((unit_number >= 0) && (unit_number < PVR_NUM)) {
1783 tp = video_std[unit_number];
Mike Isely6a540252007-12-02 23:51:34 -03001784 if (tp) return tp;
Mike Iselyd8554972006-06-26 20:58:46 -03001785 }
Mike Isely6a540252007-12-02 23:51:34 -03001786 return 0;
Mike Iselyd8554972006-06-26 20:58:46 -03001787}
1788
1789
1790static unsigned int get_default_error_tolerance(struct pvr2_hdw *hdw)
1791{
1792 int unit_number = hdw->unit_number;
1793 int tp = 0;
1794 if ((unit_number >= 0) && (unit_number < PVR_NUM)) {
1795 tp = tolerance[unit_number];
1796 }
1797 return tp;
1798}
1799
1800
1801static int pvr2_hdw_check_firmware(struct pvr2_hdw *hdw)
1802{
1803 /* Try a harmless request to fetch the eeprom's address over
1804 endpoint 1. See what happens. Only the full FX2 image can
1805 respond to this. If this probe fails then likely the FX2
1806 firmware needs be loaded. */
1807 int result;
1808 LOCK_TAKE(hdw->ctl_lock); do {
Michael Krufky8d364362007-01-22 02:17:55 -03001809 hdw->cmd_buffer[0] = FX2CMD_GET_EEPROM_ADDR;
Mike Iselyd8554972006-06-26 20:58:46 -03001810 result = pvr2_send_request_ex(hdw,HZ*1,!0,
1811 hdw->cmd_buffer,1,
1812 hdw->cmd_buffer,1);
1813 if (result < 0) break;
1814 } while(0); LOCK_GIVE(hdw->ctl_lock);
1815 if (result) {
1816 pvr2_trace(PVR2_TRACE_INIT,
1817 "Probe of device endpoint 1 result status %d",
1818 result);
1819 } else {
1820 pvr2_trace(PVR2_TRACE_INIT,
1821 "Probe of device endpoint 1 succeeded");
1822 }
1823 return result == 0;
1824}
1825
Mike Isely9f66d4e2007-09-08 22:28:51 -03001826struct pvr2_std_hack {
1827 v4l2_std_id pat; /* Pattern to match */
1828 v4l2_std_id msk; /* Which bits we care about */
1829 v4l2_std_id std; /* What additional standards or default to set */
1830};
1831
1832/* This data structure labels specific combinations of standards from
1833 tveeprom that we'll try to recognize. If we recognize one, then assume
1834 a specified default standard to use. This is here because tveeprom only
1835 tells us about available standards not the intended default standard (if
1836 any) for the device in question. We guess the default based on what has
1837 been reported as available. Note that this is only for guessing a
1838 default - which can always be overridden explicitly - and if the user
1839 has otherwise named a default then that default will always be used in
1840 place of this table. */
Tobias Klauserebff0332008-04-22 14:45:45 -03001841static const struct pvr2_std_hack std_eeprom_maps[] = {
Mike Isely9f66d4e2007-09-08 22:28:51 -03001842 { /* PAL(B/G) */
1843 .pat = V4L2_STD_B|V4L2_STD_GH,
1844 .std = V4L2_STD_PAL_B|V4L2_STD_PAL_B1|V4L2_STD_PAL_G,
1845 },
1846 { /* NTSC(M) */
1847 .pat = V4L2_STD_MN,
1848 .std = V4L2_STD_NTSC_M,
1849 },
1850 { /* PAL(I) */
1851 .pat = V4L2_STD_PAL_I,
1852 .std = V4L2_STD_PAL_I,
1853 },
1854 { /* SECAM(L/L') */
1855 .pat = V4L2_STD_SECAM_L|V4L2_STD_SECAM_LC,
1856 .std = V4L2_STD_SECAM_L|V4L2_STD_SECAM_LC,
1857 },
1858 { /* PAL(D/D1/K) */
1859 .pat = V4L2_STD_DK,
Roel Kluinea2562d2007-12-02 23:04:57 -03001860 .std = V4L2_STD_PAL_D|V4L2_STD_PAL_D1|V4L2_STD_PAL_K,
Mike Isely9f66d4e2007-09-08 22:28:51 -03001861 },
1862};
1863
Mike Iselyd8554972006-06-26 20:58:46 -03001864static void pvr2_hdw_setup_std(struct pvr2_hdw *hdw)
1865{
1866 char buf[40];
1867 unsigned int bcnt;
Mike Isely3d290bd2007-12-03 01:47:12 -03001868 v4l2_std_id std1,std2,std3;
Mike Iselyd8554972006-06-26 20:58:46 -03001869
1870 std1 = get_default_standard(hdw);
Mike Isely3d290bd2007-12-03 01:47:12 -03001871 std3 = std1 ? 0 : hdw->hdw_desc->default_std_mask;
Mike Iselyd8554972006-06-26 20:58:46 -03001872
1873 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),hdw->std_mask_eeprom);
Mike Isely56585382007-09-08 22:32:12 -03001874 pvr2_trace(PVR2_TRACE_STD,
Mike Isely56dcbfa2007-11-26 02:00:51 -03001875 "Supported video standard(s) reported available"
1876 " in hardware: %.*s",
Mike Iselyd8554972006-06-26 20:58:46 -03001877 bcnt,buf);
1878
1879 hdw->std_mask_avail = hdw->std_mask_eeprom;
1880
Mike Isely3d290bd2007-12-03 01:47:12 -03001881 std2 = (std1|std3) & ~hdw->std_mask_avail;
Mike Iselyd8554972006-06-26 20:58:46 -03001882 if (std2) {
1883 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),std2);
Mike Isely56585382007-09-08 22:32:12 -03001884 pvr2_trace(PVR2_TRACE_STD,
Mike Iselyd8554972006-06-26 20:58:46 -03001885 "Expanding supported video standards"
1886 " to include: %.*s",
1887 bcnt,buf);
1888 hdw->std_mask_avail |= std2;
1889 }
1890
1891 pvr2_hdw_internal_set_std_avail(hdw);
1892
1893 if (std1) {
1894 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),std1);
Mike Isely56585382007-09-08 22:32:12 -03001895 pvr2_trace(PVR2_TRACE_STD,
Mike Iselyd8554972006-06-26 20:58:46 -03001896 "Initial video standard forced to %.*s",
1897 bcnt,buf);
1898 hdw->std_mask_cur = std1;
1899 hdw->std_dirty = !0;
1900 pvr2_hdw_internal_find_stdenum(hdw);
1901 return;
1902 }
Mike Isely3d290bd2007-12-03 01:47:12 -03001903 if (std3) {
1904 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),std3);
1905 pvr2_trace(PVR2_TRACE_STD,
1906 "Initial video standard"
1907 " (determined by device type): %.*s",bcnt,buf);
1908 hdw->std_mask_cur = std3;
1909 hdw->std_dirty = !0;
1910 pvr2_hdw_internal_find_stdenum(hdw);
1911 return;
1912 }
Mike Iselyd8554972006-06-26 20:58:46 -03001913
Mike Isely9f66d4e2007-09-08 22:28:51 -03001914 {
1915 unsigned int idx;
1916 for (idx = 0; idx < ARRAY_SIZE(std_eeprom_maps); idx++) {
1917 if (std_eeprom_maps[idx].msk ?
1918 ((std_eeprom_maps[idx].pat ^
1919 hdw->std_mask_eeprom) &
1920 std_eeprom_maps[idx].msk) :
1921 (std_eeprom_maps[idx].pat !=
1922 hdw->std_mask_eeprom)) continue;
1923 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),
1924 std_eeprom_maps[idx].std);
Mike Isely56585382007-09-08 22:32:12 -03001925 pvr2_trace(PVR2_TRACE_STD,
Mike Isely9f66d4e2007-09-08 22:28:51 -03001926 "Initial video standard guessed as %.*s",
1927 bcnt,buf);
1928 hdw->std_mask_cur = std_eeprom_maps[idx].std;
1929 hdw->std_dirty = !0;
1930 pvr2_hdw_internal_find_stdenum(hdw);
1931 return;
1932 }
1933 }
1934
Mike Iselyd8554972006-06-26 20:58:46 -03001935 if (hdw->std_enum_cnt > 1) {
1936 // Autoselect the first listed standard
1937 hdw->std_enum_cur = 1;
1938 hdw->std_mask_cur = hdw->std_defs[hdw->std_enum_cur-1].id;
1939 hdw->std_dirty = !0;
Mike Isely56585382007-09-08 22:32:12 -03001940 pvr2_trace(PVR2_TRACE_STD,
Mike Iselyd8554972006-06-26 20:58:46 -03001941 "Initial video standard auto-selected to %s",
1942 hdw->std_defs[hdw->std_enum_cur-1].name);
1943 return;
1944 }
1945
Mike Isely0885ba12006-06-25 21:30:47 -03001946 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
Mike Iselyd8554972006-06-26 20:58:46 -03001947 "Unable to select a viable initial video standard");
1948}
1949
1950
Mike Iselye9c64a72009-03-06 23:42:20 -03001951static unsigned int pvr2_copy_i2c_addr_list(
1952 unsigned short *dst, const unsigned char *src,
1953 unsigned int dst_max)
1954{
1955 unsigned int cnt;
1956 if (!src) return 0;
1957 while (src[cnt] && (cnt + 1) < dst_max) {
1958 dst[cnt] = src[cnt];
1959 cnt++;
1960 }
1961 dst[cnt] = I2C_CLIENT_END;
1962 return cnt;
1963}
1964
1965
1966static void pvr2_hdw_load_subdev(struct pvr2_hdw *hdw,
1967 const struct pvr2_device_client_desc *cd)
1968{
1969 const char *fname;
1970 unsigned char mid;
1971 struct v4l2_subdev *sd;
1972 unsigned int i2ccnt;
1973 const unsigned char *p;
1974 /* Arbitrary count - max # i2c addresses we will probe */
1975 unsigned short i2caddr[25];
1976
1977 mid = cd->module_id;
1978 fname = (mid < ARRAY_SIZE(module_names)) ? module_names[mid] : NULL;
1979 if (!fname) {
1980 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1981 "Module ID %u for device %s is unknown"
1982 " (this is probably a bad thing...)",
1983 mid,
1984 hdw->hdw_desc->description);
1985 return;
1986 }
1987
1988 i2ccnt = pvr2_copy_i2c_addr_list(i2caddr, cd->i2c_address_list,
1989 ARRAY_SIZE(i2caddr));
1990 if (!i2ccnt && ((p = (mid < ARRAY_SIZE(module_i2c_addresses)) ?
1991 module_i2c_addresses[mid] : NULL) != NULL)) {
1992 /* Second chance: Try default i2c address list */
1993 i2ccnt = pvr2_copy_i2c_addr_list(i2caddr, p,
1994 ARRAY_SIZE(i2caddr));
1995 }
1996
1997 if (!i2ccnt) {
1998 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1999 "Module ID %u for device %s:"
2000 " No i2c addresses"
2001 " (this is probably a bad thing...)",
2002 mid, hdw->hdw_desc->description);
2003 return;
2004 }
2005
2006 /* Note how the 2nd and 3rd arguments are the same for both
2007 * v4l2_i2c_new_subdev() and v4l2_i2c_new_probed_subdev(). Why?
2008 * Well the 2nd argument is the module name to load, while the 3rd
2009 * argument is documented in the framework as being the "chipid" -
2010 * and every other place where I can find examples of this, the
2011 * "chipid" appears to just be the module name again. So here we
2012 * just do the same thing. */
2013 if (i2ccnt == 1) {
2014 sd = v4l2_i2c_new_subdev(&hdw->i2c_adap,
2015 fname, fname,
2016 i2caddr[0]);
2017 } else {
2018 sd = v4l2_i2c_new_probed_subdev(&hdw->i2c_adap,
2019 fname, fname,
2020 i2caddr);
2021 }
2022
2023 // ?????
2024 /* Based on module ID, we should remember subdev pointers
2025 so that we can send certain custom commands where
2026 needed. */
2027 // ?????
2028
2029}
2030
2031
2032static void pvr2_hdw_load_modules(struct pvr2_hdw *hdw)
2033{
2034 unsigned int idx;
2035 const struct pvr2_string_table *cm;
2036 const struct pvr2_device_client_table *ct;
2037
2038 cm = &hdw->hdw_desc->client_modules;
2039 for (idx = 0; idx < cm->cnt; idx++) {
2040 request_module(cm->lst[idx]);
2041 }
2042
2043 ct = &hdw->hdw_desc->client_table;
2044 for (idx = 0; idx < ct->cnt; idx++) {
2045 pvr2_hdw_load_subdev(hdw,&ct->lst[idx]);
2046 }
2047}
2048
2049
Mike Iselyd8554972006-06-26 20:58:46 -03002050static void pvr2_hdw_setup_low(struct pvr2_hdw *hdw)
2051{
2052 int ret;
2053 unsigned int idx;
2054 struct pvr2_ctrl *cptr;
2055 int reloadFl = 0;
Mike Isely989eb152007-11-26 01:53:12 -03002056 if (hdw->hdw_desc->fx2_firmware.cnt) {
Mike Isely1d643a32007-09-08 22:18:50 -03002057 if (!reloadFl) {
2058 reloadFl =
2059 (hdw->usb_intf->cur_altsetting->desc.bNumEndpoints
2060 == 0);
2061 if (reloadFl) {
2062 pvr2_trace(PVR2_TRACE_INIT,
2063 "USB endpoint config looks strange"
2064 "; possibly firmware needs to be"
2065 " loaded");
2066 }
2067 }
2068 if (!reloadFl) {
2069 reloadFl = !pvr2_hdw_check_firmware(hdw);
2070 if (reloadFl) {
2071 pvr2_trace(PVR2_TRACE_INIT,
2072 "Check for FX2 firmware failed"
2073 "; possibly firmware needs to be"
2074 " loaded");
2075 }
2076 }
Mike Iselyd8554972006-06-26 20:58:46 -03002077 if (reloadFl) {
Mike Isely1d643a32007-09-08 22:18:50 -03002078 if (pvr2_upload_firmware1(hdw) != 0) {
2079 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2080 "Failure uploading firmware1");
2081 }
2082 return;
Mike Iselyd8554972006-06-26 20:58:46 -03002083 }
2084 }
Mike Iselyd8554972006-06-26 20:58:46 -03002085 hdw->fw1_state = FW1_STATE_OK;
2086
Mike Iselyd8554972006-06-26 20:58:46 -03002087 if (!pvr2_hdw_dev_ok(hdw)) return;
2088
Mike Isely989eb152007-11-26 01:53:12 -03002089 if (!hdw->hdw_desc->flag_no_powerup) {
Mike Isely1d643a32007-09-08 22:18:50 -03002090 pvr2_hdw_cmd_powerup(hdw);
2091 if (!pvr2_hdw_dev_ok(hdw)) return;
Mike Iselyd8554972006-06-26 20:58:46 -03002092 }
2093
Mike Isely31335b12008-07-25 19:35:31 -03002094 /* Take the IR chip out of reset, if appropriate */
2095 if (hdw->hdw_desc->ir_scheme == PVR2_IR_SCHEME_ZILOG) {
2096 pvr2_issue_simple_cmd(hdw,
2097 FX2CMD_HCW_ZILOG_RESET |
2098 (1 << 8) |
2099 ((0) << 16));
2100 }
2101
Mike Iselyd8554972006-06-26 20:58:46 -03002102 // This step MUST happen after the earlier powerup step.
Mike Isely59af3362009-03-07 03:06:09 -03002103 pvr2_i2c_track_init(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002104 pvr2_i2c_core_init(hdw);
2105 if (!pvr2_hdw_dev_ok(hdw)) return;
2106
Mike Iselye9c64a72009-03-06 23:42:20 -03002107 pvr2_hdw_load_modules(hdw);
2108
Mike Iselyc05c0462006-06-25 20:04:25 -03002109 for (idx = 0; idx < CTRLDEF_COUNT; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002110 cptr = hdw->controls + idx;
2111 if (cptr->info->skip_init) continue;
2112 if (!cptr->info->set_value) continue;
2113 cptr->info->set_value(cptr,~0,cptr->info->default_value);
2114 }
2115
Mike Isely1bde0282006-12-27 23:30:13 -03002116 /* Set up special default values for the television and radio
2117 frequencies here. It's not really important what these defaults
2118 are, but I set them to something usable in the Chicago area just
2119 to make driver testing a little easier. */
2120
Michael Krufky5a4f5da62008-05-11 16:37:50 -03002121 hdw->freqValTelevision = default_tv_freq;
2122 hdw->freqValRadio = default_radio_freq;
Mike Isely1bde0282006-12-27 23:30:13 -03002123
Mike Iselyd8554972006-06-26 20:58:46 -03002124 // Do not use pvr2_reset_ctl_endpoints() here. It is not
2125 // thread-safe against the normal pvr2_send_request() mechanism.
2126 // (We should make it thread safe).
2127
Mike Iselyaaf78842007-11-26 02:04:11 -03002128 if (hdw->hdw_desc->flag_has_hauppauge_rom) {
2129 ret = pvr2_hdw_get_eeprom_addr(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002130 if (!pvr2_hdw_dev_ok(hdw)) return;
Mike Iselyaaf78842007-11-26 02:04:11 -03002131 if (ret < 0) {
2132 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2133 "Unable to determine location of eeprom,"
2134 " skipping");
2135 } else {
2136 hdw->eeprom_addr = ret;
2137 pvr2_eeprom_analyze(hdw);
2138 if (!pvr2_hdw_dev_ok(hdw)) return;
2139 }
2140 } else {
2141 hdw->tuner_type = hdw->hdw_desc->default_tuner_type;
2142 hdw->tuner_updated = !0;
2143 hdw->std_mask_eeprom = V4L2_STD_ALL;
Mike Iselyd8554972006-06-26 20:58:46 -03002144 }
2145
Mike Isely13a88792009-01-14 04:22:56 -03002146 if (hdw->serial_number) {
2147 idx = scnprintf(hdw->identifier, sizeof(hdw->identifier) - 1,
2148 "sn-%lu", hdw->serial_number);
2149 } else if (hdw->unit_number >= 0) {
2150 idx = scnprintf(hdw->identifier, sizeof(hdw->identifier) - 1,
2151 "unit-%c",
2152 hdw->unit_number + 'a');
2153 } else {
2154 idx = scnprintf(hdw->identifier, sizeof(hdw->identifier) - 1,
2155 "unit-??");
2156 }
2157 hdw->identifier[idx] = 0;
2158
Mike Iselyd8554972006-06-26 20:58:46 -03002159 pvr2_hdw_setup_std(hdw);
2160
2161 if (!get_default_tuner_type(hdw)) {
2162 pvr2_trace(PVR2_TRACE_INIT,
2163 "pvr2_hdw_setup: Tuner type overridden to %d",
2164 hdw->tuner_type);
2165 }
2166
Mike Iselyd8554972006-06-26 20:58:46 -03002167 pvr2_i2c_core_check_stale(hdw);
2168 hdw->tuner_updated = 0;
2169
2170 if (!pvr2_hdw_dev_ok(hdw)) return;
2171
Mike Isely1df59f02008-04-21 03:50:39 -03002172 if (hdw->hdw_desc->signal_routing_scheme ==
2173 PVR2_ROUTING_SCHEME_GOTVIEW) {
2174 /* Ensure that GPIO 11 is set to output for GOTVIEW
2175 hardware. */
2176 pvr2_hdw_gpio_chg_dir(hdw,(1 << 11),~0);
2177 }
2178
Mike Isely681c7392007-11-26 01:48:52 -03002179 pvr2_hdw_commit_setup(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002180
2181 hdw->vid_stream = pvr2_stream_create();
2182 if (!pvr2_hdw_dev_ok(hdw)) return;
2183 pvr2_trace(PVR2_TRACE_INIT,
2184 "pvr2_hdw_setup: video stream is %p",hdw->vid_stream);
2185 if (hdw->vid_stream) {
2186 idx = get_default_error_tolerance(hdw);
2187 if (idx) {
2188 pvr2_trace(PVR2_TRACE_INIT,
2189 "pvr2_hdw_setup: video stream %p"
2190 " setting tolerance %u",
2191 hdw->vid_stream,idx);
2192 }
2193 pvr2_stream_setup(hdw->vid_stream,hdw->usb_dev,
2194 PVR2_VID_ENDPOINT,idx);
2195 }
2196
2197 if (!pvr2_hdw_dev_ok(hdw)) return;
2198
Mike Iselyd8554972006-06-26 20:58:46 -03002199 hdw->flag_init_ok = !0;
Mike Isely681c7392007-11-26 01:48:52 -03002200
2201 pvr2_hdw_state_sched(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002202}
2203
2204
Mike Isely681c7392007-11-26 01:48:52 -03002205/* Set up the structure and attempt to put the device into a usable state.
2206 This can be a time-consuming operation, which is why it is not done
2207 internally as part of the create() step. */
2208static void pvr2_hdw_setup(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002209{
2210 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_setup(hdw=%p) begin",hdw);
Mike Isely681c7392007-11-26 01:48:52 -03002211 do {
Mike Iselyd8554972006-06-26 20:58:46 -03002212 pvr2_hdw_setup_low(hdw);
2213 pvr2_trace(PVR2_TRACE_INIT,
2214 "pvr2_hdw_setup(hdw=%p) done, ok=%d init_ok=%d",
Mike Isely681c7392007-11-26 01:48:52 -03002215 hdw,pvr2_hdw_dev_ok(hdw),hdw->flag_init_ok);
Mike Iselyd8554972006-06-26 20:58:46 -03002216 if (pvr2_hdw_dev_ok(hdw)) {
Mike Isely681c7392007-11-26 01:48:52 -03002217 if (hdw->flag_init_ok) {
Mike Iselyd8554972006-06-26 20:58:46 -03002218 pvr2_trace(
2219 PVR2_TRACE_INFO,
2220 "Device initialization"
2221 " completed successfully.");
2222 break;
2223 }
2224 if (hdw->fw1_state == FW1_STATE_RELOAD) {
2225 pvr2_trace(
2226 PVR2_TRACE_INFO,
2227 "Device microcontroller firmware"
2228 " (re)loaded; it should now reset"
2229 " and reconnect.");
2230 break;
2231 }
2232 pvr2_trace(
2233 PVR2_TRACE_ERROR_LEGS,
2234 "Device initialization was not successful.");
2235 if (hdw->fw1_state == FW1_STATE_MISSING) {
2236 pvr2_trace(
2237 PVR2_TRACE_ERROR_LEGS,
2238 "Giving up since device"
2239 " microcontroller firmware"
2240 " appears to be missing.");
2241 break;
2242 }
2243 }
2244 if (procreload) {
2245 pvr2_trace(
2246 PVR2_TRACE_ERROR_LEGS,
2247 "Attempting pvrusb2 recovery by reloading"
2248 " primary firmware.");
2249 pvr2_trace(
2250 PVR2_TRACE_ERROR_LEGS,
2251 "If this works, device should disconnect"
2252 " and reconnect in a sane state.");
2253 hdw->fw1_state = FW1_STATE_UNKNOWN;
2254 pvr2_upload_firmware1(hdw);
2255 } else {
2256 pvr2_trace(
2257 PVR2_TRACE_ERROR_LEGS,
2258 "***WARNING*** pvrusb2 device hardware"
2259 " appears to be jammed"
2260 " and I can't clear it.");
2261 pvr2_trace(
2262 PVR2_TRACE_ERROR_LEGS,
2263 "You might need to power cycle"
2264 " the pvrusb2 device"
2265 " in order to recover.");
2266 }
Mike Isely681c7392007-11-26 01:48:52 -03002267 } while (0);
Mike Iselyd8554972006-06-26 20:58:46 -03002268 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_setup(hdw=%p) end",hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002269}
2270
2271
Mike Iselyc4a8828d2008-04-22 14:45:44 -03002272/* Perform second stage initialization. Set callback pointer first so that
2273 we can avoid a possible initialization race (if the kernel thread runs
2274 before the callback has been set). */
Mike Isely794b1602008-04-22 14:45:45 -03002275int pvr2_hdw_initialize(struct pvr2_hdw *hdw,
2276 void (*callback_func)(void *),
2277 void *callback_data)
Mike Iselyc4a8828d2008-04-22 14:45:44 -03002278{
2279 LOCK_TAKE(hdw->big_lock); do {
Mike Isely97f26ff2008-04-07 02:22:43 -03002280 if (hdw->flag_disconnected) {
2281 /* Handle a race here: If we're already
2282 disconnected by this point, then give up. If we
2283 get past this then we'll remain connected for
2284 the duration of initialization since the entire
2285 initialization sequence is now protected by the
2286 big_lock. */
2287 break;
2288 }
Mike Iselyc4a8828d2008-04-22 14:45:44 -03002289 hdw->state_data = callback_data;
2290 hdw->state_func = callback_func;
Mike Isely97f26ff2008-04-07 02:22:43 -03002291 pvr2_hdw_setup(hdw);
Mike Iselyc4a8828d2008-04-22 14:45:44 -03002292 } while (0); LOCK_GIVE(hdw->big_lock);
Mike Isely794b1602008-04-22 14:45:45 -03002293 return hdw->flag_init_ok;
Mike Iselyc4a8828d2008-04-22 14:45:44 -03002294}
2295
2296
2297/* Create, set up, and return a structure for interacting with the
2298 underlying hardware. */
Mike Iselyd8554972006-06-26 20:58:46 -03002299struct pvr2_hdw *pvr2_hdw_create(struct usb_interface *intf,
2300 const struct usb_device_id *devid)
2301{
Mike Isely7fb20fa2008-04-22 14:45:37 -03002302 unsigned int idx,cnt1,cnt2,m;
Mike Iselyfe15f132008-08-30 18:11:40 -03002303 struct pvr2_hdw *hdw = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002304 int valid_std_mask;
2305 struct pvr2_ctrl *cptr;
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002306 struct usb_device *usb_dev;
Mike Isely989eb152007-11-26 01:53:12 -03002307 const struct pvr2_device_desc *hdw_desc;
Mike Iselyd8554972006-06-26 20:58:46 -03002308 __u8 ifnum;
Mike Iselyb30d2442006-06-25 20:05:01 -03002309 struct v4l2_queryctrl qctrl;
2310 struct pvr2_ctl_info *ciptr;
Mike Iselyd8554972006-06-26 20:58:46 -03002311
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002312 usb_dev = interface_to_usbdev(intf);
2313
Mike Iselyd130fa82007-12-08 17:20:06 -03002314 hdw_desc = (const struct pvr2_device_desc *)(devid->driver_info);
Mike Iselyd8554972006-06-26 20:58:46 -03002315
Mike Iselyfe15f132008-08-30 18:11:40 -03002316 if (hdw_desc == NULL) {
2317 pvr2_trace(PVR2_TRACE_INIT, "pvr2_hdw_create:"
2318 " No device description pointer,"
2319 " unable to continue.");
2320 pvr2_trace(PVR2_TRACE_INIT, "If you have a new device type,"
2321 " please contact Mike Isely <isely@pobox.com>"
2322 " to get it included in the driver\n");
2323 goto fail;
2324 }
2325
Mike Iselyca545f72007-01-20 00:37:11 -03002326 hdw = kzalloc(sizeof(*hdw),GFP_KERNEL);
Mike Iselyd8554972006-06-26 20:58:46 -03002327 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_create: hdw=%p, type \"%s\"",
Mike Isely989eb152007-11-26 01:53:12 -03002328 hdw,hdw_desc->description);
Mike Iselyd8554972006-06-26 20:58:46 -03002329 if (!hdw) goto fail;
Mike Isely681c7392007-11-26 01:48:52 -03002330
2331 init_timer(&hdw->quiescent_timer);
2332 hdw->quiescent_timer.data = (unsigned long)hdw;
2333 hdw->quiescent_timer.function = pvr2_hdw_quiescent_timeout;
2334
2335 init_timer(&hdw->encoder_wait_timer);
2336 hdw->encoder_wait_timer.data = (unsigned long)hdw;
2337 hdw->encoder_wait_timer.function = pvr2_hdw_encoder_wait_timeout;
2338
Mike Iselyd913d632008-04-06 04:04:35 -03002339 init_timer(&hdw->encoder_run_timer);
2340 hdw->encoder_run_timer.data = (unsigned long)hdw;
2341 hdw->encoder_run_timer.function = pvr2_hdw_encoder_run_timeout;
2342
Mike Isely681c7392007-11-26 01:48:52 -03002343 hdw->master_state = PVR2_STATE_DEAD;
2344
2345 init_waitqueue_head(&hdw->state_wait_data);
2346
Mike Isely18103c572007-01-20 00:09:47 -03002347 hdw->tuner_signal_stale = !0;
Mike Iselyb30d2442006-06-25 20:05:01 -03002348 cx2341x_fill_defaults(&hdw->enc_ctl_state);
Mike Iselyd8554972006-06-26 20:58:46 -03002349
Mike Isely7fb20fa2008-04-22 14:45:37 -03002350 /* Calculate which inputs are OK */
2351 m = 0;
2352 if (hdw_desc->flag_has_analogtuner) m |= 1 << PVR2_CVAL_INPUT_TV;
Mike Iselye8f5bac2008-04-22 14:45:40 -03002353 if (hdw_desc->digital_control_scheme != PVR2_DIGITAL_SCHEME_NONE) {
2354 m |= 1 << PVR2_CVAL_INPUT_DTV;
2355 }
Mike Isely7fb20fa2008-04-22 14:45:37 -03002356 if (hdw_desc->flag_has_svideo) m |= 1 << PVR2_CVAL_INPUT_SVIDEO;
2357 if (hdw_desc->flag_has_composite) m |= 1 << PVR2_CVAL_INPUT_COMPOSITE;
2358 if (hdw_desc->flag_has_fmradio) m |= 1 << PVR2_CVAL_INPUT_RADIO;
2359 hdw->input_avail_mask = m;
Mike Isely1cb03b72008-04-21 03:47:43 -03002360 hdw->input_allowed_mask = hdw->input_avail_mask;
Mike Isely7fb20fa2008-04-22 14:45:37 -03002361
Mike Isely62433e32008-04-22 14:45:40 -03002362 /* If not a hybrid device, pathway_state never changes. So
2363 initialize it here to what it should forever be. */
2364 if (!(hdw->input_avail_mask & (1 << PVR2_CVAL_INPUT_DTV))) {
2365 hdw->pathway_state = PVR2_PATHWAY_ANALOG;
2366 } else if (!(hdw->input_avail_mask & (1 << PVR2_CVAL_INPUT_TV))) {
2367 hdw->pathway_state = PVR2_PATHWAY_DIGITAL;
2368 }
2369
Mike Iselyc05c0462006-06-25 20:04:25 -03002370 hdw->control_cnt = CTRLDEF_COUNT;
Mike Iselyb30d2442006-06-25 20:05:01 -03002371 hdw->control_cnt += MPEGDEF_COUNT;
Mike Iselyca545f72007-01-20 00:37:11 -03002372 hdw->controls = kzalloc(sizeof(struct pvr2_ctrl) * hdw->control_cnt,
Mike Iselyd8554972006-06-26 20:58:46 -03002373 GFP_KERNEL);
2374 if (!hdw->controls) goto fail;
Mike Isely989eb152007-11-26 01:53:12 -03002375 hdw->hdw_desc = hdw_desc;
Mike Iselyc05c0462006-06-25 20:04:25 -03002376 for (idx = 0; idx < hdw->control_cnt; idx++) {
2377 cptr = hdw->controls + idx;
2378 cptr->hdw = hdw;
2379 }
Mike Iselyd8554972006-06-26 20:58:46 -03002380 for (idx = 0; idx < 32; idx++) {
2381 hdw->std_mask_ptrs[idx] = hdw->std_mask_names[idx];
2382 }
Mike Iselyc05c0462006-06-25 20:04:25 -03002383 for (idx = 0; idx < CTRLDEF_COUNT; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002384 cptr = hdw->controls + idx;
Mike Iselyd8554972006-06-26 20:58:46 -03002385 cptr->info = control_defs+idx;
2386 }
Mike Iselydbc40a02008-04-22 14:45:39 -03002387
2388 /* Ensure that default input choice is a valid one. */
2389 m = hdw->input_avail_mask;
2390 if (m) for (idx = 0; idx < (sizeof(m) << 3); idx++) {
2391 if (!((1 << idx) & m)) continue;
2392 hdw->input_val = idx;
2393 break;
2394 }
2395
Mike Iselyb30d2442006-06-25 20:05:01 -03002396 /* Define and configure additional controls from cx2341x module. */
Mike Iselyca545f72007-01-20 00:37:11 -03002397 hdw->mpeg_ctrl_info = kzalloc(
Mike Iselyb30d2442006-06-25 20:05:01 -03002398 sizeof(*(hdw->mpeg_ctrl_info)) * MPEGDEF_COUNT, GFP_KERNEL);
2399 if (!hdw->mpeg_ctrl_info) goto fail;
Mike Iselyb30d2442006-06-25 20:05:01 -03002400 for (idx = 0; idx < MPEGDEF_COUNT; idx++) {
2401 cptr = hdw->controls + idx + CTRLDEF_COUNT;
2402 ciptr = &(hdw->mpeg_ctrl_info[idx].info);
2403 ciptr->desc = hdw->mpeg_ctrl_info[idx].desc;
2404 ciptr->name = mpeg_ids[idx].strid;
2405 ciptr->v4l_id = mpeg_ids[idx].id;
2406 ciptr->skip_init = !0;
2407 ciptr->get_value = ctrl_cx2341x_get;
2408 ciptr->get_v4lflags = ctrl_cx2341x_getv4lflags;
2409 ciptr->is_dirty = ctrl_cx2341x_is_dirty;
2410 if (!idx) ciptr->clear_dirty = ctrl_cx2341x_clear_dirty;
2411 qctrl.id = ciptr->v4l_id;
2412 cx2341x_ctrl_query(&hdw->enc_ctl_state,&qctrl);
2413 if (!(qctrl.flags & V4L2_CTRL_FLAG_READ_ONLY)) {
2414 ciptr->set_value = ctrl_cx2341x_set;
2415 }
2416 strncpy(hdw->mpeg_ctrl_info[idx].desc,qctrl.name,
2417 PVR2_CTLD_INFO_DESC_SIZE);
2418 hdw->mpeg_ctrl_info[idx].desc[PVR2_CTLD_INFO_DESC_SIZE-1] = 0;
2419 ciptr->default_value = qctrl.default_value;
2420 switch (qctrl.type) {
2421 default:
2422 case V4L2_CTRL_TYPE_INTEGER:
2423 ciptr->type = pvr2_ctl_int;
2424 ciptr->def.type_int.min_value = qctrl.minimum;
2425 ciptr->def.type_int.max_value = qctrl.maximum;
2426 break;
2427 case V4L2_CTRL_TYPE_BOOLEAN:
2428 ciptr->type = pvr2_ctl_bool;
2429 break;
2430 case V4L2_CTRL_TYPE_MENU:
2431 ciptr->type = pvr2_ctl_enum;
2432 ciptr->def.type_enum.value_names =
Hans Verkuile0e31cd2008-06-22 12:03:28 -03002433 cx2341x_ctrl_get_menu(&hdw->enc_ctl_state,
2434 ciptr->v4l_id);
Mike Iselyb30d2442006-06-25 20:05:01 -03002435 for (cnt1 = 0;
2436 ciptr->def.type_enum.value_names[cnt1] != NULL;
2437 cnt1++) { }
2438 ciptr->def.type_enum.count = cnt1;
2439 break;
2440 }
2441 cptr->info = ciptr;
2442 }
Mike Iselyd8554972006-06-26 20:58:46 -03002443
2444 // Initialize video standard enum dynamic control
2445 cptr = pvr2_hdw_get_ctrl_by_id(hdw,PVR2_CID_STDENUM);
2446 if (cptr) {
2447 memcpy(&hdw->std_info_enum,cptr->info,
2448 sizeof(hdw->std_info_enum));
2449 cptr->info = &hdw->std_info_enum;
2450
2451 }
2452 // Initialize control data regarding video standard masks
2453 valid_std_mask = pvr2_std_get_usable();
2454 for (idx = 0; idx < 32; idx++) {
2455 if (!(valid_std_mask & (1 << idx))) continue;
2456 cnt1 = pvr2_std_id_to_str(
2457 hdw->std_mask_names[idx],
2458 sizeof(hdw->std_mask_names[idx])-1,
2459 1 << idx);
2460 hdw->std_mask_names[idx][cnt1] = 0;
2461 }
2462 cptr = pvr2_hdw_get_ctrl_by_id(hdw,PVR2_CID_STDAVAIL);
2463 if (cptr) {
2464 memcpy(&hdw->std_info_avail,cptr->info,
2465 sizeof(hdw->std_info_avail));
2466 cptr->info = &hdw->std_info_avail;
2467 hdw->std_info_avail.def.type_bitmask.bit_names =
2468 hdw->std_mask_ptrs;
2469 hdw->std_info_avail.def.type_bitmask.valid_bits =
2470 valid_std_mask;
2471 }
2472 cptr = pvr2_hdw_get_ctrl_by_id(hdw,PVR2_CID_STDCUR);
2473 if (cptr) {
2474 memcpy(&hdw->std_info_cur,cptr->info,
2475 sizeof(hdw->std_info_cur));
2476 cptr->info = &hdw->std_info_cur;
2477 hdw->std_info_cur.def.type_bitmask.bit_names =
2478 hdw->std_mask_ptrs;
2479 hdw->std_info_avail.def.type_bitmask.valid_bits =
2480 valid_std_mask;
2481 }
2482
Mike Isely432907f2008-08-31 21:02:20 -03002483 hdw->cropcap_stale = !0;
Mike Iselyd8554972006-06-26 20:58:46 -03002484 hdw->eeprom_addr = -1;
2485 hdw->unit_number = -1;
Mike Isely80793842006-12-27 23:12:28 -03002486 hdw->v4l_minor_number_video = -1;
2487 hdw->v4l_minor_number_vbi = -1;
Mike Iselyfd5a75f2006-12-27 23:11:22 -03002488 hdw->v4l_minor_number_radio = -1;
Mike Iselyd8554972006-06-26 20:58:46 -03002489 hdw->ctl_write_buffer = kmalloc(PVR2_CTL_BUFFSIZE,GFP_KERNEL);
2490 if (!hdw->ctl_write_buffer) goto fail;
2491 hdw->ctl_read_buffer = kmalloc(PVR2_CTL_BUFFSIZE,GFP_KERNEL);
2492 if (!hdw->ctl_read_buffer) goto fail;
2493 hdw->ctl_write_urb = usb_alloc_urb(0,GFP_KERNEL);
2494 if (!hdw->ctl_write_urb) goto fail;
2495 hdw->ctl_read_urb = usb_alloc_urb(0,GFP_KERNEL);
2496 if (!hdw->ctl_read_urb) goto fail;
2497
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002498 if (v4l2_device_register(&usb_dev->dev, &hdw->v4l2_dev) != 0) {
2499 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2500 "Error registering with v4l core, giving up");
2501 goto fail;
2502 }
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -03002503 mutex_lock(&pvr2_unit_mtx); do {
Mike Iselyd8554972006-06-26 20:58:46 -03002504 for (idx = 0; idx < PVR_NUM; idx++) {
2505 if (unit_pointers[idx]) continue;
2506 hdw->unit_number = idx;
2507 unit_pointers[idx] = hdw;
2508 break;
2509 }
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -03002510 } while (0); mutex_unlock(&pvr2_unit_mtx);
Mike Iselyd8554972006-06-26 20:58:46 -03002511
2512 cnt1 = 0;
2513 cnt2 = scnprintf(hdw->name+cnt1,sizeof(hdw->name)-cnt1,"pvrusb2");
2514 cnt1 += cnt2;
2515 if (hdw->unit_number >= 0) {
2516 cnt2 = scnprintf(hdw->name+cnt1,sizeof(hdw->name)-cnt1,"_%c",
2517 ('a' + hdw->unit_number));
2518 cnt1 += cnt2;
2519 }
2520 if (cnt1 >= sizeof(hdw->name)) cnt1 = sizeof(hdw->name)-1;
2521 hdw->name[cnt1] = 0;
2522
Mike Isely681c7392007-11-26 01:48:52 -03002523 hdw->workqueue = create_singlethread_workqueue(hdw->name);
2524 INIT_WORK(&hdw->workpoll,pvr2_hdw_worker_poll);
2525 INIT_WORK(&hdw->worki2csync,pvr2_hdw_worker_i2c);
Mike Isely681c7392007-11-26 01:48:52 -03002526
Mike Iselyd8554972006-06-26 20:58:46 -03002527 pvr2_trace(PVR2_TRACE_INIT,"Driver unit number is %d, name is %s",
2528 hdw->unit_number,hdw->name);
2529
2530 hdw->tuner_type = -1;
2531 hdw->flag_ok = !0;
Mike Iselyd8554972006-06-26 20:58:46 -03002532
2533 hdw->usb_intf = intf;
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002534 hdw->usb_dev = usb_dev;
Mike Iselyd8554972006-06-26 20:58:46 -03002535
Mike Isely87e34952009-01-23 01:20:24 -03002536 usb_make_path(hdw->usb_dev, hdw->bus_info, sizeof(hdw->bus_info));
Mike Isely31a18542007-04-08 01:11:47 -03002537
Mike Iselyd8554972006-06-26 20:58:46 -03002538 ifnum = hdw->usb_intf->cur_altsetting->desc.bInterfaceNumber;
2539 usb_set_interface(hdw->usb_dev,ifnum,0);
2540
2541 mutex_init(&hdw->ctl_lock_mutex);
2542 mutex_init(&hdw->big_lock_mutex);
2543
2544 return hdw;
2545 fail:
2546 if (hdw) {
Mike Isely681c7392007-11-26 01:48:52 -03002547 del_timer_sync(&hdw->quiescent_timer);
Mike Iselyd913d632008-04-06 04:04:35 -03002548 del_timer_sync(&hdw->encoder_run_timer);
Mike Isely681c7392007-11-26 01:48:52 -03002549 del_timer_sync(&hdw->encoder_wait_timer);
2550 if (hdw->workqueue) {
2551 flush_workqueue(hdw->workqueue);
2552 destroy_workqueue(hdw->workqueue);
2553 hdw->workqueue = NULL;
2554 }
Mariusz Kozlowski5e55d2c2006-11-08 15:34:31 +01002555 usb_free_urb(hdw->ctl_read_urb);
2556 usb_free_urb(hdw->ctl_write_urb);
Mariusz Kozlowski22071a42007-01-07 10:33:39 -03002557 kfree(hdw->ctl_read_buffer);
2558 kfree(hdw->ctl_write_buffer);
2559 kfree(hdw->controls);
2560 kfree(hdw->mpeg_ctrl_info);
Mike Isely681c7392007-11-26 01:48:52 -03002561 kfree(hdw->std_defs);
2562 kfree(hdw->std_enum_names);
Mike Iselyd8554972006-06-26 20:58:46 -03002563 kfree(hdw);
2564 }
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002565 return NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002566}
2567
2568
2569/* Remove _all_ associations between this driver and the underlying USB
2570 layer. */
Adrian Bunk07e337e2006-06-30 11:30:20 -03002571static void pvr2_hdw_remove_usb_stuff(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002572{
2573 if (hdw->flag_disconnected) return;
2574 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_remove_usb_stuff: hdw=%p",hdw);
2575 if (hdw->ctl_read_urb) {
2576 usb_kill_urb(hdw->ctl_read_urb);
2577 usb_free_urb(hdw->ctl_read_urb);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002578 hdw->ctl_read_urb = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002579 }
2580 if (hdw->ctl_write_urb) {
2581 usb_kill_urb(hdw->ctl_write_urb);
2582 usb_free_urb(hdw->ctl_write_urb);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002583 hdw->ctl_write_urb = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002584 }
2585 if (hdw->ctl_read_buffer) {
2586 kfree(hdw->ctl_read_buffer);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002587 hdw->ctl_read_buffer = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002588 }
2589 if (hdw->ctl_write_buffer) {
2590 kfree(hdw->ctl_write_buffer);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002591 hdw->ctl_write_buffer = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002592 }
Mike Iselyd8554972006-06-26 20:58:46 -03002593 hdw->flag_disconnected = !0;
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002594 /* If we don't do this, then there will be a dangling struct device
2595 reference to our disappearing device persisting inside the V4L
2596 core... */
2597 if (hdw->v4l2_dev.dev) {
2598 dev_set_drvdata(hdw->v4l2_dev.dev, NULL);
2599 hdw->v4l2_dev.dev = NULL;
2600 }
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002601 hdw->usb_dev = NULL;
2602 hdw->usb_intf = NULL;
Mike Isely681c7392007-11-26 01:48:52 -03002603 pvr2_hdw_render_useless(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002604}
2605
2606
2607/* Destroy hardware interaction structure */
2608void pvr2_hdw_destroy(struct pvr2_hdw *hdw)
2609{
Mike Isely401c27c2007-09-08 22:11:46 -03002610 if (!hdw) return;
Mike Iselyd8554972006-06-26 20:58:46 -03002611 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_destroy: hdw=%p",hdw);
Mike Isely681c7392007-11-26 01:48:52 -03002612 if (hdw->workqueue) {
2613 flush_workqueue(hdw->workqueue);
2614 destroy_workqueue(hdw->workqueue);
2615 hdw->workqueue = NULL;
2616 }
Mike Isely8f591002008-04-22 14:45:45 -03002617 del_timer_sync(&hdw->quiescent_timer);
Mike Iselyd913d632008-04-06 04:04:35 -03002618 del_timer_sync(&hdw->encoder_run_timer);
Mike Isely8f591002008-04-22 14:45:45 -03002619 del_timer_sync(&hdw->encoder_wait_timer);
Mike Iselyd8554972006-06-26 20:58:46 -03002620 if (hdw->fw_buffer) {
2621 kfree(hdw->fw_buffer);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002622 hdw->fw_buffer = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002623 }
2624 if (hdw->vid_stream) {
2625 pvr2_stream_destroy(hdw->vid_stream);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002626 hdw->vid_stream = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002627 }
Mike Iselyd8554972006-06-26 20:58:46 -03002628 if (hdw->decoder_ctrl) {
2629 hdw->decoder_ctrl->detach(hdw->decoder_ctrl->ctxt);
2630 }
2631 pvr2_i2c_core_done(hdw);
Mike Isely59af3362009-03-07 03:06:09 -03002632 pvr2_i2c_track_done(hdw);
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002633 v4l2_device_unregister(&hdw->v4l2_dev);
Mike Iselyd8554972006-06-26 20:58:46 -03002634 pvr2_hdw_remove_usb_stuff(hdw);
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -03002635 mutex_lock(&pvr2_unit_mtx); do {
Mike Iselyd8554972006-06-26 20:58:46 -03002636 if ((hdw->unit_number >= 0) &&
2637 (hdw->unit_number < PVR_NUM) &&
2638 (unit_pointers[hdw->unit_number] == hdw)) {
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002639 unit_pointers[hdw->unit_number] = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002640 }
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -03002641 } while (0); mutex_unlock(&pvr2_unit_mtx);
Mariusz Kozlowski22071a42007-01-07 10:33:39 -03002642 kfree(hdw->controls);
2643 kfree(hdw->mpeg_ctrl_info);
2644 kfree(hdw->std_defs);
2645 kfree(hdw->std_enum_names);
Mike Iselyd8554972006-06-26 20:58:46 -03002646 kfree(hdw);
2647}
2648
2649
Mike Iselyd8554972006-06-26 20:58:46 -03002650int pvr2_hdw_dev_ok(struct pvr2_hdw *hdw)
2651{
2652 return (hdw && hdw->flag_ok);
2653}
2654
2655
2656/* Called when hardware has been unplugged */
2657void pvr2_hdw_disconnect(struct pvr2_hdw *hdw)
2658{
2659 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_disconnect(hdw=%p)",hdw);
2660 LOCK_TAKE(hdw->big_lock);
2661 LOCK_TAKE(hdw->ctl_lock);
2662 pvr2_hdw_remove_usb_stuff(hdw);
2663 LOCK_GIVE(hdw->ctl_lock);
2664 LOCK_GIVE(hdw->big_lock);
2665}
2666
2667
2668// Attempt to autoselect an appropriate value for std_enum_cur given
2669// whatever is currently in std_mask_cur
Adrian Bunk07e337e2006-06-30 11:30:20 -03002670static void pvr2_hdw_internal_find_stdenum(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002671{
2672 unsigned int idx;
2673 for (idx = 1; idx < hdw->std_enum_cnt; idx++) {
2674 if (hdw->std_defs[idx-1].id == hdw->std_mask_cur) {
2675 hdw->std_enum_cur = idx;
2676 return;
2677 }
2678 }
2679 hdw->std_enum_cur = 0;
2680}
2681
2682
2683// Calculate correct set of enumerated standards based on currently known
2684// set of available standards bits.
Adrian Bunk07e337e2006-06-30 11:30:20 -03002685static void pvr2_hdw_internal_set_std_avail(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002686{
2687 struct v4l2_standard *newstd;
2688 unsigned int std_cnt;
2689 unsigned int idx;
2690
2691 newstd = pvr2_std_create_enum(&std_cnt,hdw->std_mask_avail);
2692
2693 if (hdw->std_defs) {
2694 kfree(hdw->std_defs);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002695 hdw->std_defs = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002696 }
2697 hdw->std_enum_cnt = 0;
2698 if (hdw->std_enum_names) {
2699 kfree(hdw->std_enum_names);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002700 hdw->std_enum_names = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002701 }
2702
2703 if (!std_cnt) {
2704 pvr2_trace(
2705 PVR2_TRACE_ERROR_LEGS,
2706 "WARNING: Failed to identify any viable standards");
2707 }
2708 hdw->std_enum_names = kmalloc(sizeof(char *)*(std_cnt+1),GFP_KERNEL);
2709 hdw->std_enum_names[0] = "none";
2710 for (idx = 0; idx < std_cnt; idx++) {
2711 hdw->std_enum_names[idx+1] =
2712 newstd[idx].name;
2713 }
2714 // Set up the dynamic control for this standard
2715 hdw->std_info_enum.def.type_enum.value_names = hdw->std_enum_names;
2716 hdw->std_info_enum.def.type_enum.count = std_cnt+1;
2717 hdw->std_defs = newstd;
2718 hdw->std_enum_cnt = std_cnt+1;
2719 hdw->std_enum_cur = 0;
2720 hdw->std_info_cur.def.type_bitmask.valid_bits = hdw->std_mask_avail;
2721}
2722
2723
2724int pvr2_hdw_get_stdenum_value(struct pvr2_hdw *hdw,
2725 struct v4l2_standard *std,
2726 unsigned int idx)
2727{
2728 int ret = -EINVAL;
2729 if (!idx) return ret;
2730 LOCK_TAKE(hdw->big_lock); do {
2731 if (idx >= hdw->std_enum_cnt) break;
2732 idx--;
2733 memcpy(std,hdw->std_defs+idx,sizeof(*std));
2734 ret = 0;
2735 } while (0); LOCK_GIVE(hdw->big_lock);
2736 return ret;
2737}
2738
2739
2740/* Get the number of defined controls */
2741unsigned int pvr2_hdw_get_ctrl_count(struct pvr2_hdw *hdw)
2742{
Mike Iselyc05c0462006-06-25 20:04:25 -03002743 return hdw->control_cnt;
Mike Iselyd8554972006-06-26 20:58:46 -03002744}
2745
2746
2747/* Retrieve a control handle given its index (0..count-1) */
2748struct pvr2_ctrl *pvr2_hdw_get_ctrl_by_index(struct pvr2_hdw *hdw,
2749 unsigned int idx)
2750{
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002751 if (idx >= hdw->control_cnt) return NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002752 return hdw->controls + idx;
2753}
2754
2755
2756/* Retrieve a control handle given its index (0..count-1) */
2757struct pvr2_ctrl *pvr2_hdw_get_ctrl_by_id(struct pvr2_hdw *hdw,
2758 unsigned int ctl_id)
2759{
2760 struct pvr2_ctrl *cptr;
2761 unsigned int idx;
2762 int i;
2763
2764 /* This could be made a lot more efficient, but for now... */
Mike Iselyc05c0462006-06-25 20:04:25 -03002765 for (idx = 0; idx < hdw->control_cnt; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002766 cptr = hdw->controls + idx;
2767 i = cptr->info->internal_id;
2768 if (i && (i == ctl_id)) return cptr;
2769 }
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002770 return NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002771}
2772
2773
Mike Iselya761f432006-06-25 20:04:44 -03002774/* Given a V4L ID, retrieve the control structure associated with it. */
Mike Iselyd8554972006-06-26 20:58:46 -03002775struct pvr2_ctrl *pvr2_hdw_get_ctrl_v4l(struct pvr2_hdw *hdw,unsigned int ctl_id)
2776{
2777 struct pvr2_ctrl *cptr;
2778 unsigned int idx;
2779 int i;
2780
2781 /* This could be made a lot more efficient, but for now... */
Mike Iselyc05c0462006-06-25 20:04:25 -03002782 for (idx = 0; idx < hdw->control_cnt; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002783 cptr = hdw->controls + idx;
2784 i = cptr->info->v4l_id;
2785 if (i && (i == ctl_id)) return cptr;
2786 }
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002787 return NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002788}
2789
2790
Mike Iselya761f432006-06-25 20:04:44 -03002791/* Given a V4L ID for its immediate predecessor, retrieve the control
2792 structure associated with it. */
2793struct pvr2_ctrl *pvr2_hdw_get_ctrl_nextv4l(struct pvr2_hdw *hdw,
2794 unsigned int ctl_id)
2795{
2796 struct pvr2_ctrl *cptr,*cp2;
2797 unsigned int idx;
2798 int i;
2799
2800 /* This could be made a lot more efficient, but for now... */
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002801 cp2 = NULL;
Mike Iselya761f432006-06-25 20:04:44 -03002802 for (idx = 0; idx < hdw->control_cnt; idx++) {
2803 cptr = hdw->controls + idx;
2804 i = cptr->info->v4l_id;
2805 if (!i) continue;
2806 if (i <= ctl_id) continue;
2807 if (cp2 && (cp2->info->v4l_id < i)) continue;
2808 cp2 = cptr;
2809 }
2810 return cp2;
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002811 return NULL;
Mike Iselya761f432006-06-25 20:04:44 -03002812}
2813
2814
Mike Iselyd8554972006-06-26 20:58:46 -03002815static const char *get_ctrl_typename(enum pvr2_ctl_type tp)
2816{
2817 switch (tp) {
2818 case pvr2_ctl_int: return "integer";
2819 case pvr2_ctl_enum: return "enum";
Mike Isely33213962006-06-25 20:04:40 -03002820 case pvr2_ctl_bool: return "boolean";
Mike Iselyd8554972006-06-26 20:58:46 -03002821 case pvr2_ctl_bitmask: return "bitmask";
2822 }
2823 return "";
2824}
2825
2826
Mike Isely681c7392007-11-26 01:48:52 -03002827/* Figure out if we need to commit control changes. If so, mark internal
2828 state flags to indicate this fact and return true. Otherwise do nothing
2829 else and return false. */
2830static int pvr2_hdw_commit_setup(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002831{
Mike Iselyd8554972006-06-26 20:58:46 -03002832 unsigned int idx;
2833 struct pvr2_ctrl *cptr;
2834 int value;
2835 int commit_flag = 0;
2836 char buf[100];
2837 unsigned int bcnt,ccnt;
2838
Mike Iselyc05c0462006-06-25 20:04:25 -03002839 for (idx = 0; idx < hdw->control_cnt; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002840 cptr = hdw->controls + idx;
Al Viro5fa12472008-03-29 03:07:38 +00002841 if (!cptr->info->is_dirty) continue;
Mike Iselyd8554972006-06-26 20:58:46 -03002842 if (!cptr->info->is_dirty(cptr)) continue;
Mike Iselyfe23a282007-01-20 00:10:55 -03002843 commit_flag = !0;
Mike Iselyd8554972006-06-26 20:58:46 -03002844
Mike Iselyfe23a282007-01-20 00:10:55 -03002845 if (!(pvrusb2_debug & PVR2_TRACE_CTL)) continue;
Mike Iselyd8554972006-06-26 20:58:46 -03002846 bcnt = scnprintf(buf,sizeof(buf),"\"%s\" <-- ",
2847 cptr->info->name);
2848 value = 0;
2849 cptr->info->get_value(cptr,&value);
2850 pvr2_ctrl_value_to_sym_internal(cptr,~0,value,
2851 buf+bcnt,
2852 sizeof(buf)-bcnt,&ccnt);
2853 bcnt += ccnt;
2854 bcnt += scnprintf(buf+bcnt,sizeof(buf)-bcnt," <%s>",
2855 get_ctrl_typename(cptr->info->type));
2856 pvr2_trace(PVR2_TRACE_CTL,
2857 "/*--TRACE_COMMIT--*/ %.*s",
2858 bcnt,buf);
2859 }
2860
2861 if (!commit_flag) {
2862 /* Nothing has changed */
2863 return 0;
2864 }
2865
Mike Isely681c7392007-11-26 01:48:52 -03002866 hdw->state_pipeline_config = 0;
2867 trace_stbit("state_pipeline_config",hdw->state_pipeline_config);
2868 pvr2_hdw_state_sched(hdw);
2869
2870 return !0;
2871}
2872
2873
2874/* Perform all operations needed to commit all control changes. This must
2875 be performed in synchronization with the pipeline state and is thus
2876 expected to be called as part of the driver's worker thread. Return
2877 true if commit successful, otherwise return false to indicate that
2878 commit isn't possible at this time. */
2879static int pvr2_hdw_commit_execute(struct pvr2_hdw *hdw)
2880{
2881 unsigned int idx;
2882 struct pvr2_ctrl *cptr;
2883 int disruptive_change;
2884
Mike Iselyab062fe2008-06-30 03:32:35 -03002885 /* Handle some required side effects when the video standard is
2886 changed.... */
Mike Iselyd8554972006-06-26 20:58:46 -03002887 if (hdw->std_dirty) {
Mike Iselyd8554972006-06-26 20:58:46 -03002888 int nvres;
Mike Isely00528d92008-06-30 03:35:52 -03002889 int gop_size;
Mike Iselyd8554972006-06-26 20:58:46 -03002890 if (hdw->std_mask_cur & V4L2_STD_525_60) {
2891 nvres = 480;
Mike Isely00528d92008-06-30 03:35:52 -03002892 gop_size = 15;
Mike Iselyd8554972006-06-26 20:58:46 -03002893 } else {
2894 nvres = 576;
Mike Isely00528d92008-06-30 03:35:52 -03002895 gop_size = 12;
Mike Iselyd8554972006-06-26 20:58:46 -03002896 }
Mike Isely00528d92008-06-30 03:35:52 -03002897 /* Rewrite the vertical resolution to be appropriate to the
2898 video standard that has been selected. */
Mike Iselyd8554972006-06-26 20:58:46 -03002899 if (nvres != hdw->res_ver_val) {
2900 hdw->res_ver_val = nvres;
2901 hdw->res_ver_dirty = !0;
2902 }
Mike Isely00528d92008-06-30 03:35:52 -03002903 /* Rewrite the GOP size to be appropriate to the video
2904 standard that has been selected. */
2905 if (gop_size != hdw->enc_ctl_state.video_gop_size) {
2906 struct v4l2_ext_controls cs;
2907 struct v4l2_ext_control c1;
2908 memset(&cs, 0, sizeof(cs));
2909 memset(&c1, 0, sizeof(c1));
2910 cs.controls = &c1;
2911 cs.count = 1;
2912 c1.id = V4L2_CID_MPEG_VIDEO_GOP_SIZE;
2913 c1.value = gop_size;
2914 cx2341x_ext_ctrls(&hdw->enc_ctl_state, 0, &cs,
2915 VIDIOC_S_EXT_CTRLS);
2916 }
Mike Iselyd8554972006-06-26 20:58:46 -03002917 }
2918
Mike Isely38d9a2c2008-03-28 05:30:48 -03002919 if (hdw->input_dirty && hdw->state_pathway_ok &&
Mike Isely62433e32008-04-22 14:45:40 -03002920 (((hdw->input_val == PVR2_CVAL_INPUT_DTV) ?
2921 PVR2_PATHWAY_DIGITAL : PVR2_PATHWAY_ANALOG) !=
2922 hdw->pathway_state)) {
2923 /* Change of mode being asked for... */
2924 hdw->state_pathway_ok = 0;
Mike Iselye9db1ff2008-04-22 14:45:41 -03002925 trace_stbit("state_pathway_ok",hdw->state_pathway_ok);
Mike Isely62433e32008-04-22 14:45:40 -03002926 }
2927 if (!hdw->state_pathway_ok) {
2928 /* Can't commit anything until pathway is ok. */
2929 return 0;
2930 }
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03002931 /* The broadcast decoder can only scale down, so if
2932 * res_*_dirty && crop window < output format ==> enlarge crop.
2933 *
2934 * The mpeg encoder receives fields of res_hor_val dots and
2935 * res_ver_val halflines. Limits: hor<=720, ver<=576.
2936 */
2937 if (hdw->res_hor_dirty && hdw->cropw_val < hdw->res_hor_val) {
2938 hdw->cropw_val = hdw->res_hor_val;
2939 hdw->cropw_dirty = !0;
2940 } else if (hdw->cropw_dirty) {
2941 hdw->res_hor_dirty = !0; /* must rescale */
2942 hdw->res_hor_val = min(720, hdw->cropw_val);
2943 }
2944 if (hdw->res_ver_dirty && hdw->croph_val < hdw->res_ver_val) {
2945 hdw->croph_val = hdw->res_ver_val;
2946 hdw->croph_dirty = !0;
2947 } else if (hdw->croph_dirty) {
2948 int nvres = hdw->std_mask_cur & V4L2_STD_525_60 ? 480 : 576;
2949 hdw->res_ver_dirty = !0;
2950 hdw->res_ver_val = min(nvres, hdw->croph_val);
2951 }
2952
Mike Isely681c7392007-11-26 01:48:52 -03002953 /* If any of the below has changed, then we can't do the update
2954 while the pipeline is running. Pipeline must be paused first
2955 and decoder -> encoder connection be made quiescent before we
2956 can proceed. */
2957 disruptive_change =
2958 (hdw->std_dirty ||
2959 hdw->enc_unsafe_stale ||
2960 hdw->srate_dirty ||
2961 hdw->res_ver_dirty ||
2962 hdw->res_hor_dirty ||
Mike Isely755879c2008-08-31 20:50:59 -03002963 hdw->cropw_dirty ||
2964 hdw->croph_dirty ||
Mike Isely681c7392007-11-26 01:48:52 -03002965 hdw->input_dirty ||
2966 (hdw->active_stream_type != hdw->desired_stream_type));
2967 if (disruptive_change && !hdw->state_pipeline_idle) {
2968 /* Pipeline is not idle; we can't proceed. Arrange to
2969 cause pipeline to stop so that we can try this again
2970 later.... */
2971 hdw->state_pipeline_pause = !0;
2972 return 0;
Mike Iselyd8554972006-06-26 20:58:46 -03002973 }
2974
Mike Iselyb30d2442006-06-25 20:05:01 -03002975 if (hdw->srate_dirty) {
2976 /* Write new sample rate into control structure since
2977 * the master copy is stale. We must track srate
2978 * separate from the mpeg control structure because
2979 * other logic also uses this value. */
2980 struct v4l2_ext_controls cs;
2981 struct v4l2_ext_control c1;
2982 memset(&cs,0,sizeof(cs));
2983 memset(&c1,0,sizeof(c1));
2984 cs.controls = &c1;
2985 cs.count = 1;
2986 c1.id = V4L2_CID_MPEG_AUDIO_SAMPLING_FREQ;
2987 c1.value = hdw->srate_val;
Hans Verkuil01f1e442007-08-21 18:32:42 -03002988 cx2341x_ext_ctrls(&hdw->enc_ctl_state, 0, &cs,VIDIOC_S_EXT_CTRLS);
Mike Iselyb30d2442006-06-25 20:05:01 -03002989 }
Mike Iselyc05c0462006-06-25 20:04:25 -03002990
Mike Iselyd8554972006-06-26 20:58:46 -03002991 /* Scan i2c core at this point - before we clear all the dirty
2992 bits. Various parts of the i2c core will notice dirty bits as
2993 appropriate and arrange to broadcast or directly send updates to
2994 the client drivers in order to keep everything in sync */
2995 pvr2_i2c_core_check_stale(hdw);
2996
Mike Iselyc05c0462006-06-25 20:04:25 -03002997 for (idx = 0; idx < hdw->control_cnt; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002998 cptr = hdw->controls + idx;
2999 if (!cptr->info->clear_dirty) continue;
3000 cptr->info->clear_dirty(cptr);
3001 }
3002
Mike Isely681c7392007-11-26 01:48:52 -03003003 if (hdw->active_stream_type != hdw->desired_stream_type) {
3004 /* Handle any side effects of stream config here */
3005 hdw->active_stream_type = hdw->desired_stream_type;
3006 }
3007
Mike Isely1df59f02008-04-21 03:50:39 -03003008 if (hdw->hdw_desc->signal_routing_scheme ==
3009 PVR2_ROUTING_SCHEME_GOTVIEW) {
3010 u32 b;
3011 /* Handle GOTVIEW audio switching */
3012 pvr2_hdw_gpio_get_out(hdw,&b);
3013 if (hdw->input_val == PVR2_CVAL_INPUT_RADIO) {
3014 /* Set GPIO 11 */
3015 pvr2_hdw_gpio_chg_out(hdw,(1 << 11),~0);
3016 } else {
3017 /* Clear GPIO 11 */
3018 pvr2_hdw_gpio_chg_out(hdw,(1 << 11),0);
3019 }
3020 }
3021
Mike Iselyd8554972006-06-26 20:58:46 -03003022 /* Now execute i2c core update */
3023 pvr2_i2c_core_sync(hdw);
3024
Mike Isely62433e32008-04-22 14:45:40 -03003025 if ((hdw->pathway_state == PVR2_PATHWAY_ANALOG) &&
3026 hdw->state_encoder_run) {
3027 /* If encoder isn't running or it can't be touched, then
3028 this will get worked out later when we start the
3029 encoder. */
Mike Isely681c7392007-11-26 01:48:52 -03003030 if (pvr2_encoder_adjust(hdw) < 0) return !0;
3031 }
Mike Iselyd8554972006-06-26 20:58:46 -03003032
Mike Isely681c7392007-11-26 01:48:52 -03003033 hdw->state_pipeline_config = !0;
Mike Isely432907f2008-08-31 21:02:20 -03003034 /* Hardware state may have changed in a way to cause the cropping
3035 capabilities to have changed. So mark it stale, which will
3036 cause a later re-fetch. */
Mike Isely681c7392007-11-26 01:48:52 -03003037 trace_stbit("state_pipeline_config",hdw->state_pipeline_config);
3038 return !0;
Mike Iselyd8554972006-06-26 20:58:46 -03003039}
3040
3041
3042int pvr2_hdw_commit_ctl(struct pvr2_hdw *hdw)
3043{
Mike Isely681c7392007-11-26 01:48:52 -03003044 int fl;
3045 LOCK_TAKE(hdw->big_lock);
3046 fl = pvr2_hdw_commit_setup(hdw);
3047 LOCK_GIVE(hdw->big_lock);
3048 if (!fl) return 0;
3049 return pvr2_hdw_wait(hdw,0);
Mike Iselyd8554972006-06-26 20:58:46 -03003050}
3051
3052
Mike Isely681c7392007-11-26 01:48:52 -03003053static void pvr2_hdw_worker_i2c(struct work_struct *work)
Mike Iselyd8554972006-06-26 20:58:46 -03003054{
Mike Isely681c7392007-11-26 01:48:52 -03003055 struct pvr2_hdw *hdw = container_of(work,struct pvr2_hdw,worki2csync);
Mike Iselyd8554972006-06-26 20:58:46 -03003056 LOCK_TAKE(hdw->big_lock); do {
3057 pvr2_i2c_core_sync(hdw);
3058 } while (0); LOCK_GIVE(hdw->big_lock);
3059}
3060
3061
Mike Isely681c7392007-11-26 01:48:52 -03003062static void pvr2_hdw_worker_poll(struct work_struct *work)
Mike Iselyd8554972006-06-26 20:58:46 -03003063{
Mike Isely681c7392007-11-26 01:48:52 -03003064 int fl = 0;
3065 struct pvr2_hdw *hdw = container_of(work,struct pvr2_hdw,workpoll);
Mike Iselyd8554972006-06-26 20:58:46 -03003066 LOCK_TAKE(hdw->big_lock); do {
Mike Isely681c7392007-11-26 01:48:52 -03003067 fl = pvr2_hdw_state_eval(hdw);
3068 } while (0); LOCK_GIVE(hdw->big_lock);
3069 if (fl && hdw->state_func) {
3070 hdw->state_func(hdw->state_data);
3071 }
3072}
3073
3074
Mike Isely681c7392007-11-26 01:48:52 -03003075static int pvr2_hdw_wait(struct pvr2_hdw *hdw,int state)
Mike Iselyd8554972006-06-26 20:58:46 -03003076{
Mike Isely681c7392007-11-26 01:48:52 -03003077 return wait_event_interruptible(
3078 hdw->state_wait_data,
3079 (hdw->state_stale == 0) &&
3080 (!state || (hdw->master_state != state)));
Mike Iselyd8554972006-06-26 20:58:46 -03003081}
3082
Mike Isely681c7392007-11-26 01:48:52 -03003083
Mike Iselyd8554972006-06-26 20:58:46 -03003084/* Return name for this driver instance */
3085const char *pvr2_hdw_get_driver_name(struct pvr2_hdw *hdw)
3086{
3087 return hdw->name;
3088}
3089
3090
Mike Isely78a47102007-11-26 01:58:20 -03003091const char *pvr2_hdw_get_desc(struct pvr2_hdw *hdw)
3092{
3093 return hdw->hdw_desc->description;
3094}
3095
3096
3097const char *pvr2_hdw_get_type(struct pvr2_hdw *hdw)
3098{
3099 return hdw->hdw_desc->shortname;
3100}
3101
3102
Mike Iselyd8554972006-06-26 20:58:46 -03003103int pvr2_hdw_is_hsm(struct pvr2_hdw *hdw)
3104{
3105 int result;
3106 LOCK_TAKE(hdw->ctl_lock); do {
Michael Krufky8d364362007-01-22 02:17:55 -03003107 hdw->cmd_buffer[0] = FX2CMD_GET_USB_SPEED;
Mike Iselyd8554972006-06-26 20:58:46 -03003108 result = pvr2_send_request(hdw,
3109 hdw->cmd_buffer,1,
3110 hdw->cmd_buffer,1);
3111 if (result < 0) break;
3112 result = (hdw->cmd_buffer[0] != 0);
3113 } while(0); LOCK_GIVE(hdw->ctl_lock);
3114 return result;
3115}
3116
3117
Mike Isely18103c572007-01-20 00:09:47 -03003118/* Execute poll of tuner status */
3119void pvr2_hdw_execute_tuner_poll(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03003120{
Mike Iselyd8554972006-06-26 20:58:46 -03003121 LOCK_TAKE(hdw->big_lock); do {
Mike Iselya51f5002009-03-06 23:30:37 -03003122 pvr2_hdw_status_poll(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03003123 } while (0); LOCK_GIVE(hdw->big_lock);
Mike Isely18103c572007-01-20 00:09:47 -03003124}
3125
3126
Mike Isely432907f2008-08-31 21:02:20 -03003127static int pvr2_hdw_check_cropcap(struct pvr2_hdw *hdw)
3128{
3129 if (!hdw->cropcap_stale) {
Mike Isely432907f2008-08-31 21:02:20 -03003130 return 0;
3131 }
Mike Iselya51f5002009-03-06 23:30:37 -03003132 pvr2_hdw_status_poll(hdw);
Mike Isely432907f2008-08-31 21:02:20 -03003133 if (hdw->cropcap_stale) {
Mike Isely432907f2008-08-31 21:02:20 -03003134 return -EIO;
3135 }
3136 return 0;
3137}
3138
3139
3140/* Return information about cropping capabilities */
3141int pvr2_hdw_get_cropcap(struct pvr2_hdw *hdw, struct v4l2_cropcap *pp)
3142{
3143 int stat = 0;
3144 LOCK_TAKE(hdw->big_lock);
3145 stat = pvr2_hdw_check_cropcap(hdw);
3146 if (!stat) {
Mike Isely432907f2008-08-31 21:02:20 -03003147 memcpy(pp, &hdw->cropcap_info, sizeof(hdw->cropcap_info));
3148 }
3149 LOCK_GIVE(hdw->big_lock);
3150 return stat;
3151}
3152
3153
Mike Isely18103c572007-01-20 00:09:47 -03003154/* Return information about the tuner */
3155int pvr2_hdw_get_tuner_status(struct pvr2_hdw *hdw,struct v4l2_tuner *vtp)
3156{
3157 LOCK_TAKE(hdw->big_lock); do {
3158 if (hdw->tuner_signal_stale) {
Mike Iselya51f5002009-03-06 23:30:37 -03003159 pvr2_hdw_status_poll(hdw);
Mike Isely18103c572007-01-20 00:09:47 -03003160 }
3161 memcpy(vtp,&hdw->tuner_signal_info,sizeof(struct v4l2_tuner));
3162 } while (0); LOCK_GIVE(hdw->big_lock);
3163 return 0;
Mike Iselyd8554972006-06-26 20:58:46 -03003164}
3165
3166
3167/* Get handle to video output stream */
3168struct pvr2_stream *pvr2_hdw_get_video_stream(struct pvr2_hdw *hp)
3169{
3170 return hp->vid_stream;
3171}
3172
3173
3174void pvr2_hdw_trigger_module_log(struct pvr2_hdw *hdw)
3175{
Mike Isely4f1a3e52006-06-25 20:04:31 -03003176 int nr = pvr2_hdw_get_unit_number(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03003177 LOCK_TAKE(hdw->big_lock); do {
3178 hdw->log_requested = !0;
Mike Isely4f1a3e52006-06-25 20:04:31 -03003179 printk(KERN_INFO "pvrusb2: ================= START STATUS CARD #%d =================\n", nr);
Mike Iselyd8554972006-06-26 20:58:46 -03003180 pvr2_i2c_core_check_stale(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03003181 pvr2_i2c_core_sync(hdw);
Mike Iselya51f5002009-03-06 23:30:37 -03003182 hdw->log_requested = 0;
Mike Iselyb30d2442006-06-25 20:05:01 -03003183 pvr2_trace(PVR2_TRACE_INFO,"cx2341x config:");
Hans Verkuil99eb44f2006-06-26 18:24:05 -03003184 cx2341x_log_status(&hdw->enc_ctl_state, "pvrusb2");
Mike Isely681c7392007-11-26 01:48:52 -03003185 pvr2_hdw_state_log_state(hdw);
Mike Isely4f1a3e52006-06-25 20:04:31 -03003186 printk(KERN_INFO "pvrusb2: ================== END STATUS CARD #%d ==================\n", nr);
Mike Iselyd8554972006-06-26 20:58:46 -03003187 } while (0); LOCK_GIVE(hdw->big_lock);
3188}
3189
Mike Isely4db666c2007-09-08 22:16:27 -03003190
3191/* Grab EEPROM contents, needed for direct method. */
3192#define EEPROM_SIZE 8192
3193#define trace_eeprom(...) pvr2_trace(PVR2_TRACE_EEPROM,__VA_ARGS__)
3194static u8 *pvr2_full_eeprom_fetch(struct pvr2_hdw *hdw)
3195{
3196 struct i2c_msg msg[2];
3197 u8 *eeprom;
3198 u8 iadd[2];
3199 u8 addr;
3200 u16 eepromSize;
3201 unsigned int offs;
3202 int ret;
3203 int mode16 = 0;
3204 unsigned pcnt,tcnt;
3205 eeprom = kmalloc(EEPROM_SIZE,GFP_KERNEL);
3206 if (!eeprom) {
3207 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3208 "Failed to allocate memory"
3209 " required to read eeprom");
3210 return NULL;
3211 }
3212
3213 trace_eeprom("Value for eeprom addr from controller was 0x%x",
3214 hdw->eeprom_addr);
3215 addr = hdw->eeprom_addr;
3216 /* Seems that if the high bit is set, then the *real* eeprom
3217 address is shifted right now bit position (noticed this in
3218 newer PVR USB2 hardware) */
3219 if (addr & 0x80) addr >>= 1;
3220
3221 /* FX2 documentation states that a 16bit-addressed eeprom is
3222 expected if the I2C address is an odd number (yeah, this is
3223 strange but it's what they do) */
3224 mode16 = (addr & 1);
3225 eepromSize = (mode16 ? EEPROM_SIZE : 256);
3226 trace_eeprom("Examining %d byte eeprom at location 0x%x"
3227 " using %d bit addressing",eepromSize,addr,
3228 mode16 ? 16 : 8);
3229
3230 msg[0].addr = addr;
3231 msg[0].flags = 0;
3232 msg[0].len = mode16 ? 2 : 1;
3233 msg[0].buf = iadd;
3234 msg[1].addr = addr;
3235 msg[1].flags = I2C_M_RD;
3236
3237 /* We have to do the actual eeprom data fetch ourselves, because
3238 (1) we're only fetching part of the eeprom, and (2) if we were
3239 getting the whole thing our I2C driver can't grab it in one
3240 pass - which is what tveeprom is otherwise going to attempt */
3241 memset(eeprom,0,EEPROM_SIZE);
3242 for (tcnt = 0; tcnt < EEPROM_SIZE; tcnt += pcnt) {
3243 pcnt = 16;
3244 if (pcnt + tcnt > EEPROM_SIZE) pcnt = EEPROM_SIZE-tcnt;
3245 offs = tcnt + (eepromSize - EEPROM_SIZE);
3246 if (mode16) {
3247 iadd[0] = offs >> 8;
3248 iadd[1] = offs;
3249 } else {
3250 iadd[0] = offs;
3251 }
3252 msg[1].len = pcnt;
3253 msg[1].buf = eeprom+tcnt;
3254 if ((ret = i2c_transfer(&hdw->i2c_adap,
3255 msg,ARRAY_SIZE(msg))) != 2) {
3256 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3257 "eeprom fetch set offs err=%d",ret);
3258 kfree(eeprom);
3259 return NULL;
3260 }
3261 }
3262 return eeprom;
3263}
3264
3265
3266void pvr2_hdw_cpufw_set_enabled(struct pvr2_hdw *hdw,
3267 int prom_flag,
3268 int enable_flag)
Mike Iselyd8554972006-06-26 20:58:46 -03003269{
3270 int ret;
3271 u16 address;
3272 unsigned int pipe;
3273 LOCK_TAKE(hdw->big_lock); do {
Al Viro5fa12472008-03-29 03:07:38 +00003274 if ((hdw->fw_buffer == NULL) == !enable_flag) break;
Mike Iselyd8554972006-06-26 20:58:46 -03003275
3276 if (!enable_flag) {
3277 pvr2_trace(PVR2_TRACE_FIRMWARE,
3278 "Cleaning up after CPU firmware fetch");
3279 kfree(hdw->fw_buffer);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03003280 hdw->fw_buffer = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03003281 hdw->fw_size = 0;
Mike Isely4db666c2007-09-08 22:16:27 -03003282 if (hdw->fw_cpu_flag) {
3283 /* Now release the CPU. It will disconnect
3284 and reconnect later. */
3285 pvr2_hdw_cpureset_assert(hdw,0);
3286 }
Mike Iselyd8554972006-06-26 20:58:46 -03003287 break;
3288 }
3289
Mike Isely4db666c2007-09-08 22:16:27 -03003290 hdw->fw_cpu_flag = (prom_flag == 0);
3291 if (hdw->fw_cpu_flag) {
3292 pvr2_trace(PVR2_TRACE_FIRMWARE,
3293 "Preparing to suck out CPU firmware");
3294 hdw->fw_size = 0x2000;
3295 hdw->fw_buffer = kzalloc(hdw->fw_size,GFP_KERNEL);
3296 if (!hdw->fw_buffer) {
3297 hdw->fw_size = 0;
3298 break;
3299 }
3300
3301 /* We have to hold the CPU during firmware upload. */
3302 pvr2_hdw_cpureset_assert(hdw,1);
3303
3304 /* download the firmware from address 0000-1fff in 2048
3305 (=0x800) bytes chunk. */
3306
3307 pvr2_trace(PVR2_TRACE_FIRMWARE,
3308 "Grabbing CPU firmware");
3309 pipe = usb_rcvctrlpipe(hdw->usb_dev, 0);
3310 for(address = 0; address < hdw->fw_size;
3311 address += 0x800) {
3312 ret = usb_control_msg(hdw->usb_dev,pipe,
3313 0xa0,0xc0,
3314 address,0,
3315 hdw->fw_buffer+address,
3316 0x800,HZ);
3317 if (ret < 0) break;
3318 }
3319
3320 pvr2_trace(PVR2_TRACE_FIRMWARE,
3321 "Done grabbing CPU firmware");
3322 } else {
3323 pvr2_trace(PVR2_TRACE_FIRMWARE,
3324 "Sucking down EEPROM contents");
3325 hdw->fw_buffer = pvr2_full_eeprom_fetch(hdw);
3326 if (!hdw->fw_buffer) {
3327 pvr2_trace(PVR2_TRACE_FIRMWARE,
3328 "EEPROM content suck failed.");
3329 break;
3330 }
3331 hdw->fw_size = EEPROM_SIZE;
3332 pvr2_trace(PVR2_TRACE_FIRMWARE,
3333 "Done sucking down EEPROM contents");
Mike Iselyd8554972006-06-26 20:58:46 -03003334 }
3335
Mike Iselyd8554972006-06-26 20:58:46 -03003336 } while (0); LOCK_GIVE(hdw->big_lock);
3337}
3338
3339
3340/* Return true if we're in a mode for retrieval CPU firmware */
3341int pvr2_hdw_cpufw_get_enabled(struct pvr2_hdw *hdw)
3342{
Al Viro5fa12472008-03-29 03:07:38 +00003343 return hdw->fw_buffer != NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03003344}
3345
3346
3347int pvr2_hdw_cpufw_get(struct pvr2_hdw *hdw,unsigned int offs,
3348 char *buf,unsigned int cnt)
3349{
3350 int ret = -EINVAL;
3351 LOCK_TAKE(hdw->big_lock); do {
3352 if (!buf) break;
3353 if (!cnt) break;
3354
3355 if (!hdw->fw_buffer) {
3356 ret = -EIO;
3357 break;
3358 }
3359
3360 if (offs >= hdw->fw_size) {
3361 pvr2_trace(PVR2_TRACE_FIRMWARE,
3362 "Read firmware data offs=%d EOF",
3363 offs);
3364 ret = 0;
3365 break;
3366 }
3367
3368 if (offs + cnt > hdw->fw_size) cnt = hdw->fw_size - offs;
3369
3370 memcpy(buf,hdw->fw_buffer+offs,cnt);
3371
3372 pvr2_trace(PVR2_TRACE_FIRMWARE,
3373 "Read firmware data offs=%d cnt=%d",
3374 offs,cnt);
3375 ret = cnt;
3376 } while (0); LOCK_GIVE(hdw->big_lock);
3377
3378 return ret;
3379}
3380
3381
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003382int pvr2_hdw_v4l_get_minor_number(struct pvr2_hdw *hdw,
Mike Isely80793842006-12-27 23:12:28 -03003383 enum pvr2_v4l_type index)
Mike Iselyd8554972006-06-26 20:58:46 -03003384{
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003385 switch (index) {
Mike Isely80793842006-12-27 23:12:28 -03003386 case pvr2_v4l_type_video: return hdw->v4l_minor_number_video;
3387 case pvr2_v4l_type_vbi: return hdw->v4l_minor_number_vbi;
3388 case pvr2_v4l_type_radio: return hdw->v4l_minor_number_radio;
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003389 default: return -1;
3390 }
Mike Iselyd8554972006-06-26 20:58:46 -03003391}
3392
3393
Pantelis Koukousoulas2fdf3d92006-12-27 23:07:58 -03003394/* Store a v4l minor device number */
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003395void pvr2_hdw_v4l_store_minor_number(struct pvr2_hdw *hdw,
Mike Isely80793842006-12-27 23:12:28 -03003396 enum pvr2_v4l_type index,int v)
Mike Iselyd8554972006-06-26 20:58:46 -03003397{
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003398 switch (index) {
Mike Isely80793842006-12-27 23:12:28 -03003399 case pvr2_v4l_type_video: hdw->v4l_minor_number_video = v;
3400 case pvr2_v4l_type_vbi: hdw->v4l_minor_number_vbi = v;
3401 case pvr2_v4l_type_radio: hdw->v4l_minor_number_radio = v;
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003402 default: break;
3403 }
Mike Iselyd8554972006-06-26 20:58:46 -03003404}
3405
3406
David Howells7d12e782006-10-05 14:55:46 +01003407static void pvr2_ctl_write_complete(struct urb *urb)
Mike Iselyd8554972006-06-26 20:58:46 -03003408{
3409 struct pvr2_hdw *hdw = urb->context;
3410 hdw->ctl_write_pend_flag = 0;
3411 if (hdw->ctl_read_pend_flag) return;
3412 complete(&hdw->ctl_done);
3413}
3414
3415
David Howells7d12e782006-10-05 14:55:46 +01003416static void pvr2_ctl_read_complete(struct urb *urb)
Mike Iselyd8554972006-06-26 20:58:46 -03003417{
3418 struct pvr2_hdw *hdw = urb->context;
3419 hdw->ctl_read_pend_flag = 0;
3420 if (hdw->ctl_write_pend_flag) return;
3421 complete(&hdw->ctl_done);
3422}
3423
3424
3425static void pvr2_ctl_timeout(unsigned long data)
3426{
3427 struct pvr2_hdw *hdw = (struct pvr2_hdw *)data;
3428 if (hdw->ctl_write_pend_flag || hdw->ctl_read_pend_flag) {
3429 hdw->ctl_timeout_flag = !0;
Mariusz Kozlowski5e55d2c2006-11-08 15:34:31 +01003430 if (hdw->ctl_write_pend_flag)
Mike Iselyd8554972006-06-26 20:58:46 -03003431 usb_unlink_urb(hdw->ctl_write_urb);
Mariusz Kozlowski5e55d2c2006-11-08 15:34:31 +01003432 if (hdw->ctl_read_pend_flag)
Mike Iselyd8554972006-06-26 20:58:46 -03003433 usb_unlink_urb(hdw->ctl_read_urb);
Mike Iselyd8554972006-06-26 20:58:46 -03003434 }
3435}
3436
3437
Mike Iselye61b6fc2006-07-18 22:42:18 -03003438/* Issue a command and get a response from the device. This extended
3439 version includes a probe flag (which if set means that device errors
3440 should not be logged or treated as fatal) and a timeout in jiffies.
3441 This can be used to non-lethally probe the health of endpoint 1. */
Adrian Bunk07e337e2006-06-30 11:30:20 -03003442static int pvr2_send_request_ex(struct pvr2_hdw *hdw,
3443 unsigned int timeout,int probe_fl,
3444 void *write_data,unsigned int write_len,
3445 void *read_data,unsigned int read_len)
Mike Iselyd8554972006-06-26 20:58:46 -03003446{
3447 unsigned int idx;
3448 int status = 0;
3449 struct timer_list timer;
3450 if (!hdw->ctl_lock_held) {
3451 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3452 "Attempted to execute control transfer"
3453 " without lock!!");
3454 return -EDEADLK;
3455 }
Mike Isely681c7392007-11-26 01:48:52 -03003456 if (!hdw->flag_ok && !probe_fl) {
Mike Iselyd8554972006-06-26 20:58:46 -03003457 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3458 "Attempted to execute control transfer"
3459 " when device not ok");
3460 return -EIO;
3461 }
3462 if (!(hdw->ctl_read_urb && hdw->ctl_write_urb)) {
3463 if (!probe_fl) {
3464 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3465 "Attempted to execute control transfer"
3466 " when USB is disconnected");
3467 }
3468 return -ENOTTY;
3469 }
3470
3471 /* Ensure that we have sane parameters */
3472 if (!write_data) write_len = 0;
3473 if (!read_data) read_len = 0;
3474 if (write_len > PVR2_CTL_BUFFSIZE) {
3475 pvr2_trace(
3476 PVR2_TRACE_ERROR_LEGS,
3477 "Attempted to execute %d byte"
3478 " control-write transfer (limit=%d)",
3479 write_len,PVR2_CTL_BUFFSIZE);
3480 return -EINVAL;
3481 }
3482 if (read_len > PVR2_CTL_BUFFSIZE) {
3483 pvr2_trace(
3484 PVR2_TRACE_ERROR_LEGS,
3485 "Attempted to execute %d byte"
3486 " control-read transfer (limit=%d)",
3487 write_len,PVR2_CTL_BUFFSIZE);
3488 return -EINVAL;
3489 }
3490 if ((!write_len) && (!read_len)) {
3491 pvr2_trace(
3492 PVR2_TRACE_ERROR_LEGS,
3493 "Attempted to execute null control transfer?");
3494 return -EINVAL;
3495 }
3496
3497
3498 hdw->cmd_debug_state = 1;
3499 if (write_len) {
3500 hdw->cmd_debug_code = ((unsigned char *)write_data)[0];
3501 } else {
3502 hdw->cmd_debug_code = 0;
3503 }
3504 hdw->cmd_debug_write_len = write_len;
3505 hdw->cmd_debug_read_len = read_len;
3506
3507 /* Initialize common stuff */
3508 init_completion(&hdw->ctl_done);
3509 hdw->ctl_timeout_flag = 0;
3510 hdw->ctl_write_pend_flag = 0;
3511 hdw->ctl_read_pend_flag = 0;
3512 init_timer(&timer);
3513 timer.expires = jiffies + timeout;
3514 timer.data = (unsigned long)hdw;
3515 timer.function = pvr2_ctl_timeout;
3516
3517 if (write_len) {
3518 hdw->cmd_debug_state = 2;
3519 /* Transfer write data to internal buffer */
3520 for (idx = 0; idx < write_len; idx++) {
3521 hdw->ctl_write_buffer[idx] =
3522 ((unsigned char *)write_data)[idx];
3523 }
3524 /* Initiate a write request */
3525 usb_fill_bulk_urb(hdw->ctl_write_urb,
3526 hdw->usb_dev,
3527 usb_sndbulkpipe(hdw->usb_dev,
3528 PVR2_CTL_WRITE_ENDPOINT),
3529 hdw->ctl_write_buffer,
3530 write_len,
3531 pvr2_ctl_write_complete,
3532 hdw);
3533 hdw->ctl_write_urb->actual_length = 0;
3534 hdw->ctl_write_pend_flag = !0;
3535 status = usb_submit_urb(hdw->ctl_write_urb,GFP_KERNEL);
3536 if (status < 0) {
3537 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3538 "Failed to submit write-control"
3539 " URB status=%d",status);
3540 hdw->ctl_write_pend_flag = 0;
3541 goto done;
3542 }
3543 }
3544
3545 if (read_len) {
3546 hdw->cmd_debug_state = 3;
3547 memset(hdw->ctl_read_buffer,0x43,read_len);
3548 /* Initiate a read request */
3549 usb_fill_bulk_urb(hdw->ctl_read_urb,
3550 hdw->usb_dev,
3551 usb_rcvbulkpipe(hdw->usb_dev,
3552 PVR2_CTL_READ_ENDPOINT),
3553 hdw->ctl_read_buffer,
3554 read_len,
3555 pvr2_ctl_read_complete,
3556 hdw);
3557 hdw->ctl_read_urb->actual_length = 0;
3558 hdw->ctl_read_pend_flag = !0;
3559 status = usb_submit_urb(hdw->ctl_read_urb,GFP_KERNEL);
3560 if (status < 0) {
3561 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3562 "Failed to submit read-control"
3563 " URB status=%d",status);
3564 hdw->ctl_read_pend_flag = 0;
3565 goto done;
3566 }
3567 }
3568
3569 /* Start timer */
3570 add_timer(&timer);
3571
3572 /* Now wait for all I/O to complete */
3573 hdw->cmd_debug_state = 4;
3574 while (hdw->ctl_write_pend_flag || hdw->ctl_read_pend_flag) {
3575 wait_for_completion(&hdw->ctl_done);
3576 }
3577 hdw->cmd_debug_state = 5;
3578
3579 /* Stop timer */
3580 del_timer_sync(&timer);
3581
3582 hdw->cmd_debug_state = 6;
3583 status = 0;
3584
3585 if (hdw->ctl_timeout_flag) {
3586 status = -ETIMEDOUT;
3587 if (!probe_fl) {
3588 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3589 "Timed out control-write");
3590 }
3591 goto done;
3592 }
3593
3594 if (write_len) {
3595 /* Validate results of write request */
3596 if ((hdw->ctl_write_urb->status != 0) &&
3597 (hdw->ctl_write_urb->status != -ENOENT) &&
3598 (hdw->ctl_write_urb->status != -ESHUTDOWN) &&
3599 (hdw->ctl_write_urb->status != -ECONNRESET)) {
3600 /* USB subsystem is reporting some kind of failure
3601 on the write */
3602 status = hdw->ctl_write_urb->status;
3603 if (!probe_fl) {
3604 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3605 "control-write URB failure,"
3606 " status=%d",
3607 status);
3608 }
3609 goto done;
3610 }
3611 if (hdw->ctl_write_urb->actual_length < write_len) {
3612 /* Failed to write enough data */
3613 status = -EIO;
3614 if (!probe_fl) {
3615 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3616 "control-write URB short,"
3617 " expected=%d got=%d",
3618 write_len,
3619 hdw->ctl_write_urb->actual_length);
3620 }
3621 goto done;
3622 }
3623 }
3624 if (read_len) {
3625 /* Validate results of read request */
3626 if ((hdw->ctl_read_urb->status != 0) &&
3627 (hdw->ctl_read_urb->status != -ENOENT) &&
3628 (hdw->ctl_read_urb->status != -ESHUTDOWN) &&
3629 (hdw->ctl_read_urb->status != -ECONNRESET)) {
3630 /* USB subsystem is reporting some kind of failure
3631 on the read */
3632 status = hdw->ctl_read_urb->status;
3633 if (!probe_fl) {
3634 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3635 "control-read URB failure,"
3636 " status=%d",
3637 status);
3638 }
3639 goto done;
3640 }
3641 if (hdw->ctl_read_urb->actual_length < read_len) {
3642 /* Failed to read enough data */
3643 status = -EIO;
3644 if (!probe_fl) {
3645 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3646 "control-read URB short,"
3647 " expected=%d got=%d",
3648 read_len,
3649 hdw->ctl_read_urb->actual_length);
3650 }
3651 goto done;
3652 }
3653 /* Transfer retrieved data out from internal buffer */
3654 for (idx = 0; idx < read_len; idx++) {
3655 ((unsigned char *)read_data)[idx] =
3656 hdw->ctl_read_buffer[idx];
3657 }
3658 }
3659
3660 done:
3661
3662 hdw->cmd_debug_state = 0;
3663 if ((status < 0) && (!probe_fl)) {
Mike Isely681c7392007-11-26 01:48:52 -03003664 pvr2_hdw_render_useless(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03003665 }
3666 return status;
3667}
3668
3669
3670int pvr2_send_request(struct pvr2_hdw *hdw,
3671 void *write_data,unsigned int write_len,
3672 void *read_data,unsigned int read_len)
3673{
3674 return pvr2_send_request_ex(hdw,HZ*4,0,
3675 write_data,write_len,
3676 read_data,read_len);
3677}
3678
Mike Isely1c9d10d2008-03-28 05:38:54 -03003679
3680static int pvr2_issue_simple_cmd(struct pvr2_hdw *hdw,u32 cmdcode)
3681{
3682 int ret;
3683 unsigned int cnt = 1;
3684 unsigned int args = 0;
3685 LOCK_TAKE(hdw->ctl_lock);
3686 hdw->cmd_buffer[0] = cmdcode & 0xffu;
3687 args = (cmdcode >> 8) & 0xffu;
3688 args = (args > 2) ? 2 : args;
3689 if (args) {
3690 cnt += args;
3691 hdw->cmd_buffer[1] = (cmdcode >> 16) & 0xffu;
3692 if (args > 1) {
3693 hdw->cmd_buffer[2] = (cmdcode >> 24) & 0xffu;
3694 }
3695 }
3696 if (pvrusb2_debug & PVR2_TRACE_INIT) {
3697 unsigned int idx;
3698 unsigned int ccnt,bcnt;
3699 char tbuf[50];
3700 cmdcode &= 0xffu;
3701 bcnt = 0;
3702 ccnt = scnprintf(tbuf+bcnt,
3703 sizeof(tbuf)-bcnt,
3704 "Sending FX2 command 0x%x",cmdcode);
3705 bcnt += ccnt;
3706 for (idx = 0; idx < ARRAY_SIZE(pvr2_fx2cmd_desc); idx++) {
3707 if (pvr2_fx2cmd_desc[idx].id == cmdcode) {
3708 ccnt = scnprintf(tbuf+bcnt,
3709 sizeof(tbuf)-bcnt,
3710 " \"%s\"",
3711 pvr2_fx2cmd_desc[idx].desc);
3712 bcnt += ccnt;
3713 break;
3714 }
3715 }
3716 if (args) {
3717 ccnt = scnprintf(tbuf+bcnt,
3718 sizeof(tbuf)-bcnt,
3719 " (%u",hdw->cmd_buffer[1]);
3720 bcnt += ccnt;
3721 if (args > 1) {
3722 ccnt = scnprintf(tbuf+bcnt,
3723 sizeof(tbuf)-bcnt,
3724 ",%u",hdw->cmd_buffer[2]);
3725 bcnt += ccnt;
3726 }
3727 ccnt = scnprintf(tbuf+bcnt,
3728 sizeof(tbuf)-bcnt,
3729 ")");
3730 bcnt += ccnt;
3731 }
3732 pvr2_trace(PVR2_TRACE_INIT,"%.*s",bcnt,tbuf);
3733 }
3734 ret = pvr2_send_request(hdw,hdw->cmd_buffer,cnt,NULL,0);
3735 LOCK_GIVE(hdw->ctl_lock);
3736 return ret;
3737}
3738
3739
Mike Iselyd8554972006-06-26 20:58:46 -03003740int pvr2_write_register(struct pvr2_hdw *hdw, u16 reg, u32 data)
3741{
3742 int ret;
3743
3744 LOCK_TAKE(hdw->ctl_lock);
3745
Michael Krufky8d364362007-01-22 02:17:55 -03003746 hdw->cmd_buffer[0] = FX2CMD_REG_WRITE; /* write register prefix */
Mike Iselyd8554972006-06-26 20:58:46 -03003747 PVR2_DECOMPOSE_LE(hdw->cmd_buffer,1,data);
3748 hdw->cmd_buffer[5] = 0;
3749 hdw->cmd_buffer[6] = (reg >> 8) & 0xff;
3750 hdw->cmd_buffer[7] = reg & 0xff;
3751
3752
3753 ret = pvr2_send_request(hdw, hdw->cmd_buffer, 8, hdw->cmd_buffer, 0);
3754
3755 LOCK_GIVE(hdw->ctl_lock);
3756
3757 return ret;
3758}
3759
3760
Adrian Bunk07e337e2006-06-30 11:30:20 -03003761static int pvr2_read_register(struct pvr2_hdw *hdw, u16 reg, u32 *data)
Mike Iselyd8554972006-06-26 20:58:46 -03003762{
3763 int ret = 0;
3764
3765 LOCK_TAKE(hdw->ctl_lock);
3766
Michael Krufky8d364362007-01-22 02:17:55 -03003767 hdw->cmd_buffer[0] = FX2CMD_REG_READ; /* read register prefix */
Mike Iselyd8554972006-06-26 20:58:46 -03003768 hdw->cmd_buffer[1] = 0;
3769 hdw->cmd_buffer[2] = 0;
3770 hdw->cmd_buffer[3] = 0;
3771 hdw->cmd_buffer[4] = 0;
3772 hdw->cmd_buffer[5] = 0;
3773 hdw->cmd_buffer[6] = (reg >> 8) & 0xff;
3774 hdw->cmd_buffer[7] = reg & 0xff;
3775
3776 ret |= pvr2_send_request(hdw, hdw->cmd_buffer, 8, hdw->cmd_buffer, 4);
3777 *data = PVR2_COMPOSE_LE(hdw->cmd_buffer,0);
3778
3779 LOCK_GIVE(hdw->ctl_lock);
3780
3781 return ret;
3782}
3783
3784
Mike Isely681c7392007-11-26 01:48:52 -03003785void pvr2_hdw_render_useless(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03003786{
3787 if (!hdw->flag_ok) return;
Mike Isely681c7392007-11-26 01:48:52 -03003788 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3789 "Device being rendered inoperable");
Mike Iselyd8554972006-06-26 20:58:46 -03003790 if (hdw->vid_stream) {
Mike Iselya0fd1cb2006-06-30 11:35:28 -03003791 pvr2_stream_setup(hdw->vid_stream,NULL,0,0);
Mike Iselyd8554972006-06-26 20:58:46 -03003792 }
Mike Isely681c7392007-11-26 01:48:52 -03003793 hdw->flag_ok = 0;
3794 trace_stbit("flag_ok",hdw->flag_ok);
3795 pvr2_hdw_state_sched(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03003796}
3797
3798
3799void pvr2_hdw_device_reset(struct pvr2_hdw *hdw)
3800{
3801 int ret;
3802 pvr2_trace(PVR2_TRACE_INIT,"Performing a device reset...");
Mike Iselya0fd1cb2006-06-30 11:35:28 -03003803 ret = usb_lock_device_for_reset(hdw->usb_dev,NULL);
Alan Stern011b15d2008-11-04 11:29:27 -05003804 if (ret == 0) {
Mike Iselyd8554972006-06-26 20:58:46 -03003805 ret = usb_reset_device(hdw->usb_dev);
3806 usb_unlock_device(hdw->usb_dev);
3807 } else {
3808 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3809 "Failed to lock USB device ret=%d",ret);
3810 }
3811 if (init_pause_msec) {
3812 pvr2_trace(PVR2_TRACE_INFO,
3813 "Waiting %u msec for hardware to settle",
3814 init_pause_msec);
3815 msleep(init_pause_msec);
3816 }
3817
3818}
3819
3820
3821void pvr2_hdw_cpureset_assert(struct pvr2_hdw *hdw,int val)
3822{
3823 char da[1];
3824 unsigned int pipe;
3825 int ret;
3826
3827 if (!hdw->usb_dev) return;
3828
3829 pvr2_trace(PVR2_TRACE_INIT,"cpureset_assert(%d)",val);
3830
3831 da[0] = val ? 0x01 : 0x00;
3832
3833 /* Write the CPUCS register on the 8051. The lsb of the register
3834 is the reset bit; a 1 asserts reset while a 0 clears it. */
3835 pipe = usb_sndctrlpipe(hdw->usb_dev, 0);
3836 ret = usb_control_msg(hdw->usb_dev,pipe,0xa0,0x40,0xe600,0,da,1,HZ);
3837 if (ret < 0) {
3838 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3839 "cpureset_assert(%d) error=%d",val,ret);
3840 pvr2_hdw_render_useless(hdw);
3841 }
3842}
3843
3844
3845int pvr2_hdw_cmd_deep_reset(struct pvr2_hdw *hdw)
3846{
Mike Isely1c9d10d2008-03-28 05:38:54 -03003847 return pvr2_issue_simple_cmd(hdw,FX2CMD_DEEP_RESET);
Mike Iselyd8554972006-06-26 20:58:46 -03003848}
3849
3850
Michael Krufkye1edb192008-04-22 14:45:39 -03003851int pvr2_hdw_cmd_powerup(struct pvr2_hdw *hdw)
3852{
Mike Isely1c9d10d2008-03-28 05:38:54 -03003853 return pvr2_issue_simple_cmd(hdw,FX2CMD_POWER_ON);
Michael Krufkye1edb192008-04-22 14:45:39 -03003854}
3855
Mike Isely1c9d10d2008-03-28 05:38:54 -03003856
Michael Krufkye1edb192008-04-22 14:45:39 -03003857int pvr2_hdw_cmd_powerdown(struct pvr2_hdw *hdw)
3858{
Mike Isely1c9d10d2008-03-28 05:38:54 -03003859 return pvr2_issue_simple_cmd(hdw,FX2CMD_POWER_OFF);
Michael Krufkye1edb192008-04-22 14:45:39 -03003860}
3861
Mike Iselyd8554972006-06-26 20:58:46 -03003862
3863int pvr2_hdw_cmd_decoder_reset(struct pvr2_hdw *hdw)
3864{
3865 if (!hdw->decoder_ctrl) {
3866 pvr2_trace(PVR2_TRACE_INIT,
3867 "Unable to reset decoder: nothing attached");
3868 return -ENOTTY;
3869 }
3870
3871 if (!hdw->decoder_ctrl->force_reset) {
3872 pvr2_trace(PVR2_TRACE_INIT,
3873 "Unable to reset decoder: not implemented");
3874 return -ENOTTY;
3875 }
3876
3877 pvr2_trace(PVR2_TRACE_INIT,
3878 "Requesting decoder reset");
3879 hdw->decoder_ctrl->force_reset(hdw->decoder_ctrl->ctxt);
3880 return 0;
3881}
3882
3883
Mike Isely62433e32008-04-22 14:45:40 -03003884static int pvr2_hdw_cmd_hcw_demod_reset(struct pvr2_hdw *hdw, int onoff)
Mike Isely84147f32008-04-22 14:45:40 -03003885{
Mike Isely1c9d10d2008-03-28 05:38:54 -03003886 hdw->flag_ok = !0;
3887 return pvr2_issue_simple_cmd(hdw,
3888 FX2CMD_HCW_DEMOD_RESETIN |
3889 (1 << 8) |
3890 ((onoff ? 1 : 0) << 16));
Mike Isely84147f32008-04-22 14:45:40 -03003891}
3892
Mike Isely84147f32008-04-22 14:45:40 -03003893
Mike Isely62433e32008-04-22 14:45:40 -03003894static int pvr2_hdw_cmd_onair_fe_power_ctrl(struct pvr2_hdw *hdw, int onoff)
Mike Isely84147f32008-04-22 14:45:40 -03003895{
Mike Isely1c9d10d2008-03-28 05:38:54 -03003896 hdw->flag_ok = !0;
3897 return pvr2_issue_simple_cmd(hdw,(onoff ?
3898 FX2CMD_ONAIR_DTV_POWER_ON :
3899 FX2CMD_ONAIR_DTV_POWER_OFF));
Mike Isely84147f32008-04-22 14:45:40 -03003900}
3901
Mike Isely62433e32008-04-22 14:45:40 -03003902
3903static int pvr2_hdw_cmd_onair_digital_path_ctrl(struct pvr2_hdw *hdw,
3904 int onoff)
Mike Isely84147f32008-04-22 14:45:40 -03003905{
Mike Isely1c9d10d2008-03-28 05:38:54 -03003906 return pvr2_issue_simple_cmd(hdw,(onoff ?
3907 FX2CMD_ONAIR_DTV_STREAMING_ON :
3908 FX2CMD_ONAIR_DTV_STREAMING_OFF));
Mike Isely84147f32008-04-22 14:45:40 -03003909}
3910
Mike Isely62433e32008-04-22 14:45:40 -03003911
3912static void pvr2_hdw_cmd_modeswitch(struct pvr2_hdw *hdw,int digitalFl)
3913{
3914 int cmode;
3915 /* Compare digital/analog desired setting with current setting. If
3916 they don't match, fix it... */
3917 cmode = (digitalFl ? PVR2_PATHWAY_DIGITAL : PVR2_PATHWAY_ANALOG);
3918 if (cmode == hdw->pathway_state) {
3919 /* They match; nothing to do */
3920 return;
3921 }
3922
3923 switch (hdw->hdw_desc->digital_control_scheme) {
3924 case PVR2_DIGITAL_SCHEME_HAUPPAUGE:
3925 pvr2_hdw_cmd_hcw_demod_reset(hdw,digitalFl);
3926 if (cmode == PVR2_PATHWAY_ANALOG) {
3927 /* If moving to analog mode, also force the decoder
3928 to reset. If no decoder is attached, then it's
3929 ok to ignore this because if/when the decoder
3930 attaches, it will reset itself at that time. */
3931 pvr2_hdw_cmd_decoder_reset(hdw);
3932 }
3933 break;
3934 case PVR2_DIGITAL_SCHEME_ONAIR:
3935 /* Supposedly we should always have the power on whether in
3936 digital or analog mode. But for now do what appears to
3937 work... */
Mike Iselybb0c2fe2008-03-28 05:41:19 -03003938 pvr2_hdw_cmd_onair_fe_power_ctrl(hdw,digitalFl);
Mike Isely62433e32008-04-22 14:45:40 -03003939 break;
3940 default: break;
3941 }
3942
Mike Isely1b9c18c2008-04-22 14:45:41 -03003943 pvr2_hdw_untrip_unlocked(hdw);
Mike Isely62433e32008-04-22 14:45:40 -03003944 hdw->pathway_state = cmode;
3945}
3946
3947
Adrian Bunke9b59f62008-05-10 04:35:24 -03003948static void pvr2_led_ctrl_hauppauge(struct pvr2_hdw *hdw, int onoff)
Mike Iselyc55a97d2008-04-22 14:45:41 -03003949{
3950 /* change some GPIO data
3951 *
3952 * note: bit d7 of dir appears to control the LED,
3953 * so we shut it off here.
3954 *
Mike Iselyc55a97d2008-04-22 14:45:41 -03003955 */
Mike Isely40381cb2008-04-22 14:45:42 -03003956 if (onoff) {
Mike Iselyc55a97d2008-04-22 14:45:41 -03003957 pvr2_hdw_gpio_chg_dir(hdw, 0xffffffff, 0x00000481);
Mike Isely40381cb2008-04-22 14:45:42 -03003958 } else {
Mike Iselyc55a97d2008-04-22 14:45:41 -03003959 pvr2_hdw_gpio_chg_dir(hdw, 0xffffffff, 0x00000401);
Mike Isely40381cb2008-04-22 14:45:42 -03003960 }
Mike Iselyc55a97d2008-04-22 14:45:41 -03003961 pvr2_hdw_gpio_chg_out(hdw, 0xffffffff, 0x00000000);
Mike Isely40381cb2008-04-22 14:45:42 -03003962}
Mike Iselyc55a97d2008-04-22 14:45:41 -03003963
Mike Isely40381cb2008-04-22 14:45:42 -03003964
3965typedef void (*led_method_func)(struct pvr2_hdw *,int);
3966
3967static led_method_func led_methods[] = {
3968 [PVR2_LED_SCHEME_HAUPPAUGE] = pvr2_led_ctrl_hauppauge,
3969};
3970
3971
3972/* Toggle LED */
3973static void pvr2_led_ctrl(struct pvr2_hdw *hdw,int onoff)
3974{
3975 unsigned int scheme_id;
3976 led_method_func fp;
3977
3978 if ((!onoff) == (!hdw->led_on)) return;
3979
3980 hdw->led_on = onoff != 0;
3981
3982 scheme_id = hdw->hdw_desc->led_scheme;
3983 if (scheme_id < ARRAY_SIZE(led_methods)) {
3984 fp = led_methods[scheme_id];
3985 } else {
3986 fp = NULL;
3987 }
3988
3989 if (fp) (*fp)(hdw,onoff);
Mike Iselyc55a97d2008-04-22 14:45:41 -03003990}
3991
3992
Mike Iselye61b6fc2006-07-18 22:42:18 -03003993/* Stop / start video stream transport */
Adrian Bunk07e337e2006-06-30 11:30:20 -03003994static int pvr2_hdw_cmd_usbstream(struct pvr2_hdw *hdw,int runFl)
Mike Iselyd8554972006-06-26 20:58:46 -03003995{
Mike Iselybb0c2fe2008-03-28 05:41:19 -03003996 int ret;
3997
3998 /* If we're in analog mode, then just issue the usual analog
3999 command. */
4000 if (hdw->pathway_state == PVR2_PATHWAY_ANALOG) {
4001 return pvr2_issue_simple_cmd(hdw,
4002 (runFl ?
4003 FX2CMD_STREAMING_ON :
4004 FX2CMD_STREAMING_OFF));
4005 /*Note: Not reached */
Mike Isely62433e32008-04-22 14:45:40 -03004006 }
Mike Iselybb0c2fe2008-03-28 05:41:19 -03004007
4008 if (hdw->pathway_state != PVR2_PATHWAY_DIGITAL) {
4009 /* Whoops, we don't know what mode we're in... */
4010 return -EINVAL;
4011 }
4012
4013 /* To get here we have to be in digital mode. The mechanism here
4014 is unfortunately different for different vendors. So we switch
4015 on the device's digital scheme attribute in order to figure out
4016 what to do. */
4017 switch (hdw->hdw_desc->digital_control_scheme) {
4018 case PVR2_DIGITAL_SCHEME_HAUPPAUGE:
4019 return pvr2_issue_simple_cmd(hdw,
4020 (runFl ?
4021 FX2CMD_HCW_DTV_STREAMING_ON :
4022 FX2CMD_HCW_DTV_STREAMING_OFF));
4023 case PVR2_DIGITAL_SCHEME_ONAIR:
4024 ret = pvr2_issue_simple_cmd(hdw,
4025 (runFl ?
4026 FX2CMD_STREAMING_ON :
4027 FX2CMD_STREAMING_OFF));
4028 if (ret) return ret;
4029 return pvr2_hdw_cmd_onair_digital_path_ctrl(hdw,runFl);
4030 default:
4031 return -EINVAL;
4032 }
Mike Iselyd8554972006-06-26 20:58:46 -03004033}
4034
4035
Mike Isely62433e32008-04-22 14:45:40 -03004036/* Evaluate whether or not state_pathway_ok can change */
4037static int state_eval_pathway_ok(struct pvr2_hdw *hdw)
4038{
4039 if (hdw->state_pathway_ok) {
4040 /* Nothing to do if pathway is already ok */
4041 return 0;
4042 }
4043 if (!hdw->state_pipeline_idle) {
4044 /* Not allowed to change anything if pipeline is not idle */
4045 return 0;
4046 }
4047 pvr2_hdw_cmd_modeswitch(hdw,hdw->input_val == PVR2_CVAL_INPUT_DTV);
4048 hdw->state_pathway_ok = !0;
Mike Iselye9db1ff2008-04-22 14:45:41 -03004049 trace_stbit("state_pathway_ok",hdw->state_pathway_ok);
Mike Isely62433e32008-04-22 14:45:40 -03004050 return !0;
4051}
4052
4053
Mike Isely681c7392007-11-26 01:48:52 -03004054/* Evaluate whether or not state_encoder_ok can change */
4055static int state_eval_encoder_ok(struct pvr2_hdw *hdw)
4056{
4057 if (hdw->state_encoder_ok) return 0;
4058 if (hdw->flag_tripped) return 0;
4059 if (hdw->state_encoder_run) return 0;
4060 if (hdw->state_encoder_config) return 0;
4061 if (hdw->state_decoder_run) return 0;
4062 if (hdw->state_usbstream_run) return 0;
Mike Isely72998b72008-04-03 04:51:19 -03004063 if (hdw->pathway_state == PVR2_PATHWAY_DIGITAL) {
4064 if (!hdw->hdw_desc->flag_digital_requires_cx23416) return 0;
4065 } else if (hdw->pathway_state != PVR2_PATHWAY_ANALOG) {
4066 return 0;
4067 }
4068
Mike Isely681c7392007-11-26 01:48:52 -03004069 if (pvr2_upload_firmware2(hdw) < 0) {
4070 hdw->flag_tripped = !0;
4071 trace_stbit("flag_tripped",hdw->flag_tripped);
4072 return !0;
4073 }
4074 hdw->state_encoder_ok = !0;
4075 trace_stbit("state_encoder_ok",hdw->state_encoder_ok);
4076 return !0;
4077}
4078
4079
4080/* Evaluate whether or not state_encoder_config can change */
4081static int state_eval_encoder_config(struct pvr2_hdw *hdw)
4082{
4083 if (hdw->state_encoder_config) {
4084 if (hdw->state_encoder_ok) {
4085 if (hdw->state_pipeline_req &&
4086 !hdw->state_pipeline_pause) return 0;
4087 }
4088 hdw->state_encoder_config = 0;
4089 hdw->state_encoder_waitok = 0;
4090 trace_stbit("state_encoder_waitok",hdw->state_encoder_waitok);
4091 /* paranoia - solve race if timer just completed */
4092 del_timer_sync(&hdw->encoder_wait_timer);
4093 } else {
Mike Isely62433e32008-04-22 14:45:40 -03004094 if (!hdw->state_pathway_ok ||
4095 (hdw->pathway_state != PVR2_PATHWAY_ANALOG) ||
4096 !hdw->state_encoder_ok ||
Mike Isely681c7392007-11-26 01:48:52 -03004097 !hdw->state_pipeline_idle ||
4098 hdw->state_pipeline_pause ||
4099 !hdw->state_pipeline_req ||
4100 !hdw->state_pipeline_config) {
4101 /* We must reset the enforced wait interval if
4102 anything has happened that might have disturbed
4103 the encoder. This should be a rare case. */
4104 if (timer_pending(&hdw->encoder_wait_timer)) {
4105 del_timer_sync(&hdw->encoder_wait_timer);
4106 }
4107 if (hdw->state_encoder_waitok) {
4108 /* Must clear the state - therefore we did
4109 something to a state bit and must also
4110 return true. */
4111 hdw->state_encoder_waitok = 0;
4112 trace_stbit("state_encoder_waitok",
4113 hdw->state_encoder_waitok);
4114 return !0;
4115 }
4116 return 0;
4117 }
4118 if (!hdw->state_encoder_waitok) {
4119 if (!timer_pending(&hdw->encoder_wait_timer)) {
4120 /* waitok flag wasn't set and timer isn't
4121 running. Check flag once more to avoid
4122 a race then start the timer. This is
4123 the point when we measure out a minimal
4124 quiet interval before doing something to
4125 the encoder. */
4126 if (!hdw->state_encoder_waitok) {
4127 hdw->encoder_wait_timer.expires =
Mike Isely83ce57a2008-05-26 05:51:57 -03004128 jiffies +
4129 (HZ * TIME_MSEC_ENCODER_WAIT
4130 / 1000);
Mike Isely681c7392007-11-26 01:48:52 -03004131 add_timer(&hdw->encoder_wait_timer);
4132 }
4133 }
4134 /* We can't continue until we know we have been
4135 quiet for the interval measured by this
4136 timer. */
4137 return 0;
4138 }
4139 pvr2_encoder_configure(hdw);
4140 if (hdw->state_encoder_ok) hdw->state_encoder_config = !0;
4141 }
4142 trace_stbit("state_encoder_config",hdw->state_encoder_config);
4143 return !0;
4144}
4145
4146
Mike Iselyd913d632008-04-06 04:04:35 -03004147/* Return true if the encoder should not be running. */
4148static int state_check_disable_encoder_run(struct pvr2_hdw *hdw)
4149{
4150 if (!hdw->state_encoder_ok) {
4151 /* Encoder isn't healthy at the moment, so stop it. */
4152 return !0;
4153 }
4154 if (!hdw->state_pathway_ok) {
4155 /* Mode is not understood at the moment (i.e. it wants to
4156 change), so encoder must be stopped. */
4157 return !0;
4158 }
4159
4160 switch (hdw->pathway_state) {
4161 case PVR2_PATHWAY_ANALOG:
4162 if (!hdw->state_decoder_run) {
4163 /* We're in analog mode and the decoder is not
4164 running; thus the encoder should be stopped as
4165 well. */
4166 return !0;
4167 }
4168 break;
4169 case PVR2_PATHWAY_DIGITAL:
4170 if (hdw->state_encoder_runok) {
4171 /* This is a funny case. We're in digital mode so
4172 really the encoder should be stopped. However
4173 if it really is running, only kill it after
4174 runok has been set. This gives a chance for the
4175 onair quirk to function (encoder must run
4176 briefly first, at least once, before onair
4177 digital streaming can work). */
4178 return !0;
4179 }
4180 break;
4181 default:
4182 /* Unknown mode; so encoder should be stopped. */
4183 return !0;
4184 }
4185
4186 /* If we get here, we haven't found a reason to stop the
4187 encoder. */
4188 return 0;
4189}
4190
4191
4192/* Return true if the encoder should be running. */
4193static int state_check_enable_encoder_run(struct pvr2_hdw *hdw)
4194{
4195 if (!hdw->state_encoder_ok) {
4196 /* Don't run the encoder if it isn't healthy... */
4197 return 0;
4198 }
4199 if (!hdw->state_pathway_ok) {
4200 /* Don't run the encoder if we don't (yet) know what mode
4201 we need to be in... */
4202 return 0;
4203 }
4204
4205 switch (hdw->pathway_state) {
4206 case PVR2_PATHWAY_ANALOG:
4207 if (hdw->state_decoder_run) {
4208 /* In analog mode, if the decoder is running, then
4209 run the encoder. */
4210 return !0;
4211 }
4212 break;
4213 case PVR2_PATHWAY_DIGITAL:
4214 if ((hdw->hdw_desc->digital_control_scheme ==
4215 PVR2_DIGITAL_SCHEME_ONAIR) &&
4216 !hdw->state_encoder_runok) {
4217 /* This is a quirk. OnAir hardware won't stream
4218 digital until the encoder has been run at least
4219 once, for a minimal period of time (empiricially
4220 measured to be 1/4 second). So if we're on
4221 OnAir hardware and the encoder has never been
4222 run at all, then start the encoder. Normal
4223 state machine logic in the driver will
4224 automatically handle the remaining bits. */
4225 return !0;
4226 }
4227 break;
4228 default:
4229 /* For completeness (unknown mode; encoder won't run ever) */
4230 break;
4231 }
4232 /* If we get here, then we haven't found any reason to run the
4233 encoder, so don't run it. */
4234 return 0;
4235}
4236
4237
Mike Isely681c7392007-11-26 01:48:52 -03004238/* Evaluate whether or not state_encoder_run can change */
4239static int state_eval_encoder_run(struct pvr2_hdw *hdw)
4240{
4241 if (hdw->state_encoder_run) {
Mike Iselyd913d632008-04-06 04:04:35 -03004242 if (!state_check_disable_encoder_run(hdw)) return 0;
Mike Isely681c7392007-11-26 01:48:52 -03004243 if (hdw->state_encoder_ok) {
Mike Iselyd913d632008-04-06 04:04:35 -03004244 del_timer_sync(&hdw->encoder_run_timer);
Mike Isely681c7392007-11-26 01:48:52 -03004245 if (pvr2_encoder_stop(hdw) < 0) return !0;
4246 }
4247 hdw->state_encoder_run = 0;
4248 } else {
Mike Iselyd913d632008-04-06 04:04:35 -03004249 if (!state_check_enable_encoder_run(hdw)) return 0;
Mike Isely681c7392007-11-26 01:48:52 -03004250 if (pvr2_encoder_start(hdw) < 0) return !0;
4251 hdw->state_encoder_run = !0;
Mike Iselyd913d632008-04-06 04:04:35 -03004252 if (!hdw->state_encoder_runok) {
4253 hdw->encoder_run_timer.expires =
Mike Isely83ce57a2008-05-26 05:51:57 -03004254 jiffies + (HZ * TIME_MSEC_ENCODER_OK / 1000);
Mike Iselyd913d632008-04-06 04:04:35 -03004255 add_timer(&hdw->encoder_run_timer);
4256 }
Mike Isely681c7392007-11-26 01:48:52 -03004257 }
4258 trace_stbit("state_encoder_run",hdw->state_encoder_run);
4259 return !0;
4260}
4261
4262
4263/* Timeout function for quiescent timer. */
4264static void pvr2_hdw_quiescent_timeout(unsigned long data)
4265{
4266 struct pvr2_hdw *hdw = (struct pvr2_hdw *)data;
4267 hdw->state_decoder_quiescent = !0;
4268 trace_stbit("state_decoder_quiescent",hdw->state_decoder_quiescent);
4269 hdw->state_stale = !0;
4270 queue_work(hdw->workqueue,&hdw->workpoll);
4271}
4272
4273
4274/* Timeout function for encoder wait timer. */
4275static void pvr2_hdw_encoder_wait_timeout(unsigned long data)
4276{
4277 struct pvr2_hdw *hdw = (struct pvr2_hdw *)data;
4278 hdw->state_encoder_waitok = !0;
4279 trace_stbit("state_encoder_waitok",hdw->state_encoder_waitok);
4280 hdw->state_stale = !0;
4281 queue_work(hdw->workqueue,&hdw->workpoll);
4282}
4283
4284
Mike Iselyd913d632008-04-06 04:04:35 -03004285/* Timeout function for encoder run timer. */
4286static void pvr2_hdw_encoder_run_timeout(unsigned long data)
4287{
4288 struct pvr2_hdw *hdw = (struct pvr2_hdw *)data;
4289 if (!hdw->state_encoder_runok) {
4290 hdw->state_encoder_runok = !0;
4291 trace_stbit("state_encoder_runok",hdw->state_encoder_runok);
4292 hdw->state_stale = !0;
4293 queue_work(hdw->workqueue,&hdw->workpoll);
4294 }
4295}
4296
4297
Mike Isely681c7392007-11-26 01:48:52 -03004298/* Evaluate whether or not state_decoder_run can change */
4299static int state_eval_decoder_run(struct pvr2_hdw *hdw)
4300{
4301 if (hdw->state_decoder_run) {
4302 if (hdw->state_encoder_ok) {
4303 if (hdw->state_pipeline_req &&
Mike Isely62433e32008-04-22 14:45:40 -03004304 !hdw->state_pipeline_pause &&
4305 hdw->state_pathway_ok) return 0;
Mike Isely681c7392007-11-26 01:48:52 -03004306 }
4307 if (!hdw->flag_decoder_missed) {
4308 pvr2_decoder_enable(hdw,0);
4309 }
4310 hdw->state_decoder_quiescent = 0;
4311 hdw->state_decoder_run = 0;
4312 /* paranoia - solve race if timer just completed */
4313 del_timer_sync(&hdw->quiescent_timer);
4314 } else {
4315 if (!hdw->state_decoder_quiescent) {
4316 if (!timer_pending(&hdw->quiescent_timer)) {
4317 /* We don't do something about the
4318 quiescent timer until right here because
4319 we also want to catch cases where the
4320 decoder was already not running (like
4321 after initialization) as opposed to
4322 knowing that we had just stopped it.
4323 The second flag check is here to cover a
4324 race - the timer could have run and set
4325 this flag just after the previous check
4326 but before we did the pending check. */
4327 if (!hdw->state_decoder_quiescent) {
4328 hdw->quiescent_timer.expires =
Mike Isely83ce57a2008-05-26 05:51:57 -03004329 jiffies +
4330 (HZ * TIME_MSEC_DECODER_WAIT
4331 / 1000);
Mike Isely681c7392007-11-26 01:48:52 -03004332 add_timer(&hdw->quiescent_timer);
4333 }
4334 }
4335 /* Don't allow decoder to start again until it has
4336 been quiesced first. This little detail should
4337 hopefully further stabilize the encoder. */
4338 return 0;
4339 }
Mike Isely62433e32008-04-22 14:45:40 -03004340 if (!hdw->state_pathway_ok ||
4341 (hdw->pathway_state != PVR2_PATHWAY_ANALOG) ||
4342 !hdw->state_pipeline_req ||
Mike Isely681c7392007-11-26 01:48:52 -03004343 hdw->state_pipeline_pause ||
4344 !hdw->state_pipeline_config ||
4345 !hdw->state_encoder_config ||
4346 !hdw->state_encoder_ok) return 0;
4347 del_timer_sync(&hdw->quiescent_timer);
4348 if (hdw->flag_decoder_missed) return 0;
4349 if (pvr2_decoder_enable(hdw,!0) < 0) return 0;
4350 hdw->state_decoder_quiescent = 0;
4351 hdw->state_decoder_run = !0;
4352 }
4353 trace_stbit("state_decoder_quiescent",hdw->state_decoder_quiescent);
4354 trace_stbit("state_decoder_run",hdw->state_decoder_run);
4355 return !0;
4356}
4357
4358
4359/* Evaluate whether or not state_usbstream_run can change */
4360static int state_eval_usbstream_run(struct pvr2_hdw *hdw)
4361{
4362 if (hdw->state_usbstream_run) {
Mike Isely72998b72008-04-03 04:51:19 -03004363 int fl = !0;
Mike Isely62433e32008-04-22 14:45:40 -03004364 if (hdw->pathway_state == PVR2_PATHWAY_ANALOG) {
Mike Isely72998b72008-04-03 04:51:19 -03004365 fl = (hdw->state_encoder_ok &&
4366 hdw->state_encoder_run);
4367 } else if ((hdw->pathway_state == PVR2_PATHWAY_DIGITAL) &&
4368 (hdw->hdw_desc->flag_digital_requires_cx23416)) {
4369 fl = hdw->state_encoder_ok;
4370 }
4371 if (fl &&
4372 hdw->state_pipeline_req &&
4373 !hdw->state_pipeline_pause &&
4374 hdw->state_pathway_ok) {
4375 return 0;
Mike Isely681c7392007-11-26 01:48:52 -03004376 }
4377 pvr2_hdw_cmd_usbstream(hdw,0);
4378 hdw->state_usbstream_run = 0;
4379 } else {
Mike Isely62433e32008-04-22 14:45:40 -03004380 if (!hdw->state_pipeline_req ||
4381 hdw->state_pipeline_pause ||
4382 !hdw->state_pathway_ok) return 0;
4383 if (hdw->pathway_state == PVR2_PATHWAY_ANALOG) {
4384 if (!hdw->state_encoder_ok ||
4385 !hdw->state_encoder_run) return 0;
Mike Isely72998b72008-04-03 04:51:19 -03004386 } else if ((hdw->pathway_state == PVR2_PATHWAY_DIGITAL) &&
4387 (hdw->hdw_desc->flag_digital_requires_cx23416)) {
4388 if (!hdw->state_encoder_ok) return 0;
Mike Iselyd913d632008-04-06 04:04:35 -03004389 if (hdw->state_encoder_run) return 0;
4390 if (hdw->hdw_desc->digital_control_scheme ==
4391 PVR2_DIGITAL_SCHEME_ONAIR) {
4392 /* OnAir digital receivers won't stream
4393 unless the analog encoder has run first.
4394 Why? I have no idea. But don't even
4395 try until we know the analog side is
4396 known to have run. */
4397 if (!hdw->state_encoder_runok) return 0;
4398 }
Mike Isely62433e32008-04-22 14:45:40 -03004399 }
Mike Isely681c7392007-11-26 01:48:52 -03004400 if (pvr2_hdw_cmd_usbstream(hdw,!0) < 0) return 0;
4401 hdw->state_usbstream_run = !0;
4402 }
4403 trace_stbit("state_usbstream_run",hdw->state_usbstream_run);
4404 return !0;
4405}
4406
4407
4408/* Attempt to configure pipeline, if needed */
4409static int state_eval_pipeline_config(struct pvr2_hdw *hdw)
4410{
4411 if (hdw->state_pipeline_config ||
4412 hdw->state_pipeline_pause) return 0;
4413 pvr2_hdw_commit_execute(hdw);
4414 return !0;
4415}
4416
4417
4418/* Update pipeline idle and pipeline pause tracking states based on other
4419 inputs. This must be called whenever the other relevant inputs have
4420 changed. */
4421static int state_update_pipeline_state(struct pvr2_hdw *hdw)
4422{
4423 unsigned int st;
4424 int updatedFl = 0;
4425 /* Update pipeline state */
4426 st = !(hdw->state_encoder_run ||
4427 hdw->state_decoder_run ||
4428 hdw->state_usbstream_run ||
4429 (!hdw->state_decoder_quiescent));
4430 if (!st != !hdw->state_pipeline_idle) {
4431 hdw->state_pipeline_idle = st;
4432 updatedFl = !0;
4433 }
4434 if (hdw->state_pipeline_idle && hdw->state_pipeline_pause) {
4435 hdw->state_pipeline_pause = 0;
4436 updatedFl = !0;
4437 }
4438 return updatedFl;
4439}
4440
4441
4442typedef int (*state_eval_func)(struct pvr2_hdw *);
4443
4444/* Set of functions to be run to evaluate various states in the driver. */
Tobias Klauserebff0332008-04-22 14:45:45 -03004445static const state_eval_func eval_funcs[] = {
Mike Isely62433e32008-04-22 14:45:40 -03004446 state_eval_pathway_ok,
Mike Isely681c7392007-11-26 01:48:52 -03004447 state_eval_pipeline_config,
4448 state_eval_encoder_ok,
4449 state_eval_encoder_config,
4450 state_eval_decoder_run,
4451 state_eval_encoder_run,
4452 state_eval_usbstream_run,
4453};
4454
4455
4456/* Process various states and return true if we did anything interesting. */
4457static int pvr2_hdw_state_update(struct pvr2_hdw *hdw)
4458{
4459 unsigned int i;
4460 int state_updated = 0;
4461 int check_flag;
4462
4463 if (!hdw->state_stale) return 0;
4464 if ((hdw->fw1_state != FW1_STATE_OK) ||
4465 !hdw->flag_ok) {
4466 hdw->state_stale = 0;
4467 return !0;
4468 }
4469 /* This loop is the heart of the entire driver. It keeps trying to
4470 evaluate various bits of driver state until nothing changes for
4471 one full iteration. Each "bit of state" tracks some global
4472 aspect of the driver, e.g. whether decoder should run, if
4473 pipeline is configured, usb streaming is on, etc. We separately
4474 evaluate each of those questions based on other driver state to
4475 arrive at the correct running configuration. */
4476 do {
4477 check_flag = 0;
4478 state_update_pipeline_state(hdw);
4479 /* Iterate over each bit of state */
4480 for (i = 0; (i<ARRAY_SIZE(eval_funcs)) && hdw->flag_ok; i++) {
4481 if ((*eval_funcs[i])(hdw)) {
4482 check_flag = !0;
4483 state_updated = !0;
4484 state_update_pipeline_state(hdw);
4485 }
4486 }
4487 } while (check_flag && hdw->flag_ok);
4488 hdw->state_stale = 0;
4489 trace_stbit("state_stale",hdw->state_stale);
4490 return state_updated;
4491}
4492
4493
Mike Isely1cb03b72008-04-21 03:47:43 -03004494static unsigned int print_input_mask(unsigned int msk,
4495 char *buf,unsigned int acnt)
4496{
4497 unsigned int idx,ccnt;
4498 unsigned int tcnt = 0;
4499 for (idx = 0; idx < ARRAY_SIZE(control_values_input); idx++) {
4500 if (!((1 << idx) & msk)) continue;
4501 ccnt = scnprintf(buf+tcnt,
4502 acnt-tcnt,
4503 "%s%s",
4504 (tcnt ? ", " : ""),
4505 control_values_input[idx]);
4506 tcnt += ccnt;
4507 }
4508 return tcnt;
4509}
4510
4511
Mike Isely62433e32008-04-22 14:45:40 -03004512static const char *pvr2_pathway_state_name(int id)
4513{
4514 switch (id) {
4515 case PVR2_PATHWAY_ANALOG: return "analog";
4516 case PVR2_PATHWAY_DIGITAL: return "digital";
4517 default: return "unknown";
4518 }
4519}
4520
4521
Mike Isely681c7392007-11-26 01:48:52 -03004522static unsigned int pvr2_hdw_report_unlocked(struct pvr2_hdw *hdw,int which,
4523 char *buf,unsigned int acnt)
4524{
4525 switch (which) {
4526 case 0:
4527 return scnprintf(
4528 buf,acnt,
Mike Iselye9db1ff2008-04-22 14:45:41 -03004529 "driver:%s%s%s%s%s <mode=%s>",
Mike Isely681c7392007-11-26 01:48:52 -03004530 (hdw->flag_ok ? " <ok>" : " <fail>"),
4531 (hdw->flag_init_ok ? " <init>" : " <uninitialized>"),
4532 (hdw->flag_disconnected ? " <disconnected>" :
4533 " <connected>"),
4534 (hdw->flag_tripped ? " <tripped>" : ""),
Mike Isely62433e32008-04-22 14:45:40 -03004535 (hdw->flag_decoder_missed ? " <no decoder>" : ""),
4536 pvr2_pathway_state_name(hdw->pathway_state));
4537
Mike Isely681c7392007-11-26 01:48:52 -03004538 case 1:
4539 return scnprintf(
4540 buf,acnt,
4541 "pipeline:%s%s%s%s",
4542 (hdw->state_pipeline_idle ? " <idle>" : ""),
4543 (hdw->state_pipeline_config ?
4544 " <configok>" : " <stale>"),
4545 (hdw->state_pipeline_req ? " <req>" : ""),
4546 (hdw->state_pipeline_pause ? " <pause>" : ""));
4547 case 2:
4548 return scnprintf(
4549 buf,acnt,
Mike Isely62433e32008-04-22 14:45:40 -03004550 "worker:%s%s%s%s%s%s%s",
Mike Isely681c7392007-11-26 01:48:52 -03004551 (hdw->state_decoder_run ?
4552 " <decode:run>" :
4553 (hdw->state_decoder_quiescent ?
4554 "" : " <decode:stop>")),
4555 (hdw->state_decoder_quiescent ?
4556 " <decode:quiescent>" : ""),
4557 (hdw->state_encoder_ok ?
4558 "" : " <encode:init>"),
4559 (hdw->state_encoder_run ?
Mike Iselyd913d632008-04-06 04:04:35 -03004560 (hdw->state_encoder_runok ?
4561 " <encode:run>" :
4562 " <encode:firstrun>") :
4563 (hdw->state_encoder_runok ?
4564 " <encode:stop>" :
4565 " <encode:virgin>")),
Mike Isely681c7392007-11-26 01:48:52 -03004566 (hdw->state_encoder_config ?
4567 " <encode:configok>" :
4568 (hdw->state_encoder_waitok ?
Mike Iselyb9a37d92008-03-28 05:31:40 -03004569 "" : " <encode:waitok>")),
Mike Isely681c7392007-11-26 01:48:52 -03004570 (hdw->state_usbstream_run ?
Mike Isely62433e32008-04-22 14:45:40 -03004571 " <usb:run>" : " <usb:stop>"),
4572 (hdw->state_pathway_ok ?
Mike Iselye9db1ff2008-04-22 14:45:41 -03004573 " <pathway:ok>" : ""));
Mike Isely681c7392007-11-26 01:48:52 -03004574 case 3:
4575 return scnprintf(
4576 buf,acnt,
4577 "state: %s",
4578 pvr2_get_state_name(hdw->master_state));
Mike Iselyad0992e2008-03-28 05:34:45 -03004579 case 4: {
Mike Isely1cb03b72008-04-21 03:47:43 -03004580 unsigned int tcnt = 0;
4581 unsigned int ccnt;
4582
4583 ccnt = scnprintf(buf,
4584 acnt,
4585 "Hardware supported inputs: ");
4586 tcnt += ccnt;
4587 tcnt += print_input_mask(hdw->input_avail_mask,
4588 buf+tcnt,
4589 acnt-tcnt);
4590 if (hdw->input_avail_mask != hdw->input_allowed_mask) {
4591 ccnt = scnprintf(buf+tcnt,
4592 acnt-tcnt,
4593 "; allowed inputs: ");
4594 tcnt += ccnt;
4595 tcnt += print_input_mask(hdw->input_allowed_mask,
4596 buf+tcnt,
4597 acnt-tcnt);
4598 }
4599 return tcnt;
4600 }
4601 case 5: {
Mike Iselyad0992e2008-03-28 05:34:45 -03004602 struct pvr2_stream_stats stats;
4603 if (!hdw->vid_stream) break;
4604 pvr2_stream_get_stats(hdw->vid_stream,
4605 &stats,
4606 0);
4607 return scnprintf(
4608 buf,acnt,
4609 "Bytes streamed=%u"
4610 " URBs: queued=%u idle=%u ready=%u"
4611 " processed=%u failed=%u",
4612 stats.bytes_processed,
4613 stats.buffers_in_queue,
4614 stats.buffers_in_idle,
4615 stats.buffers_in_ready,
4616 stats.buffers_processed,
4617 stats.buffers_failed);
4618 }
Mike Isely681c7392007-11-26 01:48:52 -03004619 default: break;
4620 }
4621 return 0;
4622}
4623
4624
4625unsigned int pvr2_hdw_state_report(struct pvr2_hdw *hdw,
4626 char *buf,unsigned int acnt)
4627{
4628 unsigned int bcnt,ccnt,idx;
4629 bcnt = 0;
4630 LOCK_TAKE(hdw->big_lock);
4631 for (idx = 0; ; idx++) {
4632 ccnt = pvr2_hdw_report_unlocked(hdw,idx,buf,acnt);
4633 if (!ccnt) break;
4634 bcnt += ccnt; acnt -= ccnt; buf += ccnt;
4635 if (!acnt) break;
4636 buf[0] = '\n'; ccnt = 1;
4637 bcnt += ccnt; acnt -= ccnt; buf += ccnt;
4638 }
4639 LOCK_GIVE(hdw->big_lock);
4640 return bcnt;
4641}
4642
4643
4644static void pvr2_hdw_state_log_state(struct pvr2_hdw *hdw)
4645{
4646 char buf[128];
4647 unsigned int idx,ccnt;
4648
4649 for (idx = 0; ; idx++) {
4650 ccnt = pvr2_hdw_report_unlocked(hdw,idx,buf,sizeof(buf));
4651 if (!ccnt) break;
4652 printk(KERN_INFO "%s %.*s\n",hdw->name,ccnt,buf);
4653 }
4654}
4655
4656
4657/* Evaluate and update the driver's current state, taking various actions
4658 as appropriate for the update. */
4659static int pvr2_hdw_state_eval(struct pvr2_hdw *hdw)
4660{
4661 unsigned int st;
4662 int state_updated = 0;
4663 int callback_flag = 0;
Mike Isely1b9c18c2008-04-22 14:45:41 -03004664 int analog_mode;
Mike Isely681c7392007-11-26 01:48:52 -03004665
4666 pvr2_trace(PVR2_TRACE_STBITS,
4667 "Drive state check START");
4668 if (pvrusb2_debug & PVR2_TRACE_STBITS) {
4669 pvr2_hdw_state_log_state(hdw);
4670 }
4671
4672 /* Process all state and get back over disposition */
4673 state_updated = pvr2_hdw_state_update(hdw);
4674
Mike Isely1b9c18c2008-04-22 14:45:41 -03004675 analog_mode = (hdw->pathway_state != PVR2_PATHWAY_DIGITAL);
4676
Mike Isely681c7392007-11-26 01:48:52 -03004677 /* Update master state based upon all other states. */
4678 if (!hdw->flag_ok) {
4679 st = PVR2_STATE_DEAD;
4680 } else if (hdw->fw1_state != FW1_STATE_OK) {
4681 st = PVR2_STATE_COLD;
Mike Isely72998b72008-04-03 04:51:19 -03004682 } else if ((analog_mode ||
4683 hdw->hdw_desc->flag_digital_requires_cx23416) &&
4684 !hdw->state_encoder_ok) {
Mike Isely681c7392007-11-26 01:48:52 -03004685 st = PVR2_STATE_WARM;
Mike Isely1b9c18c2008-04-22 14:45:41 -03004686 } else if (hdw->flag_tripped ||
4687 (analog_mode && hdw->flag_decoder_missed)) {
Mike Isely681c7392007-11-26 01:48:52 -03004688 st = PVR2_STATE_ERROR;
Mike Isely62433e32008-04-22 14:45:40 -03004689 } else if (hdw->state_usbstream_run &&
Mike Isely1b9c18c2008-04-22 14:45:41 -03004690 (!analog_mode ||
Mike Isely62433e32008-04-22 14:45:40 -03004691 (hdw->state_encoder_run && hdw->state_decoder_run))) {
Mike Isely681c7392007-11-26 01:48:52 -03004692 st = PVR2_STATE_RUN;
4693 } else {
4694 st = PVR2_STATE_READY;
4695 }
4696 if (hdw->master_state != st) {
4697 pvr2_trace(PVR2_TRACE_STATE,
4698 "Device state change from %s to %s",
4699 pvr2_get_state_name(hdw->master_state),
4700 pvr2_get_state_name(st));
Mike Isely40381cb2008-04-22 14:45:42 -03004701 pvr2_led_ctrl(hdw,st == PVR2_STATE_RUN);
Mike Isely681c7392007-11-26 01:48:52 -03004702 hdw->master_state = st;
4703 state_updated = !0;
4704 callback_flag = !0;
4705 }
4706 if (state_updated) {
4707 /* Trigger anyone waiting on any state changes here. */
4708 wake_up(&hdw->state_wait_data);
4709 }
4710
4711 if (pvrusb2_debug & PVR2_TRACE_STBITS) {
4712 pvr2_hdw_state_log_state(hdw);
4713 }
4714 pvr2_trace(PVR2_TRACE_STBITS,
4715 "Drive state check DONE callback=%d",callback_flag);
4716
4717 return callback_flag;
4718}
4719
4720
4721/* Cause kernel thread to check / update driver state */
4722static void pvr2_hdw_state_sched(struct pvr2_hdw *hdw)
4723{
4724 if (hdw->state_stale) return;
4725 hdw->state_stale = !0;
4726 trace_stbit("state_stale",hdw->state_stale);
4727 queue_work(hdw->workqueue,&hdw->workpoll);
4728}
4729
4730
Mike Iselyd8554972006-06-26 20:58:46 -03004731int pvr2_hdw_gpio_get_dir(struct pvr2_hdw *hdw,u32 *dp)
4732{
4733 return pvr2_read_register(hdw,PVR2_GPIO_DIR,dp);
4734}
4735
4736
4737int pvr2_hdw_gpio_get_out(struct pvr2_hdw *hdw,u32 *dp)
4738{
4739 return pvr2_read_register(hdw,PVR2_GPIO_OUT,dp);
4740}
4741
4742
4743int pvr2_hdw_gpio_get_in(struct pvr2_hdw *hdw,u32 *dp)
4744{
4745 return pvr2_read_register(hdw,PVR2_GPIO_IN,dp);
4746}
4747
4748
4749int pvr2_hdw_gpio_chg_dir(struct pvr2_hdw *hdw,u32 msk,u32 val)
4750{
4751 u32 cval,nval;
4752 int ret;
4753 if (~msk) {
4754 ret = pvr2_read_register(hdw,PVR2_GPIO_DIR,&cval);
4755 if (ret) return ret;
4756 nval = (cval & ~msk) | (val & msk);
4757 pvr2_trace(PVR2_TRACE_GPIO,
4758 "GPIO direction changing 0x%x:0x%x"
4759 " from 0x%x to 0x%x",
4760 msk,val,cval,nval);
4761 } else {
4762 nval = val;
4763 pvr2_trace(PVR2_TRACE_GPIO,
4764 "GPIO direction changing to 0x%x",nval);
4765 }
4766 return pvr2_write_register(hdw,PVR2_GPIO_DIR,nval);
4767}
4768
4769
4770int pvr2_hdw_gpio_chg_out(struct pvr2_hdw *hdw,u32 msk,u32 val)
4771{
4772 u32 cval,nval;
4773 int ret;
4774 if (~msk) {
4775 ret = pvr2_read_register(hdw,PVR2_GPIO_OUT,&cval);
4776 if (ret) return ret;
4777 nval = (cval & ~msk) | (val & msk);
4778 pvr2_trace(PVR2_TRACE_GPIO,
4779 "GPIO output changing 0x%x:0x%x from 0x%x to 0x%x",
4780 msk,val,cval,nval);
4781 } else {
4782 nval = val;
4783 pvr2_trace(PVR2_TRACE_GPIO,
4784 "GPIO output changing to 0x%x",nval);
4785 }
4786 return pvr2_write_register(hdw,PVR2_GPIO_OUT,nval);
4787}
4788
4789
Mike Iselya51f5002009-03-06 23:30:37 -03004790void pvr2_hdw_status_poll(struct pvr2_hdw *hdw)
4791{
4792 pvr2_i2c_core_status_poll(hdw);
4793}
4794
4795
Mike Isely7fb20fa2008-04-22 14:45:37 -03004796unsigned int pvr2_hdw_get_input_available(struct pvr2_hdw *hdw)
4797{
4798 return hdw->input_avail_mask;
4799}
4800
4801
Mike Isely1cb03b72008-04-21 03:47:43 -03004802unsigned int pvr2_hdw_get_input_allowed(struct pvr2_hdw *hdw)
4803{
4804 return hdw->input_allowed_mask;
4805}
4806
4807
4808static int pvr2_hdw_set_input(struct pvr2_hdw *hdw,int v)
4809{
4810 if (hdw->input_val != v) {
4811 hdw->input_val = v;
4812 hdw->input_dirty = !0;
4813 }
4814
4815 /* Handle side effects - if we switch to a mode that needs the RF
4816 tuner, then select the right frequency choice as well and mark
4817 it dirty. */
4818 if (hdw->input_val == PVR2_CVAL_INPUT_RADIO) {
4819 hdw->freqSelector = 0;
4820 hdw->freqDirty = !0;
4821 } else if ((hdw->input_val == PVR2_CVAL_INPUT_TV) ||
4822 (hdw->input_val == PVR2_CVAL_INPUT_DTV)) {
4823 hdw->freqSelector = 1;
4824 hdw->freqDirty = !0;
4825 }
4826 return 0;
4827}
4828
4829
4830int pvr2_hdw_set_input_allowed(struct pvr2_hdw *hdw,
4831 unsigned int change_mask,
4832 unsigned int change_val)
4833{
4834 int ret = 0;
4835 unsigned int nv,m,idx;
4836 LOCK_TAKE(hdw->big_lock);
4837 do {
4838 nv = hdw->input_allowed_mask & ~change_mask;
4839 nv |= (change_val & change_mask);
4840 nv &= hdw->input_avail_mask;
4841 if (!nv) {
4842 /* No legal modes left; return error instead. */
4843 ret = -EPERM;
4844 break;
4845 }
4846 hdw->input_allowed_mask = nv;
4847 if ((1 << hdw->input_val) & hdw->input_allowed_mask) {
4848 /* Current mode is still in the allowed mask, so
4849 we're done. */
4850 break;
4851 }
4852 /* Select and switch to a mode that is still in the allowed
4853 mask */
4854 if (!hdw->input_allowed_mask) {
4855 /* Nothing legal; give up */
4856 break;
4857 }
4858 m = hdw->input_allowed_mask;
4859 for (idx = 0; idx < (sizeof(m) << 3); idx++) {
4860 if (!((1 << idx) & m)) continue;
4861 pvr2_hdw_set_input(hdw,idx);
4862 break;
4863 }
4864 } while (0);
4865 LOCK_GIVE(hdw->big_lock);
4866 return ret;
4867}
4868
4869
Mike Iselye61b6fc2006-07-18 22:42:18 -03004870/* Find I2C address of eeprom */
Adrian Bunk07e337e2006-06-30 11:30:20 -03004871static int pvr2_hdw_get_eeprom_addr(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03004872{
4873 int result;
4874 LOCK_TAKE(hdw->ctl_lock); do {
Michael Krufky8d364362007-01-22 02:17:55 -03004875 hdw->cmd_buffer[0] = FX2CMD_GET_EEPROM_ADDR;
Mike Iselyd8554972006-06-26 20:58:46 -03004876 result = pvr2_send_request(hdw,
4877 hdw->cmd_buffer,1,
4878 hdw->cmd_buffer,1);
4879 if (result < 0) break;
4880 result = hdw->cmd_buffer[0];
4881 } while(0); LOCK_GIVE(hdw->ctl_lock);
4882 return result;
4883}
4884
4885
Mike Isely32ffa9a2006-09-23 22:26:52 -03004886int pvr2_hdw_register_access(struct pvr2_hdw *hdw,
Hans Verkuilaecde8b2008-12-30 07:14:19 -03004887 struct v4l2_dbg_match *match, u64 reg_id,
4888 int setFl, u64 *val_ptr)
Mike Isely32ffa9a2006-09-23 22:26:52 -03004889{
4890#ifdef CONFIG_VIDEO_ADV_DEBUG
Mike Isely32ffa9a2006-09-23 22:26:52 -03004891 struct pvr2_i2c_client *cp;
Hans Verkuilaecde8b2008-12-30 07:14:19 -03004892 struct v4l2_dbg_register req;
Mike Isely6d988162006-09-28 17:53:49 -03004893 int stat = 0;
4894 int okFl = 0;
Mike Isely32ffa9a2006-09-23 22:26:52 -03004895
Mike Isely201f5c92007-01-28 16:08:36 -03004896 if (!capable(CAP_SYS_ADMIN)) return -EPERM;
4897
Hans Verkuilaecde8b2008-12-30 07:14:19 -03004898 req.match = *match;
Mike Isely32ffa9a2006-09-23 22:26:52 -03004899 req.reg = reg_id;
4900 if (setFl) req.val = *val_ptr;
4901 mutex_lock(&hdw->i2c_list_lock); do {
Trent Piephoe77e2c22007-10-10 05:37:42 -03004902 list_for_each_entry(cp, &hdw->i2c_clients, list) {
Mike Isely8481a752007-04-27 12:31:31 -03004903 if (!v4l2_chip_match_i2c_client(
4904 cp->client,
Hans Verkuilaecde8b2008-12-30 07:14:19 -03004905 &req.match)) {
Hans Verkuilf3d092b2007-02-23 20:55:14 -03004906 continue;
4907 }
Mike Isely32ffa9a2006-09-23 22:26:52 -03004908 stat = pvr2_i2c_client_cmd(
Trent Piepho52ebc762007-01-23 22:38:13 -03004909 cp,(setFl ? VIDIOC_DBG_S_REGISTER :
4910 VIDIOC_DBG_G_REGISTER),&req);
Mike Isely32ffa9a2006-09-23 22:26:52 -03004911 if (!setFl) *val_ptr = req.val;
Mike Isely6d988162006-09-28 17:53:49 -03004912 okFl = !0;
4913 break;
Mike Isely32ffa9a2006-09-23 22:26:52 -03004914 }
4915 } while (0); mutex_unlock(&hdw->i2c_list_lock);
Mike Isely6d988162006-09-28 17:53:49 -03004916 if (okFl) {
4917 return stat;
4918 }
Mike Isely32ffa9a2006-09-23 22:26:52 -03004919 return -EINVAL;
4920#else
4921 return -ENOSYS;
4922#endif
4923}
4924
4925
Mike Iselyd8554972006-06-26 20:58:46 -03004926/*
4927 Stuff for Emacs to see, in order to encourage consistent editing style:
4928 *** Local Variables: ***
4929 *** mode: c ***
4930 *** fill-column: 75 ***
4931 *** tab-width: 8 ***
4932 *** c-basic-offset: 8 ***
4933 *** End: ***
4934 */