blob: 664bee6622e7a9d79319e300a24f464d4d0c96ef [file] [log] [blame]
Stephen Rothwellbbeb3f42005-09-27 13:51:59 +10001#ifndef _ASM_POWERPC_MPIC_H
2#define _ASM_POWERPC_MPIC_H
Arnd Bergmann88ced032005-12-16 22:43:46 +01003#ifdef __KERNEL__
Stephen Rothwellbbeb3f42005-09-27 13:51:59 +10004
Paul Mackerras14cf11a2005-09-26 16:04:21 +10005#include <linux/irq.h>
Johannes Berg3669e932007-05-02 16:33:41 +10006#include <linux/sysdev.h>
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11007#include <asm/dcr.h>
Michael Ellerman25235f72008-08-06 09:10:03 +10008#include <asm/msi_bitmap.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +10009
10/*
11 * Global registers
12 */
13
14#define MPIC_GREG_BASE 0x01000
15
16#define MPIC_GREG_FEATURE_0 0x00000
17#define MPIC_GREG_FEATURE_LAST_SRC_MASK 0x07ff0000
18#define MPIC_GREG_FEATURE_LAST_SRC_SHIFT 16
19#define MPIC_GREG_FEATURE_LAST_CPU_MASK 0x00001f00
20#define MPIC_GREG_FEATURE_LAST_CPU_SHIFT 8
21#define MPIC_GREG_FEATURE_VERSION_MASK 0xff
22#define MPIC_GREG_FEATURE_1 0x00010
23#define MPIC_GREG_GLOBAL_CONF_0 0x00020
24#define MPIC_GREG_GCONF_RESET 0x80000000
Kumar Galad91e4ea2009-01-07 15:53:29 -060025/* On the FSL mpic implementations the Mode field is expand to be
26 * 2 bits wide:
27 * 0b00 = pass through (interrupts routed to IRQ0)
28 * 0b01 = Mixed mode
29 * 0b10 = reserved
30 * 0b11 = External proxy / coreint
31 */
32#define MPIC_GREG_GCONF_COREINT 0x60000000
Paul Mackerras14cf11a2005-09-26 16:04:21 +100033#define MPIC_GREG_GCONF_8259_PTHROU_DIS 0x20000000
Olof Johanssond87bf3b2007-12-27 22:16:29 -060034#define MPIC_GREG_GCONF_NO_BIAS 0x10000000
Paul Mackerras14cf11a2005-09-26 16:04:21 +100035#define MPIC_GREG_GCONF_BASE_MASK 0x000fffff
Olof Johanssonf3653552007-12-20 13:11:18 -060036#define MPIC_GREG_GCONF_MCK 0x08000000
Paul Mackerras14cf11a2005-09-26 16:04:21 +100037#define MPIC_GREG_GLOBAL_CONF_1 0x00030
Mark A. Greer868ea0c2006-06-20 14:15:36 -070038#define MPIC_GREG_GLOBAL_CONF_1_SIE 0x08000000
39#define MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK 0x70000000
40#define MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(r) \
41 (((r) << 28) & MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100042#define MPIC_GREG_VENDOR_0 0x00040
43#define MPIC_GREG_VENDOR_1 0x00050
44#define MPIC_GREG_VENDOR_2 0x00060
45#define MPIC_GREG_VENDOR_3 0x00070
46#define MPIC_GREG_VENDOR_ID 0x00080
47#define MPIC_GREG_VENDOR_ID_STEPPING_MASK 0x00ff0000
48#define MPIC_GREG_VENDOR_ID_STEPPING_SHIFT 16
49#define MPIC_GREG_VENDOR_ID_DEVICE_ID_MASK 0x0000ff00
50#define MPIC_GREG_VENDOR_ID_DEVICE_ID_SHIFT 8
51#define MPIC_GREG_VENDOR_ID_VENDOR_ID_MASK 0x000000ff
52#define MPIC_GREG_PROCESSOR_INIT 0x00090
53#define MPIC_GREG_IPI_VECTOR_PRI_0 0x000a0
54#define MPIC_GREG_IPI_VECTOR_PRI_1 0x000b0
55#define MPIC_GREG_IPI_VECTOR_PRI_2 0x000c0
56#define MPIC_GREG_IPI_VECTOR_PRI_3 0x000d0
Zang Roy-r6191172335932006-08-25 14:16:30 +100057#define MPIC_GREG_IPI_STRIDE 0x10
Paul Mackerras14cf11a2005-09-26 16:04:21 +100058#define MPIC_GREG_SPURIOUS 0x000e0
59#define MPIC_GREG_TIMER_FREQ 0x000f0
60
61/*
62 *
63 * Timer registers
64 */
65#define MPIC_TIMER_BASE 0x01100
66#define MPIC_TIMER_STRIDE 0x40
67
68#define MPIC_TIMER_CURRENT_CNT 0x00000
69#define MPIC_TIMER_BASE_CNT 0x00010
70#define MPIC_TIMER_VECTOR_PRI 0x00020
71#define MPIC_TIMER_DESTINATION 0x00030
72
73/*
74 * Per-Processor registers
75 */
76
77#define MPIC_CPU_THISBASE 0x00000
78#define MPIC_CPU_BASE 0x20000
79#define MPIC_CPU_STRIDE 0x01000
80
81#define MPIC_CPU_IPI_DISPATCH_0 0x00040
82#define MPIC_CPU_IPI_DISPATCH_1 0x00050
83#define MPIC_CPU_IPI_DISPATCH_2 0x00060
84#define MPIC_CPU_IPI_DISPATCH_3 0x00070
Zang Roy-r6191172335932006-08-25 14:16:30 +100085#define MPIC_CPU_IPI_DISPATCH_STRIDE 0x00010
Paul Mackerras14cf11a2005-09-26 16:04:21 +100086#define MPIC_CPU_CURRENT_TASK_PRI 0x00080
87#define MPIC_CPU_TASKPRI_MASK 0x0000000f
88#define MPIC_CPU_WHOAMI 0x00090
89#define MPIC_CPU_WHOAMI_MASK 0x0000001f
90#define MPIC_CPU_INTACK 0x000a0
91#define MPIC_CPU_EOI 0x000b0
Olof Johanssonf3653552007-12-20 13:11:18 -060092#define MPIC_CPU_MCACK 0x000c0
Paul Mackerras14cf11a2005-09-26 16:04:21 +100093
94/*
95 * Per-source registers
96 */
97
98#define MPIC_IRQ_BASE 0x10000
99#define MPIC_IRQ_STRIDE 0x00020
100#define MPIC_IRQ_VECTOR_PRI 0x00000
101#define MPIC_VECPRI_MASK 0x80000000
102#define MPIC_VECPRI_ACTIVITY 0x40000000 /* Read Only */
103#define MPIC_VECPRI_PRIORITY_MASK 0x000f0000
104#define MPIC_VECPRI_PRIORITY_SHIFT 16
105#define MPIC_VECPRI_VECTOR_MASK 0x000007ff
106#define MPIC_VECPRI_POLARITY_POSITIVE 0x00800000
107#define MPIC_VECPRI_POLARITY_NEGATIVE 0x00000000
108#define MPIC_VECPRI_POLARITY_MASK 0x00800000
109#define MPIC_VECPRI_SENSE_LEVEL 0x00400000
110#define MPIC_VECPRI_SENSE_EDGE 0x00000000
111#define MPIC_VECPRI_SENSE_MASK 0x00400000
112#define MPIC_IRQ_DESTINATION 0x00010
113
114#define MPIC_MAX_IRQ_SOURCES 2048
115#define MPIC_MAX_CPUS 32
116#define MPIC_MAX_ISU 32
117
118/*
Zang Roy-r6191172335932006-08-25 14:16:30 +1000119 * Tsi108 implementation of MPIC has many differences from the original one
120 */
121
122/*
123 * Global registers
124 */
125
126#define TSI108_GREG_BASE 0x00000
127#define TSI108_GREG_FEATURE_0 0x00000
128#define TSI108_GREG_GLOBAL_CONF_0 0x00004
129#define TSI108_GREG_VENDOR_ID 0x0000c
130#define TSI108_GREG_IPI_VECTOR_PRI_0 0x00204 /* Doorbell 0 */
131#define TSI108_GREG_IPI_STRIDE 0x0c
132#define TSI108_GREG_SPURIOUS 0x00010
133#define TSI108_GREG_TIMER_FREQ 0x00014
134
135/*
136 * Timer registers
137 */
138#define TSI108_TIMER_BASE 0x0030
139#define TSI108_TIMER_STRIDE 0x10
140#define TSI108_TIMER_CURRENT_CNT 0x00000
141#define TSI108_TIMER_BASE_CNT 0x00004
142#define TSI108_TIMER_VECTOR_PRI 0x00008
143#define TSI108_TIMER_DESTINATION 0x0000c
144
145/*
146 * Per-Processor registers
147 */
148#define TSI108_CPU_BASE 0x00300
149#define TSI108_CPU_STRIDE 0x00040
150#define TSI108_CPU_IPI_DISPATCH_0 0x00200
151#define TSI108_CPU_IPI_DISPATCH_STRIDE 0x00000
152#define TSI108_CPU_CURRENT_TASK_PRI 0x00000
153#define TSI108_CPU_WHOAMI 0xffffffff
154#define TSI108_CPU_INTACK 0x00004
155#define TSI108_CPU_EOI 0x00008
Olof Johanssonf3653552007-12-20 13:11:18 -0600156#define TSI108_CPU_MCACK 0x00004 /* Doesn't really exist here */
Zang Roy-r6191172335932006-08-25 14:16:30 +1000157
158/*
159 * Per-source registers
160 */
161#define TSI108_IRQ_BASE 0x00100
162#define TSI108_IRQ_STRIDE 0x00008
163#define TSI108_IRQ_VECTOR_PRI 0x00000
164#define TSI108_VECPRI_VECTOR_MASK 0x000000ff
165#define TSI108_VECPRI_POLARITY_POSITIVE 0x01000000
166#define TSI108_VECPRI_POLARITY_NEGATIVE 0x00000000
167#define TSI108_VECPRI_SENSE_LEVEL 0x02000000
168#define TSI108_VECPRI_SENSE_EDGE 0x00000000
169#define TSI108_VECPRI_POLARITY_MASK 0x01000000
170#define TSI108_VECPRI_SENSE_MASK 0x02000000
171#define TSI108_IRQ_DESTINATION 0x00004
172
173/* weird mpic register indices and mask bits in the HW info array */
174enum {
175 MPIC_IDX_GREG_BASE = 0,
176 MPIC_IDX_GREG_FEATURE_0,
177 MPIC_IDX_GREG_GLOBAL_CONF_0,
178 MPIC_IDX_GREG_VENDOR_ID,
179 MPIC_IDX_GREG_IPI_VECTOR_PRI_0,
180 MPIC_IDX_GREG_IPI_STRIDE,
181 MPIC_IDX_GREG_SPURIOUS,
182 MPIC_IDX_GREG_TIMER_FREQ,
183
184 MPIC_IDX_TIMER_BASE,
185 MPIC_IDX_TIMER_STRIDE,
186 MPIC_IDX_TIMER_CURRENT_CNT,
187 MPIC_IDX_TIMER_BASE_CNT,
188 MPIC_IDX_TIMER_VECTOR_PRI,
189 MPIC_IDX_TIMER_DESTINATION,
190
191 MPIC_IDX_CPU_BASE,
192 MPIC_IDX_CPU_STRIDE,
193 MPIC_IDX_CPU_IPI_DISPATCH_0,
194 MPIC_IDX_CPU_IPI_DISPATCH_STRIDE,
195 MPIC_IDX_CPU_CURRENT_TASK_PRI,
196 MPIC_IDX_CPU_WHOAMI,
197 MPIC_IDX_CPU_INTACK,
198 MPIC_IDX_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -0600199 MPIC_IDX_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +1000200
201 MPIC_IDX_IRQ_BASE,
202 MPIC_IDX_IRQ_STRIDE,
203 MPIC_IDX_IRQ_VECTOR_PRI,
204
205 MPIC_IDX_VECPRI_VECTOR_MASK,
206 MPIC_IDX_VECPRI_POLARITY_POSITIVE,
207 MPIC_IDX_VECPRI_POLARITY_NEGATIVE,
208 MPIC_IDX_VECPRI_SENSE_LEVEL,
209 MPIC_IDX_VECPRI_SENSE_EDGE,
210 MPIC_IDX_VECPRI_POLARITY_MASK,
211 MPIC_IDX_VECPRI_SENSE_MASK,
212 MPIC_IDX_IRQ_DESTINATION,
213 MPIC_IDX_END
214};
215
216
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000217#ifdef CONFIG_MPIC_U3_HT_IRQS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000218/* Fixup table entry */
219struct mpic_irq_fixup
220{
221 u8 __iomem *base;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100222 u8 __iomem *applebase;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100223 u32 data;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100224 unsigned int index;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000225};
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000226#endif /* CONFIG_MPIC_U3_HT_IRQS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000227
228
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100229enum mpic_reg_type {
230 mpic_access_mmio_le,
231 mpic_access_mmio_be,
232#ifdef CONFIG_PPC_DCR
233 mpic_access_dcr
234#endif
235};
236
237struct mpic_reg_bank {
238 u32 __iomem *base;
239#ifdef CONFIG_PPC_DCR
240 dcr_host_t dhost;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100241#endif /* CONFIG_PPC_DCR */
242};
243
Johannes Berg3669e932007-05-02 16:33:41 +1000244struct mpic_irq_save {
245 u32 vecprio,
246 dest;
247#ifdef CONFIG_MPIC_U3_HT_IRQS
248 u32 fixup_data;
249#endif
250};
251
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000252/* The instance data of a given MPIC */
253struct mpic
254{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000255 /* The remapper for this MPIC */
256 struct irq_host *irqhost;
257
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000258 /* The "linux" controller struct */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000259 struct irq_chip hc_irq;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000260#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000261 struct irq_chip hc_ht_irq;
262#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000263#ifdef CONFIG_SMP
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000264 struct irq_chip hc_ipi;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000265#endif
Scott Woodea941872011-03-24 16:43:55 -0500266 struct irq_chip hc_tm;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000267 const char *name;
268 /* Flags */
269 unsigned int flags;
270 /* How many irq sources in a given ISU */
271 unsigned int isu_size;
272 unsigned int isu_shift;
273 unsigned int isu_mask;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000274 unsigned int irq_count;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000275 /* Number of sources */
276 unsigned int num_sources;
277 /* Number of CPUs */
278 unsigned int num_cpus;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000279 /* default senses array */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000280 unsigned char *senses;
281 unsigned int senses_count;
282
Olof Johansson7df24572007-01-28 23:33:18 -0600283 /* vector numbers used for internal sources (ipi/timers) */
284 unsigned int ipi_vecs[4];
Scott Woodea941872011-03-24 16:43:55 -0500285 unsigned int timer_vecs[8];
Olof Johansson7df24572007-01-28 23:33:18 -0600286
287 /* Spurious vector to program into unused sources */
288 unsigned int spurious_vec;
289
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000290#ifdef CONFIG_MPIC_U3_HT_IRQS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000291 /* The fixup table */
292 struct mpic_irq_fixup *fixups;
Thomas Gleixner203041a2010-02-18 02:23:18 +0000293 raw_spinlock_t fixup_lock;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000294#endif
295
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100296 /* Register access method */
297 enum mpic_reg_type reg_type;
298
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000299 /* The various ioremap'ed bases */
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100300 struct mpic_reg_bank gregs;
301 struct mpic_reg_bank tmregs;
302 struct mpic_reg_bank cpuregs[MPIC_MAX_CPUS];
303 struct mpic_reg_bank isus[MPIC_MAX_ISU];
304
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +1000305 /* Protected sources */
306 unsigned long *protected;
307
Zang Roy-r6191172335932006-08-25 14:16:30 +1000308#ifdef CONFIG_MPIC_WEIRD
309 /* Pointer to HW info array */
310 u32 *hw_set;
311#endif
312
Michael Ellermana7de7c72007-05-08 12:58:36 +1000313#ifdef CONFIG_PCI_MSI
Michael Ellerman25235f72008-08-06 09:10:03 +1000314 struct msi_bitmap msi_bitmap;
Michael Ellermana7de7c72007-05-08 12:58:36 +1000315#endif
316
Olof Johansson0d72ba92007-09-08 05:13:19 +1000317#ifdef CONFIG_MPIC_BROKEN_REGREAD
318 u32 isu_reg0_shadow[MPIC_MAX_IRQ_SOURCES];
319#endif
320
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000321 /* link */
322 struct mpic *next;
Johannes Berg3669e932007-05-02 16:33:41 +1000323
324 struct sys_device sysdev;
325
326#ifdef CONFIG_PM
327 struct mpic_irq_save *save_data;
328#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000329};
330
Zang Roy-r6191172335932006-08-25 14:16:30 +1000331/*
332 * MPIC flags (passed to mpic_alloc)
333 *
334 * The top 4 bits contain an MPIC bhw id that is used to index the
335 * register offsets and some masks when CONFIG_MPIC_WEIRD is set.
336 * Note setting any ID (leaving those bits to 0) means standard MPIC
337 */
338
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000339/* This is the primary controller, only that one has IPIs and
340 * has afinity control. A non-primary MPIC always uses CPU0
341 * registers only
342 */
343#define MPIC_PRIMARY 0x00000001
Zang Roy-r6191172335932006-08-25 14:16:30 +1000344
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000345/* Set this for a big-endian MPIC */
346#define MPIC_BIG_ENDIAN 0x00000002
347/* Broken U3 MPIC */
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000348#define MPIC_U3_HT_IRQS 0x00000004
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000349/* Broken IPI registers (autodetected) */
350#define MPIC_BROKEN_IPI 0x00000008
351/* MPIC wants a reset */
352#define MPIC_WANTS_RESET 0x00000010
Zang Roy-r6191172335932006-08-25 14:16:30 +1000353/* Spurious vector requires EOI */
354#define MPIC_SPV_EOI 0x00000020
355/* No passthrough disable */
356#define MPIC_NO_PTHROU_DIS 0x00000040
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100357/* DCR based MPIC */
358#define MPIC_USES_DCR 0x00000080
Olof Johansson7df24572007-01-28 23:33:18 -0600359/* MPIC has 11-bit vector fields (or larger) */
360#define MPIC_LARGE_VECTORS 0x00000100
Olof Johanssonf3653552007-12-20 13:11:18 -0600361/* Enable delivery of prio 15 interrupts as MCK instead of EE */
362#define MPIC_ENABLE_MCK 0x00000200
Olof Johanssond87bf3b2007-12-27 22:16:29 -0600363/* Disable bias among target selection, spread interrupts evenly */
364#define MPIC_NO_BIAS 0x00000400
Kumar Gala475ca392008-05-22 06:59:23 +1000365/* Ignore NIRQS as reported by FRR */
366#define MPIC_BROKEN_FRR_NIRQS 0x00000800
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000367/* Destination only supports a single CPU at a time */
368#define MPIC_SINGLE_DEST_CPU 0x00001000
Kumar Galad91e4ea2009-01-07 15:53:29 -0600369/* Enable CoreInt delivery of interrupts */
370#define MPIC_ENABLE_COREINT 0x00002000
Meador Ingedfec2202011-03-14 10:01:06 +0000371/* Disable resetting of the MPIC.
372 * NOTE: This flag trumps MPIC_WANTS_RESET.
373 */
374#define MPIC_NO_RESET 0x00004000
Scott Wood22d168c2011-03-24 16:43:54 -0500375/* Freescale MPIC (compatible includes "fsl,mpic") */
376#define MPIC_FSL 0x00008000
Zang Roy-r6191172335932006-08-25 14:16:30 +1000377
378/* MPIC HW modification ID */
379#define MPIC_REGSET_MASK 0xf0000000
380#define MPIC_REGSET(val) (((val) & 0xf ) << 28)
381#define MPIC_GET_REGSET(flags) (((flags) >> 28) & 0xf)
382
383#define MPIC_REGSET_STANDARD MPIC_REGSET(0) /* Original MPIC */
384#define MPIC_REGSET_TSI108 MPIC_REGSET(1) /* Tsi108/109 PIC */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000385
386/* Allocate the controller structure and setup the linux irq descs
387 * for the range if interrupts passed in. No HW initialization is
388 * actually performed.
389 *
390 * @phys_addr: physial base address of the MPIC
391 * @flags: flags, see constants above
392 * @isu_size: number of interrupts in an ISU. Use 0 to use a
393 * standard ISU-less setup (aka powermac)
394 * @irq_offset: first irq number to assign to this mpic
395 * @irq_count: number of irqs to use with this mpic IRQ sources. Pass 0
396 * to match the number of sources
397 * @ipi_offset: first irq number to assign to this mpic IPI sources,
398 * used only on primary mpic
399 * @senses: array of sense values
400 * @senses_num: number of entries in the array
401 *
402 * Note about the sense array. If none is passed, all interrupts are
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000403 * setup to be level negative unless MPIC_U3_HT_IRQS is set in which
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000404 * case they are edge positive (and the array is ignored anyway).
405 * The values in the array start at the first source of the MPIC,
406 * that is senses[0] correspond to linux irq "irq_offset".
407 */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000408extern struct mpic *mpic_alloc(struct device_node *node,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +1100409 phys_addr_t phys_addr,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000410 unsigned int flags,
411 unsigned int isu_size,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000412 unsigned int irq_count,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000413 const char *name);
414
415/* Assign ISUs, to call before mpic_init()
416 *
417 * @mpic: controller structure as returned by mpic_alloc()
418 * @isu_num: ISU number
419 * @phys_addr: physical address of the ISU
420 */
421extern void mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +1100422 phys_addr_t phys_addr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000423
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000424/* Set default sense codes
425 *
426 * @mpic: controller
427 * @senses: array of sense codes
428 * @count: size of above array
429 *
430 * Optionally provide an array (indexed on hardware interrupt numbers
431 * for this MPIC) of default sense codes for the chip. Those are linux
432 * sense codes IRQ_TYPE_*
433 *
434 * The driver gets ownership of the pointer, don't dispose of it or
435 * anything like that. __init only.
436 */
437extern void mpic_set_default_senses(struct mpic *mpic, u8 *senses, int count);
438
439
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000440/* Initialize the controller. After this has been called, none of the above
441 * should be called again for this mpic
442 */
443extern void mpic_init(struct mpic *mpic);
444
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000445/*
446 * All of the following functions must only be used after the
447 * ISUs have been assigned and the controller fully initialized
448 * with mpic_init()
449 */
450
451
Stephen Rothwell06a901c2008-05-21 16:24:31 +1000452/* Change the priority of an interrupt. Default is 8 for irqs and
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000453 * 10 for IPIs. You can call this on both IPIs and IRQ numbers, but the
454 * IPI number is then the offset'ed (linux irq number mapped to the IPI)
455 */
456extern void mpic_irq_set_priority(unsigned int irq, unsigned int pri);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000457
458/* Setup a non-boot CPU */
459extern void mpic_setup_this_cpu(void);
460
461/* Clean up for kexec (or cpu offline or ...) */
462extern void mpic_teardown_this_cpu(int secondary);
463
464/* Get the current cpu priority for this cpu (0..15) */
465extern int mpic_cpu_get_priority(void);
466
467/* Set the current cpu priority for this cpu */
468extern void mpic_cpu_set_priority(int prio);
469
470/* Request IPIs on primary mpic */
471extern void mpic_request_ipis(void);
472
Paul Mackerrasa9c59262005-10-20 17:09:51 +1000473/* Send a message (IPI) to a given target (cpu number or MSG_*) */
474void smp_mpic_message_pass(int target, int msg);
475
Olof Johanssonf3653552007-12-20 13:11:18 -0600476/* Unmask a specific virq */
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000477extern void mpic_unmask_irq(struct irq_data *d);
Olof Johanssonf3653552007-12-20 13:11:18 -0600478/* Mask a specific virq */
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000479extern void mpic_mask_irq(struct irq_data *d);
Olof Johanssonf3653552007-12-20 13:11:18 -0600480/* EOI a specific virq */
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000481extern void mpic_end_irq(struct irq_data *d);
Olof Johanssonf3653552007-12-20 13:11:18 -0600482
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000483/* Fetch interrupt from a given mpic */
Olaf Hering35a84c22006-10-07 22:08:26 +1000484extern unsigned int mpic_get_one_irq(struct mpic *mpic);
Olof Johanssonf3653552007-12-20 13:11:18 -0600485/* This one gets from the primary mpic */
Olaf Hering35a84c22006-10-07 22:08:26 +1000486extern unsigned int mpic_get_irq(void);
Kumar Galad91e4ea2009-01-07 15:53:29 -0600487/* This one gets from the primary mpic via CoreInt*/
488extern unsigned int mpic_get_coreint_irq(void);
Olof Johanssonf3653552007-12-20 13:11:18 -0600489/* Fetch Machine Check interrupt from primary mpic */
490extern unsigned int mpic_get_mcirq(void);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000491
Mark A. Greer868ea0c2006-06-20 14:15:36 -0700492/* Set the EPIC clock ratio */
493void mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio);
494
495/* Enable/Disable EPIC serial interrupt mode */
496void mpic_set_serial_int(struct mpic *mpic, int enable);
497
Arnd Bergmann88ced032005-12-16 22:43:46 +0100498#endif /* __KERNEL__ */
Stephen Rothwellbbeb3f42005-09-27 13:51:59 +1000499#endif /* _ASM_POWERPC_MPIC_H */