Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 1 | /* |
| 2 | * OMAP4 CPU idle Routines |
| 3 | * |
| 4 | * Copyright (C) 2011 Texas Instruments, Inc. |
| 5 | * Santosh Shilimkar <santosh.shilimkar@ti.com> |
| 6 | * Rajendra Nayak <rnayak@ti.com> |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License version 2 as |
| 10 | * published by the Free Software Foundation. |
| 11 | */ |
| 12 | |
| 13 | #include <linux/sched.h> |
| 14 | #include <linux/cpuidle.h> |
| 15 | #include <linux/cpu_pm.h> |
| 16 | #include <linux/export.h> |
| 17 | |
| 18 | #include <asm/proc-fns.h> |
| 19 | |
| 20 | #include "common.h" |
| 21 | #include "pm.h" |
| 22 | #include "prm.h" |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 23 | #include "clockdomain.h" |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 24 | |
Daniel Lezcano | 7aeb658 | 2012-04-24 16:05:27 +0200 | [diff] [blame] | 25 | /* Machine specific information */ |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 26 | struct omap4_idle_statedata { |
| 27 | u32 cpu_state; |
| 28 | u32 mpu_logic_state; |
| 29 | u32 mpu_state; |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 30 | }; |
| 31 | |
Daniel Lezcano | d0d133d | 2012-04-24 16:05:26 +0200 | [diff] [blame] | 32 | static struct omap4_idle_statedata omap4_idle_data[] = { |
| 33 | { |
| 34 | .cpu_state = PWRDM_POWER_ON, |
| 35 | .mpu_state = PWRDM_POWER_ON, |
| 36 | .mpu_logic_state = PWRDM_POWER_RET, |
| 37 | }, |
| 38 | { |
| 39 | .cpu_state = PWRDM_POWER_OFF, |
| 40 | .mpu_state = PWRDM_POWER_RET, |
| 41 | .mpu_logic_state = PWRDM_POWER_RET, |
| 42 | }, |
| 43 | { |
| 44 | .cpu_state = PWRDM_POWER_OFF, |
| 45 | .mpu_state = PWRDM_POWER_RET, |
| 46 | .mpu_logic_state = PWRDM_POWER_OFF, |
| 47 | }, |
| 48 | }; |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 49 | |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 50 | static struct powerdomain *mpu_pd, *cpu_pd[NR_CPUS]; |
| 51 | static struct clockdomain *cpu_clkdm[NR_CPUS]; |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 52 | |
Kevin Hilman | 5b4d5bc | 2012-03-14 17:26:17 -0700 | [diff] [blame] | 53 | static atomic_t abort_barrier; |
| 54 | static bool cpu_done[NR_CPUS]; |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 55 | |
Paul Walmsley | 9db316b | 2012-12-15 01:39:19 -0700 | [diff] [blame] | 56 | /* Private functions */ |
| 57 | |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 58 | /** |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 59 | * omap4_enter_idle_coupled_[simple/coupled] - OMAP4 cpuidle entry functions |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 60 | * @dev: cpuidle device |
| 61 | * @drv: cpuidle driver |
| 62 | * @index: the index of state to be entered |
| 63 | * |
| 64 | * Called from the CPUidle framework to program the device to the |
| 65 | * specified low power state selected by the governor. |
| 66 | * Returns the amount of time spent in the low power state. |
| 67 | */ |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 68 | static int omap4_enter_idle_simple(struct cpuidle_device *dev, |
| 69 | struct cpuidle_driver *drv, |
| 70 | int index) |
| 71 | { |
| 72 | local_fiq_disable(); |
| 73 | omap_do_wfi(); |
| 74 | local_fiq_enable(); |
| 75 | |
| 76 | return index; |
| 77 | } |
| 78 | |
| 79 | static int omap4_enter_idle_coupled(struct cpuidle_device *dev, |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 80 | struct cpuidle_driver *drv, |
| 81 | int index) |
| 82 | { |
Daniel Lezcano | 7aeb658 | 2012-04-24 16:05:27 +0200 | [diff] [blame] | 83 | struct omap4_idle_statedata *cx = &omap4_idle_data[index]; |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 84 | |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 85 | local_fiq_disable(); |
| 86 | |
| 87 | /* |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 88 | * CPU0 has to wait and stay ON until CPU1 is OFF state. |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 89 | * This is necessary to honour hardware recommondation |
| 90 | * of triggeing all the possible low power modes once CPU1 is |
| 91 | * out of coherency and in OFF mode. |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 92 | */ |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 93 | if (dev->cpu == 0 && cpumask_test_cpu(1, cpu_online_mask)) { |
Kevin Hilman | 5b4d5bc | 2012-03-14 17:26:17 -0700 | [diff] [blame] | 94 | while (pwrdm_read_pwrst(cpu_pd[1]) != PWRDM_POWER_OFF) { |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 95 | cpu_relax(); |
Kevin Hilman | 5b4d5bc | 2012-03-14 17:26:17 -0700 | [diff] [blame] | 96 | |
| 97 | /* |
| 98 | * CPU1 could have already entered & exited idle |
| 99 | * without hitting off because of a wakeup |
| 100 | * or a failed attempt to hit off mode. Check for |
| 101 | * that here, otherwise we could spin forever |
| 102 | * waiting for CPU1 off. |
| 103 | */ |
| 104 | if (cpu_done[1]) |
| 105 | goto fail; |
| 106 | |
| 107 | } |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 108 | } |
| 109 | |
| 110 | /* |
| 111 | * Call idle CPU PM enter notifier chain so that |
| 112 | * VFP and per CPU interrupt context is saved. |
| 113 | */ |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 114 | cpu_pm_enter(); |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 115 | |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 116 | if (dev->cpu == 0) { |
| 117 | pwrdm_set_logic_retst(mpu_pd, cx->mpu_logic_state); |
| 118 | omap_set_pwrdm_state(mpu_pd, cx->mpu_state); |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 119 | |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 120 | /* |
| 121 | * Call idle CPU cluster PM enter notifier chain |
| 122 | * to save GIC and wakeupgen context. |
| 123 | */ |
| 124 | if ((cx->mpu_state == PWRDM_POWER_RET) && |
| 125 | (cx->mpu_logic_state == PWRDM_POWER_OFF)) |
| 126 | cpu_cluster_pm_enter(); |
| 127 | } |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 128 | |
| 129 | omap4_enter_lowpower(dev->cpu, cx->cpu_state); |
Kevin Hilman | 5b4d5bc | 2012-03-14 17:26:17 -0700 | [diff] [blame] | 130 | cpu_done[dev->cpu] = true; |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 131 | |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 132 | /* Wakeup CPU1 only if it is not offlined */ |
| 133 | if (dev->cpu == 0 && cpumask_test_cpu(1, cpu_online_mask)) { |
| 134 | clkdm_wakeup(cpu_clkdm[1]); |
| 135 | clkdm_allow_idle(cpu_clkdm[1]); |
| 136 | } |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 137 | |
| 138 | /* |
| 139 | * Call idle CPU PM exit notifier chain to restore |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 140 | * VFP and per CPU IRQ context. |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 141 | */ |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 142 | cpu_pm_exit(); |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 143 | |
| 144 | /* |
| 145 | * Call idle CPU cluster PM exit notifier chain |
| 146 | * to restore GIC and wakeupgen context. |
| 147 | */ |
| 148 | if (omap4_mpuss_read_prev_context_state()) |
| 149 | cpu_cluster_pm_exit(); |
| 150 | |
Kevin Hilman | 5b4d5bc | 2012-03-14 17:26:17 -0700 | [diff] [blame] | 151 | fail: |
| 152 | cpuidle_coupled_parallel_barrier(dev, &abort_barrier); |
| 153 | cpu_done[dev->cpu] = false; |
Santosh Shilimkar | 98be0dd | 2011-01-16 00:42:31 +0530 | [diff] [blame] | 154 | |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 155 | local_fiq_enable(); |
| 156 | |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 157 | return index; |
| 158 | } |
| 159 | |
Paul Walmsley | 9db316b | 2012-12-15 01:39:19 -0700 | [diff] [blame] | 160 | static DEFINE_PER_CPU(struct cpuidle_device, omap4_idle_dev); |
| 161 | |
| 162 | static struct cpuidle_driver omap4_idle_driver = { |
Robert Lee | d13e926 | 2012-03-20 15:22:47 -0500 | [diff] [blame] | 163 | .name = "omap4_idle", |
| 164 | .owner = THIS_MODULE, |
| 165 | .en_core_tk_irqen = 1, |
Daniel Lezcano | 78e9016 | 2012-04-24 16:05:23 +0200 | [diff] [blame] | 166 | .states = { |
| 167 | { |
| 168 | /* C1 - CPU0 ON + CPU1 ON + MPU ON */ |
| 169 | .exit_latency = 2 + 2, |
| 170 | .target_residency = 5, |
| 171 | .flags = CPUIDLE_FLAG_TIME_VALID, |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 172 | .enter = omap4_enter_idle_simple, |
Daniel Lezcano | 78e9016 | 2012-04-24 16:05:23 +0200 | [diff] [blame] | 173 | .name = "C1", |
Santosh Shilimkar | eb495d3 | 2013-03-25 15:35:06 +0530 | [diff] [blame^] | 174 | .desc = "CPUx ON, MPUSS ON" |
Daniel Lezcano | 78e9016 | 2012-04-24 16:05:23 +0200 | [diff] [blame] | 175 | }, |
| 176 | { |
Paul Walmsley | 9db316b | 2012-12-15 01:39:19 -0700 | [diff] [blame] | 177 | /* C2 - CPU0 OFF + CPU1 OFF + MPU CSWR */ |
Daniel Lezcano | 78e9016 | 2012-04-24 16:05:23 +0200 | [diff] [blame] | 178 | .exit_latency = 328 + 440, |
| 179 | .target_residency = 960, |
Daniel Lezcano | cb7094e | 2013-03-21 12:21:32 +0000 | [diff] [blame] | 180 | .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_COUPLED | |
| 181 | CPUIDLE_FLAG_TIMER_STOP, |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 182 | .enter = omap4_enter_idle_coupled, |
Daniel Lezcano | 78e9016 | 2012-04-24 16:05:23 +0200 | [diff] [blame] | 183 | .name = "C2", |
Santosh Shilimkar | eb495d3 | 2013-03-25 15:35:06 +0530 | [diff] [blame^] | 184 | .desc = "CPUx OFF, MPUSS CSWR", |
Daniel Lezcano | 78e9016 | 2012-04-24 16:05:23 +0200 | [diff] [blame] | 185 | }, |
| 186 | { |
| 187 | /* C3 - CPU0 OFF + CPU1 OFF + MPU OSWR */ |
| 188 | .exit_latency = 460 + 518, |
| 189 | .target_residency = 1100, |
Daniel Lezcano | cb7094e | 2013-03-21 12:21:32 +0000 | [diff] [blame] | 190 | .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_COUPLED | |
| 191 | CPUIDLE_FLAG_TIMER_STOP, |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 192 | .enter = omap4_enter_idle_coupled, |
Daniel Lezcano | 78e9016 | 2012-04-24 16:05:23 +0200 | [diff] [blame] | 193 | .name = "C3", |
Santosh Shilimkar | eb495d3 | 2013-03-25 15:35:06 +0530 | [diff] [blame^] | 194 | .desc = "CPUx OFF, MPUSS OSWR", |
Daniel Lezcano | 78e9016 | 2012-04-24 16:05:23 +0200 | [diff] [blame] | 195 | }, |
| 196 | }, |
Daniel Lezcano | d0d133d | 2012-04-24 16:05:26 +0200 | [diff] [blame] | 197 | .state_count = ARRAY_SIZE(omap4_idle_data), |
Daniel Lezcano | 78e9016 | 2012-04-24 16:05:23 +0200 | [diff] [blame] | 198 | .safe_state_index = 0, |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 199 | }; |
| 200 | |
Paul Walmsley | 9db316b | 2012-12-15 01:39:19 -0700 | [diff] [blame] | 201 | /* Public functions */ |
Santosh Shilimkar | b93d70a | 2012-04-17 15:09:20 +0530 | [diff] [blame] | 202 | |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 203 | /** |
| 204 | * omap4_idle_init - Init routine for OMAP4 idle |
| 205 | * |
| 206 | * Registers the OMAP4 specific cpuidle driver to the cpuidle |
| 207 | * framework with the valid set of states. |
| 208 | */ |
| 209 | int __init omap4_idle_init(void) |
| 210 | { |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 211 | struct cpuidle_device *dev; |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 212 | unsigned int cpu_id = 0; |
| 213 | |
| 214 | mpu_pd = pwrdm_lookup("mpu_pwrdm"); |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 215 | cpu_pd[0] = pwrdm_lookup("cpu0_pwrdm"); |
| 216 | cpu_pd[1] = pwrdm_lookup("cpu1_pwrdm"); |
| 217 | if ((!mpu_pd) || (!cpu_pd[0]) || (!cpu_pd[1])) |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 218 | return -ENODEV; |
| 219 | |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 220 | cpu_clkdm[0] = clkdm_lookup("mpu0_clkdm"); |
| 221 | cpu_clkdm[1] = clkdm_lookup("mpu1_clkdm"); |
| 222 | if (!cpu_clkdm[0] || !cpu_clkdm[1]) |
| 223 | return -ENODEV; |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 224 | |
Santosh Shilimkar | 63b951e | 2013-03-25 15:35:05 +0530 | [diff] [blame] | 225 | if (cpuidle_register_driver(&omap4_idle_driver)) { |
| 226 | pr_err("%s: CPUidle driver register failed\n", __func__); |
| 227 | return -EIO; |
| 228 | } |
Santosh Shilimkar | dbd1ba6 | 2013-03-25 15:35:04 +0530 | [diff] [blame] | 229 | |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 230 | for_each_cpu(cpu_id, cpu_online_mask) { |
| 231 | dev = &per_cpu(omap4_idle_dev, cpu_id); |
| 232 | dev->cpu = cpu_id; |
Arnd Bergmann | c7a9b09 | 2012-08-15 20:51:54 +0000 | [diff] [blame] | 233 | #ifdef CONFIG_ARCH_NEEDS_CPU_IDLE_COUPLED |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 234 | dev->coupled_cpus = *cpu_online_mask; |
Arnd Bergmann | c7a9b09 | 2012-08-15 20:51:54 +0000 | [diff] [blame] | 235 | #endif |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 236 | if (cpuidle_register_device(dev)) { |
| 237 | pr_err("%s: CPUidle register failed\n", __func__); |
Santosh Shilimkar | 63b951e | 2013-03-25 15:35:05 +0530 | [diff] [blame] | 238 | cpuidle_unregister_driver(&omap4_idle_driver); |
Santosh Shilimkar | dd3ad97 | 2011-12-25 21:00:40 +0530 | [diff] [blame] | 239 | return -EIO; |
| 240 | } |
Daniel Lezcano | 78e9016 | 2012-04-24 16:05:23 +0200 | [diff] [blame] | 241 | } |
Santosh Shilimkar | 9827266 | 2011-08-16 17:31:40 +0530 | [diff] [blame] | 242 | |
| 243 | return 0; |
| 244 | } |