blob: 95c3da66ea4bfe629e5182934c15d71ec9771b77 [file] [log] [blame]
Dan Williams6f231dd2011-07-02 22:56:22 -07001/*
2 * This file is provided under a dual BSD/GPLv2 license. When using or
3 * redistributing this file, you may do so under either license.
4 *
5 * GPL LICENSE SUMMARY
6 *
7 * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of version 2 of the GNU General Public License as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
21 * The full GNU General Public License is included in this distribution
22 * in the file called LICENSE.GPL.
23 *
24 * BSD LICENSE
25 *
26 * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved.
27 * All rights reserved.
28 *
29 * Redistribution and use in source and binary forms, with or without
30 * modification, are permitted provided that the following conditions
31 * are met:
32 *
33 * * Redistributions of source code must retain the above copyright
34 * notice, this list of conditions and the following disclaimer.
35 * * Redistributions in binary form must reproduce the above copyright
36 * notice, this list of conditions and the following disclaimer in
37 * the documentation and/or other materials provided with the
38 * distribution.
39 * * Neither the name of Intel Corporation nor the names of its
40 * contributors may be used to endorse or promote products derived
41 * from this software without specific prior written permission.
42 *
43 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
44 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
45 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
46 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
47 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
48 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
49 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
50 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
51 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
52 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
53 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
54 */
Dan Williamsac668c62011-06-07 18:50:55 -070055#include <linux/circ_buf.h>
Dan Williamscc9203b2011-05-08 17:34:44 -070056#include <linux/device.h>
57#include <scsi/sas.h>
58#include "host.h"
Dan Williams6f231dd2011-07-02 22:56:22 -070059#include "isci.h"
Dan Williams6f231dd2011-07-02 22:56:22 -070060#include "port.h"
Dan Williamsd044af12011-03-08 09:52:49 -080061#include "probe_roms.h"
Dan Williamscc9203b2011-05-08 17:34:44 -070062#include "remote_device.h"
63#include "request.h"
Dan Williamscc9203b2011-05-08 17:34:44 -070064#include "scu_completion_codes.h"
65#include "scu_event_codes.h"
Dan Williams63a3a152011-05-08 21:36:46 -070066#include "registers.h"
Dan Williamscc9203b2011-05-08 17:34:44 -070067#include "scu_remote_node_context.h"
68#include "scu_task_context.h"
Dan Williams6f231dd2011-07-02 22:56:22 -070069
Dan Williamscc9203b2011-05-08 17:34:44 -070070#define SCU_CONTEXT_RAM_INIT_STALL_TIME 200
71
Dan Williams7c78da32011-06-01 16:00:01 -070072#define smu_max_ports(dcc_value) \
Dan Williamscc9203b2011-05-08 17:34:44 -070073 (\
74 (((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_LP_MASK) \
75 >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_LP_SHIFT) + 1 \
76 )
77
Dan Williams7c78da32011-06-01 16:00:01 -070078#define smu_max_task_contexts(dcc_value) \
Dan Williamscc9203b2011-05-08 17:34:44 -070079 (\
80 (((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_TC_MASK) \
81 >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_TC_SHIFT) + 1 \
82 )
83
Dan Williams7c78da32011-06-01 16:00:01 -070084#define smu_max_rncs(dcc_value) \
Dan Williamscc9203b2011-05-08 17:34:44 -070085 (\
86 (((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_RNC_MASK) \
87 >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_RNC_SHIFT) + 1 \
88 )
89
Dan Williamscc9203b2011-05-08 17:34:44 -070090#define SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT 100
91
92/**
93 *
94 *
95 * The number of milliseconds to wait while a given phy is consuming power
96 * before allowing another set of phys to consume power. Ultimately, this will
97 * be specified by OEM parameter.
98 */
99#define SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL 500
100
101/**
102 * NORMALIZE_PUT_POINTER() -
103 *
104 * This macro will normalize the completion queue put pointer so its value can
105 * be used as an array inde
106 */
107#define NORMALIZE_PUT_POINTER(x) \
108 ((x) & SMU_COMPLETION_QUEUE_PUT_POINTER_MASK)
109
110
111/**
112 * NORMALIZE_EVENT_POINTER() -
113 *
114 * This macro will normalize the completion queue event entry so its value can
115 * be used as an index.
116 */
117#define NORMALIZE_EVENT_POINTER(x) \
118 (\
119 ((x) & SMU_COMPLETION_QUEUE_GET_EVENT_POINTER_MASK) \
120 >> SMU_COMPLETION_QUEUE_GET_EVENT_POINTER_SHIFT \
121 )
122
123/**
Dan Williamscc9203b2011-05-08 17:34:44 -0700124 * NORMALIZE_GET_POINTER() -
125 *
126 * This macro will normalize the completion queue get pointer so its value can
127 * be used as an index into an array
128 */
129#define NORMALIZE_GET_POINTER(x) \
130 ((x) & SMU_COMPLETION_QUEUE_GET_POINTER_MASK)
131
132/**
133 * NORMALIZE_GET_POINTER_CYCLE_BIT() -
134 *
135 * This macro will normalize the completion queue cycle pointer so it matches
136 * the completion queue cycle bit
137 */
138#define NORMALIZE_GET_POINTER_CYCLE_BIT(x) \
139 ((SMU_CQGR_CYCLE_BIT & (x)) << (31 - SMU_COMPLETION_QUEUE_GET_CYCLE_BIT_SHIFT))
140
141/**
142 * COMPLETION_QUEUE_CYCLE_BIT() -
143 *
144 * This macro will return the cycle bit of the completion queue entry
145 */
146#define COMPLETION_QUEUE_CYCLE_BIT(x) ((x) & 0x80000000)
147
Edmund Nadolski12ef6542011-06-02 00:10:50 +0000148/* Init the state machine and call the state entry function (if any) */
149void sci_init_sm(struct sci_base_state_machine *sm,
150 const struct sci_base_state *state_table, u32 initial_state)
151{
152 sci_state_transition_t handler;
153
154 sm->initial_state_id = initial_state;
155 sm->previous_state_id = initial_state;
156 sm->current_state_id = initial_state;
157 sm->state_table = state_table;
158
159 handler = sm->state_table[initial_state].enter_state;
160 if (handler)
161 handler(sm);
162}
163
164/* Call the state exit fn, update the current state, call the state entry fn */
165void sci_change_state(struct sci_base_state_machine *sm, u32 next_state)
166{
167 sci_state_transition_t handler;
168
169 handler = sm->state_table[sm->current_state_id].exit_state;
170 if (handler)
171 handler(sm);
172
173 sm->previous_state_id = sm->current_state_id;
174 sm->current_state_id = next_state;
175
176 handler = sm->state_table[sm->current_state_id].enter_state;
177 if (handler)
178 handler(sm);
179}
180
Dan Williams89a73012011-06-30 19:14:33 -0700181static bool sci_controller_completion_queue_has_entries(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700182{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700183 u32 get_value = ihost->completion_queue_get;
Dan Williamscc9203b2011-05-08 17:34:44 -0700184 u32 get_index = get_value & SMU_COMPLETION_QUEUE_GET_POINTER_MASK;
185
186 if (NORMALIZE_GET_POINTER_CYCLE_BIT(get_value) ==
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700187 COMPLETION_QUEUE_CYCLE_BIT(ihost->completion_queue[get_index]))
Dan Williamscc9203b2011-05-08 17:34:44 -0700188 return true;
189
190 return false;
191}
192
Dan Williams89a73012011-06-30 19:14:33 -0700193static bool sci_controller_isr(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700194{
Dan Williams89a73012011-06-30 19:14:33 -0700195 if (sci_controller_completion_queue_has_entries(ihost)) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700196 return true;
197 } else {
198 /*
199 * we have a spurious interrupt it could be that we have already
200 * emptied the completion queue from a previous interrupt */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700201 writel(SMU_ISR_COMPLETION, &ihost->smu_registers->interrupt_status);
Dan Williamscc9203b2011-05-08 17:34:44 -0700202
203 /*
204 * There is a race in the hardware that could cause us not to be notified
205 * of an interrupt completion if we do not take this step. We will mask
206 * then unmask the interrupts so if there is another interrupt pending
207 * the clearing of the interrupt source we get the next interrupt message. */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700208 writel(0xFF000000, &ihost->smu_registers->interrupt_mask);
209 writel(0, &ihost->smu_registers->interrupt_mask);
Dan Williamscc9203b2011-05-08 17:34:44 -0700210 }
211
212 return false;
213}
214
Dan Williamsc7ef4032011-02-18 09:25:05 -0800215irqreturn_t isci_msix_isr(int vec, void *data)
Dan Williams6f231dd2011-07-02 22:56:22 -0700216{
Dan Williamsc7ef4032011-02-18 09:25:05 -0800217 struct isci_host *ihost = data;
Dan Williams6f231dd2011-07-02 22:56:22 -0700218
Dan Williams89a73012011-06-30 19:14:33 -0700219 if (sci_controller_isr(ihost))
Dan Williams0cf89d12011-02-18 09:25:07 -0800220 tasklet_schedule(&ihost->completion_tasklet);
Dan Williams6f231dd2011-07-02 22:56:22 -0700221
Dan Williamsc7ef4032011-02-18 09:25:05 -0800222 return IRQ_HANDLED;
Dan Williams6f231dd2011-07-02 22:56:22 -0700223}
224
Dan Williams89a73012011-06-30 19:14:33 -0700225static bool sci_controller_error_isr(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700226{
227 u32 interrupt_status;
228
229 interrupt_status =
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700230 readl(&ihost->smu_registers->interrupt_status);
Dan Williamscc9203b2011-05-08 17:34:44 -0700231 interrupt_status &= (SMU_ISR_QUEUE_ERROR | SMU_ISR_QUEUE_SUSPEND);
232
233 if (interrupt_status != 0) {
234 /*
235 * There is an error interrupt pending so let it through and handle
236 * in the callback */
237 return true;
238 }
239
240 /*
241 * There is a race in the hardware that could cause us not to be notified
242 * of an interrupt completion if we do not take this step. We will mask
243 * then unmask the error interrupts so if there was another interrupt
244 * pending we will be notified.
245 * Could we write the value of (SMU_ISR_QUEUE_ERROR | SMU_ISR_QUEUE_SUSPEND)? */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700246 writel(0xff, &ihost->smu_registers->interrupt_mask);
247 writel(0, &ihost->smu_registers->interrupt_mask);
Dan Williamscc9203b2011-05-08 17:34:44 -0700248
249 return false;
250}
251
Dan Williams89a73012011-06-30 19:14:33 -0700252static void sci_controller_task_completion(struct isci_host *ihost, u32 ent)
Dan Williamscc9203b2011-05-08 17:34:44 -0700253{
Dan Williams89a73012011-06-30 19:14:33 -0700254 u32 index = SCU_GET_COMPLETION_INDEX(ent);
Dan Williamsdb056252011-06-17 14:18:39 -0700255 struct isci_request *ireq = ihost->reqs[index];
Dan Williamscc9203b2011-05-08 17:34:44 -0700256
257 /* Make sure that we really want to process this IO request */
Dan Williamsdb056252011-06-17 14:18:39 -0700258 if (test_bit(IREQ_ACTIVE, &ireq->flags) &&
Dan Williams5076a1a2011-06-27 14:57:03 -0700259 ireq->io_tag != SCI_CONTROLLER_INVALID_IO_TAG &&
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700260 ISCI_TAG_SEQ(ireq->io_tag) == ihost->io_request_sequence[index])
Dan Williams89a73012011-06-30 19:14:33 -0700261 /* Yep this is a valid io request pass it along to the
262 * io request handler
263 */
264 sci_io_request_tc_completion(ireq, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700265}
266
Dan Williams89a73012011-06-30 19:14:33 -0700267static void sci_controller_sdma_completion(struct isci_host *ihost, u32 ent)
Dan Williamscc9203b2011-05-08 17:34:44 -0700268{
269 u32 index;
Dan Williams5076a1a2011-06-27 14:57:03 -0700270 struct isci_request *ireq;
Dan Williams78a6f062011-06-30 16:31:37 -0700271 struct isci_remote_device *idev;
Dan Williamscc9203b2011-05-08 17:34:44 -0700272
Dan Williams89a73012011-06-30 19:14:33 -0700273 index = SCU_GET_COMPLETION_INDEX(ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700274
Dan Williams89a73012011-06-30 19:14:33 -0700275 switch (scu_get_command_request_type(ent)) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700276 case SCU_CONTEXT_COMMAND_REQUEST_TYPE_POST_TC:
277 case SCU_CONTEXT_COMMAND_REQUEST_TYPE_DUMP_TC:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700278 ireq = ihost->reqs[index];
279 dev_warn(&ihost->pdev->dev, "%s: %x for io request %p\n",
Dan Williams89a73012011-06-30 19:14:33 -0700280 __func__, ent, ireq);
Dan Williamscc9203b2011-05-08 17:34:44 -0700281 /* @todo For a post TC operation we need to fail the IO
282 * request
283 */
284 break;
Dan Williamscc9203b2011-05-08 17:34:44 -0700285 case SCU_CONTEXT_COMMAND_REQUEST_TYPE_DUMP_RNC:
286 case SCU_CONTEXT_COMMAND_REQUEST_TYPE_OTHER_RNC:
287 case SCU_CONTEXT_COMMAND_REQUEST_TYPE_POST_RNC:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700288 idev = ihost->device_table[index];
289 dev_warn(&ihost->pdev->dev, "%s: %x for device %p\n",
Dan Williams89a73012011-06-30 19:14:33 -0700290 __func__, ent, idev);
Dan Williamscc9203b2011-05-08 17:34:44 -0700291 /* @todo For a port RNC operation we need to fail the
292 * device
293 */
294 break;
Dan Williamscc9203b2011-05-08 17:34:44 -0700295 default:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700296 dev_warn(&ihost->pdev->dev, "%s: unknown completion type %x\n",
Dan Williams89a73012011-06-30 19:14:33 -0700297 __func__, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700298 break;
Dan Williamscc9203b2011-05-08 17:34:44 -0700299 }
300}
301
Dan Williams89a73012011-06-30 19:14:33 -0700302static void sci_controller_unsolicited_frame(struct isci_host *ihost, u32 ent)
Dan Williamscc9203b2011-05-08 17:34:44 -0700303{
304 u32 index;
305 u32 frame_index;
306
Dan Williamscc9203b2011-05-08 17:34:44 -0700307 struct scu_unsolicited_frame_header *frame_header;
Dan Williams85280952011-06-28 15:05:53 -0700308 struct isci_phy *iphy;
Dan Williams78a6f062011-06-30 16:31:37 -0700309 struct isci_remote_device *idev;
Dan Williamscc9203b2011-05-08 17:34:44 -0700310
311 enum sci_status result = SCI_FAILURE;
312
Dan Williams89a73012011-06-30 19:14:33 -0700313 frame_index = SCU_GET_FRAME_INDEX(ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700314
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700315 frame_header = ihost->uf_control.buffers.array[frame_index].header;
316 ihost->uf_control.buffers.array[frame_index].state = UNSOLICITED_FRAME_IN_USE;
Dan Williamscc9203b2011-05-08 17:34:44 -0700317
Dan Williams89a73012011-06-30 19:14:33 -0700318 if (SCU_GET_FRAME_ERROR(ent)) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700319 /*
320 * / @todo If the IAF frame or SIGNATURE FIS frame has an error will
321 * / this cause a problem? We expect the phy initialization will
322 * / fail if there is an error in the frame. */
Dan Williams89a73012011-06-30 19:14:33 -0700323 sci_controller_release_frame(ihost, frame_index);
Dan Williamscc9203b2011-05-08 17:34:44 -0700324 return;
325 }
326
327 if (frame_header->is_address_frame) {
Dan Williams89a73012011-06-30 19:14:33 -0700328 index = SCU_GET_PROTOCOL_ENGINE_INDEX(ent);
Dan Williams85280952011-06-28 15:05:53 -0700329 iphy = &ihost->phys[index];
Dan Williams89a73012011-06-30 19:14:33 -0700330 result = sci_phy_frame_handler(iphy, frame_index);
Dan Williamscc9203b2011-05-08 17:34:44 -0700331 } else {
332
Dan Williams89a73012011-06-30 19:14:33 -0700333 index = SCU_GET_COMPLETION_INDEX(ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700334
335 if (index == SCIC_SDS_REMOTE_NODE_CONTEXT_INVALID_INDEX) {
336 /*
337 * This is a signature fis or a frame from a direct attached SATA
338 * device that has not yet been created. In either case forwared
339 * the frame to the PE and let it take care of the frame data. */
Dan Williams89a73012011-06-30 19:14:33 -0700340 index = SCU_GET_PROTOCOL_ENGINE_INDEX(ent);
Dan Williams85280952011-06-28 15:05:53 -0700341 iphy = &ihost->phys[index];
Dan Williams89a73012011-06-30 19:14:33 -0700342 result = sci_phy_frame_handler(iphy, frame_index);
Dan Williamscc9203b2011-05-08 17:34:44 -0700343 } else {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700344 if (index < ihost->remote_node_entries)
345 idev = ihost->device_table[index];
Dan Williamscc9203b2011-05-08 17:34:44 -0700346 else
Dan Williams78a6f062011-06-30 16:31:37 -0700347 idev = NULL;
Dan Williamscc9203b2011-05-08 17:34:44 -0700348
Dan Williams78a6f062011-06-30 16:31:37 -0700349 if (idev != NULL)
Dan Williams89a73012011-06-30 19:14:33 -0700350 result = sci_remote_device_frame_handler(idev, frame_index);
Dan Williamscc9203b2011-05-08 17:34:44 -0700351 else
Dan Williams89a73012011-06-30 19:14:33 -0700352 sci_controller_release_frame(ihost, frame_index);
Dan Williamscc9203b2011-05-08 17:34:44 -0700353 }
354 }
355
356 if (result != SCI_SUCCESS) {
357 /*
358 * / @todo Is there any reason to report some additional error message
359 * / when we get this failure notifiction? */
360 }
361}
362
Dan Williams89a73012011-06-30 19:14:33 -0700363static void sci_controller_event_completion(struct isci_host *ihost, u32 ent)
Dan Williamscc9203b2011-05-08 17:34:44 -0700364{
Dan Williams78a6f062011-06-30 16:31:37 -0700365 struct isci_remote_device *idev;
Dan Williams5076a1a2011-06-27 14:57:03 -0700366 struct isci_request *ireq;
Dan Williams85280952011-06-28 15:05:53 -0700367 struct isci_phy *iphy;
Dan Williamscc9203b2011-05-08 17:34:44 -0700368 u32 index;
369
Dan Williams89a73012011-06-30 19:14:33 -0700370 index = SCU_GET_COMPLETION_INDEX(ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700371
Dan Williams89a73012011-06-30 19:14:33 -0700372 switch (scu_get_event_type(ent)) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700373 case SCU_EVENT_TYPE_SMU_COMMAND_ERROR:
374 /* / @todo The driver did something wrong and we need to fix the condtion. */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700375 dev_err(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700376 "%s: SCIC Controller 0x%p received SMU command error "
377 "0x%x\n",
378 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700379 ihost,
Dan Williams89a73012011-06-30 19:14:33 -0700380 ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700381 break;
382
383 case SCU_EVENT_TYPE_SMU_PCQ_ERROR:
384 case SCU_EVENT_TYPE_SMU_ERROR:
385 case SCU_EVENT_TYPE_FATAL_MEMORY_ERROR:
386 /*
387 * / @todo This is a hardware failure and its likely that we want to
388 * / reset the controller. */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700389 dev_err(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700390 "%s: SCIC Controller 0x%p received fatal controller "
391 "event 0x%x\n",
392 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700393 ihost,
Dan Williams89a73012011-06-30 19:14:33 -0700394 ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700395 break;
396
397 case SCU_EVENT_TYPE_TRANSPORT_ERROR:
Dan Williams5076a1a2011-06-27 14:57:03 -0700398 ireq = ihost->reqs[index];
Dan Williams89a73012011-06-30 19:14:33 -0700399 sci_io_request_event_handler(ireq, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700400 break;
401
402 case SCU_EVENT_TYPE_PTX_SCHEDULE_EVENT:
Dan Williams89a73012011-06-30 19:14:33 -0700403 switch (scu_get_event_specifier(ent)) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700404 case SCU_EVENT_SPECIFIC_SMP_RESPONSE_NO_PE:
405 case SCU_EVENT_SPECIFIC_TASK_TIMEOUT:
Dan Williams5076a1a2011-06-27 14:57:03 -0700406 ireq = ihost->reqs[index];
407 if (ireq != NULL)
Dan Williams89a73012011-06-30 19:14:33 -0700408 sci_io_request_event_handler(ireq, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700409 else
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700410 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700411 "%s: SCIC Controller 0x%p received "
412 "event 0x%x for io request object "
413 "that doesnt exist.\n",
414 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700415 ihost,
Dan Williams89a73012011-06-30 19:14:33 -0700416 ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700417
418 break;
419
420 case SCU_EVENT_SPECIFIC_IT_NEXUS_TIMEOUT:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700421 idev = ihost->device_table[index];
Dan Williams78a6f062011-06-30 16:31:37 -0700422 if (idev != NULL)
Dan Williams89a73012011-06-30 19:14:33 -0700423 sci_remote_device_event_handler(idev, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700424 else
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700425 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700426 "%s: SCIC Controller 0x%p received "
427 "event 0x%x for remote device object "
428 "that doesnt exist.\n",
429 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700430 ihost,
Dan Williams89a73012011-06-30 19:14:33 -0700431 ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700432
433 break;
434 }
435 break;
436
437 case SCU_EVENT_TYPE_BROADCAST_CHANGE:
438 /*
439 * direct the broadcast change event to the phy first and then let
440 * the phy redirect the broadcast change to the port object */
441 case SCU_EVENT_TYPE_ERR_CNT_EVENT:
442 /*
443 * direct error counter event to the phy object since that is where
444 * we get the event notification. This is a type 4 event. */
445 case SCU_EVENT_TYPE_OSSP_EVENT:
Dan Williams89a73012011-06-30 19:14:33 -0700446 index = SCU_GET_PROTOCOL_ENGINE_INDEX(ent);
Dan Williams85280952011-06-28 15:05:53 -0700447 iphy = &ihost->phys[index];
Dan Williams89a73012011-06-30 19:14:33 -0700448 sci_phy_event_handler(iphy, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700449 break;
450
451 case SCU_EVENT_TYPE_RNC_SUSPEND_TX:
452 case SCU_EVENT_TYPE_RNC_SUSPEND_TX_RX:
453 case SCU_EVENT_TYPE_RNC_OPS_MISC:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700454 if (index < ihost->remote_node_entries) {
455 idev = ihost->device_table[index];
Dan Williamscc9203b2011-05-08 17:34:44 -0700456
Dan Williams78a6f062011-06-30 16:31:37 -0700457 if (idev != NULL)
Dan Williams89a73012011-06-30 19:14:33 -0700458 sci_remote_device_event_handler(idev, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700459 } else
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700460 dev_err(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700461 "%s: SCIC Controller 0x%p received event 0x%x "
462 "for remote device object 0x%0x that doesnt "
463 "exist.\n",
464 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700465 ihost,
Dan Williams89a73012011-06-30 19:14:33 -0700466 ent,
Dan Williamscc9203b2011-05-08 17:34:44 -0700467 index);
468
469 break;
470
471 default:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700472 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700473 "%s: SCIC Controller received unknown event code %x\n",
474 __func__,
Dan Williams89a73012011-06-30 19:14:33 -0700475 ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700476 break;
477 }
478}
479
Dan Williams89a73012011-06-30 19:14:33 -0700480static void sci_controller_process_completions(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700481{
482 u32 completion_count = 0;
Dan Williams89a73012011-06-30 19:14:33 -0700483 u32 ent;
Dan Williamscc9203b2011-05-08 17:34:44 -0700484 u32 get_index;
485 u32 get_cycle;
Dan Williams994a9302011-06-09 16:04:28 -0700486 u32 event_get;
Dan Williamscc9203b2011-05-08 17:34:44 -0700487 u32 event_cycle;
488
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700489 dev_dbg(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700490 "%s: completion queue begining get:0x%08x\n",
491 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700492 ihost->completion_queue_get);
Dan Williamscc9203b2011-05-08 17:34:44 -0700493
494 /* Get the component parts of the completion queue */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700495 get_index = NORMALIZE_GET_POINTER(ihost->completion_queue_get);
496 get_cycle = SMU_CQGR_CYCLE_BIT & ihost->completion_queue_get;
Dan Williamscc9203b2011-05-08 17:34:44 -0700497
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700498 event_get = NORMALIZE_EVENT_POINTER(ihost->completion_queue_get);
499 event_cycle = SMU_CQGR_EVENT_CYCLE_BIT & ihost->completion_queue_get;
Dan Williamscc9203b2011-05-08 17:34:44 -0700500
501 while (
502 NORMALIZE_GET_POINTER_CYCLE_BIT(get_cycle)
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700503 == COMPLETION_QUEUE_CYCLE_BIT(ihost->completion_queue[get_index])
Dan Williamscc9203b2011-05-08 17:34:44 -0700504 ) {
505 completion_count++;
506
Dan Williams89a73012011-06-30 19:14:33 -0700507 ent = ihost->completion_queue[get_index];
Dan Williams994a9302011-06-09 16:04:28 -0700508
509 /* increment the get pointer and check for rollover to toggle the cycle bit */
510 get_cycle ^= ((get_index+1) & SCU_MAX_COMPLETION_QUEUE_ENTRIES) <<
511 (SMU_COMPLETION_QUEUE_GET_CYCLE_BIT_SHIFT - SCU_MAX_COMPLETION_QUEUE_SHIFT);
512 get_index = (get_index+1) & (SCU_MAX_COMPLETION_QUEUE_ENTRIES-1);
Dan Williamscc9203b2011-05-08 17:34:44 -0700513
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700514 dev_dbg(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700515 "%s: completion queue entry:0x%08x\n",
516 __func__,
Dan Williams89a73012011-06-30 19:14:33 -0700517 ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700518
Dan Williams89a73012011-06-30 19:14:33 -0700519 switch (SCU_GET_COMPLETION_TYPE(ent)) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700520 case SCU_COMPLETION_TYPE_TASK:
Dan Williams89a73012011-06-30 19:14:33 -0700521 sci_controller_task_completion(ihost, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700522 break;
523
524 case SCU_COMPLETION_TYPE_SDMA:
Dan Williams89a73012011-06-30 19:14:33 -0700525 sci_controller_sdma_completion(ihost, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700526 break;
527
528 case SCU_COMPLETION_TYPE_UFI:
Dan Williams89a73012011-06-30 19:14:33 -0700529 sci_controller_unsolicited_frame(ihost, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700530 break;
531
532 case SCU_COMPLETION_TYPE_EVENT:
Dan Williams77cd72a2011-07-29 17:17:16 -0700533 sci_controller_event_completion(ihost, ent);
534 break;
535
Dan Williams994a9302011-06-09 16:04:28 -0700536 case SCU_COMPLETION_TYPE_NOTIFY: {
537 event_cycle ^= ((event_get+1) & SCU_MAX_EVENTS) <<
538 (SMU_COMPLETION_QUEUE_GET_EVENT_CYCLE_BIT_SHIFT - SCU_MAX_EVENTS_SHIFT);
539 event_get = (event_get+1) & (SCU_MAX_EVENTS-1);
540
Dan Williams89a73012011-06-30 19:14:33 -0700541 sci_controller_event_completion(ihost, ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700542 break;
Dan Williams994a9302011-06-09 16:04:28 -0700543 }
Dan Williamscc9203b2011-05-08 17:34:44 -0700544 default:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700545 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700546 "%s: SCIC Controller received unknown "
547 "completion type %x\n",
548 __func__,
Dan Williams89a73012011-06-30 19:14:33 -0700549 ent);
Dan Williamscc9203b2011-05-08 17:34:44 -0700550 break;
551 }
552 }
553
554 /* Update the get register if we completed one or more entries */
555 if (completion_count > 0) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700556 ihost->completion_queue_get =
Dan Williamscc9203b2011-05-08 17:34:44 -0700557 SMU_CQGR_GEN_BIT(ENABLE) |
558 SMU_CQGR_GEN_BIT(EVENT_ENABLE) |
559 event_cycle |
Dan Williams994a9302011-06-09 16:04:28 -0700560 SMU_CQGR_GEN_VAL(EVENT_POINTER, event_get) |
Dan Williamscc9203b2011-05-08 17:34:44 -0700561 get_cycle |
562 SMU_CQGR_GEN_VAL(POINTER, get_index);
563
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700564 writel(ihost->completion_queue_get,
565 &ihost->smu_registers->completion_queue_get);
Dan Williamscc9203b2011-05-08 17:34:44 -0700566
567 }
568
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700569 dev_dbg(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700570 "%s: completion queue ending get:0x%08x\n",
571 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700572 ihost->completion_queue_get);
Dan Williamscc9203b2011-05-08 17:34:44 -0700573
574}
575
Dan Williams89a73012011-06-30 19:14:33 -0700576static void sci_controller_error_handler(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700577{
578 u32 interrupt_status;
579
580 interrupt_status =
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700581 readl(&ihost->smu_registers->interrupt_status);
Dan Williamscc9203b2011-05-08 17:34:44 -0700582
583 if ((interrupt_status & SMU_ISR_QUEUE_SUSPEND) &&
Dan Williams89a73012011-06-30 19:14:33 -0700584 sci_controller_completion_queue_has_entries(ihost)) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700585
Dan Williams89a73012011-06-30 19:14:33 -0700586 sci_controller_process_completions(ihost);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700587 writel(SMU_ISR_QUEUE_SUSPEND, &ihost->smu_registers->interrupt_status);
Dan Williamscc9203b2011-05-08 17:34:44 -0700588 } else {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700589 dev_err(&ihost->pdev->dev, "%s: status: %#x\n", __func__,
Dan Williamscc9203b2011-05-08 17:34:44 -0700590 interrupt_status);
591
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700592 sci_change_state(&ihost->sm, SCIC_FAILED);
Dan Williamscc9203b2011-05-08 17:34:44 -0700593
594 return;
595 }
596
597 /* If we dont process any completions I am not sure that we want to do this.
598 * We are in the middle of a hardware fault and should probably be reset.
599 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700600 writel(0, &ihost->smu_registers->interrupt_mask);
Dan Williamscc9203b2011-05-08 17:34:44 -0700601}
602
Dan Williamsc7ef4032011-02-18 09:25:05 -0800603irqreturn_t isci_intx_isr(int vec, void *data)
Dan Williams6f231dd2011-07-02 22:56:22 -0700604{
Dan Williams6f231dd2011-07-02 22:56:22 -0700605 irqreturn_t ret = IRQ_NONE;
Dan Williams31e824e2011-04-19 12:32:51 -0700606 struct isci_host *ihost = data;
Dan Williams6f231dd2011-07-02 22:56:22 -0700607
Dan Williams89a73012011-06-30 19:14:33 -0700608 if (sci_controller_isr(ihost)) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700609 writel(SMU_ISR_COMPLETION, &ihost->smu_registers->interrupt_status);
Dan Williams31e824e2011-04-19 12:32:51 -0700610 tasklet_schedule(&ihost->completion_tasklet);
611 ret = IRQ_HANDLED;
Dan Williams89a73012011-06-30 19:14:33 -0700612 } else if (sci_controller_error_isr(ihost)) {
Dan Williams31e824e2011-04-19 12:32:51 -0700613 spin_lock(&ihost->scic_lock);
Dan Williams89a73012011-06-30 19:14:33 -0700614 sci_controller_error_handler(ihost);
Dan Williams31e824e2011-04-19 12:32:51 -0700615 spin_unlock(&ihost->scic_lock);
616 ret = IRQ_HANDLED;
Dan Williams6f231dd2011-07-02 22:56:22 -0700617 }
Dan Williams92f4f0f2011-02-18 09:25:11 -0800618
Dan Williams6f231dd2011-07-02 22:56:22 -0700619 return ret;
620}
621
Dan Williams92f4f0f2011-02-18 09:25:11 -0800622irqreturn_t isci_error_isr(int vec, void *data)
623{
624 struct isci_host *ihost = data;
Dan Williams92f4f0f2011-02-18 09:25:11 -0800625
Dan Williams89a73012011-06-30 19:14:33 -0700626 if (sci_controller_error_isr(ihost))
627 sci_controller_error_handler(ihost);
Dan Williams92f4f0f2011-02-18 09:25:11 -0800628
629 return IRQ_HANDLED;
630}
Dan Williams6f231dd2011-07-02 22:56:22 -0700631
632/**
633 * isci_host_start_complete() - This function is called by the core library,
634 * through the ISCI Module, to indicate controller start status.
635 * @isci_host: This parameter specifies the ISCI host object
636 * @completion_status: This parameter specifies the completion status from the
637 * core library.
638 *
639 */
Dan Williamscc9203b2011-05-08 17:34:44 -0700640static void isci_host_start_complete(struct isci_host *ihost, enum sci_status completion_status)
Dan Williams6f231dd2011-07-02 22:56:22 -0700641{
Dan Williams0cf89d12011-02-18 09:25:07 -0800642 if (completion_status != SCI_SUCCESS)
643 dev_info(&ihost->pdev->dev,
644 "controller start timed out, continuing...\n");
Dan Williams0cf89d12011-02-18 09:25:07 -0800645 clear_bit(IHOST_START_PENDING, &ihost->flags);
646 wake_up(&ihost->eventq);
Dan Williams6f231dd2011-07-02 22:56:22 -0700647}
648
Dan Williamsc7ef4032011-02-18 09:25:05 -0800649int isci_host_scan_finished(struct Scsi_Host *shost, unsigned long time)
Dan Williams6f231dd2011-07-02 22:56:22 -0700650{
Dan Williamsb1124cd2011-12-19 16:42:34 -0800651 struct sas_ha_struct *ha = SHOST_TO_SAS_HA(shost);
652 struct isci_host *ihost = ha->lldd_ha;
Dan Williams6f231dd2011-07-02 22:56:22 -0700653
Edmund Nadolski77950f52011-02-18 09:25:09 -0800654 if (test_bit(IHOST_START_PENDING, &ihost->flags))
Dan Williams6f231dd2011-07-02 22:56:22 -0700655 return 0;
Dan Williams6f231dd2011-07-02 22:56:22 -0700656
Dan Williamsb1124cd2011-12-19 16:42:34 -0800657 sas_drain_work(ha);
Dan Williams6f231dd2011-07-02 22:56:22 -0700658
Dan Williams6f231dd2011-07-02 22:56:22 -0700659 return 1;
Dan Williams6f231dd2011-07-02 22:56:22 -0700660}
661
Dan Williamscc9203b2011-05-08 17:34:44 -0700662/**
Dan Williams89a73012011-06-30 19:14:33 -0700663 * sci_controller_get_suggested_start_timeout() - This method returns the
664 * suggested sci_controller_start() timeout amount. The user is free to
Dan Williamscc9203b2011-05-08 17:34:44 -0700665 * use any timeout value, but this method provides the suggested minimum
666 * start timeout value. The returned value is based upon empirical
667 * information determined as a result of interoperability testing.
668 * @controller: the handle to the controller object for which to return the
669 * suggested start timeout.
670 *
671 * This method returns the number of milliseconds for the suggested start
672 * operation timeout.
673 */
Dan Williams89a73012011-06-30 19:14:33 -0700674static u32 sci_controller_get_suggested_start_timeout(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700675{
676 /* Validate the user supplied parameters. */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700677 if (!ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700678 return 0;
679
680 /*
681 * The suggested minimum timeout value for a controller start operation:
682 *
683 * Signature FIS Timeout
684 * + Phy Start Timeout
685 * + Number of Phy Spin Up Intervals
686 * ---------------------------------
687 * Number of milliseconds for the controller start operation.
688 *
689 * NOTE: The number of phy spin up intervals will be equivalent
690 * to the number of phys divided by the number phys allowed
691 * per interval - 1 (once OEM parameters are supported).
692 * Currently we assume only 1 phy per interval. */
693
694 return SCIC_SDS_SIGNATURE_FIS_TIMEOUT
695 + SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT
696 + ((SCI_MAX_PHYS - 1) * SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL);
697}
698
Dan Williams89a73012011-06-30 19:14:33 -0700699static void sci_controller_enable_interrupts(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700700{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700701 BUG_ON(ihost->smu_registers == NULL);
702 writel(0, &ihost->smu_registers->interrupt_mask);
Dan Williamscc9203b2011-05-08 17:34:44 -0700703}
704
Dan Williams89a73012011-06-30 19:14:33 -0700705void sci_controller_disable_interrupts(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700706{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700707 BUG_ON(ihost->smu_registers == NULL);
708 writel(0xffffffff, &ihost->smu_registers->interrupt_mask);
Dan Williamscc9203b2011-05-08 17:34:44 -0700709}
710
Dan Williams89a73012011-06-30 19:14:33 -0700711static void sci_controller_enable_port_task_scheduler(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700712{
713 u32 port_task_scheduler_value;
714
715 port_task_scheduler_value =
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700716 readl(&ihost->scu_registers->peg0.ptsg.control);
Dan Williamscc9203b2011-05-08 17:34:44 -0700717 port_task_scheduler_value |=
718 (SCU_PTSGCR_GEN_BIT(ETM_ENABLE) |
719 SCU_PTSGCR_GEN_BIT(PTSG_ENABLE));
720 writel(port_task_scheduler_value,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700721 &ihost->scu_registers->peg0.ptsg.control);
Dan Williamscc9203b2011-05-08 17:34:44 -0700722}
723
Dan Williams89a73012011-06-30 19:14:33 -0700724static void sci_controller_assign_task_entries(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700725{
726 u32 task_assignment;
727
728 /*
729 * Assign all the TCs to function 0
730 * TODO: Do we actually need to read this register to write it back?
731 */
732
733 task_assignment =
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700734 readl(&ihost->smu_registers->task_context_assignment[0]);
Dan Williamscc9203b2011-05-08 17:34:44 -0700735
736 task_assignment |= (SMU_TCA_GEN_VAL(STARTING, 0)) |
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700737 (SMU_TCA_GEN_VAL(ENDING, ihost->task_context_entries - 1)) |
Dan Williamscc9203b2011-05-08 17:34:44 -0700738 (SMU_TCA_GEN_BIT(RANGE_CHECK_ENABLE));
739
740 writel(task_assignment,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700741 &ihost->smu_registers->task_context_assignment[0]);
Dan Williamscc9203b2011-05-08 17:34:44 -0700742
743}
744
Dan Williams89a73012011-06-30 19:14:33 -0700745static void sci_controller_initialize_completion_queue(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700746{
747 u32 index;
748 u32 completion_queue_control_value;
749 u32 completion_queue_get_value;
750 u32 completion_queue_put_value;
751
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700752 ihost->completion_queue_get = 0;
Dan Williamscc9203b2011-05-08 17:34:44 -0700753
Dan Williams7c78da32011-06-01 16:00:01 -0700754 completion_queue_control_value =
755 (SMU_CQC_QUEUE_LIMIT_SET(SCU_MAX_COMPLETION_QUEUE_ENTRIES - 1) |
756 SMU_CQC_EVENT_LIMIT_SET(SCU_MAX_EVENTS - 1));
Dan Williamscc9203b2011-05-08 17:34:44 -0700757
758 writel(completion_queue_control_value,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700759 &ihost->smu_registers->completion_queue_control);
Dan Williamscc9203b2011-05-08 17:34:44 -0700760
761
762 /* Set the completion queue get pointer and enable the queue */
763 completion_queue_get_value = (
764 (SMU_CQGR_GEN_VAL(POINTER, 0))
765 | (SMU_CQGR_GEN_VAL(EVENT_POINTER, 0))
766 | (SMU_CQGR_GEN_BIT(ENABLE))
767 | (SMU_CQGR_GEN_BIT(EVENT_ENABLE))
768 );
769
770 writel(completion_queue_get_value,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700771 &ihost->smu_registers->completion_queue_get);
Dan Williamscc9203b2011-05-08 17:34:44 -0700772
773 /* Set the completion queue put pointer */
774 completion_queue_put_value = (
775 (SMU_CQPR_GEN_VAL(POINTER, 0))
776 | (SMU_CQPR_GEN_VAL(EVENT_POINTER, 0))
777 );
778
779 writel(completion_queue_put_value,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700780 &ihost->smu_registers->completion_queue_put);
Dan Williamscc9203b2011-05-08 17:34:44 -0700781
782 /* Initialize the cycle bit of the completion queue entries */
Dan Williams7c78da32011-06-01 16:00:01 -0700783 for (index = 0; index < SCU_MAX_COMPLETION_QUEUE_ENTRIES; index++) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700784 /*
785 * If get.cycle_bit != completion_queue.cycle_bit
786 * its not a valid completion queue entry
787 * so at system start all entries are invalid */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700788 ihost->completion_queue[index] = 0x80000000;
Dan Williamscc9203b2011-05-08 17:34:44 -0700789 }
790}
791
Dan Williams89a73012011-06-30 19:14:33 -0700792static void sci_controller_initialize_unsolicited_frame_queue(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700793{
794 u32 frame_queue_control_value;
795 u32 frame_queue_get_value;
796 u32 frame_queue_put_value;
797
798 /* Write the queue size */
799 frame_queue_control_value =
Dan Williams7c78da32011-06-01 16:00:01 -0700800 SCU_UFQC_GEN_VAL(QUEUE_SIZE, SCU_MAX_UNSOLICITED_FRAMES);
Dan Williamscc9203b2011-05-08 17:34:44 -0700801
802 writel(frame_queue_control_value,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700803 &ihost->scu_registers->sdma.unsolicited_frame_queue_control);
Dan Williamscc9203b2011-05-08 17:34:44 -0700804
805 /* Setup the get pointer for the unsolicited frame queue */
806 frame_queue_get_value = (
807 SCU_UFQGP_GEN_VAL(POINTER, 0)
808 | SCU_UFQGP_GEN_BIT(ENABLE_BIT)
809 );
810
811 writel(frame_queue_get_value,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700812 &ihost->scu_registers->sdma.unsolicited_frame_get_pointer);
Dan Williamscc9203b2011-05-08 17:34:44 -0700813 /* Setup the put pointer for the unsolicited frame queue */
814 frame_queue_put_value = SCU_UFQPP_GEN_VAL(POINTER, 0);
815 writel(frame_queue_put_value,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700816 &ihost->scu_registers->sdma.unsolicited_frame_put_pointer);
Dan Williamscc9203b2011-05-08 17:34:44 -0700817}
818
Dan Williams89a73012011-06-30 19:14:33 -0700819static void sci_controller_transition_to_ready(struct isci_host *ihost, enum sci_status status)
Dan Williamscc9203b2011-05-08 17:34:44 -0700820{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700821 if (ihost->sm.current_state_id == SCIC_STARTING) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700822 /*
823 * We move into the ready state, because some of the phys/ports
824 * may be up and operational.
825 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700826 sci_change_state(&ihost->sm, SCIC_READY);
Dan Williamscc9203b2011-05-08 17:34:44 -0700827
828 isci_host_start_complete(ihost, status);
829 }
830}
831
Dan Williams85280952011-06-28 15:05:53 -0700832static bool is_phy_starting(struct isci_phy *iphy)
Adam Gruchala4a33c522011-05-10 23:54:23 +0000833{
Dan Williams89a73012011-06-30 19:14:33 -0700834 enum sci_phy_states state;
Adam Gruchala4a33c522011-05-10 23:54:23 +0000835
Dan Williams85280952011-06-28 15:05:53 -0700836 state = iphy->sm.current_state_id;
Adam Gruchala4a33c522011-05-10 23:54:23 +0000837 switch (state) {
Edmund Nadolskie3013702011-06-02 00:10:43 +0000838 case SCI_PHY_STARTING:
839 case SCI_PHY_SUB_INITIAL:
840 case SCI_PHY_SUB_AWAIT_SAS_SPEED_EN:
841 case SCI_PHY_SUB_AWAIT_IAF_UF:
842 case SCI_PHY_SUB_AWAIT_SAS_POWER:
843 case SCI_PHY_SUB_AWAIT_SATA_POWER:
844 case SCI_PHY_SUB_AWAIT_SATA_PHY_EN:
845 case SCI_PHY_SUB_AWAIT_SATA_SPEED_EN:
846 case SCI_PHY_SUB_AWAIT_SIG_FIS_UF:
847 case SCI_PHY_SUB_FINAL:
Adam Gruchala4a33c522011-05-10 23:54:23 +0000848 return true;
849 default:
850 return false;
851 }
852}
853
Dan Williamscc9203b2011-05-08 17:34:44 -0700854/**
Dan Williams89a73012011-06-30 19:14:33 -0700855 * sci_controller_start_next_phy - start phy
Dan Williamscc9203b2011-05-08 17:34:44 -0700856 * @scic: controller
857 *
858 * If all the phys have been started, then attempt to transition the
859 * controller to the READY state and inform the user
Dan Williams89a73012011-06-30 19:14:33 -0700860 * (sci_cb_controller_start_complete()).
Dan Williamscc9203b2011-05-08 17:34:44 -0700861 */
Dan Williams89a73012011-06-30 19:14:33 -0700862static enum sci_status sci_controller_start_next_phy(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -0700863{
Dan Williams89a73012011-06-30 19:14:33 -0700864 struct sci_oem_params *oem = &ihost->oem_parameters;
Dan Williams85280952011-06-28 15:05:53 -0700865 struct isci_phy *iphy;
Dan Williamscc9203b2011-05-08 17:34:44 -0700866 enum sci_status status;
867
868 status = SCI_SUCCESS;
869
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700870 if (ihost->phy_startup_timer_pending)
Dan Williamscc9203b2011-05-08 17:34:44 -0700871 return status;
872
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700873 if (ihost->next_phy_to_start >= SCI_MAX_PHYS) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700874 bool is_controller_start_complete = true;
875 u32 state;
876 u8 index;
877
878 for (index = 0; index < SCI_MAX_PHYS; index++) {
Dan Williams85280952011-06-28 15:05:53 -0700879 iphy = &ihost->phys[index];
880 state = iphy->sm.current_state_id;
Dan Williamscc9203b2011-05-08 17:34:44 -0700881
Dan Williams85280952011-06-28 15:05:53 -0700882 if (!phy_get_non_dummy_port(iphy))
Dan Williamscc9203b2011-05-08 17:34:44 -0700883 continue;
884
885 /* The controller start operation is complete iff:
886 * - all links have been given an opportunity to start
887 * - have no indication of a connected device
888 * - have an indication of a connected device and it has
889 * finished the link training process.
890 */
Dan Williams85280952011-06-28 15:05:53 -0700891 if ((iphy->is_in_link_training == false && state == SCI_PHY_INITIAL) ||
892 (iphy->is_in_link_training == false && state == SCI_PHY_STOPPED) ||
Marcin Tomczakbe778342012-01-04 01:33:31 -0800893 (iphy->is_in_link_training == true && is_phy_starting(iphy)) ||
894 (ihost->port_agent.phy_ready_mask != ihost->port_agent.phy_configured_mask)) {
Dan Williamscc9203b2011-05-08 17:34:44 -0700895 is_controller_start_complete = false;
896 break;
897 }
898 }
899
900 /*
901 * The controller has successfully finished the start process.
902 * Inform the SCI Core user and transition to the READY state. */
903 if (is_controller_start_complete == true) {
Dan Williams89a73012011-06-30 19:14:33 -0700904 sci_controller_transition_to_ready(ihost, SCI_SUCCESS);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700905 sci_del_timer(&ihost->phy_timer);
906 ihost->phy_startup_timer_pending = false;
Dan Williamscc9203b2011-05-08 17:34:44 -0700907 }
908 } else {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700909 iphy = &ihost->phys[ihost->next_phy_to_start];
Dan Williamscc9203b2011-05-08 17:34:44 -0700910
911 if (oem->controller.mode_type == SCIC_PORT_MANUAL_CONFIGURATION_MODE) {
Dan Williams85280952011-06-28 15:05:53 -0700912 if (phy_get_non_dummy_port(iphy) == NULL) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700913 ihost->next_phy_to_start++;
Dan Williamscc9203b2011-05-08 17:34:44 -0700914
915 /* Caution recursion ahead be forwarned
916 *
917 * The PHY was never added to a PORT in MPC mode
918 * so start the next phy in sequence This phy
919 * will never go link up and will not draw power
920 * the OEM parameters either configured the phy
921 * incorrectly for the PORT or it was never
922 * assigned to a PORT
923 */
Dan Williams89a73012011-06-30 19:14:33 -0700924 return sci_controller_start_next_phy(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -0700925 }
926 }
927
Dan Williams89a73012011-06-30 19:14:33 -0700928 status = sci_phy_start(iphy);
Dan Williamscc9203b2011-05-08 17:34:44 -0700929
930 if (status == SCI_SUCCESS) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700931 sci_mod_timer(&ihost->phy_timer,
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -0700932 SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700933 ihost->phy_startup_timer_pending = true;
Dan Williamscc9203b2011-05-08 17:34:44 -0700934 } else {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700935 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -0700936 "%s: Controller stop operation failed "
937 "to stop phy %d because of status "
938 "%d.\n",
939 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700940 ihost->phys[ihost->next_phy_to_start].phy_index,
Dan Williamscc9203b2011-05-08 17:34:44 -0700941 status);
942 }
943
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700944 ihost->next_phy_to_start++;
Dan Williamscc9203b2011-05-08 17:34:44 -0700945 }
946
947 return status;
948}
949
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -0700950static void phy_startup_timeout(unsigned long data)
Dan Williamscc9203b2011-05-08 17:34:44 -0700951{
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -0700952 struct sci_timer *tmr = (struct sci_timer *)data;
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700953 struct isci_host *ihost = container_of(tmr, typeof(*ihost), phy_timer);
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -0700954 unsigned long flags;
Dan Williamscc9203b2011-05-08 17:34:44 -0700955 enum sci_status status;
956
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -0700957 spin_lock_irqsave(&ihost->scic_lock, flags);
958
959 if (tmr->cancel)
960 goto done;
961
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700962 ihost->phy_startup_timer_pending = false;
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -0700963
964 do {
Dan Williams89a73012011-06-30 19:14:33 -0700965 status = sci_controller_start_next_phy(ihost);
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -0700966 } while (status != SCI_SUCCESS);
967
968done:
969 spin_unlock_irqrestore(&ihost->scic_lock, flags);
Dan Williamscc9203b2011-05-08 17:34:44 -0700970}
971
Dan Williamsac668c62011-06-07 18:50:55 -0700972static u16 isci_tci_active(struct isci_host *ihost)
973{
974 return CIRC_CNT(ihost->tci_head, ihost->tci_tail, SCI_MAX_IO_REQUESTS);
975}
976
Dan Williams89a73012011-06-30 19:14:33 -0700977static enum sci_status sci_controller_start(struct isci_host *ihost,
Dan Williamscc9203b2011-05-08 17:34:44 -0700978 u32 timeout)
979{
Dan Williamscc9203b2011-05-08 17:34:44 -0700980 enum sci_status result;
981 u16 index;
982
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700983 if (ihost->sm.current_state_id != SCIC_INITIALIZED) {
Dan Williams14e99b42012-02-10 01:05:43 -0800984 dev_warn(&ihost->pdev->dev, "%s invalid state: %d\n",
985 __func__, ihost->sm.current_state_id);
Dan Williamscc9203b2011-05-08 17:34:44 -0700986 return SCI_FAILURE_INVALID_STATE;
987 }
988
989 /* Build the TCi free pool */
Dan Williamsac668c62011-06-07 18:50:55 -0700990 BUILD_BUG_ON(SCI_MAX_IO_REQUESTS > 1 << sizeof(ihost->tci_pool[0]) * 8);
991 ihost->tci_head = 0;
992 ihost->tci_tail = 0;
Dan Williamsd9dcb4b2011-06-30 17:38:32 -0700993 for (index = 0; index < ihost->task_context_entries; index++)
Dan Williamsac668c62011-06-07 18:50:55 -0700994 isci_tci_free(ihost, index);
Dan Williamscc9203b2011-05-08 17:34:44 -0700995
996 /* Build the RNi free pool */
Dan Williams89a73012011-06-30 19:14:33 -0700997 sci_remote_node_table_initialize(&ihost->available_remote_nodes,
998 ihost->remote_node_entries);
Dan Williamscc9203b2011-05-08 17:34:44 -0700999
1000 /*
1001 * Before anything else lets make sure we will not be
1002 * interrupted by the hardware.
1003 */
Dan Williams89a73012011-06-30 19:14:33 -07001004 sci_controller_disable_interrupts(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001005
1006 /* Enable the port task scheduler */
Dan Williams89a73012011-06-30 19:14:33 -07001007 sci_controller_enable_port_task_scheduler(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001008
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001009 /* Assign all the task entries to ihost physical function */
Dan Williams89a73012011-06-30 19:14:33 -07001010 sci_controller_assign_task_entries(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001011
1012 /* Now initialize the completion queue */
Dan Williams89a73012011-06-30 19:14:33 -07001013 sci_controller_initialize_completion_queue(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001014
1015 /* Initialize the unsolicited frame queue for use */
Dan Williams89a73012011-06-30 19:14:33 -07001016 sci_controller_initialize_unsolicited_frame_queue(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001017
1018 /* Start all of the ports on this controller */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001019 for (index = 0; index < ihost->logical_port_entries; index++) {
Dan Williamsffe191c2011-06-29 13:09:25 -07001020 struct isci_port *iport = &ihost->ports[index];
Dan Williamscc9203b2011-05-08 17:34:44 -07001021
Dan Williams89a73012011-06-30 19:14:33 -07001022 result = sci_port_start(iport);
Dan Williamscc9203b2011-05-08 17:34:44 -07001023 if (result)
1024 return result;
1025 }
1026
Dan Williams89a73012011-06-30 19:14:33 -07001027 sci_controller_start_next_phy(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001028
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001029 sci_mod_timer(&ihost->timer, timeout);
Dan Williamscc9203b2011-05-08 17:34:44 -07001030
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001031 sci_change_state(&ihost->sm, SCIC_STARTING);
Dan Williamscc9203b2011-05-08 17:34:44 -07001032
1033 return SCI_SUCCESS;
1034}
1035
Dan Williams6f231dd2011-07-02 22:56:22 -07001036void isci_host_scan_start(struct Scsi_Host *shost)
1037{
Dan Williams4393aa42011-03-31 13:10:44 -07001038 struct isci_host *ihost = SHOST_TO_SAS_HA(shost)->lldd_ha;
Dan Williams89a73012011-06-30 19:14:33 -07001039 unsigned long tmo = sci_controller_get_suggested_start_timeout(ihost);
Dan Williams6f231dd2011-07-02 22:56:22 -07001040
Dan Williams0cf89d12011-02-18 09:25:07 -08001041 set_bit(IHOST_START_PENDING, &ihost->flags);
Edmund Nadolski77950f52011-02-18 09:25:09 -08001042
1043 spin_lock_irq(&ihost->scic_lock);
Dan Williams89a73012011-06-30 19:14:33 -07001044 sci_controller_start(ihost, tmo);
1045 sci_controller_enable_interrupts(ihost);
Edmund Nadolski77950f52011-02-18 09:25:09 -08001046 spin_unlock_irq(&ihost->scic_lock);
Dan Williams6f231dd2011-07-02 22:56:22 -07001047}
1048
Dan Williamseb608c32012-02-23 01:12:10 -08001049static void isci_host_stop_complete(struct isci_host *ihost)
Dan Williams6f231dd2011-07-02 22:56:22 -07001050{
Dan Williams89a73012011-06-30 19:14:33 -07001051 sci_controller_disable_interrupts(ihost);
Dan Williams0cf89d12011-02-18 09:25:07 -08001052 clear_bit(IHOST_STOP_PENDING, &ihost->flags);
1053 wake_up(&ihost->eventq);
Dan Williams6f231dd2011-07-02 22:56:22 -07001054}
1055
Dan Williams89a73012011-06-30 19:14:33 -07001056static void sci_controller_completion_handler(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001057{
1058 /* Empty out the completion queue */
Dan Williams89a73012011-06-30 19:14:33 -07001059 if (sci_controller_completion_queue_has_entries(ihost))
1060 sci_controller_process_completions(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001061
1062 /* Clear the interrupt and enable all interrupts again */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001063 writel(SMU_ISR_COMPLETION, &ihost->smu_registers->interrupt_status);
Dan Williamscc9203b2011-05-08 17:34:44 -07001064 /* Could we write the value of SMU_ISR_COMPLETION? */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001065 writel(0xFF000000, &ihost->smu_registers->interrupt_mask);
1066 writel(0, &ihost->smu_registers->interrupt_mask);
Dan Williamscc9203b2011-05-08 17:34:44 -07001067}
1068
Dan Williams6f231dd2011-07-02 22:56:22 -07001069/**
1070 * isci_host_completion_routine() - This function is the delayed service
1071 * routine that calls the sci core library's completion handler. It's
1072 * scheduled as a tasklet from the interrupt service routine when interrupts
1073 * in use, or set as the timeout function in polled mode.
1074 * @data: This parameter specifies the ISCI host object
1075 *
1076 */
Dan Williamsabec9122012-02-15 13:58:42 -08001077void isci_host_completion_routine(unsigned long data)
Dan Williams6f231dd2011-07-02 22:56:22 -07001078{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001079 struct isci_host *ihost = (struct isci_host *)data;
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001080 struct list_head completed_request_list;
1081 struct list_head errored_request_list;
1082 struct list_head *current_position;
1083 struct list_head *next_position;
Dan Williams6f231dd2011-07-02 22:56:22 -07001084 struct isci_request *request;
1085 struct isci_request *next_request;
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001086 struct sas_task *task;
Dan Williams9b4be522011-07-29 17:17:10 -07001087 u16 active;
Dan Williams6f231dd2011-07-02 22:56:22 -07001088
1089 INIT_LIST_HEAD(&completed_request_list);
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001090 INIT_LIST_HEAD(&errored_request_list);
Dan Williams6f231dd2011-07-02 22:56:22 -07001091
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001092 spin_lock_irq(&ihost->scic_lock);
Dan Williams6f231dd2011-07-02 22:56:22 -07001093
Dan Williams89a73012011-06-30 19:14:33 -07001094 sci_controller_completion_handler(ihost);
Dan Williamsc7ef4032011-02-18 09:25:05 -08001095
Dan Williams6f231dd2011-07-02 22:56:22 -07001096 /* Take the lists of completed I/Os from the host. */
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001097
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001098 list_splice_init(&ihost->requests_to_complete,
Dan Williams6f231dd2011-07-02 22:56:22 -07001099 &completed_request_list);
1100
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001101 /* Take the list of errored I/Os from the host. */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001102 list_splice_init(&ihost->requests_to_errorback,
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001103 &errored_request_list);
Dan Williams6f231dd2011-07-02 22:56:22 -07001104
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001105 spin_unlock_irq(&ihost->scic_lock);
Dan Williams6f231dd2011-07-02 22:56:22 -07001106
1107 /* Process any completions in the lists. */
1108 list_for_each_safe(current_position, next_position,
1109 &completed_request_list) {
1110
1111 request = list_entry(current_position, struct isci_request,
1112 completed_node);
1113 task = isci_request_access_task(request);
1114
1115 /* Normal notification (task_done) */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001116 dev_dbg(&ihost->pdev->dev,
Dan Williams6f231dd2011-07-02 22:56:22 -07001117 "%s: Normal - request/task = %p/%p\n",
1118 __func__,
1119 request,
1120 task);
1121
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001122 /* Return the task to libsas */
1123 if (task != NULL) {
Dan Williams6f231dd2011-07-02 22:56:22 -07001124
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001125 task->lldd_task = NULL;
1126 if (!(task->task_state_flags & SAS_TASK_STATE_ABORTED)) {
1127
1128 /* If the task is already in the abort path,
1129 * the task_done callback cannot be called.
1130 */
1131 task->task_done(task);
1132 }
1133 }
Dan Williams312e0c22011-06-28 13:47:09 -07001134
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001135 spin_lock_irq(&ihost->scic_lock);
1136 isci_free_tag(ihost, request->io_tag);
1137 spin_unlock_irq(&ihost->scic_lock);
Dan Williams6f231dd2011-07-02 22:56:22 -07001138 }
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001139 list_for_each_entry_safe(request, next_request, &errored_request_list,
Dan Williams6f231dd2011-07-02 22:56:22 -07001140 completed_node) {
1141
1142 task = isci_request_access_task(request);
1143
1144 /* Use sas_task_abort */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001145 dev_warn(&ihost->pdev->dev,
Dan Williams6f231dd2011-07-02 22:56:22 -07001146 "%s: Error - request/task = %p/%p\n",
1147 __func__,
1148 request,
1149 task);
1150
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001151 if (task != NULL) {
1152
1153 /* Put the task into the abort path if it's not there
1154 * already.
1155 */
1156 if (!(task->task_state_flags & SAS_TASK_STATE_ABORTED))
1157 sas_task_abort(task);
1158
1159 } else {
1160 /* This is a case where the request has completed with a
1161 * status such that it needed further target servicing,
1162 * but the sas_task reference has already been removed
1163 * from the request. Since it was errored, it was not
1164 * being aborted, so there is nothing to do except free
1165 * it.
1166 */
1167
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001168 spin_lock_irq(&ihost->scic_lock);
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001169 /* Remove the request from the remote device's list
1170 * of pending requests.
1171 */
1172 list_del_init(&request->dev_node);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001173 isci_free_tag(ihost, request->io_tag);
1174 spin_unlock_irq(&ihost->scic_lock);
Jeff Skirvin11b00c12011-03-04 14:06:40 -08001175 }
Dan Williams6f231dd2011-07-02 22:56:22 -07001176 }
1177
Dan Williams9b4be522011-07-29 17:17:10 -07001178 /* the coalesence timeout doubles at each encoding step, so
1179 * update it based on the ilog2 value of the outstanding requests
1180 */
1181 active = isci_tci_active(ihost);
1182 writel(SMU_ICC_GEN_VAL(NUMBER, active) |
1183 SMU_ICC_GEN_VAL(TIMER, ISCI_COALESCE_BASE + ilog2(active)),
1184 &ihost->smu_registers->interrupt_coalesce_control);
Dan Williams6f231dd2011-07-02 22:56:22 -07001185}
1186
Dan Williamscc9203b2011-05-08 17:34:44 -07001187/**
Dan Williams89a73012011-06-30 19:14:33 -07001188 * sci_controller_stop() - This method will stop an individual controller
Dan Williamscc9203b2011-05-08 17:34:44 -07001189 * object.This method will invoke the associated user callback upon
1190 * completion. The completion callback is called when the following
1191 * conditions are met: -# the method return status is SCI_SUCCESS. -# the
1192 * controller has been quiesced. This method will ensure that all IO
1193 * requests are quiesced, phys are stopped, and all additional operation by
1194 * the hardware is halted.
1195 * @controller: the handle to the controller object to stop.
1196 * @timeout: This parameter specifies the number of milliseconds in which the
1197 * stop operation should complete.
1198 *
1199 * The controller must be in the STARTED or STOPPED state. Indicate if the
1200 * controller stop method succeeded or failed in some way. SCI_SUCCESS if the
1201 * stop operation successfully began. SCI_WARNING_ALREADY_IN_STATE if the
1202 * controller is already in the STOPPED state. SCI_FAILURE_INVALID_STATE if the
1203 * controller is not either in the STARTED or STOPPED states.
1204 */
Dan Williams89a73012011-06-30 19:14:33 -07001205static enum sci_status sci_controller_stop(struct isci_host *ihost, u32 timeout)
Dan Williamscc9203b2011-05-08 17:34:44 -07001206{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001207 if (ihost->sm.current_state_id != SCIC_READY) {
Dan Williams14e99b42012-02-10 01:05:43 -08001208 dev_warn(&ihost->pdev->dev, "%s invalid state: %d\n",
1209 __func__, ihost->sm.current_state_id);
Dan Williamscc9203b2011-05-08 17:34:44 -07001210 return SCI_FAILURE_INVALID_STATE;
1211 }
1212
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001213 sci_mod_timer(&ihost->timer, timeout);
1214 sci_change_state(&ihost->sm, SCIC_STOPPING);
Dan Williamscc9203b2011-05-08 17:34:44 -07001215 return SCI_SUCCESS;
1216}
1217
1218/**
Dan Williams89a73012011-06-30 19:14:33 -07001219 * sci_controller_reset() - This method will reset the supplied core
Dan Williamscc9203b2011-05-08 17:34:44 -07001220 * controller regardless of the state of said controller. This operation is
1221 * considered destructive. In other words, all current operations are wiped
1222 * out. No IO completions for outstanding devices occur. Outstanding IO
1223 * requests are not aborted or completed at the actual remote device.
1224 * @controller: the handle to the controller object to reset.
1225 *
1226 * Indicate if the controller reset method succeeded or failed in some way.
1227 * SCI_SUCCESS if the reset operation successfully started. SCI_FATAL_ERROR if
1228 * the controller reset operation is unable to complete.
1229 */
Dan Williams89a73012011-06-30 19:14:33 -07001230static enum sci_status sci_controller_reset(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001231{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001232 switch (ihost->sm.current_state_id) {
Edmund Nadolskie3013702011-06-02 00:10:43 +00001233 case SCIC_RESET:
1234 case SCIC_READY:
Dan Williamseb608c32012-02-23 01:12:10 -08001235 case SCIC_STOPPING:
Edmund Nadolskie3013702011-06-02 00:10:43 +00001236 case SCIC_FAILED:
Dan Williamscc9203b2011-05-08 17:34:44 -07001237 /*
1238 * The reset operation is not a graceful cleanup, just
1239 * perform the state transition.
1240 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001241 sci_change_state(&ihost->sm, SCIC_RESETTING);
Dan Williamscc9203b2011-05-08 17:34:44 -07001242 return SCI_SUCCESS;
1243 default:
Dan Williams14e99b42012-02-10 01:05:43 -08001244 dev_warn(&ihost->pdev->dev, "%s invalid state: %d\n",
1245 __func__, ihost->sm.current_state_id);
Dan Williamscc9203b2011-05-08 17:34:44 -07001246 return SCI_FAILURE_INVALID_STATE;
1247 }
1248}
1249
Dan Williamseb608c32012-02-23 01:12:10 -08001250static enum sci_status sci_controller_stop_phys(struct isci_host *ihost)
1251{
1252 u32 index;
1253 enum sci_status status;
1254 enum sci_status phy_status;
1255
1256 status = SCI_SUCCESS;
1257
1258 for (index = 0; index < SCI_MAX_PHYS; index++) {
1259 phy_status = sci_phy_stop(&ihost->phys[index]);
1260
1261 if (phy_status != SCI_SUCCESS &&
1262 phy_status != SCI_FAILURE_INVALID_STATE) {
1263 status = SCI_FAILURE;
1264
1265 dev_warn(&ihost->pdev->dev,
1266 "%s: Controller stop operation failed to stop "
1267 "phy %d because of status %d.\n",
1268 __func__,
1269 ihost->phys[index].phy_index, phy_status);
1270 }
1271 }
1272
1273 return status;
1274}
1275
1276
1277/**
1278 * isci_host_deinit - shutdown frame reception and dma
1279 * @ihost: host to take down
1280 *
1281 * This is called in either the driver shutdown or the suspend path. In
1282 * the shutdown case libsas went through port teardown and normal device
1283 * removal (i.e. physical links stayed up to service scsi_device removal
1284 * commands). In the suspend case we disable the hardware without
1285 * notifying libsas of the link down events since we want libsas to
1286 * remember the domain across the suspend/resume cycle
1287 */
Dan Williams0cf89d12011-02-18 09:25:07 -08001288void isci_host_deinit(struct isci_host *ihost)
Dan Williams6f231dd2011-07-02 22:56:22 -07001289{
1290 int i;
1291
Dan Williamsad4f4c12011-09-01 21:18:31 -07001292 /* disable output data selects */
1293 for (i = 0; i < isci_gpio_count(ihost); i++)
1294 writel(SGPIO_HW_CONTROL, &ihost->scu_registers->peg0.sgpio.output_data_select[i]);
1295
Dan Williams0cf89d12011-02-18 09:25:07 -08001296 set_bit(IHOST_STOP_PENDING, &ihost->flags);
Dan Williams7c40a802011-03-02 11:49:26 -08001297
1298 spin_lock_irq(&ihost->scic_lock);
Dan Williams89a73012011-06-30 19:14:33 -07001299 sci_controller_stop(ihost, SCIC_CONTROLLER_STOP_TIMEOUT);
Dan Williams7c40a802011-03-02 11:49:26 -08001300 spin_unlock_irq(&ihost->scic_lock);
1301
Dan Williams0cf89d12011-02-18 09:25:07 -08001302 wait_for_stop(ihost);
Dan Williamsad4f4c12011-09-01 21:18:31 -07001303
Dan Williamseb608c32012-02-23 01:12:10 -08001304 /* phy stop is after controller stop to allow port and device to
1305 * go idle before shutting down the phys, but the expectation is
1306 * that i/o has been shut off well before we reach this
1307 * function.
1308 */
1309 sci_controller_stop_phys(ihost);
1310
Dan Williamsad4f4c12011-09-01 21:18:31 -07001311 /* disable sgpio: where the above wait should give time for the
1312 * enclosure to sample the gpios going inactive
1313 */
1314 writel(0, &ihost->scu_registers->peg0.sgpio.interface_control);
1315
Dan Williams89a73012011-06-30 19:14:33 -07001316 sci_controller_reset(ihost);
Edmund Nadolski5553ba22011-05-19 11:59:10 +00001317
1318 /* Cancel any/all outstanding port timers */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001319 for (i = 0; i < ihost->logical_port_entries; i++) {
Dan Williamsffe191c2011-06-29 13:09:25 -07001320 struct isci_port *iport = &ihost->ports[i];
1321 del_timer_sync(&iport->timer.timer);
Edmund Nadolski5553ba22011-05-19 11:59:10 +00001322 }
1323
Edmund Nadolskia628d472011-05-19 11:59:36 +00001324 /* Cancel any/all outstanding phy timers */
1325 for (i = 0; i < SCI_MAX_PHYS; i++) {
Dan Williams85280952011-06-28 15:05:53 -07001326 struct isci_phy *iphy = &ihost->phys[i];
1327 del_timer_sync(&iphy->sata_timer.timer);
Edmund Nadolskia628d472011-05-19 11:59:36 +00001328 }
1329
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001330 del_timer_sync(&ihost->port_agent.timer.timer);
Edmund Nadolskiac0eeb42011-05-19 20:00:51 -07001331
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001332 del_timer_sync(&ihost->power_control.timer.timer);
Edmund Nadolski04736612011-05-19 20:17:47 -07001333
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001334 del_timer_sync(&ihost->timer.timer);
Edmund Nadolski6cb58532011-05-19 11:59:56 +00001335
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001336 del_timer_sync(&ihost->phy_timer.timer);
Dan Williams6f231dd2011-07-02 22:56:22 -07001337}
1338
Dan Williams6f231dd2011-07-02 22:56:22 -07001339static void __iomem *scu_base(struct isci_host *isci_host)
1340{
1341 struct pci_dev *pdev = isci_host->pdev;
1342 int id = isci_host->id;
1343
1344 return pcim_iomap_table(pdev)[SCI_SCU_BAR * 2] + SCI_SCU_BAR_SIZE * id;
1345}
1346
1347static void __iomem *smu_base(struct isci_host *isci_host)
1348{
1349 struct pci_dev *pdev = isci_host->pdev;
1350 int id = isci_host->id;
1351
1352 return pcim_iomap_table(pdev)[SCI_SMU_BAR * 2] + SCI_SMU_BAR_SIZE * id;
1353}
1354
Dan Williams89a73012011-06-30 19:14:33 -07001355static void sci_controller_initial_state_enter(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001356{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001357 struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
Dan Williamscc9203b2011-05-08 17:34:44 -07001358
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001359 sci_change_state(&ihost->sm, SCIC_RESET);
Dan Williamscc9203b2011-05-08 17:34:44 -07001360}
1361
Dan Williams89a73012011-06-30 19:14:33 -07001362static inline void sci_controller_starting_state_exit(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001363{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001364 struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
Dan Williamscc9203b2011-05-08 17:34:44 -07001365
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001366 sci_del_timer(&ihost->timer);
Dan Williamscc9203b2011-05-08 17:34:44 -07001367}
1368
1369#define INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_LOWER_BOUND_NS 853
1370#define INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_UPPER_BOUND_NS 1280
1371#define INTERRUPT_COALESCE_TIMEOUT_MAX_US 2700000
1372#define INTERRUPT_COALESCE_NUMBER_MAX 256
1373#define INTERRUPT_COALESCE_TIMEOUT_ENCODE_MIN 7
1374#define INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX 28
1375
1376/**
Dan Williams89a73012011-06-30 19:14:33 -07001377 * sci_controller_set_interrupt_coalescence() - This method allows the user to
Dan Williamscc9203b2011-05-08 17:34:44 -07001378 * configure the interrupt coalescence.
1379 * @controller: This parameter represents the handle to the controller object
1380 * for which its interrupt coalesce register is overridden.
1381 * @coalesce_number: Used to control the number of entries in the Completion
1382 * Queue before an interrupt is generated. If the number of entries exceed
1383 * this number, an interrupt will be generated. The valid range of the input
1384 * is [0, 256]. A setting of 0 results in coalescing being disabled.
1385 * @coalesce_timeout: Timeout value in microseconds. The valid range of the
1386 * input is [0, 2700000] . A setting of 0 is allowed and results in no
1387 * interrupt coalescing timeout.
1388 *
1389 * Indicate if the user successfully set the interrupt coalesce parameters.
1390 * SCI_SUCCESS The user successfully updated the interrutp coalescence.
1391 * SCI_FAILURE_INVALID_PARAMETER_VALUE The user input value is out of range.
1392 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001393static enum sci_status
Dan Williams89a73012011-06-30 19:14:33 -07001394sci_controller_set_interrupt_coalescence(struct isci_host *ihost,
1395 u32 coalesce_number,
1396 u32 coalesce_timeout)
Dan Williamscc9203b2011-05-08 17:34:44 -07001397{
1398 u8 timeout_encode = 0;
1399 u32 min = 0;
1400 u32 max = 0;
1401
1402 /* Check if the input parameters fall in the range. */
1403 if (coalesce_number > INTERRUPT_COALESCE_NUMBER_MAX)
1404 return SCI_FAILURE_INVALID_PARAMETER_VALUE;
1405
1406 /*
1407 * Defined encoding for interrupt coalescing timeout:
1408 * Value Min Max Units
1409 * ----- --- --- -----
1410 * 0 - - Disabled
1411 * 1 13.3 20.0 ns
1412 * 2 26.7 40.0
1413 * 3 53.3 80.0
1414 * 4 106.7 160.0
1415 * 5 213.3 320.0
1416 * 6 426.7 640.0
1417 * 7 853.3 1280.0
1418 * 8 1.7 2.6 us
1419 * 9 3.4 5.1
1420 * 10 6.8 10.2
1421 * 11 13.7 20.5
1422 * 12 27.3 41.0
1423 * 13 54.6 81.9
1424 * 14 109.2 163.8
1425 * 15 218.5 327.7
1426 * 16 436.9 655.4
1427 * 17 873.8 1310.7
1428 * 18 1.7 2.6 ms
1429 * 19 3.5 5.2
1430 * 20 7.0 10.5
1431 * 21 14.0 21.0
1432 * 22 28.0 41.9
1433 * 23 55.9 83.9
1434 * 24 111.8 167.8
1435 * 25 223.7 335.5
1436 * 26 447.4 671.1
1437 * 27 894.8 1342.2
1438 * 28 1.8 2.7 s
1439 * Others Undefined */
1440
1441 /*
1442 * Use the table above to decide the encode of interrupt coalescing timeout
1443 * value for register writing. */
1444 if (coalesce_timeout == 0)
1445 timeout_encode = 0;
1446 else{
1447 /* make the timeout value in unit of (10 ns). */
1448 coalesce_timeout = coalesce_timeout * 100;
1449 min = INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_LOWER_BOUND_NS / 10;
1450 max = INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_UPPER_BOUND_NS / 10;
1451
1452 /* get the encode of timeout for register writing. */
1453 for (timeout_encode = INTERRUPT_COALESCE_TIMEOUT_ENCODE_MIN;
1454 timeout_encode <= INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX;
1455 timeout_encode++) {
1456 if (min <= coalesce_timeout && max > coalesce_timeout)
1457 break;
1458 else if (coalesce_timeout >= max && coalesce_timeout < min * 2
1459 && coalesce_timeout <= INTERRUPT_COALESCE_TIMEOUT_MAX_US * 100) {
1460 if ((coalesce_timeout - max) < (2 * min - coalesce_timeout))
1461 break;
1462 else{
1463 timeout_encode++;
1464 break;
1465 }
1466 } else {
1467 max = max * 2;
1468 min = min * 2;
1469 }
1470 }
1471
1472 if (timeout_encode == INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX + 1)
1473 /* the value is out of range. */
1474 return SCI_FAILURE_INVALID_PARAMETER_VALUE;
1475 }
1476
1477 writel(SMU_ICC_GEN_VAL(NUMBER, coalesce_number) |
1478 SMU_ICC_GEN_VAL(TIMER, timeout_encode),
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001479 &ihost->smu_registers->interrupt_coalesce_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07001480
1481
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001482 ihost->interrupt_coalesce_number = (u16)coalesce_number;
1483 ihost->interrupt_coalesce_timeout = coalesce_timeout / 100;
Dan Williamscc9203b2011-05-08 17:34:44 -07001484
1485 return SCI_SUCCESS;
1486}
1487
1488
Dan Williams89a73012011-06-30 19:14:33 -07001489static void sci_controller_ready_state_enter(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001490{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001491 struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
Marcin Tomczake5cc6aa2012-01-27 11:14:50 -08001492 u32 val;
1493
1494 /* enable clock gating for power control of the scu unit */
1495 val = readl(&ihost->smu_registers->clock_gating_control);
1496 val &= ~(SMU_CGUCR_GEN_BIT(REGCLK_ENABLE) |
1497 SMU_CGUCR_GEN_BIT(TXCLK_ENABLE) |
1498 SMU_CGUCR_GEN_BIT(XCLK_ENABLE));
1499 val |= SMU_CGUCR_GEN_BIT(IDLE_ENABLE);
1500 writel(val, &ihost->smu_registers->clock_gating_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07001501
1502 /* set the default interrupt coalescence number and timeout value. */
Dan Williams9b4be522011-07-29 17:17:10 -07001503 sci_controller_set_interrupt_coalescence(ihost, 0, 0);
Dan Williamscc9203b2011-05-08 17:34:44 -07001504}
1505
Dan Williams89a73012011-06-30 19:14:33 -07001506static void sci_controller_ready_state_exit(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001507{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001508 struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
Dan Williamscc9203b2011-05-08 17:34:44 -07001509
1510 /* disable interrupt coalescence. */
Dan Williams89a73012011-06-30 19:14:33 -07001511 sci_controller_set_interrupt_coalescence(ihost, 0, 0);
Dan Williamscc9203b2011-05-08 17:34:44 -07001512}
1513
Dan Williams89a73012011-06-30 19:14:33 -07001514static enum sci_status sci_controller_stop_ports(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001515{
1516 u32 index;
1517 enum sci_status port_status;
1518 enum sci_status status = SCI_SUCCESS;
Dan Williamscc9203b2011-05-08 17:34:44 -07001519
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001520 for (index = 0; index < ihost->logical_port_entries; index++) {
Dan Williamsffe191c2011-06-29 13:09:25 -07001521 struct isci_port *iport = &ihost->ports[index];
Dan Williamscc9203b2011-05-08 17:34:44 -07001522
Dan Williams89a73012011-06-30 19:14:33 -07001523 port_status = sci_port_stop(iport);
Dan Williamscc9203b2011-05-08 17:34:44 -07001524
1525 if ((port_status != SCI_SUCCESS) &&
1526 (port_status != SCI_FAILURE_INVALID_STATE)) {
1527 status = SCI_FAILURE;
1528
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001529 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07001530 "%s: Controller stop operation failed to "
1531 "stop port %d because of status %d.\n",
1532 __func__,
Dan Williamsffe191c2011-06-29 13:09:25 -07001533 iport->logical_port_index,
Dan Williamscc9203b2011-05-08 17:34:44 -07001534 port_status);
1535 }
1536 }
1537
1538 return status;
1539}
1540
Dan Williams89a73012011-06-30 19:14:33 -07001541static enum sci_status sci_controller_stop_devices(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001542{
1543 u32 index;
1544 enum sci_status status;
1545 enum sci_status device_status;
1546
1547 status = SCI_SUCCESS;
1548
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001549 for (index = 0; index < ihost->remote_node_entries; index++) {
1550 if (ihost->device_table[index] != NULL) {
Dan Williamscc9203b2011-05-08 17:34:44 -07001551 /* / @todo What timeout value do we want to provide to this request? */
Dan Williams89a73012011-06-30 19:14:33 -07001552 device_status = sci_remote_device_stop(ihost->device_table[index], 0);
Dan Williamscc9203b2011-05-08 17:34:44 -07001553
1554 if ((device_status != SCI_SUCCESS) &&
1555 (device_status != SCI_FAILURE_INVALID_STATE)) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001556 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07001557 "%s: Controller stop operation failed "
1558 "to stop device 0x%p because of "
1559 "status %d.\n",
1560 __func__,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001561 ihost->device_table[index], device_status);
Dan Williamscc9203b2011-05-08 17:34:44 -07001562 }
1563 }
1564 }
1565
1566 return status;
1567}
1568
Dan Williams89a73012011-06-30 19:14:33 -07001569static void sci_controller_stopping_state_enter(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001570{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001571 struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
Dan Williamscc9203b2011-05-08 17:34:44 -07001572
Dan Williams89a73012011-06-30 19:14:33 -07001573 sci_controller_stop_devices(ihost);
Dan Williamseb608c32012-02-23 01:12:10 -08001574 sci_controller_stop_ports(ihost);
1575
1576 if (!sci_controller_has_remote_devices_stopping(ihost))
1577 isci_host_stop_complete(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001578}
1579
Dan Williams89a73012011-06-30 19:14:33 -07001580static void sci_controller_stopping_state_exit(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001581{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001582 struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
Dan Williamscc9203b2011-05-08 17:34:44 -07001583
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001584 sci_del_timer(&ihost->timer);
Dan Williamscc9203b2011-05-08 17:34:44 -07001585}
1586
Dan Williams89a73012011-06-30 19:14:33 -07001587static void sci_controller_reset_hardware(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001588{
1589 /* Disable interrupts so we dont take any spurious interrupts */
Dan Williams89a73012011-06-30 19:14:33 -07001590 sci_controller_disable_interrupts(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001591
1592 /* Reset the SCU */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001593 writel(0xFFFFFFFF, &ihost->smu_registers->soft_reset_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07001594
1595 /* Delay for 1ms to before clearing the CQP and UFQPR. */
1596 udelay(1000);
1597
1598 /* The write to the CQGR clears the CQP */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001599 writel(0x00000000, &ihost->smu_registers->completion_queue_get);
Dan Williamscc9203b2011-05-08 17:34:44 -07001600
1601 /* The write to the UFQGP clears the UFQPR */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001602 writel(0, &ihost->scu_registers->sdma.unsolicited_frame_get_pointer);
Dan Williamscc9203b2011-05-08 17:34:44 -07001603}
1604
Dan Williams89a73012011-06-30 19:14:33 -07001605static void sci_controller_resetting_state_enter(struct sci_base_state_machine *sm)
Dan Williamscc9203b2011-05-08 17:34:44 -07001606{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001607 struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
Dan Williamscc9203b2011-05-08 17:34:44 -07001608
Dan Williams89a73012011-06-30 19:14:33 -07001609 sci_controller_reset_hardware(ihost);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001610 sci_change_state(&ihost->sm, SCIC_RESET);
Dan Williamscc9203b2011-05-08 17:34:44 -07001611}
1612
Dan Williams89a73012011-06-30 19:14:33 -07001613static const struct sci_base_state sci_controller_state_table[] = {
Edmund Nadolskie3013702011-06-02 00:10:43 +00001614 [SCIC_INITIAL] = {
Dan Williams89a73012011-06-30 19:14:33 -07001615 .enter_state = sci_controller_initial_state_enter,
Dan Williamscc9203b2011-05-08 17:34:44 -07001616 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001617 [SCIC_RESET] = {},
1618 [SCIC_INITIALIZING] = {},
1619 [SCIC_INITIALIZED] = {},
1620 [SCIC_STARTING] = {
Dan Williams89a73012011-06-30 19:14:33 -07001621 .exit_state = sci_controller_starting_state_exit,
Dan Williamscc9203b2011-05-08 17:34:44 -07001622 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001623 [SCIC_READY] = {
Dan Williams89a73012011-06-30 19:14:33 -07001624 .enter_state = sci_controller_ready_state_enter,
1625 .exit_state = sci_controller_ready_state_exit,
Dan Williamscc9203b2011-05-08 17:34:44 -07001626 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001627 [SCIC_RESETTING] = {
Dan Williams89a73012011-06-30 19:14:33 -07001628 .enter_state = sci_controller_resetting_state_enter,
Dan Williamscc9203b2011-05-08 17:34:44 -07001629 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001630 [SCIC_STOPPING] = {
Dan Williams89a73012011-06-30 19:14:33 -07001631 .enter_state = sci_controller_stopping_state_enter,
1632 .exit_state = sci_controller_stopping_state_exit,
Dan Williamscc9203b2011-05-08 17:34:44 -07001633 },
Edmund Nadolskie3013702011-06-02 00:10:43 +00001634 [SCIC_FAILED] = {}
Dan Williamscc9203b2011-05-08 17:34:44 -07001635};
1636
Edmund Nadolski6cb58532011-05-19 11:59:56 +00001637static void controller_timeout(unsigned long data)
1638{
1639 struct sci_timer *tmr = (struct sci_timer *)data;
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001640 struct isci_host *ihost = container_of(tmr, typeof(*ihost), timer);
1641 struct sci_base_state_machine *sm = &ihost->sm;
Edmund Nadolski6cb58532011-05-19 11:59:56 +00001642 unsigned long flags;
Dan Williamscc9203b2011-05-08 17:34:44 -07001643
Edmund Nadolski6cb58532011-05-19 11:59:56 +00001644 spin_lock_irqsave(&ihost->scic_lock, flags);
1645
1646 if (tmr->cancel)
1647 goto done;
1648
Edmund Nadolskie3013702011-06-02 00:10:43 +00001649 if (sm->current_state_id == SCIC_STARTING)
Dan Williams89a73012011-06-30 19:14:33 -07001650 sci_controller_transition_to_ready(ihost, SCI_FAILURE_TIMEOUT);
Edmund Nadolskie3013702011-06-02 00:10:43 +00001651 else if (sm->current_state_id == SCIC_STOPPING) {
1652 sci_change_state(sm, SCIC_FAILED);
Dan Williamseb608c32012-02-23 01:12:10 -08001653 isci_host_stop_complete(ihost);
Edmund Nadolski6cb58532011-05-19 11:59:56 +00001654 } else /* / @todo Now what do we want to do in this case? */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001655 dev_err(&ihost->pdev->dev,
Edmund Nadolski6cb58532011-05-19 11:59:56 +00001656 "%s: Controller timer fired when controller was not "
1657 "in a state being timed.\n",
1658 __func__);
1659
1660done:
1661 spin_unlock_irqrestore(&ihost->scic_lock, flags);
1662}
Dan Williamscc9203b2011-05-08 17:34:44 -07001663
Dan Williams89a73012011-06-30 19:14:33 -07001664static enum sci_status sci_controller_construct(struct isci_host *ihost,
1665 void __iomem *scu_base,
1666 void __iomem *smu_base)
Dan Williamscc9203b2011-05-08 17:34:44 -07001667{
Dan Williamscc9203b2011-05-08 17:34:44 -07001668 u8 i;
1669
Dan Williams89a73012011-06-30 19:14:33 -07001670 sci_init_sm(&ihost->sm, sci_controller_state_table, SCIC_INITIAL);
Dan Williamscc9203b2011-05-08 17:34:44 -07001671
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001672 ihost->scu_registers = scu_base;
1673 ihost->smu_registers = smu_base;
Dan Williamscc9203b2011-05-08 17:34:44 -07001674
Dan Williams89a73012011-06-30 19:14:33 -07001675 sci_port_configuration_agent_construct(&ihost->port_agent);
Dan Williamscc9203b2011-05-08 17:34:44 -07001676
1677 /* Construct the ports for this controller */
1678 for (i = 0; i < SCI_MAX_PORTS; i++)
Dan Williams89a73012011-06-30 19:14:33 -07001679 sci_port_construct(&ihost->ports[i], i, ihost);
1680 sci_port_construct(&ihost->ports[i], SCIC_SDS_DUMMY_PORT, ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001681
1682 /* Construct the phys for this controller */
1683 for (i = 0; i < SCI_MAX_PHYS; i++) {
1684 /* Add all the PHYs to the dummy port */
Dan Williams89a73012011-06-30 19:14:33 -07001685 sci_phy_construct(&ihost->phys[i],
1686 &ihost->ports[SCI_MAX_PORTS], i);
Dan Williamscc9203b2011-05-08 17:34:44 -07001687 }
1688
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001689 ihost->invalid_phy_mask = 0;
Dan Williamscc9203b2011-05-08 17:34:44 -07001690
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001691 sci_init_timer(&ihost->timer, controller_timeout);
Edmund Nadolski6cb58532011-05-19 11:59:56 +00001692
Dan Williams89a73012011-06-30 19:14:33 -07001693 return sci_controller_reset(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001694}
1695
Dave Jiang594e5662012-01-04 01:32:44 -08001696int sci_oem_parameters_validate(struct sci_oem_params *oem, u8 version)
Dan Williamscc9203b2011-05-08 17:34:44 -07001697{
1698 int i;
1699
1700 for (i = 0; i < SCI_MAX_PORTS; i++)
1701 if (oem->ports[i].phy_mask > SCIC_SDS_PARM_PHY_MASK_MAX)
1702 return -EINVAL;
1703
1704 for (i = 0; i < SCI_MAX_PHYS; i++)
1705 if (oem->phys[i].sas_address.high == 0 &&
1706 oem->phys[i].sas_address.low == 0)
1707 return -EINVAL;
1708
1709 if (oem->controller.mode_type == SCIC_PORT_AUTOMATIC_CONFIGURATION_MODE) {
1710 for (i = 0; i < SCI_MAX_PHYS; i++)
1711 if (oem->ports[i].phy_mask != 0)
1712 return -EINVAL;
1713 } else if (oem->controller.mode_type == SCIC_PORT_MANUAL_CONFIGURATION_MODE) {
1714 u8 phy_mask = 0;
1715
1716 for (i = 0; i < SCI_MAX_PHYS; i++)
1717 phy_mask |= oem->ports[i].phy_mask;
1718
1719 if (phy_mask == 0)
1720 return -EINVAL;
1721 } else
1722 return -EINVAL;
1723
Andrzej Jakowski7000f7c2011-10-27 15:05:42 -07001724 if (oem->controller.max_concurr_spin_up > MAX_CONCURRENT_DEVICE_SPIN_UP_COUNT ||
1725 oem->controller.max_concurr_spin_up < 1)
Dan Williamscc9203b2011-05-08 17:34:44 -07001726 return -EINVAL;
1727
Dave Jiang594e5662012-01-04 01:32:44 -08001728 if (oem->controller.do_enable_ssc) {
1729 if (version < ISCI_ROM_VER_1_1 && oem->controller.do_enable_ssc != 1)
1730 return -EINVAL;
1731
1732 if (version >= ISCI_ROM_VER_1_1) {
1733 u8 test = oem->controller.ssc_sata_tx_spread_level;
1734
1735 switch (test) {
1736 case 0:
1737 case 2:
1738 case 3:
1739 case 6:
1740 case 7:
1741 break;
1742 default:
1743 return -EINVAL;
1744 }
1745
1746 test = oem->controller.ssc_sas_tx_spread_level;
1747 if (oem->controller.ssc_sas_tx_type == 0) {
1748 switch (test) {
1749 case 0:
1750 case 2:
1751 case 3:
1752 break;
1753 default:
1754 return -EINVAL;
1755 }
1756 } else if (oem->controller.ssc_sas_tx_type == 1) {
1757 switch (test) {
1758 case 0:
1759 case 3:
1760 case 6:
1761 break;
1762 default:
1763 return -EINVAL;
1764 }
1765 }
1766 }
1767 }
1768
Dan Williamscc9203b2011-05-08 17:34:44 -07001769 return 0;
1770}
1771
Andrzej Jakowski7000f7c2011-10-27 15:05:42 -07001772static u8 max_spin_up(struct isci_host *ihost)
1773{
1774 if (ihost->user_parameters.max_concurr_spinup)
1775 return min_t(u8, ihost->user_parameters.max_concurr_spinup,
1776 MAX_CONCURRENT_DEVICE_SPIN_UP_COUNT);
1777 else
1778 return min_t(u8, ihost->oem_parameters.controller.max_concurr_spin_up,
1779 MAX_CONCURRENT_DEVICE_SPIN_UP_COUNT);
1780}
1781
Edmund Nadolski04736612011-05-19 20:17:47 -07001782static void power_control_timeout(unsigned long data)
Dan Williamscc9203b2011-05-08 17:34:44 -07001783{
Edmund Nadolski04736612011-05-19 20:17:47 -07001784 struct sci_timer *tmr = (struct sci_timer *)data;
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001785 struct isci_host *ihost = container_of(tmr, typeof(*ihost), power_control.timer);
Dan Williams85280952011-06-28 15:05:53 -07001786 struct isci_phy *iphy;
Edmund Nadolski04736612011-05-19 20:17:47 -07001787 unsigned long flags;
1788 u8 i;
Dan Williamscc9203b2011-05-08 17:34:44 -07001789
Edmund Nadolski04736612011-05-19 20:17:47 -07001790 spin_lock_irqsave(&ihost->scic_lock, flags);
Dan Williamscc9203b2011-05-08 17:34:44 -07001791
Edmund Nadolski04736612011-05-19 20:17:47 -07001792 if (tmr->cancel)
1793 goto done;
Dan Williamscc9203b2011-05-08 17:34:44 -07001794
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001795 ihost->power_control.phys_granted_power = 0;
Dan Williamscc9203b2011-05-08 17:34:44 -07001796
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001797 if (ihost->power_control.phys_waiting == 0) {
1798 ihost->power_control.timer_started = false;
Edmund Nadolski04736612011-05-19 20:17:47 -07001799 goto done;
Dan Williamscc9203b2011-05-08 17:34:44 -07001800 }
Edmund Nadolski04736612011-05-19 20:17:47 -07001801
1802 for (i = 0; i < SCI_MAX_PHYS; i++) {
1803
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001804 if (ihost->power_control.phys_waiting == 0)
Edmund Nadolski04736612011-05-19 20:17:47 -07001805 break;
1806
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001807 iphy = ihost->power_control.requesters[i];
Dan Williams85280952011-06-28 15:05:53 -07001808 if (iphy == NULL)
Edmund Nadolski04736612011-05-19 20:17:47 -07001809 continue;
1810
Andrzej Jakowski7000f7c2011-10-27 15:05:42 -07001811 if (ihost->power_control.phys_granted_power >= max_spin_up(ihost))
Edmund Nadolski04736612011-05-19 20:17:47 -07001812 break;
1813
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001814 ihost->power_control.requesters[i] = NULL;
1815 ihost->power_control.phys_waiting--;
1816 ihost->power_control.phys_granted_power++;
Dan Williams89a73012011-06-30 19:14:33 -07001817 sci_phy_consume_power_handler(iphy);
Marcin Tomczakbe778342012-01-04 01:33:31 -08001818
Dan Williamsc79dd802012-02-01 00:44:14 -08001819 if (iphy->protocol == SAS_PROTOCOL_SSP) {
Marcin Tomczakbe778342012-01-04 01:33:31 -08001820 u8 j;
1821
1822 for (j = 0; j < SCI_MAX_PHYS; j++) {
1823 struct isci_phy *requester = ihost->power_control.requesters[j];
1824
1825 /*
1826 * Search the power_control queue to see if there are other phys
1827 * attached to the same remote device. If found, take all of
1828 * them out of await_sas_power state.
1829 */
1830 if (requester != NULL && requester != iphy) {
1831 u8 other = memcmp(requester->frame_rcvd.iaf.sas_addr,
1832 iphy->frame_rcvd.iaf.sas_addr,
1833 sizeof(requester->frame_rcvd.iaf.sas_addr));
1834
1835 if (other == 0) {
1836 ihost->power_control.requesters[j] = NULL;
1837 ihost->power_control.phys_waiting--;
1838 sci_phy_consume_power_handler(requester);
1839 }
1840 }
1841 }
1842 }
Edmund Nadolski04736612011-05-19 20:17:47 -07001843 }
1844
1845 /*
1846 * It doesn't matter if the power list is empty, we need to start the
1847 * timer in case another phy becomes ready.
1848 */
1849 sci_mod_timer(tmr, SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001850 ihost->power_control.timer_started = true;
Edmund Nadolski04736612011-05-19 20:17:47 -07001851
1852done:
1853 spin_unlock_irqrestore(&ihost->scic_lock, flags);
Dan Williamscc9203b2011-05-08 17:34:44 -07001854}
1855
Dan Williams89a73012011-06-30 19:14:33 -07001856void sci_controller_power_control_queue_insert(struct isci_host *ihost,
1857 struct isci_phy *iphy)
Dan Williamscc9203b2011-05-08 17:34:44 -07001858{
Dan Williams85280952011-06-28 15:05:53 -07001859 BUG_ON(iphy == NULL);
Dan Williamscc9203b2011-05-08 17:34:44 -07001860
Andrzej Jakowski7000f7c2011-10-27 15:05:42 -07001861 if (ihost->power_control.phys_granted_power < max_spin_up(ihost)) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001862 ihost->power_control.phys_granted_power++;
Dan Williams89a73012011-06-30 19:14:33 -07001863 sci_phy_consume_power_handler(iphy);
Dan Williamscc9203b2011-05-08 17:34:44 -07001864
1865 /*
1866 * stop and start the power_control timer. When the timer fires, the
1867 * no_of_phys_granted_power will be set to 0
1868 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001869 if (ihost->power_control.timer_started)
1870 sci_del_timer(&ihost->power_control.timer);
Edmund Nadolski04736612011-05-19 20:17:47 -07001871
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001872 sci_mod_timer(&ihost->power_control.timer,
Edmund Nadolski04736612011-05-19 20:17:47 -07001873 SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001874 ihost->power_control.timer_started = true;
Edmund Nadolski04736612011-05-19 20:17:47 -07001875
Dan Williamscc9203b2011-05-08 17:34:44 -07001876 } else {
Marcin Tomczakbe778342012-01-04 01:33:31 -08001877 /*
1878 * There are phys, attached to the same sas address as this phy, are
1879 * already in READY state, this phy don't need wait.
1880 */
1881 u8 i;
1882 struct isci_phy *current_phy;
1883
1884 for (i = 0; i < SCI_MAX_PHYS; i++) {
1885 u8 other;
1886 current_phy = &ihost->phys[i];
1887
1888 other = memcmp(current_phy->frame_rcvd.iaf.sas_addr,
1889 iphy->frame_rcvd.iaf.sas_addr,
1890 sizeof(current_phy->frame_rcvd.iaf.sas_addr));
1891
1892 if (current_phy->sm.current_state_id == SCI_PHY_READY &&
Dan Williamsc79dd802012-02-01 00:44:14 -08001893 current_phy->protocol == SAS_PROTOCOL_SSP &&
Marcin Tomczakbe778342012-01-04 01:33:31 -08001894 other == 0) {
1895 sci_phy_consume_power_handler(iphy);
1896 break;
1897 }
1898 }
1899
1900 if (i == SCI_MAX_PHYS) {
1901 /* Add the phy in the waiting list */
1902 ihost->power_control.requesters[iphy->phy_index] = iphy;
1903 ihost->power_control.phys_waiting++;
1904 }
Dan Williamscc9203b2011-05-08 17:34:44 -07001905 }
1906}
1907
Dan Williams89a73012011-06-30 19:14:33 -07001908void sci_controller_power_control_queue_remove(struct isci_host *ihost,
1909 struct isci_phy *iphy)
Dan Williamscc9203b2011-05-08 17:34:44 -07001910{
Dan Williams85280952011-06-28 15:05:53 -07001911 BUG_ON(iphy == NULL);
Dan Williamscc9203b2011-05-08 17:34:44 -07001912
Dan Williams89a73012011-06-30 19:14:33 -07001913 if (ihost->power_control.requesters[iphy->phy_index])
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001914 ihost->power_control.phys_waiting--;
Dan Williamscc9203b2011-05-08 17:34:44 -07001915
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07001916 ihost->power_control.requesters[iphy->phy_index] = NULL;
Dan Williamscc9203b2011-05-08 17:34:44 -07001917}
1918
Jeff Skirvinafd13a12012-01-04 01:32:39 -08001919static int is_long_cable(int phy, unsigned char selection_byte)
1920{
Jeff Skirvin9fee6072012-01-04 01:32:49 -08001921 return !!(selection_byte & (1 << phy));
Jeff Skirvinafd13a12012-01-04 01:32:39 -08001922}
1923
1924static int is_medium_cable(int phy, unsigned char selection_byte)
1925{
Jeff Skirvin9fee6072012-01-04 01:32:49 -08001926 return !!(selection_byte & (1 << (phy + 4)));
1927}
1928
1929static enum cable_selections decode_selection_byte(
1930 int phy,
1931 unsigned char selection_byte)
1932{
1933 return ((selection_byte & (1 << phy)) ? 1 : 0)
1934 + (selection_byte & (1 << (phy + 4)) ? 2 : 0);
1935}
1936
1937static unsigned char *to_cable_select(struct isci_host *ihost)
1938{
1939 if (is_cable_select_overridden())
1940 return ((unsigned char *)&cable_selection_override)
1941 + ihost->id;
1942 else
1943 return &ihost->oem_parameters.controller.cable_selection_mask;
1944}
1945
1946enum cable_selections decode_cable_selection(struct isci_host *ihost, int phy)
1947{
1948 return decode_selection_byte(phy, *to_cable_select(ihost));
1949}
1950
1951char *lookup_cable_names(enum cable_selections selection)
1952{
1953 static char *cable_names[] = {
1954 [short_cable] = "short",
1955 [long_cable] = "long",
1956 [medium_cable] = "medium",
1957 [undefined_cable] = "<undefined, assumed long>" /* bit 0==1 */
1958 };
1959 return (selection <= undefined_cable) ? cable_names[selection]
1960 : cable_names[undefined_cable];
Jeff Skirvinafd13a12012-01-04 01:32:39 -08001961}
1962
Dan Williamscc9203b2011-05-08 17:34:44 -07001963#define AFE_REGISTER_WRITE_DELAY 10
1964
Dan Williams89a73012011-06-30 19:14:33 -07001965static void sci_controller_afe_initialization(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07001966{
Dan Williams2e5da882012-01-04 01:32:34 -08001967 struct scu_afe_registers __iomem *afe = &ihost->scu_registers->afe;
Dan Williams89a73012011-06-30 19:14:33 -07001968 const struct sci_oem_params *oem = &ihost->oem_parameters;
Dan Williamsdc00c8b2011-07-01 11:41:21 -07001969 struct pci_dev *pdev = ihost->pdev;
Dan Williamscc9203b2011-05-08 17:34:44 -07001970 u32 afe_status;
1971 u32 phy_id;
Jeff Skirvin9fee6072012-01-04 01:32:49 -08001972 unsigned char cable_selection_mask = *to_cable_select(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07001973
1974 /* Clear DFX Status registers */
Dan Williams2e5da882012-01-04 01:32:34 -08001975 writel(0x0081000f, &afe->afe_dfx_master_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07001976 udelay(AFE_REGISTER_WRITE_DELAY);
1977
Jeff Skirvinafd13a12012-01-04 01:32:39 -08001978 if (is_b0(pdev) || is_c0(pdev) || is_c1(pdev)) {
Dan Williamscc9203b2011-05-08 17:34:44 -07001979 /* PM Rx Equalization Save, PM SPhy Rx Acknowledgement
Dan Williams2e5da882012-01-04 01:32:34 -08001980 * Timer, PM Stagger Timer
1981 */
Jeff Skirvinafd13a12012-01-04 01:32:39 -08001982 writel(0x0007FFFF, &afe->afe_pmsn_master_control2);
Dan Williamscc9203b2011-05-08 17:34:44 -07001983 udelay(AFE_REGISTER_WRITE_DELAY);
1984 }
1985
1986 /* Configure bias currents to normal */
Dan Williamsdc00c8b2011-07-01 11:41:21 -07001987 if (is_a2(pdev))
Dan Williams2e5da882012-01-04 01:32:34 -08001988 writel(0x00005A00, &afe->afe_bias_control);
Dan Williamsdc00c8b2011-07-01 11:41:21 -07001989 else if (is_b0(pdev) || is_c0(pdev))
Dan Williams2e5da882012-01-04 01:32:34 -08001990 writel(0x00005F00, &afe->afe_bias_control);
Jeff Skirvinafd13a12012-01-04 01:32:39 -08001991 else if (is_c1(pdev))
1992 writel(0x00005500, &afe->afe_bias_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07001993
1994 udelay(AFE_REGISTER_WRITE_DELAY);
1995
1996 /* Enable PLL */
Jeff Skirvinafd13a12012-01-04 01:32:39 -08001997 if (is_a2(pdev))
Dan Williams2e5da882012-01-04 01:32:34 -08001998 writel(0x80040908, &afe->afe_pll_control0);
Jeff Skirvinafd13a12012-01-04 01:32:39 -08001999 else if (is_b0(pdev) || is_c0(pdev))
2000 writel(0x80040A08, &afe->afe_pll_control0);
2001 else if (is_c1(pdev)) {
2002 writel(0x80000B08, &afe->afe_pll_control0);
2003 udelay(AFE_REGISTER_WRITE_DELAY);
2004 writel(0x00000B08, &afe->afe_pll_control0);
2005 udelay(AFE_REGISTER_WRITE_DELAY);
2006 writel(0x80000B08, &afe->afe_pll_control0);
2007 }
Dan Williamscc9203b2011-05-08 17:34:44 -07002008
2009 udelay(AFE_REGISTER_WRITE_DELAY);
2010
2011 /* Wait for the PLL to lock */
2012 do {
Dan Williams2e5da882012-01-04 01:32:34 -08002013 afe_status = readl(&afe->afe_common_block_status);
Dan Williamscc9203b2011-05-08 17:34:44 -07002014 udelay(AFE_REGISTER_WRITE_DELAY);
2015 } while ((afe_status & 0x00001000) == 0);
2016
Dan Williamsdc00c8b2011-07-01 11:41:21 -07002017 if (is_a2(pdev)) {
Dan Williams2e5da882012-01-04 01:32:34 -08002018 /* Shorten SAS SNW lock time (RxLock timer value from 76
2019 * us to 50 us)
2020 */
2021 writel(0x7bcc96ad, &afe->afe_pmsn_master_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07002022 udelay(AFE_REGISTER_WRITE_DELAY);
2023 }
2024
2025 for (phy_id = 0; phy_id < SCI_MAX_PHYS; phy_id++) {
Dan Williams2e5da882012-01-04 01:32:34 -08002026 struct scu_afe_transceiver *xcvr = &afe->scu_afe_xcvr[phy_id];
Dan Williamscc9203b2011-05-08 17:34:44 -07002027 const struct sci_phy_oem_params *oem_phy = &oem->phys[phy_id];
Jeff Skirvinafd13a12012-01-04 01:32:39 -08002028 int cable_length_long =
2029 is_long_cable(phy_id, cable_selection_mask);
2030 int cable_length_medium =
2031 is_medium_cable(phy_id, cable_selection_mask);
Dan Williamscc9203b2011-05-08 17:34:44 -07002032
Jeff Skirvinafd13a12012-01-04 01:32:39 -08002033 if (is_a2(pdev)) {
Dan Williams2e5da882012-01-04 01:32:34 -08002034 /* All defaults, except the Receive Word
2035 * Alignament/Comma Detect Enable....(0xe800)
2036 */
2037 writel(0x00004512, &xcvr->afe_xcvr_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07002038 udelay(AFE_REGISTER_WRITE_DELAY);
2039
Dan Williams2e5da882012-01-04 01:32:34 -08002040 writel(0x0050100F, &xcvr->afe_xcvr_control1);
Dan Williamscc9203b2011-05-08 17:34:44 -07002041 udelay(AFE_REGISTER_WRITE_DELAY);
Jeff Skirvinafd13a12012-01-04 01:32:39 -08002042 } else if (is_b0(pdev)) {
2043 /* Configure transmitter SSC parameters */
2044 writel(0x00030000, &xcvr->afe_tx_ssc_control);
2045 udelay(AFE_REGISTER_WRITE_DELAY);
2046 } else if (is_c0(pdev)) {
2047 /* Configure transmitter SSC parameters */
2048 writel(0x00010202, &xcvr->afe_tx_ssc_control);
2049 udelay(AFE_REGISTER_WRITE_DELAY);
2050
2051 /* All defaults, except the Receive Word
2052 * Alignament/Comma Detect Enable....(0xe800)
2053 */
2054 writel(0x00014500, &xcvr->afe_xcvr_control0);
2055 udelay(AFE_REGISTER_WRITE_DELAY);
2056 } else if (is_c1(pdev)) {
2057 /* Configure transmitter SSC parameters */
2058 writel(0x00010202, &xcvr->afe_tx_ssc_control);
2059 udelay(AFE_REGISTER_WRITE_DELAY);
2060
2061 /* All defaults, except the Receive Word
2062 * Alignament/Comma Detect Enable....(0xe800)
2063 */
2064 writel(0x0001C500, &xcvr->afe_xcvr_control0);
2065 udelay(AFE_REGISTER_WRITE_DELAY);
Dan Williamscc9203b2011-05-08 17:34:44 -07002066 }
2067
Jeff Skirvinafd13a12012-01-04 01:32:39 -08002068 /* Power up TX and RX out from power down (PWRDNTX and
2069 * PWRDNRX) & increase TX int & ext bias 20%....(0xe85c)
Dan Williams2e5da882012-01-04 01:32:34 -08002070 */
Dan Williamsdc00c8b2011-07-01 11:41:21 -07002071 if (is_a2(pdev))
Dan Williams2e5da882012-01-04 01:32:34 -08002072 writel(0x000003F0, &xcvr->afe_channel_control);
Dan Williamsdc00c8b2011-07-01 11:41:21 -07002073 else if (is_b0(pdev)) {
Dan Williams2e5da882012-01-04 01:32:34 -08002074 writel(0x000003D7, &xcvr->afe_channel_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07002075 udelay(AFE_REGISTER_WRITE_DELAY);
Jeff Skirvinafd13a12012-01-04 01:32:39 -08002076
Dan Williams2e5da882012-01-04 01:32:34 -08002077 writel(0x000003D4, &xcvr->afe_channel_control);
Jeff Skirvinafd13a12012-01-04 01:32:39 -08002078 } else if (is_c0(pdev)) {
Dan Williams2e5da882012-01-04 01:32:34 -08002079 writel(0x000001E7, &xcvr->afe_channel_control);
Adam Gruchaladbb07432011-06-01 22:31:03 +00002080 udelay(AFE_REGISTER_WRITE_DELAY);
Jeff Skirvinafd13a12012-01-04 01:32:39 -08002081
Dan Williams2e5da882012-01-04 01:32:34 -08002082 writel(0x000001E4, &xcvr->afe_channel_control);
Jeff Skirvinafd13a12012-01-04 01:32:39 -08002083 } else if (is_c1(pdev)) {
2084 writel(cable_length_long ? 0x000002F7 : 0x000001F7,
2085 &xcvr->afe_channel_control);
2086 udelay(AFE_REGISTER_WRITE_DELAY);
2087
2088 writel(cable_length_long ? 0x000002F4 : 0x000001F4,
2089 &xcvr->afe_channel_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07002090 }
2091 udelay(AFE_REGISTER_WRITE_DELAY);
2092
Dan Williamsdc00c8b2011-07-01 11:41:21 -07002093 if (is_a2(pdev)) {
Dan Williamscc9203b2011-05-08 17:34:44 -07002094 /* Enable TX equalization (0xe824) */
Dan Williams2e5da882012-01-04 01:32:34 -08002095 writel(0x00040000, &xcvr->afe_tx_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07002096 udelay(AFE_REGISTER_WRITE_DELAY);
2097 }
2098
Jeff Skirvinafd13a12012-01-04 01:32:39 -08002099 if (is_a2(pdev) || is_b0(pdev))
2100 /* RDPI=0x0(RX Power On), RXOOBDETPDNC=0x0,
2101 * TPD=0x0(TX Power On), RDD=0x0(RX Detect
2102 * Enabled) ....(0xe800)
2103 */
2104 writel(0x00004100, &xcvr->afe_xcvr_control0);
2105 else if (is_c0(pdev))
2106 writel(0x00014100, &xcvr->afe_xcvr_control0);
2107 else if (is_c1(pdev))
2108 writel(0x0001C100, &xcvr->afe_xcvr_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07002109 udelay(AFE_REGISTER_WRITE_DELAY);
2110
2111 /* Leave DFE/FFE on */
Dan Williamsdc00c8b2011-07-01 11:41:21 -07002112 if (is_a2(pdev))
Dan Williams2e5da882012-01-04 01:32:34 -08002113 writel(0x3F11103F, &xcvr->afe_rx_ssc_control0);
Dan Williamsdc00c8b2011-07-01 11:41:21 -07002114 else if (is_b0(pdev)) {
Dan Williams2e5da882012-01-04 01:32:34 -08002115 writel(0x3F11103F, &xcvr->afe_rx_ssc_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07002116 udelay(AFE_REGISTER_WRITE_DELAY);
2117 /* Enable TX equalization (0xe824) */
Dan Williams2e5da882012-01-04 01:32:34 -08002118 writel(0x00040000, &xcvr->afe_tx_control);
Jeff Skirvinafd13a12012-01-04 01:32:39 -08002119 } else if (is_c0(pdev)) {
2120 writel(0x01400C0F, &xcvr->afe_rx_ssc_control1);
Adam Gruchaladbb07432011-06-01 22:31:03 +00002121 udelay(AFE_REGISTER_WRITE_DELAY);
2122
Dan Williams2e5da882012-01-04 01:32:34 -08002123 writel(0x3F6F103F, &xcvr->afe_rx_ssc_control0);
Adam Gruchaladbb07432011-06-01 22:31:03 +00002124 udelay(AFE_REGISTER_WRITE_DELAY);
2125
2126 /* Enable TX equalization (0xe824) */
Dan Williams2e5da882012-01-04 01:32:34 -08002127 writel(0x00040000, &xcvr->afe_tx_control);
Jeff Skirvinafd13a12012-01-04 01:32:39 -08002128 } else if (is_c1(pdev)) {
2129 writel(cable_length_long ? 0x01500C0C :
2130 cable_length_medium ? 0x01400C0D : 0x02400C0D,
2131 &xcvr->afe_xcvr_control1);
2132 udelay(AFE_REGISTER_WRITE_DELAY);
2133
2134 writel(0x000003E0, &xcvr->afe_dfx_rx_control1);
2135 udelay(AFE_REGISTER_WRITE_DELAY);
2136
2137 writel(cable_length_long ? 0x33091C1F :
2138 cable_length_medium ? 0x3315181F : 0x2B17161F,
2139 &xcvr->afe_rx_ssc_control0);
2140 udelay(AFE_REGISTER_WRITE_DELAY);
2141
2142 /* Enable TX equalization (0xe824) */
2143 writel(0x00040000, &xcvr->afe_tx_control);
Dan Williamscc9203b2011-05-08 17:34:44 -07002144 }
Adam Gruchaladbb07432011-06-01 22:31:03 +00002145
Dan Williamscc9203b2011-05-08 17:34:44 -07002146 udelay(AFE_REGISTER_WRITE_DELAY);
2147
Dan Williams2e5da882012-01-04 01:32:34 -08002148 writel(oem_phy->afe_tx_amp_control0, &xcvr->afe_tx_amp_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07002149 udelay(AFE_REGISTER_WRITE_DELAY);
2150
Dan Williams2e5da882012-01-04 01:32:34 -08002151 writel(oem_phy->afe_tx_amp_control1, &xcvr->afe_tx_amp_control1);
Dan Williamscc9203b2011-05-08 17:34:44 -07002152 udelay(AFE_REGISTER_WRITE_DELAY);
2153
Dan Williams2e5da882012-01-04 01:32:34 -08002154 writel(oem_phy->afe_tx_amp_control2, &xcvr->afe_tx_amp_control2);
Dan Williamscc9203b2011-05-08 17:34:44 -07002155 udelay(AFE_REGISTER_WRITE_DELAY);
2156
Dan Williams2e5da882012-01-04 01:32:34 -08002157 writel(oem_phy->afe_tx_amp_control3, &xcvr->afe_tx_amp_control3);
Dan Williamscc9203b2011-05-08 17:34:44 -07002158 udelay(AFE_REGISTER_WRITE_DELAY);
2159 }
2160
2161 /* Transfer control to the PEs */
Dan Williams2e5da882012-01-04 01:32:34 -08002162 writel(0x00010f00, &afe->afe_dfx_master_control0);
Dan Williamscc9203b2011-05-08 17:34:44 -07002163 udelay(AFE_REGISTER_WRITE_DELAY);
2164}
2165
Dan Williams89a73012011-06-30 19:14:33 -07002166static void sci_controller_initialize_power_control(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07002167{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002168 sci_init_timer(&ihost->power_control.timer, power_control_timeout);
Dan Williamscc9203b2011-05-08 17:34:44 -07002169
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002170 memset(ihost->power_control.requesters, 0,
2171 sizeof(ihost->power_control.requesters));
Dan Williamscc9203b2011-05-08 17:34:44 -07002172
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002173 ihost->power_control.phys_waiting = 0;
2174 ihost->power_control.phys_granted_power = 0;
Dan Williamscc9203b2011-05-08 17:34:44 -07002175}
2176
Dan Williams89a73012011-06-30 19:14:33 -07002177static enum sci_status sci_controller_initialize(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07002178{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002179 struct sci_base_state_machine *sm = &ihost->sm;
Dan Williams7c78da32011-06-01 16:00:01 -07002180 enum sci_status result = SCI_FAILURE;
2181 unsigned long i, state, val;
Dan Williamscc9203b2011-05-08 17:34:44 -07002182
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002183 if (ihost->sm.current_state_id != SCIC_RESET) {
Dan Williams14e99b42012-02-10 01:05:43 -08002184 dev_warn(&ihost->pdev->dev, "%s invalid state: %d\n",
2185 __func__, ihost->sm.current_state_id);
Dan Williamscc9203b2011-05-08 17:34:44 -07002186 return SCI_FAILURE_INVALID_STATE;
2187 }
2188
Edmund Nadolskie3013702011-06-02 00:10:43 +00002189 sci_change_state(sm, SCIC_INITIALIZING);
Dan Williamscc9203b2011-05-08 17:34:44 -07002190
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002191 sci_init_timer(&ihost->phy_timer, phy_startup_timeout);
Edmund Nadolskibb3dbdf2011-05-19 20:26:02 -07002192
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002193 ihost->next_phy_to_start = 0;
2194 ihost->phy_startup_timer_pending = false;
Dan Williamscc9203b2011-05-08 17:34:44 -07002195
Dan Williams89a73012011-06-30 19:14:33 -07002196 sci_controller_initialize_power_control(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07002197
2198 /*
2199 * There is nothing to do here for B0 since we do not have to
2200 * program the AFE registers.
2201 * / @todo The AFE settings are supposed to be correct for the B0 but
2202 * / presently they seem to be wrong. */
Dan Williams89a73012011-06-30 19:14:33 -07002203 sci_controller_afe_initialization(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07002204
Dan Williams7c78da32011-06-01 16:00:01 -07002205
2206 /* Take the hardware out of reset */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002207 writel(0, &ihost->smu_registers->soft_reset_control);
Dan Williams7c78da32011-06-01 16:00:01 -07002208
2209 /*
2210 * / @todo Provide meaningfull error code for hardware failure
2211 * result = SCI_FAILURE_CONTROLLER_HARDWARE; */
2212 for (i = 100; i >= 1; i--) {
Dan Williamscc9203b2011-05-08 17:34:44 -07002213 u32 status;
Dan Williamscc9203b2011-05-08 17:34:44 -07002214
Dan Williams7c78da32011-06-01 16:00:01 -07002215 /* Loop until the hardware reports success */
2216 udelay(SCU_CONTEXT_RAM_INIT_STALL_TIME);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002217 status = readl(&ihost->smu_registers->control_status);
Dan Williamscc9203b2011-05-08 17:34:44 -07002218
Dan Williams7c78da32011-06-01 16:00:01 -07002219 if ((status & SCU_RAM_INIT_COMPLETED) == SCU_RAM_INIT_COMPLETED)
2220 break;
Dan Williamscc9203b2011-05-08 17:34:44 -07002221 }
Dan Williams7c78da32011-06-01 16:00:01 -07002222 if (i == 0)
2223 goto out;
Dan Williamscc9203b2011-05-08 17:34:44 -07002224
Dan Williams7c78da32011-06-01 16:00:01 -07002225 /*
2226 * Determine what are the actaul device capacities that the
2227 * hardware will support */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002228 val = readl(&ihost->smu_registers->device_context_capacity);
Dan Williamscc9203b2011-05-08 17:34:44 -07002229
Dan Williams7c78da32011-06-01 16:00:01 -07002230 /* Record the smaller of the two capacity values */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002231 ihost->logical_port_entries = min(smu_max_ports(val), SCI_MAX_PORTS);
2232 ihost->task_context_entries = min(smu_max_task_contexts(val), SCI_MAX_IO_REQUESTS);
2233 ihost->remote_node_entries = min(smu_max_rncs(val), SCI_MAX_REMOTE_DEVICES);
Dan Williamscc9203b2011-05-08 17:34:44 -07002234
Dan Williams7c78da32011-06-01 16:00:01 -07002235 /*
2236 * Make all PEs that are unassigned match up with the
2237 * logical ports
2238 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002239 for (i = 0; i < ihost->logical_port_entries; i++) {
Dan Williams7c78da32011-06-01 16:00:01 -07002240 struct scu_port_task_scheduler_group_registers __iomem
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002241 *ptsg = &ihost->scu_registers->peg0.ptsg;
Dan Williamscc9203b2011-05-08 17:34:44 -07002242
Dan Williams7c78da32011-06-01 16:00:01 -07002243 writel(i, &ptsg->protocol_engine[i]);
Dan Williamscc9203b2011-05-08 17:34:44 -07002244 }
2245
2246 /* Initialize hardware PCI Relaxed ordering in DMA engines */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002247 val = readl(&ihost->scu_registers->sdma.pdma_configuration);
Dan Williams7c78da32011-06-01 16:00:01 -07002248 val |= SCU_PDMACR_GEN_BIT(PCI_RELAXED_ORDERING_ENABLE);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002249 writel(val, &ihost->scu_registers->sdma.pdma_configuration);
Dan Williamscc9203b2011-05-08 17:34:44 -07002250
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002251 val = readl(&ihost->scu_registers->sdma.cdma_configuration);
Dan Williams7c78da32011-06-01 16:00:01 -07002252 val |= SCU_CDMACR_GEN_BIT(PCI_RELAXED_ORDERING_ENABLE);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002253 writel(val, &ihost->scu_registers->sdma.cdma_configuration);
Dan Williamscc9203b2011-05-08 17:34:44 -07002254
2255 /*
2256 * Initialize the PHYs before the PORTs because the PHY registers
2257 * are accessed during the port initialization.
2258 */
Dan Williams7c78da32011-06-01 16:00:01 -07002259 for (i = 0; i < SCI_MAX_PHYS; i++) {
Dan Williams89a73012011-06-30 19:14:33 -07002260 result = sci_phy_initialize(&ihost->phys[i],
2261 &ihost->scu_registers->peg0.pe[i].tl,
2262 &ihost->scu_registers->peg0.pe[i].ll);
Dan Williams7c78da32011-06-01 16:00:01 -07002263 if (result != SCI_SUCCESS)
2264 goto out;
Dan Williamscc9203b2011-05-08 17:34:44 -07002265 }
2266
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002267 for (i = 0; i < ihost->logical_port_entries; i++) {
Dan Williams89a73012011-06-30 19:14:33 -07002268 struct isci_port *iport = &ihost->ports[i];
Dan Williams7c78da32011-06-01 16:00:01 -07002269
Dan Williams89a73012011-06-30 19:14:33 -07002270 iport->port_task_scheduler_registers = &ihost->scu_registers->peg0.ptsg.port[i];
2271 iport->port_pe_configuration_register = &ihost->scu_registers->peg0.ptsg.protocol_engine[0];
2272 iport->viit_registers = &ihost->scu_registers->peg0.viit[i];
Dan Williamscc9203b2011-05-08 17:34:44 -07002273 }
2274
Dan Williams89a73012011-06-30 19:14:33 -07002275 result = sci_port_configuration_agent_initialize(ihost, &ihost->port_agent);
Dan Williamscc9203b2011-05-08 17:34:44 -07002276
Dan Williams7c78da32011-06-01 16:00:01 -07002277 out:
Dan Williamscc9203b2011-05-08 17:34:44 -07002278 /* Advance the controller state machine */
2279 if (result == SCI_SUCCESS)
Edmund Nadolskie3013702011-06-02 00:10:43 +00002280 state = SCIC_INITIALIZED;
Dan Williamscc9203b2011-05-08 17:34:44 -07002281 else
Edmund Nadolskie3013702011-06-02 00:10:43 +00002282 state = SCIC_FAILED;
2283 sci_change_state(sm, state);
Dan Williamscc9203b2011-05-08 17:34:44 -07002284
2285 return result;
2286}
2287
Dan Williamsabec9122012-02-15 13:58:42 -08002288static int sci_controller_dma_alloc(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07002289{
Dan Williamsabec9122012-02-15 13:58:42 -08002290 struct device *dev = &ihost->pdev->dev;
2291 size_t size;
2292 int i;
Dan Williamscc9203b2011-05-08 17:34:44 -07002293
Dan Williamsabec9122012-02-15 13:58:42 -08002294 /* detect re-initialization */
2295 if (ihost->completion_queue)
2296 return 0;
Dan Williamscc9203b2011-05-08 17:34:44 -07002297
Dan Williamsabec9122012-02-15 13:58:42 -08002298 size = SCU_MAX_COMPLETION_QUEUE_ENTRIES * sizeof(u32);
2299 ihost->completion_queue = dmam_alloc_coherent(dev, size, &ihost->cq_dma,
2300 GFP_KERNEL);
2301 if (!ihost->completion_queue)
2302 return -ENOMEM;
Dan Williamscc9203b2011-05-08 17:34:44 -07002303
Dan Williamsabec9122012-02-15 13:58:42 -08002304 size = ihost->remote_node_entries * sizeof(union scu_remote_node_context);
2305 ihost->remote_node_context_table = dmam_alloc_coherent(dev, size, &ihost->rnc_dma,
2306 GFP_KERNEL);
Dan Williamscc9203b2011-05-08 17:34:44 -07002307
Dan Williamsabec9122012-02-15 13:58:42 -08002308 if (!ihost->remote_node_context_table)
2309 return -ENOMEM;
Dan Williamscc9203b2011-05-08 17:34:44 -07002310
Dan Williamsabec9122012-02-15 13:58:42 -08002311 size = ihost->task_context_entries * sizeof(struct scu_task_context),
2312 ihost->task_context_table = dmam_alloc_coherent(dev, size, &ihost->tc_dma,
2313 GFP_KERNEL);
2314 if (!ihost->task_context_table)
2315 return -ENOMEM;
Dan Williamscc9203b2011-05-08 17:34:44 -07002316
Dan Williamsabec9122012-02-15 13:58:42 -08002317 size = SCI_UFI_TOTAL_SIZE;
2318 ihost->ufi_buf = dmam_alloc_coherent(dev, size, &ihost->ufi_dma, GFP_KERNEL);
2319 if (!ihost->ufi_buf)
2320 return -ENOMEM;
Dan Williamscc9203b2011-05-08 17:34:44 -07002321
Dan Williamsabec9122012-02-15 13:58:42 -08002322 for (i = 0; i < SCI_MAX_IO_REQUESTS; i++) {
2323 struct isci_request *ireq;
2324 dma_addr_t dma;
Dan Williamscc9203b2011-05-08 17:34:44 -07002325
Dan Williamsabec9122012-02-15 13:58:42 -08002326 ireq = dmam_alloc_coherent(dev, sizeof(*ireq), &dma, GFP_KERNEL);
2327 if (!ireq)
2328 return -ENOMEM;
Dan Williamscc9203b2011-05-08 17:34:44 -07002329
Dan Williamsabec9122012-02-15 13:58:42 -08002330 ireq->tc = &ihost->task_context_table[i];
2331 ireq->owning_controller = ihost;
2332 spin_lock_init(&ireq->state_lock);
2333 ireq->request_daddr = dma;
2334 ireq->isci_host = ihost;
2335 ihost->reqs[i] = ireq;
Dan Williamscc9203b2011-05-08 17:34:44 -07002336 }
2337
Dan Williamsabec9122012-02-15 13:58:42 -08002338 return 0;
Dan Williamscc9203b2011-05-08 17:34:44 -07002339}
2340
Dan Williams89a73012011-06-30 19:14:33 -07002341static int sci_controller_mem_init(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07002342{
Dan Williamsabec9122012-02-15 13:58:42 -08002343 int err = sci_controller_dma_alloc(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07002344
Dan Williams7c78da32011-06-01 16:00:01 -07002345 if (err)
2346 return err;
Dan Williamscc9203b2011-05-08 17:34:44 -07002347
Dan Williamsabec9122012-02-15 13:58:42 -08002348 writel(lower_32_bits(ihost->cq_dma), &ihost->smu_registers->completion_queue_lower);
2349 writel(upper_32_bits(ihost->cq_dma), &ihost->smu_registers->completion_queue_upper);
2350
2351 writel(lower_32_bits(ihost->rnc_dma), &ihost->smu_registers->remote_node_context_lower);
2352 writel(upper_32_bits(ihost->rnc_dma), &ihost->smu_registers->remote_node_context_upper);
2353
2354 writel(lower_32_bits(ihost->tc_dma), &ihost->smu_registers->host_task_table_lower);
2355 writel(upper_32_bits(ihost->tc_dma), &ihost->smu_registers->host_task_table_upper);
2356
2357 sci_unsolicited_frame_control_construct(ihost);
2358
Dan Williamscc9203b2011-05-08 17:34:44 -07002359 /*
2360 * Inform the silicon as to the location of the UF headers and
2361 * address table.
2362 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002363 writel(lower_32_bits(ihost->uf_control.headers.physical_address),
2364 &ihost->scu_registers->sdma.uf_header_base_address_lower);
2365 writel(upper_32_bits(ihost->uf_control.headers.physical_address),
2366 &ihost->scu_registers->sdma.uf_header_base_address_upper);
Dan Williamscc9203b2011-05-08 17:34:44 -07002367
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002368 writel(lower_32_bits(ihost->uf_control.address_table.physical_address),
2369 &ihost->scu_registers->sdma.uf_address_table_lower);
2370 writel(upper_32_bits(ihost->uf_control.address_table.physical_address),
2371 &ihost->scu_registers->sdma.uf_address_table_upper);
Dan Williamscc9203b2011-05-08 17:34:44 -07002372
2373 return 0;
2374}
2375
Dan Williamsabec9122012-02-15 13:58:42 -08002376/**
2377 * isci_host_init - (re-)initialize hardware and internal (private) state
2378 * @ihost: host to init
2379 *
2380 * Any public facing objects (like asd_sas_port, and asd_sas_phys), or
2381 * one-time initialization objects like locks and waitqueues, are
2382 * not touched (they are initialized in isci_host_alloc)
2383 */
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002384int isci_host_init(struct isci_host *ihost)
Dan Williams6f231dd2011-07-02 22:56:22 -07002385{
Dan Williamsabec9122012-02-15 13:58:42 -08002386 int i, err;
Dan Williams6f231dd2011-07-02 22:56:22 -07002387 enum sci_status status;
Dan Williams6f231dd2011-07-02 22:56:22 -07002388
Dan Williamsabec9122012-02-15 13:58:42 -08002389 status = sci_controller_construct(ihost, scu_base(ihost), smu_base(ihost));
Dan Williams6f231dd2011-07-02 22:56:22 -07002390 if (status != SCI_SUCCESS) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002391 dev_err(&ihost->pdev->dev,
Dan Williams89a73012011-06-30 19:14:33 -07002392 "%s: sci_controller_construct failed - status = %x\n",
Dan Williams6f231dd2011-07-02 22:56:22 -07002393 __func__,
2394 status);
Dave Jiang858d4aa2011-02-22 01:27:03 -08002395 return -ENODEV;
Dan Williams6f231dd2011-07-02 22:56:22 -07002396 }
2397
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002398 spin_lock_irq(&ihost->scic_lock);
Dan Williams89a73012011-06-30 19:14:33 -07002399 status = sci_controller_initialize(ihost);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002400 spin_unlock_irq(&ihost->scic_lock);
Dan Williams7c40a802011-03-02 11:49:26 -08002401 if (status != SCI_SUCCESS) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002402 dev_warn(&ihost->pdev->dev,
Dan Williams89a73012011-06-30 19:14:33 -07002403 "%s: sci_controller_initialize failed -"
Dan Williams7c40a802011-03-02 11:49:26 -08002404 " status = 0x%x\n",
2405 __func__, status);
2406 return -ENODEV;
2407 }
2408
Dan Williams89a73012011-06-30 19:14:33 -07002409 err = sci_controller_mem_init(ihost);
Dan Williams6f231dd2011-07-02 22:56:22 -07002410 if (err)
Dave Jiang858d4aa2011-02-22 01:27:03 -08002411 return err;
Dan Williams6f231dd2011-07-02 22:56:22 -07002412
Dan Williamsad4f4c12011-09-01 21:18:31 -07002413 /* enable sgpio */
2414 writel(1, &ihost->scu_registers->peg0.sgpio.interface_control);
2415 for (i = 0; i < isci_gpio_count(ihost); i++)
2416 writel(SGPIO_HW_CONTROL, &ihost->scu_registers->peg0.sgpio.output_data_select[i]);
2417 writel(0, &ihost->scu_registers->peg0.sgpio.vendor_specific_code);
2418
Dave Jiang858d4aa2011-02-22 01:27:03 -08002419 return 0;
Dan Williams6f231dd2011-07-02 22:56:22 -07002420}
Dan Williamscc9203b2011-05-08 17:34:44 -07002421
Dan Williams89a73012011-06-30 19:14:33 -07002422void sci_controller_link_up(struct isci_host *ihost, struct isci_port *iport,
2423 struct isci_phy *iphy)
Dan Williamscc9203b2011-05-08 17:34:44 -07002424{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002425 switch (ihost->sm.current_state_id) {
Edmund Nadolskie3013702011-06-02 00:10:43 +00002426 case SCIC_STARTING:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002427 sci_del_timer(&ihost->phy_timer);
2428 ihost->phy_startup_timer_pending = false;
2429 ihost->port_agent.link_up_handler(ihost, &ihost->port_agent,
Dan Williams89a73012011-06-30 19:14:33 -07002430 iport, iphy);
2431 sci_controller_start_next_phy(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07002432 break;
Edmund Nadolskie3013702011-06-02 00:10:43 +00002433 case SCIC_READY:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002434 ihost->port_agent.link_up_handler(ihost, &ihost->port_agent,
Dan Williams89a73012011-06-30 19:14:33 -07002435 iport, iphy);
Dan Williamscc9203b2011-05-08 17:34:44 -07002436 break;
2437 default:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002438 dev_dbg(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07002439 "%s: SCIC Controller linkup event from phy %d in "
Dan Williams85280952011-06-28 15:05:53 -07002440 "unexpected state %d\n", __func__, iphy->phy_index,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002441 ihost->sm.current_state_id);
Dan Williamscc9203b2011-05-08 17:34:44 -07002442 }
2443}
2444
Dan Williams89a73012011-06-30 19:14:33 -07002445void sci_controller_link_down(struct isci_host *ihost, struct isci_port *iport,
2446 struct isci_phy *iphy)
Dan Williamscc9203b2011-05-08 17:34:44 -07002447{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002448 switch (ihost->sm.current_state_id) {
Edmund Nadolskie3013702011-06-02 00:10:43 +00002449 case SCIC_STARTING:
2450 case SCIC_READY:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002451 ihost->port_agent.link_down_handler(ihost, &ihost->port_agent,
Dan Williamsffe191c2011-06-29 13:09:25 -07002452 iport, iphy);
Dan Williamscc9203b2011-05-08 17:34:44 -07002453 break;
2454 default:
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002455 dev_dbg(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07002456 "%s: SCIC Controller linkdown event from phy %d in "
2457 "unexpected state %d\n",
2458 __func__,
Dan Williams85280952011-06-28 15:05:53 -07002459 iphy->phy_index,
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002460 ihost->sm.current_state_id);
Dan Williamscc9203b2011-05-08 17:34:44 -07002461 }
2462}
2463
Dan Williamseb608c32012-02-23 01:12:10 -08002464bool sci_controller_has_remote_devices_stopping(struct isci_host *ihost)
Dan Williamscc9203b2011-05-08 17:34:44 -07002465{
2466 u32 index;
2467
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002468 for (index = 0; index < ihost->remote_node_entries; index++) {
2469 if ((ihost->device_table[index] != NULL) &&
2470 (ihost->device_table[index]->sm.current_state_id == SCI_DEV_STOPPING))
Dan Williamscc9203b2011-05-08 17:34:44 -07002471 return true;
2472 }
2473
2474 return false;
2475}
2476
Dan Williams89a73012011-06-30 19:14:33 -07002477void sci_controller_remote_device_stopped(struct isci_host *ihost,
2478 struct isci_remote_device *idev)
Dan Williamscc9203b2011-05-08 17:34:44 -07002479{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002480 if (ihost->sm.current_state_id != SCIC_STOPPING) {
2481 dev_dbg(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07002482 "SCIC Controller 0x%p remote device stopped event "
2483 "from device 0x%p in unexpected state %d\n",
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002484 ihost, idev,
2485 ihost->sm.current_state_id);
Dan Williamscc9203b2011-05-08 17:34:44 -07002486 return;
2487 }
2488
Dan Williams89a73012011-06-30 19:14:33 -07002489 if (!sci_controller_has_remote_devices_stopping(ihost))
Dan Williamseb608c32012-02-23 01:12:10 -08002490 isci_host_stop_complete(ihost);
Dan Williamscc9203b2011-05-08 17:34:44 -07002491}
2492
Dan Williams89a73012011-06-30 19:14:33 -07002493void sci_controller_post_request(struct isci_host *ihost, u32 request)
Dan Williamscc9203b2011-05-08 17:34:44 -07002494{
Dan Williams89a73012011-06-30 19:14:33 -07002495 dev_dbg(&ihost->pdev->dev, "%s[%d]: %#x\n",
2496 __func__, ihost->id, request);
Dan Williamscc9203b2011-05-08 17:34:44 -07002497
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002498 writel(request, &ihost->smu_registers->post_context_port);
Dan Williamscc9203b2011-05-08 17:34:44 -07002499}
2500
Dan Williams89a73012011-06-30 19:14:33 -07002501struct isci_request *sci_request_by_tag(struct isci_host *ihost, u16 io_tag)
Dan Williamscc9203b2011-05-08 17:34:44 -07002502{
2503 u16 task_index;
2504 u16 task_sequence;
2505
Dan Williamsdd047c82011-06-09 11:06:58 -07002506 task_index = ISCI_TAG_TCI(io_tag);
Dan Williamscc9203b2011-05-08 17:34:44 -07002507
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002508 if (task_index < ihost->task_context_entries) {
2509 struct isci_request *ireq = ihost->reqs[task_index];
Dan Williamsdb056252011-06-17 14:18:39 -07002510
2511 if (test_bit(IREQ_ACTIVE, &ireq->flags)) {
Dan Williamsdd047c82011-06-09 11:06:58 -07002512 task_sequence = ISCI_TAG_SEQ(io_tag);
Dan Williamscc9203b2011-05-08 17:34:44 -07002513
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002514 if (task_sequence == ihost->io_request_sequence[task_index])
Dan Williams5076a1a2011-06-27 14:57:03 -07002515 return ireq;
Dan Williamscc9203b2011-05-08 17:34:44 -07002516 }
2517 }
2518
2519 return NULL;
2520}
2521
2522/**
2523 * This method allocates remote node index and the reserves the remote node
2524 * context space for use. This method can fail if there are no more remote
2525 * node index available.
2526 * @scic: This is the controller object which contains the set of
2527 * free remote node ids
2528 * @sci_dev: This is the device object which is requesting the a remote node
2529 * id
2530 * @node_id: This is the remote node id that is assinged to the device if one
2531 * is available
2532 *
2533 * enum sci_status SCI_FAILURE_OUT_OF_RESOURCES if there are no available remote
2534 * node index available.
2535 */
Dan Williams89a73012011-06-30 19:14:33 -07002536enum sci_status sci_controller_allocate_remote_node_context(struct isci_host *ihost,
2537 struct isci_remote_device *idev,
2538 u16 *node_id)
Dan Williamscc9203b2011-05-08 17:34:44 -07002539{
2540 u16 node_index;
Dan Williams89a73012011-06-30 19:14:33 -07002541 u32 remote_node_count = sci_remote_device_node_count(idev);
Dan Williamscc9203b2011-05-08 17:34:44 -07002542
Dan Williams89a73012011-06-30 19:14:33 -07002543 node_index = sci_remote_node_table_allocate_remote_node(
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002544 &ihost->available_remote_nodes, remote_node_count
Dan Williamscc9203b2011-05-08 17:34:44 -07002545 );
2546
2547 if (node_index != SCIC_SDS_REMOTE_NODE_CONTEXT_INVALID_INDEX) {
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002548 ihost->device_table[node_index] = idev;
Dan Williamscc9203b2011-05-08 17:34:44 -07002549
2550 *node_id = node_index;
2551
2552 return SCI_SUCCESS;
2553 }
2554
2555 return SCI_FAILURE_INSUFFICIENT_RESOURCES;
2556}
2557
Dan Williams89a73012011-06-30 19:14:33 -07002558void sci_controller_free_remote_node_context(struct isci_host *ihost,
2559 struct isci_remote_device *idev,
2560 u16 node_id)
Dan Williamscc9203b2011-05-08 17:34:44 -07002561{
Dan Williams89a73012011-06-30 19:14:33 -07002562 u32 remote_node_count = sci_remote_device_node_count(idev);
Dan Williamscc9203b2011-05-08 17:34:44 -07002563
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002564 if (ihost->device_table[node_id] == idev) {
2565 ihost->device_table[node_id] = NULL;
Dan Williamscc9203b2011-05-08 17:34:44 -07002566
Dan Williams89a73012011-06-30 19:14:33 -07002567 sci_remote_node_table_release_remote_node_index(
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002568 &ihost->available_remote_nodes, remote_node_count, node_id
Dan Williamscc9203b2011-05-08 17:34:44 -07002569 );
2570 }
2571}
2572
Dan Williams89a73012011-06-30 19:14:33 -07002573void sci_controller_copy_sata_response(void *response_buffer,
2574 void *frame_header,
2575 void *frame_buffer)
Dan Williamscc9203b2011-05-08 17:34:44 -07002576{
Dan Williams89a73012011-06-30 19:14:33 -07002577 /* XXX type safety? */
Dan Williamscc9203b2011-05-08 17:34:44 -07002578 memcpy(response_buffer, frame_header, sizeof(u32));
2579
2580 memcpy(response_buffer + sizeof(u32),
2581 frame_buffer,
2582 sizeof(struct dev_to_host_fis) - sizeof(u32));
2583}
2584
Dan Williams89a73012011-06-30 19:14:33 -07002585void sci_controller_release_frame(struct isci_host *ihost, u32 frame_index)
Dan Williamscc9203b2011-05-08 17:34:44 -07002586{
Dan Williams89a73012011-06-30 19:14:33 -07002587 if (sci_unsolicited_frame_control_release_frame(&ihost->uf_control, frame_index))
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002588 writel(ihost->uf_control.get,
2589 &ihost->scu_registers->sdma.unsolicited_frame_get_pointer);
Dan Williamscc9203b2011-05-08 17:34:44 -07002590}
2591
Dan Williams312e0c22011-06-28 13:47:09 -07002592void isci_tci_free(struct isci_host *ihost, u16 tci)
2593{
2594 u16 tail = ihost->tci_tail & (SCI_MAX_IO_REQUESTS-1);
2595
2596 ihost->tci_pool[tail] = tci;
2597 ihost->tci_tail = tail + 1;
2598}
2599
2600static u16 isci_tci_alloc(struct isci_host *ihost)
2601{
2602 u16 head = ihost->tci_head & (SCI_MAX_IO_REQUESTS-1);
2603 u16 tci = ihost->tci_pool[head];
2604
2605 ihost->tci_head = head + 1;
2606 return tci;
2607}
2608
2609static u16 isci_tci_space(struct isci_host *ihost)
2610{
2611 return CIRC_SPACE(ihost->tci_head, ihost->tci_tail, SCI_MAX_IO_REQUESTS);
2612}
2613
2614u16 isci_alloc_tag(struct isci_host *ihost)
2615{
2616 if (isci_tci_space(ihost)) {
2617 u16 tci = isci_tci_alloc(ihost);
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002618 u8 seq = ihost->io_request_sequence[tci];
Dan Williams312e0c22011-06-28 13:47:09 -07002619
2620 return ISCI_TAG(seq, tci);
2621 }
2622
2623 return SCI_CONTROLLER_INVALID_IO_TAG;
2624}
2625
2626enum sci_status isci_free_tag(struct isci_host *ihost, u16 io_tag)
2627{
Dan Williams312e0c22011-06-28 13:47:09 -07002628 u16 tci = ISCI_TAG_TCI(io_tag);
2629 u16 seq = ISCI_TAG_SEQ(io_tag);
2630
2631 /* prevent tail from passing head */
2632 if (isci_tci_active(ihost) == 0)
2633 return SCI_FAILURE_INVALID_IO_TAG;
2634
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002635 if (seq == ihost->io_request_sequence[tci]) {
2636 ihost->io_request_sequence[tci] = (seq+1) & (SCI_MAX_SEQ-1);
Dan Williams312e0c22011-06-28 13:47:09 -07002637
2638 isci_tci_free(ihost, tci);
2639
2640 return SCI_SUCCESS;
2641 }
2642 return SCI_FAILURE_INVALID_IO_TAG;
2643}
2644
Dan Williams89a73012011-06-30 19:14:33 -07002645enum sci_status sci_controller_start_io(struct isci_host *ihost,
2646 struct isci_remote_device *idev,
2647 struct isci_request *ireq)
Dan Williamscc9203b2011-05-08 17:34:44 -07002648{
2649 enum sci_status status;
2650
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002651 if (ihost->sm.current_state_id != SCIC_READY) {
Dan Williams14e99b42012-02-10 01:05:43 -08002652 dev_warn(&ihost->pdev->dev, "%s invalid state: %d\n",
2653 __func__, ihost->sm.current_state_id);
Dan Williamscc9203b2011-05-08 17:34:44 -07002654 return SCI_FAILURE_INVALID_STATE;
2655 }
2656
Dan Williams89a73012011-06-30 19:14:33 -07002657 status = sci_remote_device_start_io(ihost, idev, ireq);
Dan Williamscc9203b2011-05-08 17:34:44 -07002658 if (status != SCI_SUCCESS)
2659 return status;
2660
Dan Williams5076a1a2011-06-27 14:57:03 -07002661 set_bit(IREQ_ACTIVE, &ireq->flags);
Dan Williams34a99152011-07-01 02:25:15 -07002662 sci_controller_post_request(ihost, ireq->post_context);
Dan Williamscc9203b2011-05-08 17:34:44 -07002663 return SCI_SUCCESS;
2664}
2665
Dan Williams89a73012011-06-30 19:14:33 -07002666enum sci_status sci_controller_terminate_request(struct isci_host *ihost,
2667 struct isci_remote_device *idev,
2668 struct isci_request *ireq)
Dan Williamscc9203b2011-05-08 17:34:44 -07002669{
Dan Williams89a73012011-06-30 19:14:33 -07002670 /* terminate an ongoing (i.e. started) core IO request. This does not
2671 * abort the IO request at the target, but rather removes the IO
2672 * request from the host controller.
2673 */
Dan Williamscc9203b2011-05-08 17:34:44 -07002674 enum sci_status status;
2675
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002676 if (ihost->sm.current_state_id != SCIC_READY) {
Dan Williams14e99b42012-02-10 01:05:43 -08002677 dev_warn(&ihost->pdev->dev, "%s invalid state: %d\n",
2678 __func__, ihost->sm.current_state_id);
Dan Williamscc9203b2011-05-08 17:34:44 -07002679 return SCI_FAILURE_INVALID_STATE;
2680 }
2681
Dan Williams89a73012011-06-30 19:14:33 -07002682 status = sci_io_request_terminate(ireq);
Dan Williamscc9203b2011-05-08 17:34:44 -07002683 if (status != SCI_SUCCESS)
2684 return status;
2685
2686 /*
2687 * Utilize the original post context command and or in the POST_TC_ABORT
2688 * request sub-type.
2689 */
Dan Williams89a73012011-06-30 19:14:33 -07002690 sci_controller_post_request(ihost,
2691 ireq->post_context | SCU_CONTEXT_COMMAND_REQUEST_POST_TC_ABORT);
Dan Williamscc9203b2011-05-08 17:34:44 -07002692 return SCI_SUCCESS;
2693}
2694
2695/**
Dan Williams89a73012011-06-30 19:14:33 -07002696 * sci_controller_complete_io() - This method will perform core specific
Dan Williamscc9203b2011-05-08 17:34:44 -07002697 * completion operations for an IO request. After this method is invoked,
2698 * the user should consider the IO request as invalid until it is properly
2699 * reused (i.e. re-constructed).
Dan Williams89a73012011-06-30 19:14:33 -07002700 * @ihost: The handle to the controller object for which to complete the
Dan Williamscc9203b2011-05-08 17:34:44 -07002701 * IO request.
Dan Williams89a73012011-06-30 19:14:33 -07002702 * @idev: The handle to the remote device object for which to complete
Dan Williamscc9203b2011-05-08 17:34:44 -07002703 * the IO request.
Dan Williams89a73012011-06-30 19:14:33 -07002704 * @ireq: the handle to the io request object to complete.
Dan Williamscc9203b2011-05-08 17:34:44 -07002705 */
Dan Williams89a73012011-06-30 19:14:33 -07002706enum sci_status sci_controller_complete_io(struct isci_host *ihost,
2707 struct isci_remote_device *idev,
2708 struct isci_request *ireq)
Dan Williamscc9203b2011-05-08 17:34:44 -07002709{
2710 enum sci_status status;
2711 u16 index;
2712
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002713 switch (ihost->sm.current_state_id) {
Edmund Nadolskie3013702011-06-02 00:10:43 +00002714 case SCIC_STOPPING:
Dan Williamscc9203b2011-05-08 17:34:44 -07002715 /* XXX: Implement this function */
2716 return SCI_FAILURE;
Edmund Nadolskie3013702011-06-02 00:10:43 +00002717 case SCIC_READY:
Dan Williams89a73012011-06-30 19:14:33 -07002718 status = sci_remote_device_complete_io(ihost, idev, ireq);
Dan Williamscc9203b2011-05-08 17:34:44 -07002719 if (status != SCI_SUCCESS)
2720 return status;
2721
Dan Williams5076a1a2011-06-27 14:57:03 -07002722 index = ISCI_TAG_TCI(ireq->io_tag);
2723 clear_bit(IREQ_ACTIVE, &ireq->flags);
Dan Williamscc9203b2011-05-08 17:34:44 -07002724 return SCI_SUCCESS;
2725 default:
Dan Williams14e99b42012-02-10 01:05:43 -08002726 dev_warn(&ihost->pdev->dev, "%s invalid state: %d\n",
2727 __func__, ihost->sm.current_state_id);
Dan Williamscc9203b2011-05-08 17:34:44 -07002728 return SCI_FAILURE_INVALID_STATE;
2729 }
2730
2731}
2732
Dan Williams89a73012011-06-30 19:14:33 -07002733enum sci_status sci_controller_continue_io(struct isci_request *ireq)
Dan Williamscc9203b2011-05-08 17:34:44 -07002734{
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002735 struct isci_host *ihost = ireq->owning_controller;
Dan Williamscc9203b2011-05-08 17:34:44 -07002736
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002737 if (ihost->sm.current_state_id != SCIC_READY) {
Dan Williams14e99b42012-02-10 01:05:43 -08002738 dev_warn(&ihost->pdev->dev, "%s invalid state: %d\n",
2739 __func__, ihost->sm.current_state_id);
Dan Williamscc9203b2011-05-08 17:34:44 -07002740 return SCI_FAILURE_INVALID_STATE;
2741 }
2742
Dan Williams5076a1a2011-06-27 14:57:03 -07002743 set_bit(IREQ_ACTIVE, &ireq->flags);
Dan Williams34a99152011-07-01 02:25:15 -07002744 sci_controller_post_request(ihost, ireq->post_context);
Dan Williamscc9203b2011-05-08 17:34:44 -07002745 return SCI_SUCCESS;
2746}
2747
2748/**
Dan Williams89a73012011-06-30 19:14:33 -07002749 * sci_controller_start_task() - This method is called by the SCIC user to
Dan Williamscc9203b2011-05-08 17:34:44 -07002750 * send/start a framework task management request.
2751 * @controller: the handle to the controller object for which to start the task
2752 * management request.
2753 * @remote_device: the handle to the remote device object for which to start
2754 * the task management request.
2755 * @task_request: the handle to the task request object to start.
Dan Williamscc9203b2011-05-08 17:34:44 -07002756 */
Dan Williams89a73012011-06-30 19:14:33 -07002757enum sci_task_status sci_controller_start_task(struct isci_host *ihost,
2758 struct isci_remote_device *idev,
2759 struct isci_request *ireq)
Dan Williamscc9203b2011-05-08 17:34:44 -07002760{
2761 enum sci_status status;
2762
Dan Williamsd9dcb4b2011-06-30 17:38:32 -07002763 if (ihost->sm.current_state_id != SCIC_READY) {
2764 dev_warn(&ihost->pdev->dev,
Dan Williamscc9203b2011-05-08 17:34:44 -07002765 "%s: SCIC Controller starting task from invalid "
2766 "state\n",
2767 __func__);
2768 return SCI_TASK_FAILURE_INVALID_STATE;
2769 }
2770
Dan Williams89a73012011-06-30 19:14:33 -07002771 status = sci_remote_device_start_task(ihost, idev, ireq);
Dan Williamscc9203b2011-05-08 17:34:44 -07002772 switch (status) {
2773 case SCI_FAILURE_RESET_DEVICE_PARTIAL_SUCCESS:
Dan Williamsdb056252011-06-17 14:18:39 -07002774 set_bit(IREQ_ACTIVE, &ireq->flags);
Dan Williamscc9203b2011-05-08 17:34:44 -07002775
2776 /*
2777 * We will let framework know this task request started successfully,
2778 * although core is still woring on starting the request (to post tc when
2779 * RNC is resumed.)
2780 */
2781 return SCI_SUCCESS;
2782 case SCI_SUCCESS:
Dan Williamsdb056252011-06-17 14:18:39 -07002783 set_bit(IREQ_ACTIVE, &ireq->flags);
Dan Williams34a99152011-07-01 02:25:15 -07002784 sci_controller_post_request(ihost, ireq->post_context);
Dan Williamscc9203b2011-05-08 17:34:44 -07002785 break;
2786 default:
2787 break;
2788 }
2789
2790 return status;
2791}
Dan Williamsad4f4c12011-09-01 21:18:31 -07002792
2793static int sci_write_gpio_tx_gp(struct isci_host *ihost, u8 reg_index, u8 reg_count, u8 *write_data)
2794{
2795 int d;
2796
2797 /* no support for TX_GP_CFG */
2798 if (reg_index == 0)
2799 return -EINVAL;
2800
2801 for (d = 0; d < isci_gpio_count(ihost); d++) {
2802 u32 val = 0x444; /* all ODx.n clear */
2803 int i;
2804
2805 for (i = 0; i < 3; i++) {
2806 int bit = (i << 2) + 2;
2807
2808 bit = try_test_sas_gpio_gp_bit(to_sas_gpio_od(d, i),
2809 write_data, reg_index,
2810 reg_count);
2811 if (bit < 0)
2812 break;
2813
2814 /* if od is set, clear the 'invert' bit */
2815 val &= ~(bit << ((i << 2) + 2));
2816 }
2817
2818 if (i < 3)
2819 break;
2820 writel(val, &ihost->scu_registers->peg0.sgpio.output_data_select[d]);
2821 }
2822
2823 /* unless reg_index is > 1, we should always be able to write at
2824 * least one register
2825 */
2826 return d > 0;
2827}
2828
2829int isci_gpio_write(struct sas_ha_struct *sas_ha, u8 reg_type, u8 reg_index,
2830 u8 reg_count, u8 *write_data)
2831{
2832 struct isci_host *ihost = sas_ha->lldd_ha;
2833 int written;
2834
2835 switch (reg_type) {
2836 case SAS_GPIO_REG_TX_GP:
2837 written = sci_write_gpio_tx_gp(ihost, reg_index, reg_count, write_data);
2838 break;
2839 default:
2840 written = -EINVAL;
2841 }
2842
2843 return written;
2844}