blob: d1ab57a7988f51f26ad31bf33826ddee15e8f74f [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -08008 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -080033 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080063#include <linux/pci.h>
64#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070065#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070066#include <linux/debugfs.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070067#include <linux/bitops.h>
68#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070069
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030070#include "iwl-trans.h"
Johannes Bergc17d0682011-09-15 11:46:42 -070071#include "iwl-trans-pcie-int.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070072#include "iwl-csr.h"
73#include "iwl-prph.h"
Emmanuel Grumbach48f20d32011-08-25 23:10:36 -070074#include "iwl-shared.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070075#include "iwl-eeprom.h"
Emmanuel Grumbach7a10e3e2011-09-06 09:31:21 -070076#include "iwl-agn-hw.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030077
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070078static int iwl_trans_rx_alloc(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030079{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070080 struct iwl_trans_pcie *trans_pcie =
81 IWL_TRANS_GET_PCIE_TRANS(trans);
82 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020083 struct device *dev = trans->dev;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030084
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070085 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030086
87 spin_lock_init(&rxq->lock);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030088
89 if (WARN_ON(rxq->bd || rxq->rb_stts))
90 return -EINVAL;
91
92 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
Djalal Harouni84c816d2011-12-21 01:21:47 +010093 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
94 &rxq->bd_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030095 if (!rxq->bd)
96 goto err_bd;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030097
98 /*Allocate the driver's pointer to receive buffer status */
Djalal Harouni84c816d2011-12-21 01:21:47 +010099 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
100 &rxq->rb_stts_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300101 if (!rxq->rb_stts)
102 goto err_rb_stts;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300103
104 return 0;
105
106err_rb_stts:
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300107 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
108 rxq->bd, rxq->bd_dma);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300109 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
110 rxq->bd = NULL;
111err_bd:
112 return -ENOMEM;
113}
114
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700115static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300116{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700117 struct iwl_trans_pcie *trans_pcie =
118 IWL_TRANS_GET_PCIE_TRANS(trans);
119 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300120 int i;
121
122 /* Fill the rx_used queue with _all_ of the Rx buffers */
123 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
124 /* In the reset function, these buffers may have been allocated
125 * to an SKB, so we need to unmap and free potential storage */
126 if (rxq->pool[i].page != NULL) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200127 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700128 PAGE_SIZE << hw_params(trans).rx_page_order,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300129 DMA_FROM_DEVICE);
Emmanuel Grumbach790428b2011-08-25 23:11:05 -0700130 __free_pages(rxq->pool[i].page,
131 hw_params(trans).rx_page_order);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300132 rxq->pool[i].page = NULL;
133 }
134 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
135 }
136}
137
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700138static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700139 struct iwl_rx_queue *rxq)
140{
141 u32 rb_size;
142 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
Johannes Bergc17d0682011-09-15 11:46:42 -0700143 u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700144
145 if (iwlagn_mod_params.amsdu_size_8K)
146 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
147 else
148 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
149
150 /* Stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200151 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700152
153 /* Reset driver's Rx queue write index */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200154 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700155
156 /* Tell device where to find RBD circular buffer in DRAM */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200157 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700158 (u32)(rxq->bd_dma >> 8));
159
160 /* Tell device where in DRAM to update its Rx status */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200161 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700162 rxq->rb_stts_dma >> 4);
163
164 /* Enable Rx DMA
165 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
166 * the credit mechanism in 5000 HW RX FIFO
167 * Direct rx interrupts to hosts
168 * Rx buffer size 4 or 8k
169 * RB timeout 0x10
170 * 256 RBDs
171 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200172 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700173 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
174 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
175 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
176 FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
177 rb_size|
178 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
179 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
180
181 /* Set interrupt coalescing timer to default (2048 usecs) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200182 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700183}
184
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700185static int iwl_rx_init(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300186{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700187 struct iwl_trans_pcie *trans_pcie =
188 IWL_TRANS_GET_PCIE_TRANS(trans);
189 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
190
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300191 int i, err;
192 unsigned long flags;
193
194 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700195 err = iwl_trans_rx_alloc(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300196 if (err)
197 return err;
198 }
199
200 spin_lock_irqsave(&rxq->lock, flags);
201 INIT_LIST_HEAD(&rxq->rx_free);
202 INIT_LIST_HEAD(&rxq->rx_used);
203
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700204 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300205
206 for (i = 0; i < RX_QUEUE_SIZE; i++)
207 rxq->queue[i] = NULL;
208
209 /* Set us so that we have processed and used all buffers, but have
210 * not restocked the Rx queue with fresh buffers */
211 rxq->read = rxq->write = 0;
212 rxq->write_actual = 0;
213 rxq->free_count = 0;
214 spin_unlock_irqrestore(&rxq->lock, flags);
215
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700216 iwlagn_rx_replenish(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700217
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700218 iwl_trans_rx_hw_init(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700219
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700220 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700221 rxq->need_update = 1;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700222 iwl_rx_queue_update_write_ptr(trans, rxq);
223 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700224
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300225 return 0;
226}
227
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700228static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300229{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700230 struct iwl_trans_pcie *trans_pcie =
231 IWL_TRANS_GET_PCIE_TRANS(trans);
232 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
233
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300234 unsigned long flags;
235
236 /*if rxq->bd is NULL, it means that nothing has been allocated,
237 * exit now */
238 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700239 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300240 return;
241 }
242
243 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700244 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300245 spin_unlock_irqrestore(&rxq->lock, flags);
246
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200247 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300248 rxq->bd, rxq->bd_dma);
249 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
250 rxq->bd = NULL;
251
252 if (rxq->rb_stts)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200253 dma_free_coherent(trans->dev,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300254 sizeof(struct iwl_rb_status),
255 rxq->rb_stts, rxq->rb_stts_dma);
256 else
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700257 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300258 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
259 rxq->rb_stts = NULL;
260}
261
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700262static int iwl_trans_rx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700263{
264
265 /* stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200266 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
267 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700268 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
269}
270
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700271static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700272 struct iwl_dma_ptr *ptr, size_t size)
273{
274 if (WARN_ON(ptr->addr))
275 return -EINVAL;
276
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200277 ptr->addr = dma_alloc_coherent(trans->dev, size,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700278 &ptr->dma, GFP_KERNEL);
279 if (!ptr->addr)
280 return -ENOMEM;
281 ptr->size = size;
282 return 0;
283}
284
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700285static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700286 struct iwl_dma_ptr *ptr)
287{
288 if (unlikely(!ptr->addr))
289 return;
290
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200291 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700292 memset(ptr, 0, sizeof(*ptr));
293}
294
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700295static int iwl_trans_txq_alloc(struct iwl_trans *trans,
296 struct iwl_tx_queue *txq, int slots_num,
297 u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700298{
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700299 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700300 int i;
301
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700302 if (WARN_ON(txq->meta || txq->cmd || txq->skbs || txq->tfds))
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700303 return -EINVAL;
304
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700305 txq->q.n_window = slots_num;
306
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700307 txq->meta = kcalloc(slots_num, sizeof(txq->meta[0]), GFP_KERNEL);
308 txq->cmd = kcalloc(slots_num, sizeof(txq->cmd[0]), GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700309
310 if (!txq->meta || !txq->cmd)
311 goto error;
312
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700313 if (txq_id == trans->shrd->cmd_queue)
314 for (i = 0; i < slots_num; i++) {
315 txq->cmd[i] = kmalloc(sizeof(struct iwl_device_cmd),
316 GFP_KERNEL);
317 if (!txq->cmd[i])
318 goto error;
319 }
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700320
321 /* Alloc driver data array and TFD circular buffer */
322 /* Driver private data, only for Tx (not command) queues,
323 * not shared with device. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700324 if (txq_id != trans->shrd->cmd_queue) {
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700325 txq->skbs = kcalloc(TFD_QUEUE_SIZE_MAX, sizeof(txq->skbs[0]),
326 GFP_KERNEL);
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700327 if (!txq->skbs) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700328 IWL_ERR(trans, "kmalloc for auxiliary BD "
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700329 "structures failed\n");
330 goto error;
331 }
332 } else {
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700333 txq->skbs = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700334 }
335
336 /* Circular buffer of transmit frame descriptors (TFDs),
337 * shared with device */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200338 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700339 &txq->q.dma_addr, GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700340 if (!txq->tfds) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700341 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700342 goto error;
343 }
344 txq->q.id = txq_id;
345
346 return 0;
347error:
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700348 kfree(txq->skbs);
349 txq->skbs = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700350 /* since txq->cmd has been zeroed,
351 * all non allocated cmd[i] will be NULL */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700352 if (txq->cmd && txq_id == trans->shrd->cmd_queue)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700353 for (i = 0; i < slots_num; i++)
354 kfree(txq->cmd[i]);
355 kfree(txq->meta);
356 kfree(txq->cmd);
357 txq->meta = NULL;
358 txq->cmd = NULL;
359
360 return -ENOMEM;
361
362}
363
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700364static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700365 int slots_num, u32 txq_id)
366{
367 int ret;
368
369 txq->need_update = 0;
370 memset(txq->meta, 0, sizeof(txq->meta[0]) * slots_num);
371
372 /*
373 * For the default queues 0-3, set up the swq_id
374 * already -- all others need to get one later
375 * (if they need one at all).
376 */
377 if (txq_id < 4)
378 iwl_set_swq_id(txq, txq_id, txq_id);
379
380 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
381 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
382 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
383
384 /* Initialize queue's high/low-water marks, and head/tail indexes */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700385 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700386 txq_id);
387 if (ret)
388 return ret;
389
390 /*
391 * Tell nic where to find circular buffer of Tx Frame Descriptors for
392 * given Tx queue, and enable the DMA channel used for that queue.
393 * Circular buffer (TFD queue in DRAM) physical base address */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200394 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700395 txq->q.dma_addr >> 8);
396
397 return 0;
398}
399
400/**
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700401 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
402 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700403static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700404{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700405 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
406 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700407 struct iwl_queue *q = &txq->q;
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700408 enum dma_data_direction dma_dir;
Emmanuel Grumbach984ecb92011-10-10 07:27:02 -0700409 unsigned long flags;
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700410 spinlock_t *lock;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700411
412 if (!q->n_bd)
413 return;
414
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700415 /* In the command queue, all the TBs are mapped as BIDI
416 * so unmap them as such.
417 */
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700418 if (txq_id == trans->shrd->cmd_queue) {
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700419 dma_dir = DMA_BIDIRECTIONAL;
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700420 lock = &trans->hcmd_lock;
421 } else {
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700422 dma_dir = DMA_TO_DEVICE;
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700423 lock = &trans->shrd->sta_lock;
424 }
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700425
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700426 spin_lock_irqsave(lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700427 while (q->write_ptr != q->read_ptr) {
428 /* The read_ptr needs to bound by q->n_window */
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700429 iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr),
430 dma_dir);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700431 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
432 }
Emmanuel Grumbachcda4ee32011-10-14 12:54:47 -0700433 spin_unlock_irqrestore(lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700434}
435
436/**
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700437 * iwl_tx_queue_free - Deallocate DMA queue.
438 * @txq: Transmit queue to deallocate.
439 *
440 * Empty queue by removing and destroying all BD's.
441 * Free all buffers.
442 * 0-fill, but do not free "txq" descriptor structure.
443 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700444static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700445{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700446 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
447 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200448 struct device *dev = trans->dev;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700449 int i;
450 if (WARN_ON(!txq))
451 return;
452
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700453 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700454
455 /* De-alloc array of command/tx buffers */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700456
457 if (txq_id == trans->shrd->cmd_queue)
458 for (i = 0; i < txq->q.n_window; i++)
459 kfree(txq->cmd[i]);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700460
461 /* De-alloc circular buffer of TFDs */
462 if (txq->q.n_bd) {
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700463 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700464 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
465 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
466 }
467
468 /* De-alloc array of per-TFD driver data */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700469 kfree(txq->skbs);
470 txq->skbs = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700471
472 /* deallocate arrays */
473 kfree(txq->cmd);
474 kfree(txq->meta);
475 txq->cmd = NULL;
476 txq->meta = NULL;
477
478 /* 0-fill queue descriptor structure */
479 memset(txq, 0, sizeof(*txq));
480}
481
482/**
483 * iwl_trans_tx_free - Free TXQ Context
484 *
485 * Destroy all TX DMA queues and structures
486 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700487static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700488{
489 int txq_id;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700490 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700491
492 /* Tx queues */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700493 if (trans_pcie->txq) {
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700494 for (txq_id = 0;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700495 txq_id < hw_params(trans).max_txq_num; txq_id++)
496 iwl_tx_queue_free(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700497 }
498
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700499 kfree(trans_pcie->txq);
500 trans_pcie->txq = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700501
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700502 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700503
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700504 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700505}
506
507/**
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700508 * iwl_trans_tx_alloc - allocate TX context
509 * Allocate all Tx DMA structures and initialize them
510 *
511 * @param priv
512 * @return error code
513 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700514static int iwl_trans_tx_alloc(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700515{
516 int ret;
517 int txq_id, slots_num;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700518 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700519
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700520 u16 scd_bc_tbls_size = hw_params(trans).max_txq_num *
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700521 sizeof(struct iwlagn_scd_bc_tbl);
522
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700523 /*It is not allowed to alloc twice, so warn when this happens.
524 * We cannot rely on the previous allocation, so free and fail */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700525 if (WARN_ON(trans_pcie->txq)) {
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700526 ret = -EINVAL;
527 goto error;
528 }
529
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700530 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700531 scd_bc_tbls_size);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700532 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700533 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700534 goto error;
535 }
536
537 /* Alloc keep-warm buffer */
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700538 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700539 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700540 IWL_ERR(trans, "Keep Warm allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700541 goto error;
542 }
543
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700544 trans_pcie->txq = kcalloc(hw_params(trans).max_txq_num,
545 sizeof(struct iwl_tx_queue), GFP_KERNEL);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700546 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700547 IWL_ERR(trans, "Not enough memory for txq\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700548 ret = ENOMEM;
549 goto error;
550 }
551
552 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700553 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
554 slots_num = (txq_id == trans->shrd->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700555 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700556 ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
557 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700558 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700559 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700560 goto error;
561 }
562 }
563
564 return 0;
565
566error:
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700567 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700568
569 return ret;
570}
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700571static int iwl_tx_init(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700572{
573 int ret;
574 int txq_id, slots_num;
575 unsigned long flags;
576 bool alloc = false;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700577 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700578
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700579 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700580 ret = iwl_trans_tx_alloc(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700581 if (ret)
582 goto error;
583 alloc = true;
584 }
585
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700586 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700587
588 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200589 iwl_write_prph(trans, SCD_TXFACT, 0);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700590
591 /* Tell NIC where to find the "keep warm" buffer */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200592 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700593 trans_pcie->kw.dma >> 4);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700594
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700595 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700596
597 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700598 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
599 slots_num = (txq_id == trans->shrd->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700600 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700601 ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
602 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700603 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700604 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700605 goto error;
606 }
607 }
608
609 return 0;
610error:
611 /*Upon error, free only if we allocated something */
612 if (alloc)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700613 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700614 return ret;
615}
616
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700617static void iwl_set_pwr_vmain(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300618{
619/*
620 * (for documentation purposes)
621 * to set power to V_AUX, do:
622
623 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200624 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300625 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
626 ~APMG_PS_CTRL_MSK_PWR_SRC);
627 */
628
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200629 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300630 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
631 ~APMG_PS_CTRL_MSK_PWR_SRC);
632}
633
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700634static int iwl_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300635{
636 unsigned long flags;
637
638 /* nic_init */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700639 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700640 iwl_apm_init(priv(trans));
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300641
642 /* Set interrupt coalescing calibration timer to default (512 usecs) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200643 iwl_write8(trans, CSR_INT_COALESCING,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700644 IWL_HOST_INT_CALIB_TIMEOUT_DEF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300645
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700646 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300647
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700648 iwl_set_pwr_vmain(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300649
Emmanuel Grumbach7a10e3e2011-09-06 09:31:21 -0700650 iwl_nic_config(priv(trans));
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300651
Gregory Greenmana5916972012-01-10 19:22:56 +0200652#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300653 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700654 iwl_rx_init(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +0200655#endif
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300656
657 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700658 if (iwl_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300659 return -ENOMEM;
660
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700661 if (hw_params(trans).shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300662 /* enable shadow regs in HW */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200663 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300664 0x800FFFFF);
665 }
666
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700667 set_bit(STATUS_INIT, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300668
669 return 0;
670}
671
672#define HW_READY_TIMEOUT (50)
673
674/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700675static int iwl_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300676{
677 int ret;
678
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200679 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300680 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
681
682 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200683 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300684 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
685 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
686 HW_READY_TIMEOUT);
687
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700688 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300689 return ret;
690}
691
692/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200693static int iwl_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300694{
695 int ret;
696
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700697 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300698
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700699 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200700 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300701 if (ret >= 0)
702 return 0;
703
704 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200705 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300706 CSR_HW_IF_CONFIG_REG_PREPARE);
707
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200708 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300709 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
710 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
711
712 if (ret < 0)
713 return ret;
714
715 /* HW should be ready by now, check again. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700716 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300717 if (ret >= 0)
718 return 0;
719 return ret;
720}
721
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700722#define IWL_AC_UNSET -1
723
724struct queue_to_fifo_ac {
725 s8 fifo, ac;
726};
727
728static const struct queue_to_fifo_ac iwlagn_default_queue_to_tx_fifo[] = {
729 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
730 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
731 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
732 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
733 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
734 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
735 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
736 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
737 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
738 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
739 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
740};
741
742static const struct queue_to_fifo_ac iwlagn_ipan_queue_to_tx_fifo[] = {
743 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
744 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
745 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
746 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
747 { IWL_TX_FIFO_BK_IPAN, IEEE80211_AC_BK, },
748 { IWL_TX_FIFO_BE_IPAN, IEEE80211_AC_BE, },
749 { IWL_TX_FIFO_VI_IPAN, IEEE80211_AC_VI, },
750 { IWL_TX_FIFO_VO_IPAN, IEEE80211_AC_VO, },
751 { IWL_TX_FIFO_BE_IPAN, 2, },
752 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
753 { IWL_TX_FIFO_AUX, IWL_AC_UNSET, },
754};
755
756static const u8 iwlagn_bss_ac_to_fifo[] = {
757 IWL_TX_FIFO_VO,
758 IWL_TX_FIFO_VI,
759 IWL_TX_FIFO_BE,
760 IWL_TX_FIFO_BK,
761};
762static const u8 iwlagn_bss_ac_to_queue[] = {
763 0, 1, 2, 3,
764};
765static const u8 iwlagn_pan_ac_to_fifo[] = {
766 IWL_TX_FIFO_VO_IPAN,
767 IWL_TX_FIFO_VI_IPAN,
768 IWL_TX_FIFO_BE_IPAN,
769 IWL_TX_FIFO_BK_IPAN,
770};
771static const u8 iwlagn_pan_ac_to_queue[] = {
772 7, 6, 5, 4,
773};
774
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700775static int iwl_trans_pcie_start_device(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300776{
777 int ret;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700778 struct iwl_trans_pcie *trans_pcie =
779 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300780
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700781 trans->shrd->ucode_owner = IWL_OWNERSHIP_DRIVER;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700782 trans_pcie->ac_to_queue[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_queue;
783 trans_pcie->ac_to_queue[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_queue;
784
785 trans_pcie->ac_to_fifo[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_fifo;
786 trans_pcie->ac_to_fifo[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_fifo;
787
788 trans_pcie->mcast_queue[IWL_RXON_CTX_BSS] = 0;
789 trans_pcie->mcast_queue[IWL_RXON_CTX_PAN] = IWL_IPAN_MCAST_QUEUE;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300790
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700791 if ((hw_params(trans).sku & EEPROM_SKU_CAP_AMT_ENABLE) &&
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200792 iwl_prepare_card_hw(trans)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700793 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300794 return -EIO;
795 }
796
797 /* If platform's RF_KILL switch is NOT set to KILL */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200798 if (iwl_read32(trans, CSR_GP_CNTRL) &
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300799 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700800 clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300801 else
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700802 set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300803
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700804 if (iwl_is_rfkill(trans->shrd)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700805 iwl_set_hw_rfkill_state(priv(trans), true);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700806 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300807 return -ERFKILL;
808 }
809
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200810 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300811
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700812 ret = iwl_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300813 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700814 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300815 return ret;
816 }
817
818 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200819 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
820 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300821 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
822
823 /* clear (again), then enable host interrupts */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200824 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700825 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300826
827 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200828 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
829 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300830
831 return 0;
832}
833
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300834/*
835 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Emmanuel Grumbach10b15e62011-08-25 23:10:43 -0700836 * must be called under priv->shrd->lock and mac access
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300837 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700838static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300839{
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200840 iwl_write_prph(trans, SCD_TXFACT, mask);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300841}
842
Emmanuel Grumbached6a3802012-01-02 16:10:08 +0200843static void iwl_tx_start(struct iwl_trans *trans)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300844{
845 const struct queue_to_fifo_ac *queue_to_fifo;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700846 struct iwl_trans_pcie *trans_pcie =
847 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300848 u32 a;
849 unsigned long flags;
850 int i, chan;
851 u32 reg_val;
852
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700853 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300854
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700855 trans_pcie->scd_base_addr =
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200856 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700857 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300858 /* reset conext data memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700859 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300860 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200861 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300862 /* reset tx status memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700863 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300864 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200865 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700866 for (; a < trans_pcie->scd_base_addr +
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700867 SCD_TRANS_TBL_OFFSET_QUEUE(hw_params(trans).max_txq_num);
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700868 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200869 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300870
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200871 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700872 trans_pcie->scd_bc_tbls.dma >> 10);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300873
874 /* Enable DMA channel */
875 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200876 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300877 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
878 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
879
880 /* Update FH chicken bits */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200881 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
882 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300883 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
884
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200885 iwl_write_prph(trans, SCD_QUEUECHAIN_SEL,
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700886 SCD_QUEUECHAIN_SEL_ALL(trans));
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200887 iwl_write_prph(trans, SCD_AGGR_SEL, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300888
889 /* initiate the queues */
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700890 for (i = 0; i < hw_params(trans).max_txq_num; i++) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200891 iwl_write_prph(trans, SCD_QUEUE_RDPTR(i), 0);
892 iwl_write_direct32(trans, HBUS_TARG_WRPTR, 0 | (i << 8));
893 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300894 SCD_CONTEXT_QUEUE_OFFSET(i), 0);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200895 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300896 SCD_CONTEXT_QUEUE_OFFSET(i) +
897 sizeof(u32),
898 ((SCD_WIN_SIZE <<
899 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
900 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
901 ((SCD_FRAME_LIMIT <<
902 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
903 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
904 }
905
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200906 iwl_write_prph(trans, SCD_INTERRUPT_MASK,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700907 IWL_MASK(0, hw_params(trans).max_txq_num));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300908
909 /* Activate all Tx DMA/FIFO channels */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700910 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300911
912 /* map queues to FIFOs */
Emmanuel Grumbach7a10e3e2011-09-06 09:31:21 -0700913 if (trans->shrd->valid_contexts != BIT(IWL_RXON_CTX_BSS))
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300914 queue_to_fifo = iwlagn_ipan_queue_to_tx_fifo;
915 else
916 queue_to_fifo = iwlagn_default_queue_to_tx_fifo;
917
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700918 iwl_trans_set_wr_ptrs(trans, trans->shrd->cmd_queue, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300919
920 /* make sure all queue are not stopped */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700921 memset(&trans_pcie->queue_stopped[0], 0,
922 sizeof(trans_pcie->queue_stopped));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300923 for (i = 0; i < 4; i++)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700924 atomic_set(&trans_pcie->queue_stop_count[i], 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300925
926 /* reset to 0 to enable all the queue first */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700927 trans_pcie->txq_ctx_active_msk = 0;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300928
Emmanuel Grumbacheffcea12011-08-25 23:11:03 -0700929 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_default_queue_to_tx_fifo) <
Johannes Berg72c04ce2011-07-23 10:24:40 -0700930 IWLAGN_FIRST_AMPDU_QUEUE);
Emmanuel Grumbacheffcea12011-08-25 23:11:03 -0700931 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_ipan_queue_to_tx_fifo) <
Johannes Berg72c04ce2011-07-23 10:24:40 -0700932 IWLAGN_FIRST_AMPDU_QUEUE);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300933
Johannes Berg72c04ce2011-07-23 10:24:40 -0700934 for (i = 0; i < IWLAGN_FIRST_AMPDU_QUEUE; i++) {
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300935 int fifo = queue_to_fifo[i].fifo;
936 int ac = queue_to_fifo[i].ac;
937
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700938 iwl_txq_ctx_activate(trans_pcie, i);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300939
940 if (fifo == IWL_TX_FIFO_UNUSED)
941 continue;
942
943 if (ac != IWL_AC_UNSET)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700944 iwl_set_swq_id(&trans_pcie->txq[i], ac, i);
945 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
946 fifo, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300947 }
948
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700949 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300950
951 /* Enable L1-Active */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200952 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300953 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
954}
955
Emmanuel Grumbached6a3802012-01-02 16:10:08 +0200956static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
957{
958 iwl_reset_ict(trans);
959 iwl_tx_start(trans);
960}
961
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700962/**
963 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
964 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700965static int iwl_trans_tx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700966{
967 int ch, txq_id;
968 unsigned long flags;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700969 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700970
971 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700972 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700973
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700974 iwl_trans_txq_set_sched(trans, 0);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700975
976 /* Stop each Tx DMA channel, and wait for it to be idle */
Wey-Yi Guy02f6f652011-07-08 08:46:15 -0700977 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200978 iwl_write_direct32(trans,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700979 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200980 if (iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700981 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
982 1000))
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700983 IWL_ERR(trans, "Failing on timeout while stopping"
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700984 " DMA channel %d [0x%08x]", ch,
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200985 iwl_read_direct32(trans,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700986 FH_TSSR_TX_STATUS_REG));
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700987 }
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700988 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700989
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700990 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700991 IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700992 return 0;
993 }
994
995 /* Unmap DMA from host system and free skb's */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700996 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
997 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700998
999 return 0;
1000}
1001
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001002static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001003{
1004 unsigned long flags;
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001005 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001006
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001007 /* tell the device to stop sending interrupts */
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001008 spin_lock_irqsave(&trans->shrd->lock, flags);
1009 iwl_disable_interrupts(trans);
1010 spin_unlock_irqrestore(&trans->shrd->lock, flags);
1011
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001012 /* device going down, Stop using ICT table */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001013 iwl_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001014
1015 /*
1016 * If a HW restart happens during firmware loading,
1017 * then the firmware loading might call this function
1018 * and later it might be called again due to the
1019 * restart. So don't process again if the device is
1020 * already dead.
1021 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001022 if (test_bit(STATUS_DEVICE_ENABLED, &trans->shrd->status)) {
1023 iwl_trans_tx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001024#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001025 iwl_trans_rx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001026#endif
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001027 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001028 iwl_write_prph(trans, APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001029 APMG_CLK_VAL_DMA_CLK_RQT);
1030 udelay(5);
1031 }
1032
1033 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001034 iwl_clear_bit(trans, CSR_GP_CNTRL,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001035 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001036
1037 /* Stop the device, and put it in low power state */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001038 iwl_apm_stop(priv(trans));
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001039
1040 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
1041 * Clean again the interrupt here
1042 */
1043 spin_lock_irqsave(&trans->shrd->lock, flags);
1044 iwl_disable_interrupts(trans);
1045 spin_unlock_irqrestore(&trans->shrd->lock, flags);
1046
1047 /* wait to make sure we flush pending tasklet*/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001048 synchronize_irq(trans->irq);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001049 tasklet_kill(&trans_pcie->irq_tasklet);
1050
1051 /* stop and reset the on-board processor */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001052 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001053}
1054
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001055static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
Emmanuel Grumbach14991a92011-09-15 11:46:32 -07001056 struct iwl_device_cmd *dev_cmd, enum iwl_rxon_context_id ctx,
Emmanuel Grumbach34b53212011-11-21 13:25:31 +02001057 u8 sta_id, u8 tid)
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001058{
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001059 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1060 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1061 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -07001062 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001063 struct iwl_cmd_meta *out_meta;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001064 struct iwl_tx_queue *txq;
1065 struct iwl_queue *q;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001066
1067 dma_addr_t phys_addr = 0;
1068 dma_addr_t txcmd_phys;
1069 dma_addr_t scratch_phys;
1070 u16 len, firstlen, secondlen;
1071 u8 wait_write_ptr = 0;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001072 u8 txq_id;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001073 bool is_agg = false;
1074 __le16 fc = hdr->frame_control;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001075 u8 hdr_len = ieee80211_hdrlen(fc);
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001076 u16 __maybe_unused wifi_seq;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001077
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001078 /*
1079 * Send this frame after DTIM -- there's a special queue
1080 * reserved for this for contexts that support AP mode.
1081 */
1082 if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
1083 txq_id = trans_pcie->mcast_queue[ctx];
1084
1085 /*
1086 * The microcode will clear the more data
1087 * bit in the last frame it transmits.
1088 */
1089 hdr->frame_control |=
1090 cpu_to_le16(IEEE80211_FCTL_MOREDATA);
1091 } else if (info->flags & IEEE80211_TX_CTL_TX_OFFCHAN)
1092 txq_id = IWL_AUX_QUEUE;
1093 else
1094 txq_id =
1095 trans_pcie->ac_to_queue[ctx][skb_get_queue_mapping(skb)];
1096
Emmanuel Grumbach97756fb2011-11-23 10:52:20 +02001097 /* aggregation is on for this <sta,tid> */
1098 if (info->flags & IEEE80211_TX_CTL_AMPDU) {
1099 WARN_ON(tid >= IWL_MAX_TID_COUNT);
1100 txq_id = trans_pcie->agg_txq[sta_id][tid];
1101 is_agg = true;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001102 }
1103
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001104 txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001105 q = &txq->q;
1106
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001107 /* In AGG mode, the index in the ring must correspond to the WiFi
1108 * sequence number. This is a HW requirements to help the SCD to parse
1109 * the BA.
1110 * Check here that the packets are in the right place on the ring.
1111 */
1112#ifdef CONFIG_IWLWIFI_DEBUG
1113 wifi_seq = SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
1114 WARN_ONCE(is_agg && ((wifi_seq & 0xff) != q->write_ptr),
1115 "Q: %d WiFi Seq %d tfdNum %d",
1116 txq_id, wifi_seq, q->write_ptr);
1117#endif
1118
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001119 /* Set up driver data for this TFD */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001120 txq->skbs[q->write_ptr] = skb;
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -07001121 txq->cmd[q->write_ptr] = dev_cmd;
1122
1123 dev_cmd->hdr.cmd = REPLY_TX;
1124 dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1125 INDEX_TO_SEQ(q->write_ptr)));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001126
1127 /* Set up first empty entry in queue's array of Tx/cmd buffers */
1128 out_meta = &txq->meta[q->write_ptr];
1129
1130 /*
1131 * Use the first empty entry in this queue's command buffer array
1132 * to contain the Tx command and MAC header concatenated together
1133 * (payload data will be in another buffer).
1134 * Size of this varies, due to varying MAC header length.
1135 * If end is not dword aligned, we'll have 2 extra bytes at the end
1136 * of the MAC header (device reads on dword boundaries).
1137 * We'll tell device about this padding later.
1138 */
1139 len = sizeof(struct iwl_tx_cmd) +
1140 sizeof(struct iwl_cmd_header) + hdr_len;
1141 firstlen = (len + 3) & ~3;
1142
1143 /* Tell NIC about any 2-byte padding after MAC header */
1144 if (firstlen != len)
1145 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1146
1147 /* Physical address of this Tx command's header (not MAC header!),
1148 * within command buffer array. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001149 txcmd_phys = dma_map_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001150 &dev_cmd->hdr, firstlen,
1151 DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001152 if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001153 return -1;
1154 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1155 dma_unmap_len_set(out_meta, len, firstlen);
1156
1157 if (!ieee80211_has_morefrags(fc)) {
1158 txq->need_update = 1;
1159 } else {
1160 wait_write_ptr = 1;
1161 txq->need_update = 0;
1162 }
1163
1164 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1165 * if any (802.11 null frames have no payload). */
1166 secondlen = skb->len - hdr_len;
1167 if (secondlen > 0) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001168 phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001169 secondlen, DMA_TO_DEVICE);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001170 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
1171 dma_unmap_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001172 dma_unmap_addr(out_meta, mapping),
1173 dma_unmap_len(out_meta, len),
1174 DMA_BIDIRECTIONAL);
1175 return -1;
1176 }
1177 }
1178
1179 /* Attach buffers to TFD */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001180 iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001181 if (secondlen > 0)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001182 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001183 secondlen, 0);
1184
1185 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1186 offsetof(struct iwl_tx_cmd, scratch);
1187
1188 /* take back ownership of DMA buffer to enable update */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001189 dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001190 DMA_BIDIRECTIONAL);
1191 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1192 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1193
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001194 IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001195 le16_to_cpu(dev_cmd->hdr.sequence));
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001196 IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
1197 iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
1198 iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001199
1200 /* Set up entry for this TFD in Tx byte-count array */
Emmanuel Grumbach96f1f052011-12-16 07:53:18 -08001201 iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001202
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001203 dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001204 DMA_BIDIRECTIONAL);
1205
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001206 trace_iwlwifi_dev_tx(priv(trans),
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001207 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
1208 sizeof(struct iwl_tfd),
1209 &dev_cmd->hdr, firstlen,
1210 skb->data + hdr_len, secondlen);
1211
1212 /* Tell device the write index *just past* this latest filled TFD */
1213 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001214 iwl_txq_update_write_ptr(trans, txq);
1215
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001216 /*
1217 * At this point the frame is "transmitted" successfully
1218 * and we will get a TX status notification eventually,
1219 * regardless of the value of ret. "ret" only indicates
1220 * whether or not we should update the write pointer.
1221 */
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001222 if (iwl_queue_space(q) < q->high_mark) {
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001223 if (wait_write_ptr) {
1224 txq->need_update = 1;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001225 iwl_txq_update_write_ptr(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001226 } else {
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001227 iwl_stop_queue(trans, txq, "Queue is full");
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001228 }
1229 }
1230 return 0;
1231}
1232
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001233static void iwl_trans_pcie_kick_nic(struct iwl_trans *trans)
Emmanuel Grumbach56d90f42011-07-07 18:20:01 +03001234{
1235 /* Remove all resets to allow NIC to operate */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001236 iwl_write32(trans, CSR_RESET, 0);
Emmanuel Grumbach56d90f42011-07-07 18:20:01 +03001237}
1238
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001239static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001240{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001241 struct iwl_trans_pcie *trans_pcie =
1242 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001243 int err;
1244
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001245 trans_pcie->inta_mask = CSR_INI_SET_MASK;
Emmanuel Grumbach1e89cba2011-07-20 17:51:22 -07001246
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001247 if (!trans_pcie->irq_requested) {
1248 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1249 iwl_irq_tasklet, (unsigned long)trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001250
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001251 iwl_alloc_isr_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001252
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001253 err = request_irq(trans->irq, iwl_isr_ict, IRQF_SHARED,
1254 DRV_NAME, trans);
1255 if (err) {
1256 IWL_ERR(trans, "Error allocating IRQ %d\n",
1257 trans->irq);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001258 goto error;
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001259 }
1260
1261 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
1262 trans_pcie->irq_requested = true;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001263 }
1264
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001265 err = iwl_prepare_card_hw(trans);
1266 if (err) {
1267 IWL_ERR(trans, "Error while preparing HW: %d", err);
1268 goto error;
1269 }
1270 return err;
1271
1272error:
1273 iwl_free_isr_ict(trans);
1274 tasklet_kill(&trans_pcie->irq_tasklet);
1275 return err;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001276}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001277
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +02001278static int iwl_trans_pcie_reclaim(struct iwl_trans *trans, int sta_id, int tid,
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001279 int txq_id, int ssn, u32 status,
1280 struct sk_buff_head *skbs)
1281{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001282 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1283 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001284 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1285 int tfd_num = ssn & (txq->q.n_bd - 1);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001286 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001287
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001288 txq->time_stamp = jiffies;
1289
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +02001290 if (unlikely(txq_id >= IWLAGN_FIRST_AMPDU_QUEUE &&
1291 txq_id != trans_pcie->agg_txq[sta_id][tid])) {
1292 /*
1293 * FIXME: this is a uCode bug which need to be addressed,
1294 * log the information and return for now.
1295 * Since it is can possibly happen very often and in order
1296 * not to fill the syslog, don't use IWL_ERR or IWL_WARN
1297 */
1298 IWL_DEBUG_TX_QUEUES(trans, "Bad queue mapping txq_id %d, "
1299 "agg_txq[sta_id[tid] %d", txq_id,
1300 trans_pcie->agg_txq[sta_id][tid]);
1301 return 1;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001302 }
1303
1304 if (txq->q.read_ptr != tfd_num) {
Emmanuel Grumbach1daf04b2011-11-17 16:05:10 -08001305 IWL_DEBUG_TX_REPLY(trans, "[Q %d | AC %d] %d -> %d (%d)\n",
1306 txq_id, iwl_get_queue_ac(txq), txq->q.read_ptr,
1307 tfd_num, ssn);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001308 freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
Emmanuel Grumbach1ba42da2011-11-21 22:31:54 +02001309 if (iwl_queue_space(&txq->q) > txq->q.low_mark &&
1310 (!txq->sched_retry ||
1311 status != TX_STATUS_FAIL_PASSIVE_NO_RX))
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001312 iwl_wake_queue(trans, txq, "Packets reclaimed");
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001313 }
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +02001314 return 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001315}
1316
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001317static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1318{
1319 iowrite8(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1320}
1321
1322static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1323{
1324 iowrite32(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1325}
1326
1327static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1328{
1329 u32 val = ioread32(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1330 return val;
1331}
1332
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001333static void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001334{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001335 struct iwl_trans_pcie *trans_pcie =
1336 IWL_TRANS_GET_PCIE_TRANS(trans);
1337
Don Fry45c30db2011-11-30 16:58:39 -08001338 iwl_calib_free_results(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001339 iwl_trans_pcie_tx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001340#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001341 iwl_trans_pcie_rx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001342#endif
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001343 if (trans_pcie->irq_requested == true) {
1344 free_irq(trans->irq, trans);
1345 iwl_free_isr_ict(trans);
1346 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001347
1348 pci_disable_msi(trans_pcie->pci_dev);
1349 pci_iounmap(trans_pcie->pci_dev, trans_pcie->hw_base);
1350 pci_release_regions(trans_pcie->pci_dev);
1351 pci_disable_device(trans_pcie->pci_dev);
1352
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001353 trans->shrd->trans = NULL;
1354 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001355}
1356
Johannes Bergc01a4042011-09-15 11:46:45 -07001357#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001358static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1359{
1360 /*
1361 * This function is called when system goes into suspend state
Wey-Yi Guyade4c642011-10-10 07:27:11 -07001362 * mac80211 will call iwlagn_mac_stop() from the mac80211 suspend
1363 * function first but since iwlagn_mac_stop() has no knowledge of
1364 * who the caller is,
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001365 * it will not call apm_ops.stop() to stop the DMA operation.
1366 * Calling apm_ops.stop here to make sure we stop the DMA.
1367 *
1368 * But of course ... if we have configured WoWLAN then we did other
1369 * things already :-)
1370 */
Johannes Bergd36120c2011-10-10 07:26:57 -07001371 if (!trans->shrd->wowlan) {
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001372 iwl_apm_stop(priv(trans));
Johannes Bergd36120c2011-10-10 07:26:57 -07001373 } else {
1374 iwl_disable_interrupts(trans);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001375 iwl_clear_bit(trans, CSR_GP_CNTRL,
Johannes Bergd36120c2011-10-10 07:26:57 -07001376 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1377 }
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001378
1379 return 0;
1380}
1381
1382static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1383{
1384 bool hw_rfkill = false;
1385
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001386 iwl_enable_interrupts(trans);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001387
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001388 if (!(iwl_read32(trans, CSR_GP_CNTRL) &
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001389 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
1390 hw_rfkill = true;
1391
1392 if (hw_rfkill)
1393 set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
1394 else
1395 clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
1396
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -07001397 iwl_set_hw_rfkill_state(priv(trans), hw_rfkill);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001398
1399 return 0;
1400}
Johannes Bergc01a4042011-09-15 11:46:45 -07001401#endif /* CONFIG_PM_SLEEP */
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001402
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001403static void iwl_trans_pcie_wake_any_queue(struct iwl_trans *trans,
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001404 enum iwl_rxon_context_id ctx,
1405 const char *msg)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001406{
1407 u8 ac, txq_id;
1408 struct iwl_trans_pcie *trans_pcie =
1409 IWL_TRANS_GET_PCIE_TRANS(trans);
1410
1411 for (ac = 0; ac < AC_NUM; ac++) {
1412 txq_id = trans_pcie->ac_to_queue[ctx][ac];
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001413 IWL_DEBUG_TX_QUEUES(trans, "Queue Status: Q[%d] %s\n",
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001414 ac,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001415 (atomic_read(&trans_pcie->queue_stop_count[ac]) > 0)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001416 ? "stopped" : "awake");
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001417 iwl_wake_queue(trans, &trans_pcie->txq[txq_id], msg);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001418 }
1419}
1420
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001421static void iwl_trans_pcie_stop_queue(struct iwl_trans *trans, int txq_id,
1422 const char *msg)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -07001423{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001424 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1425
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -08001426 iwl_stop_queue(trans, &trans_pcie->txq[txq_id], msg);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -07001427}
1428
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001429#define IWL_FLUSH_WAIT_MS 2000
1430
1431static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
1432{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001433 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001434 struct iwl_tx_queue *txq;
1435 struct iwl_queue *q;
1436 int cnt;
1437 unsigned long now = jiffies;
1438 int ret = 0;
1439
1440 /* waiting for all the tx frames complete might take a while */
1441 for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
1442 if (cnt == trans->shrd->cmd_queue)
1443 continue;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001444 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001445 q = &txq->q;
1446 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1447 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1448 msleep(1);
1449
1450 if (q->read_ptr != q->write_ptr) {
1451 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
1452 ret = -ETIMEDOUT;
1453 break;
1454 }
1455 }
1456 return ret;
1457}
1458
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001459/*
1460 * On every watchdog tick we check (latest) time stamp. If it does not
1461 * change during timeout period and queue is not empty we reset firmware.
1462 */
1463static int iwl_trans_pcie_check_stuck_queue(struct iwl_trans *trans, int cnt)
1464{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001465 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1466 struct iwl_tx_queue *txq = &trans_pcie->txq[cnt];
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001467 struct iwl_queue *q = &txq->q;
1468 unsigned long timeout;
1469
1470 if (q->read_ptr == q->write_ptr) {
1471 txq->time_stamp = jiffies;
1472 return 0;
1473 }
1474
1475 timeout = txq->time_stamp +
1476 msecs_to_jiffies(hw_params(trans).wd_timeout);
1477
1478 if (time_after(jiffies, timeout)) {
1479 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", q->id,
1480 hw_params(trans).wd_timeout);
Emmanuel Grumbach08d17002011-11-17 16:05:09 -08001481 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
Wey-Yi Guy05f8a092011-09-06 09:31:22 -07001482 q->read_ptr, q->write_ptr);
Emmanuel Grumbach08d17002011-11-17 16:05:09 -08001483 IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001484 iwl_read_prph(trans, SCD_QUEUE_RDPTR(cnt))
Emmanuel Grumbach08d17002011-11-17 16:05:09 -08001485 & (TFD_QUEUE_SIZE_MAX - 1),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001486 iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001487 return 1;
1488 }
1489
1490 return 0;
1491}
1492
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001493static const char *get_fh_string(int cmd)
1494{
1495 switch (cmd) {
1496 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1497 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1498 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1499 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1500 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1501 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1502 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1503 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1504 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1505 default:
1506 return "UNKNOWN";
1507 }
1508}
1509
1510int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
1511{
1512 int i;
1513#ifdef CONFIG_IWLWIFI_DEBUG
1514 int pos = 0;
1515 size_t bufsz = 0;
1516#endif
1517 static const u32 fh_tbl[] = {
1518 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1519 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1520 FH_RSCSR_CHNL0_WPTR,
1521 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1522 FH_MEM_RSSR_SHARED_CTRL_REG,
1523 FH_MEM_RSSR_RX_STATUS_REG,
1524 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1525 FH_TSSR_TX_STATUS_REG,
1526 FH_TSSR_TX_ERROR_REG
1527 };
1528#ifdef CONFIG_IWLWIFI_DEBUG
1529 if (display) {
1530 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1531 *buf = kmalloc(bufsz, GFP_KERNEL);
1532 if (!*buf)
1533 return -ENOMEM;
1534 pos += scnprintf(*buf + pos, bufsz - pos,
1535 "FH register values:\n");
1536 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1537 pos += scnprintf(*buf + pos, bufsz - pos,
1538 " %34s: 0X%08x\n",
1539 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001540 iwl_read_direct32(trans, fh_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001541 }
1542 return pos;
1543 }
1544#endif
1545 IWL_ERR(trans, "FH register values:\n");
1546 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1547 IWL_ERR(trans, " %34s: 0X%08x\n",
1548 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001549 iwl_read_direct32(trans, fh_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001550 }
1551 return 0;
1552}
1553
1554static const char *get_csr_string(int cmd)
1555{
1556 switch (cmd) {
1557 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1558 IWL_CMD(CSR_INT_COALESCING);
1559 IWL_CMD(CSR_INT);
1560 IWL_CMD(CSR_INT_MASK);
1561 IWL_CMD(CSR_FH_INT_STATUS);
1562 IWL_CMD(CSR_GPIO_IN);
1563 IWL_CMD(CSR_RESET);
1564 IWL_CMD(CSR_GP_CNTRL);
1565 IWL_CMD(CSR_HW_REV);
1566 IWL_CMD(CSR_EEPROM_REG);
1567 IWL_CMD(CSR_EEPROM_GP);
1568 IWL_CMD(CSR_OTP_GP_REG);
1569 IWL_CMD(CSR_GIO_REG);
1570 IWL_CMD(CSR_GP_UCODE_REG);
1571 IWL_CMD(CSR_GP_DRIVER_REG);
1572 IWL_CMD(CSR_UCODE_DRV_GP1);
1573 IWL_CMD(CSR_UCODE_DRV_GP2);
1574 IWL_CMD(CSR_LED_REG);
1575 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1576 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1577 IWL_CMD(CSR_ANA_PLL_CFG);
1578 IWL_CMD(CSR_HW_REV_WA_REG);
1579 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1580 default:
1581 return "UNKNOWN";
1582 }
1583}
1584
1585void iwl_dump_csr(struct iwl_trans *trans)
1586{
1587 int i;
1588 static const u32 csr_tbl[] = {
1589 CSR_HW_IF_CONFIG_REG,
1590 CSR_INT_COALESCING,
1591 CSR_INT,
1592 CSR_INT_MASK,
1593 CSR_FH_INT_STATUS,
1594 CSR_GPIO_IN,
1595 CSR_RESET,
1596 CSR_GP_CNTRL,
1597 CSR_HW_REV,
1598 CSR_EEPROM_REG,
1599 CSR_EEPROM_GP,
1600 CSR_OTP_GP_REG,
1601 CSR_GIO_REG,
1602 CSR_GP_UCODE_REG,
1603 CSR_GP_DRIVER_REG,
1604 CSR_UCODE_DRV_GP1,
1605 CSR_UCODE_DRV_GP2,
1606 CSR_LED_REG,
1607 CSR_DRAM_INT_TBL_REG,
1608 CSR_GIO_CHICKEN_BITS,
1609 CSR_ANA_PLL_CFG,
1610 CSR_HW_REV_WA_REG,
1611 CSR_DBG_HPET_MEM_REG
1612 };
1613 IWL_ERR(trans, "CSR values:\n");
1614 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1615 "CSR_INT_PERIODIC_REG)\n");
1616 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1617 IWL_ERR(trans, " %25s: 0X%08x\n",
1618 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001619 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001620 }
1621}
1622
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001623#ifdef CONFIG_IWLWIFI_DEBUGFS
1624/* create and remove of files */
1625#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001626 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001627 &iwl_dbgfs_##name##_ops)) \
1628 return -ENOMEM; \
1629} while (0)
1630
1631/* file operation */
1632#define DEBUGFS_READ_FUNC(name) \
1633static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1634 char __user *user_buf, \
1635 size_t count, loff_t *ppos);
1636
1637#define DEBUGFS_WRITE_FUNC(name) \
1638static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1639 const char __user *user_buf, \
1640 size_t count, loff_t *ppos);
1641
1642
1643static int iwl_dbgfs_open_file_generic(struct inode *inode, struct file *file)
1644{
1645 file->private_data = inode->i_private;
1646 return 0;
1647}
1648
1649#define DEBUGFS_READ_FILE_OPS(name) \
1650 DEBUGFS_READ_FUNC(name); \
1651static const struct file_operations iwl_dbgfs_##name##_ops = { \
1652 .read = iwl_dbgfs_##name##_read, \
1653 .open = iwl_dbgfs_open_file_generic, \
1654 .llseek = generic_file_llseek, \
1655};
1656
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001657#define DEBUGFS_WRITE_FILE_OPS(name) \
1658 DEBUGFS_WRITE_FUNC(name); \
1659static const struct file_operations iwl_dbgfs_##name##_ops = { \
1660 .write = iwl_dbgfs_##name##_write, \
1661 .open = iwl_dbgfs_open_file_generic, \
1662 .llseek = generic_file_llseek, \
1663};
1664
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001665#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1666 DEBUGFS_READ_FUNC(name); \
1667 DEBUGFS_WRITE_FUNC(name); \
1668static const struct file_operations iwl_dbgfs_##name##_ops = { \
1669 .write = iwl_dbgfs_##name##_write, \
1670 .read = iwl_dbgfs_##name##_read, \
1671 .open = iwl_dbgfs_open_file_generic, \
1672 .llseek = generic_file_llseek, \
1673};
1674
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001675static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
1676 char __user *user_buf,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001677 size_t count, loff_t *ppos)
1678{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001679 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001680 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001681 struct iwl_tx_queue *txq;
1682 struct iwl_queue *q;
1683 char *buf;
1684 int pos = 0;
1685 int cnt;
1686 int ret;
Emmanuel Grumbachfd656932011-08-25 23:11:19 -07001687 const size_t bufsz = sizeof(char) * 64 * hw_params(trans).max_txq_num;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001688
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001689 if (!trans_pcie->txq) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -07001690 IWL_ERR(trans, "txq not ready\n");
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001691 return -EAGAIN;
1692 }
1693 buf = kzalloc(bufsz, GFP_KERNEL);
1694 if (!buf)
1695 return -ENOMEM;
1696
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001697 for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001698 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001699 q = &txq->q;
1700 pos += scnprintf(buf + pos, bufsz - pos,
1701 "hwq %.2d: read=%u write=%u stop=%d"
1702 " swq_id=%#.2x (ac %d/hwq %d)\n",
1703 cnt, q->read_ptr, q->write_ptr,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001704 !!test_bit(cnt, trans_pcie->queue_stopped),
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001705 txq->swq_id, txq->swq_id & 3,
1706 (txq->swq_id >> 2) & 0x1f);
1707 if (cnt >= 4)
1708 continue;
1709 /* for the ACs, display the stop count too */
1710 pos += scnprintf(buf + pos, bufsz - pos,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001711 " stop-count: %d\n",
1712 atomic_read(&trans_pcie->queue_stop_count[cnt]));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001713 }
1714 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1715 kfree(buf);
1716 return ret;
1717}
1718
1719static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
1720 char __user *user_buf,
1721 size_t count, loff_t *ppos) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001722 struct iwl_trans *trans = file->private_data;
1723 struct iwl_trans_pcie *trans_pcie =
1724 IWL_TRANS_GET_PCIE_TRANS(trans);
1725 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001726 char buf[256];
1727 int pos = 0;
1728 const size_t bufsz = sizeof(buf);
1729
1730 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1731 rxq->read);
1732 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1733 rxq->write);
1734 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1735 rxq->free_count);
1736 if (rxq->rb_stts) {
1737 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1738 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1739 } else {
1740 pos += scnprintf(buf + pos, bufsz - pos,
1741 "closed_rb_num: Not Allocated\n");
1742 }
1743 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1744}
1745
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001746static ssize_t iwl_dbgfs_log_event_read(struct file *file,
1747 char __user *user_buf,
1748 size_t count, loff_t *ppos)
1749{
1750 struct iwl_trans *trans = file->private_data;
1751 char *buf;
1752 int pos = 0;
1753 ssize_t ret = -ENOMEM;
1754
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -07001755 ret = pos = iwl_dump_nic_event_log(trans, true, &buf, true);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001756 if (buf) {
1757 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1758 kfree(buf);
1759 }
1760 return ret;
1761}
1762
1763static ssize_t iwl_dbgfs_log_event_write(struct file *file,
1764 const char __user *user_buf,
1765 size_t count, loff_t *ppos)
1766{
1767 struct iwl_trans *trans = file->private_data;
1768 u32 event_log_flag;
1769 char buf[8];
1770 int buf_size;
1771
1772 memset(buf, 0, sizeof(buf));
1773 buf_size = min(count, sizeof(buf) - 1);
1774 if (copy_from_user(buf, user_buf, buf_size))
1775 return -EFAULT;
1776 if (sscanf(buf, "%d", &event_log_flag) != 1)
1777 return -EFAULT;
1778 if (event_log_flag == 1)
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -07001779 iwl_dump_nic_event_log(trans, true, NULL, false);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001780
1781 return count;
1782}
1783
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001784static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1785 char __user *user_buf,
1786 size_t count, loff_t *ppos) {
1787
1788 struct iwl_trans *trans = file->private_data;
1789 struct iwl_trans_pcie *trans_pcie =
1790 IWL_TRANS_GET_PCIE_TRANS(trans);
1791 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1792
1793 int pos = 0;
1794 char *buf;
1795 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1796 ssize_t ret;
1797
1798 buf = kzalloc(bufsz, GFP_KERNEL);
1799 if (!buf) {
1800 IWL_ERR(trans, "Can not allocate Buffer\n");
1801 return -ENOMEM;
1802 }
1803
1804 pos += scnprintf(buf + pos, bufsz - pos,
1805 "Interrupt Statistics Report:\n");
1806
1807 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1808 isr_stats->hw);
1809 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1810 isr_stats->sw);
1811 if (isr_stats->sw || isr_stats->hw) {
1812 pos += scnprintf(buf + pos, bufsz - pos,
1813 "\tLast Restarting Code: 0x%X\n",
1814 isr_stats->err_code);
1815 }
1816#ifdef CONFIG_IWLWIFI_DEBUG
1817 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1818 isr_stats->sch);
1819 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1820 isr_stats->alive);
1821#endif
1822 pos += scnprintf(buf + pos, bufsz - pos,
1823 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1824
1825 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1826 isr_stats->ctkill);
1827
1828 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1829 isr_stats->wakeup);
1830
1831 pos += scnprintf(buf + pos, bufsz - pos,
1832 "Rx command responses:\t\t %u\n", isr_stats->rx);
1833
1834 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1835 isr_stats->tx);
1836
1837 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1838 isr_stats->unhandled);
1839
1840 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1841 kfree(buf);
1842 return ret;
1843}
1844
1845static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1846 const char __user *user_buf,
1847 size_t count, loff_t *ppos)
1848{
1849 struct iwl_trans *trans = file->private_data;
1850 struct iwl_trans_pcie *trans_pcie =
1851 IWL_TRANS_GET_PCIE_TRANS(trans);
1852 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1853
1854 char buf[8];
1855 int buf_size;
1856 u32 reset_flag;
1857
1858 memset(buf, 0, sizeof(buf));
1859 buf_size = min(count, sizeof(buf) - 1);
1860 if (copy_from_user(buf, user_buf, buf_size))
1861 return -EFAULT;
1862 if (sscanf(buf, "%x", &reset_flag) != 1)
1863 return -EFAULT;
1864 if (reset_flag == 0)
1865 memset(isr_stats, 0, sizeof(*isr_stats));
1866
1867 return count;
1868}
1869
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001870static ssize_t iwl_dbgfs_csr_write(struct file *file,
1871 const char __user *user_buf,
1872 size_t count, loff_t *ppos)
1873{
1874 struct iwl_trans *trans = file->private_data;
1875 char buf[8];
1876 int buf_size;
1877 int csr;
1878
1879 memset(buf, 0, sizeof(buf));
1880 buf_size = min(count, sizeof(buf) - 1);
1881 if (copy_from_user(buf, user_buf, buf_size))
1882 return -EFAULT;
1883 if (sscanf(buf, "%d", &csr) != 1)
1884 return -EFAULT;
1885
1886 iwl_dump_csr(trans);
1887
1888 return count;
1889}
1890
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001891static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
1892 char __user *user_buf,
1893 size_t count, loff_t *ppos)
1894{
1895 struct iwl_trans *trans = file->private_data;
1896 char *buf;
1897 int pos = 0;
1898 ssize_t ret = -EFAULT;
1899
1900 ret = pos = iwl_dump_fh(trans, &buf, true);
1901 if (buf) {
1902 ret = simple_read_from_buffer(user_buf,
1903 count, ppos, buf, pos);
1904 kfree(buf);
1905 }
1906
1907 return ret;
1908}
1909
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001910DEBUGFS_READ_WRITE_FILE_OPS(log_event);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001911DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001912DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001913DEBUGFS_READ_FILE_OPS(rx_queue);
1914DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001915DEBUGFS_WRITE_FILE_OPS(csr);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001916
1917/*
1918 * Create the debugfs files and directories
1919 *
1920 */
1921static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1922 struct dentry *dir)
1923{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001924 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
1925 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001926 DEBUGFS_ADD_FILE(log_event, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001927 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001928 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
1929 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001930 return 0;
1931}
1932#else
1933static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1934 struct dentry *dir)
1935{ return 0; }
1936
1937#endif /*CONFIG_IWLWIFI_DEBUGFS */
1938
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001939const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001940 .start_hw = iwl_trans_pcie_start_hw,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001941 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001942 .start_device = iwl_trans_pcie_start_device,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001943 .stop_device = iwl_trans_pcie_stop_device,
1944
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001945 .wake_any_queue = iwl_trans_pcie_wake_any_queue,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001946
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001947 .send_cmd = iwl_trans_pcie_send_cmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001948
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001949 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001950 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001951
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -07001952 .tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
Emmanuel Grumbach288712a2011-08-25 23:11:25 -07001953 .tx_agg_alloc = iwl_trans_pcie_tx_agg_alloc,
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -07001954 .tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001955
1956 .kick_nic = iwl_trans_pcie_kick_nic,
1957
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001958 .free = iwl_trans_pcie_free,
Emmanuel Grumbache20d43412011-08-25 23:11:31 -07001959 .stop_queue = iwl_trans_pcie_stop_queue,
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001960
1961 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001962
1963 .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001964 .check_stuck_queue = iwl_trans_pcie_check_stuck_queue,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001965
Johannes Bergc01a4042011-09-15 11:46:45 -07001966#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001967 .suspend = iwl_trans_pcie_suspend,
1968 .resume = iwl_trans_pcie_resume,
Johannes Bergc01a4042011-09-15 11:46:45 -07001969#endif
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001970 .write8 = iwl_trans_pcie_write8,
1971 .write32 = iwl_trans_pcie_write32,
1972 .read32 = iwl_trans_pcie_read32,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001973};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001974
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001975/* PCI registers */
1976#define PCI_CFG_RETRY_TIMEOUT 0x041
1977
1978struct iwl_trans *iwl_trans_pcie_alloc(struct iwl_shared *shrd,
1979 struct pci_dev *pdev,
1980 const struct pci_device_id *ent)
1981{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001982 struct iwl_trans_pcie *trans_pcie;
1983 struct iwl_trans *trans;
1984 u16 pci_cmd;
1985 int err;
1986
1987 trans = kzalloc(sizeof(struct iwl_trans) +
1988 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
1989
1990 if (WARN_ON(!trans))
1991 return NULL;
1992
1993 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1994
1995 trans->ops = &trans_ops_pcie;
1996 trans->shrd = shrd;
1997 trans_pcie->trans = trans;
1998 spin_lock_init(&trans->hcmd_lock);
1999
2000 /* W/A - seems to solve weird behavior. We need to remove this if we
2001 * don't want to stay in L1 all the time. This wastes a lot of power */
2002 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
2003 PCIE_LINK_STATE_CLKPM);
2004
2005 if (pci_enable_device(pdev)) {
2006 err = -ENODEV;
2007 goto out_no_pci;
2008 }
2009
2010 pci_set_master(pdev);
2011
2012 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
2013 if (!err)
2014 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
2015 if (err) {
2016 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2017 if (!err)
2018 err = pci_set_consistent_dma_mask(pdev,
2019 DMA_BIT_MASK(32));
2020 /* both attempts failed: */
2021 if (err) {
2022 dev_printk(KERN_ERR, &pdev->dev,
2023 "No suitable DMA available.\n");
2024 goto out_pci_disable_device;
2025 }
2026 }
2027
2028 err = pci_request_regions(pdev, DRV_NAME);
2029 if (err) {
2030 dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
2031 goto out_pci_disable_device;
2032 }
2033
2034 trans_pcie->hw_base = pci_iomap(pdev, 0, 0);
2035 if (!trans_pcie->hw_base) {
2036 dev_printk(KERN_ERR, &pdev->dev, "pci_iomap failed");
2037 err = -ENODEV;
2038 goto out_pci_release_regions;
2039 }
2040
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002041 dev_printk(KERN_INFO, &pdev->dev,
2042 "pci_resource_len = 0x%08llx\n",
2043 (unsigned long long) pci_resource_len(pdev, 0));
2044 dev_printk(KERN_INFO, &pdev->dev,
2045 "pci_resource_base = %p\n", trans_pcie->hw_base);
2046
2047 dev_printk(KERN_INFO, &pdev->dev,
2048 "HW Revision ID = 0x%X\n", pdev->revision);
2049
2050 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2051 * PCI Tx retries from interfering with C3 CPU state */
2052 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2053
2054 err = pci_enable_msi(pdev);
2055 if (err)
2056 dev_printk(KERN_ERR, &pdev->dev,
2057 "pci_enable_msi failed(0X%x)", err);
2058
2059 trans->dev = &pdev->dev;
2060 trans->irq = pdev->irq;
2061 trans_pcie->pci_dev = pdev;
2062
2063 /* TODO: Move this away, not needed if not MSI */
2064 /* enable rfkill interrupt: hw bug w/a */
2065 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2066 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
2067 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
2068 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2069 }
2070
2071 return trans;
2072
2073out_pci_release_regions:
2074 pci_release_regions(pdev);
2075out_pci_disable_device:
2076 pci_disable_device(pdev);
2077out_no_pci:
2078 kfree(trans);
2079 return NULL;
2080}
2081